JAJSDC3A June   2017  – August 2018 UCC27712

PRODUCTION DATA.  

  1. 特長
  2. アプリケーション
  3. 概要
    1.     Device Images
      1.      概略回路図
      2.      標準的な伝播遅延の比較
  4. 改訂履歴
  5. 概要(続き)
  6. Pin Configuration and Functions
    1.     Pin Functions
  7. Specifications
    1. 7.1 Absolute Maximum Ratings
    2. 7.2 ESD Ratings
    3. 7.3 Recommended Operating Conditions
    4. 7.4 Thermal Information
    5. 7.5 Electrical Characteristics
    6. 7.6 Dynamic Electrical Characteristics
    7. 7.7 Typical Characteristics
  8. Detailed Description
    1. 8.1 Overview
    2. 8.2 Functional Block Diagram
    3. 8.3 Feature Description
      1. 8.3.1 VDD and Under Voltage Lockout
      2. 8.3.2 Input and Output Logic Table
      3. 8.3.3 Input Stage
      4. 8.3.4 Output Stage
      5. 8.3.5 Level Shift
      6. 8.3.6 Low Propagation Delays and Tightly Matched Outputs
      7. 8.3.7 Parasitic Diode Structure
    4. 8.4 Device Functional Modes
      1. 8.4.1 Minimum Input Pulse Operation
      2. 8.4.2 Output Interlock and Dead Time
      3. 8.4.3 Operation Under 100% Duty Cycle Condition
      4. 8.4.4 Operation Under Negative HS Voltage Condition
  9. Application and Implementation
    1. 9.1 Application Information
    2. 9.2 Typical Application
      1. 9.2.1 Design Requirements
      2. 9.2.2 Detailed Design Procedure
        1. 9.2.2.1 Selecting HI and LI Low Pass Filter Components (RHI, RLI, CHI, CLI)
        2. 9.2.2.2 Selecting Bootstrap Capacitor (CBOOT)
        3. 9.2.2.3 Selecting VDD Bypass/Holdup Capacitor (CVDD) and Rbias
        4. 9.2.2.4 Selecting Bootstrap Resistor (RBOOT)
        5. 9.2.2.5 Selecting Gate Resistor RON/ROFF
        6. 9.2.2.6 Selecting Bootstrap Diode
        7. 9.2.2.7 Estimate the UCC27712 Power Losses (PUCC27712)
        8. 9.2.2.8 Estimating Junction Temperature
        9. 9.2.2.9 Operation With IGBT's
      3. 9.2.3 Application Curves
  10. 10Power Supply Recommendations
  11. 11Layout
    1. 11.1 Layout Guidelines
    2. 11.2 Layout Example
  12. 12デバイスおよびドキュメントのサポート
    1. 12.1 ドキュメントのサポート
      1. 12.1.1 関連資料
    2. 12.2 関連リンク
    3. 12.3 コミュニティ・リソース
    4. 12.4 商標
    5. 12.5 静電気放電に関する注意事項
    6. 12.6 Glossary
  13. 13メカニカル、パッケージ、および注文情報

パッケージ・オプション

メカニカル・データ(パッケージ|ピン)
サーマルパッド・メカニカル・データ
発注情報

Electrical Characteristics

At VDD = VHB = 15 V, COM = VHS = 0, all voltages are with respect to COM, no load on LO and HO, –40°C < TJ < +125°C (unless otherwise noted). Currents are positive into and negative out of the specified terminal.
PARAMETER TEST CONDITIONS MIN TYP MAX UNIT
SUPPLY BLOCK
VVDD ON Turn-on threshold voltage of VDD 8.0 8.9 9.8 V
VVDD OFF Turn-off threshold voltage of VDD 7.5 8.4 9.3
VVDD HYS Hysteresis of VDD 0.5
VVHB ON Turn-on threshold voltage of VHB–VHS 7.2 8.2 9.2
VVHB OFF Turn-off threshold voltage of VHB–VHS 6.4 7.3 8.3
VVHB HYS Hysteresis of VHB–VHS 0.5 0.9
IQ Total quiescent supply current HI = LI = 0 V or 5 V, DC on/off state 180 255 420 µA
IQVDD Quiescent VDD-COM supply current HI = LI = 0 V or 5 V, DC on/off state 190 320
IQBS Quiescent HB-HS supply current HI = 0 V or 5 V, HO in DC on/off state 65 100
IBL Bootstrap supply leakage current HB = HS = 600 V 20
IOP Dynamic operating current HI = LI = 0 V or 5 V, f = 100 kHz, duty = 50%, CL= 1 nF 3800(1) 4500
INPUT BLOCK
VINH Input Pin (HI, LI) high threshold 1.6 2.0 2.4 V
VINL Input Pin (HI, LI) low threshold 0.8 1.2 1.5
VINHYS Input Pin (HI, LI) threshold hysteresis 0.8
IINL HI, LI input low bias current HI, LI = 0 V –5 0 5 µA
IINH HI, LI input high bias current HI, LI = 5 V 1.7 70
OUTPUT BLOCK
VDD-VLOH LO output high voltage LI = 5 V, ILO = –20 mA 60 136 mV
VHB-VHOH HO output high voltage HI = 5 V, IHO = –20 mA 60 136
VLOL LO output low voltage LI = 0 V, ILO = 20 mA 30 80
VHOL HO output low voltage HI = 0 V, IHO = 20 mA 30 80
RLOL, RHOL LO, HO output pull-down resistance ILO = IHO = 20 mA 1.5 4 Ω
RLOH, RHOH LO, HO output pull-up resistance ILO = IHO = –20 mA 3.0 6.8
IGPK-(1) HO, LO output low short circuit pulsed current HI = LI = 0 V, HO = LO = 15 V, PW < 10 µs 2.8 A
IGPK+(1) HO, LO output high short circuit pulsed current HI = LI = 5 V, HO = LO = 0 V, PW < 10 µs –1.8
Ensured by design, not tested in production