

# **Common Noise Issues in Audio Codecs**

Luis Fernando Rodríguez S.

#### ABSTRACT

This application note describes methods that can be used to improve noise performance in systems using audio codecs. Noise is present in all circuit board systems; however, common design practices can help minimize overall noise contribution to improve the audio quality using audio codecs. Recommendations in this document apply to the TLV320AICxxxx, TLV320ADCxxxx, and TLV320DACxxxx audio converter families. Some information in this document may be used to reduce noise in other audio converter devices as well.

#### Contents

| <ul> <li>Common Noise Issues in Audio Codecs</li> <li>2.1 Noise Coupling Between Ground Planes</li> <li>2.2 Phase-Locked Loop Noise Level</li> <li>2.3 Power Supplies Noise Level</li> <li>2.4 Out-of-Band Noise</li> <li>2.5 Line Output Routing in TLV320AIC310x Family</li> <li>3 Conclusion</li> </ul> | 1 | Intro | duction                                     | . 2 |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---|-------|---------------------------------------------|-----|
| <ul> <li>2.1 Noise Coupling Between Ground Planes.</li> <li>2.2 Phase-Locked Loop Noise Level.</li> <li>2.3 Power Supplies Noise Level.</li> <li>2.4 Out-of-Band Noise.</li> <li>2.5 Line Output Routing in TLV320AIC310x Family.</li> <li>3 Conclusion</li> </ul>                                         | 2 | Com   | mon Noise Issues in Audio Codecs            | . 3 |
| <ul> <li>2.2 Phase-Locked Loop Noise Level</li> <li>2.3 Power Supplies Noise Level</li> <li>2.4 Out-of-Band Noise</li> <li>2.5 Line Output Routing in TLV320AIC310x Family</li> <li>3 Conclusion</li> </ul>                                                                                                |   | 2.1   | Noise Coupling Between Ground Planes        | . 3 |
| <ul> <li>2.3 Power Supplies Noise Level</li></ul>                                                                                                                                                                                                                                                          |   | 2.2   | Phase-Locked Loop Noise Level               | . 5 |
| <ul> <li>2.4 Out-of-Band Noise</li> <li>2.5 Line Output Routing in TLV320AIC310x Family</li> <li>3 Conclusion</li> </ul>                                                                                                                                                                                   |   | 2.3   | Power Supplies Noise Level                  | . 7 |
| <ul> <li>2.5 Line Output Routing in TLV320AIC310x Family</li></ul>                                                                                                                                                                                                                                         |   | 2.4   | Out-of-Band Noise                           | . 8 |
| 3 Conclusion                                                                                                                                                                                                                                                                                               |   | 2.5   | Line Output Routing in TLV320AIC310x Family | . 9 |
|                                                                                                                                                                                                                                                                                                            | 3 | Conc  | lusion                                      | 10  |

#### List of Figures

| 1 | TLV320ADC3101 Noise Coupling Example | 3 |
|---|--------------------------------------|---|
| 2 | TLV320ADC3101 Layout                 | 4 |
| 3 | MICBIAS Pin Internal Configuration   | 7 |
| 4 | Suggested Low-Pass Filter            | 8 |
| 5 | Mixer Path                           | 9 |
| 6 | Headphone Path                       | 9 |
| 7 | Line Output Path                     | 9 |
|   |                                      |   |

#### List of Tables

## Trademarks

All trademarks are the property of their respective owners.



## 1 Introduction

In signal processing systems, *noise* is a term used to describe a random fluctuation or an unwanted modification to a electronic system or signal. In audio applications, noise can be added to the audible signal, effecting the audio signal quality. Common design practices target eliminating or reducing noise sources to improve the overall system performance.

Noise sources vary in audio converters but there are a few ways to optimize a design. Understanding how to properly design the layout, power supplies, and internal registers to maximize performance is key for any successful audio design. The following section describes some of the common noise cases in audio codecs boards and recommendations to reduce or eliminate those cases.



## 2 Common Noise Issues in Audio Codecs

## 2.1 Noise Coupling Between Ground Planes

Audio converter integrated circuits (ICs) are composed of analog and digital sections. The analog section refers to the portion of analog-to-digital converters (ADCs) and digital-to-analog converters (DACs) where analog signals are either input or output. This includes programmable gain amplifiers (PGA), analog mixers, and analog inputs and outputs (I/Os). The digital section refers to all the portion of ADCs and DACs where digital signals are either input or output. This includes the digital volume blocks, processing blocks or miniDSP (if available), audio serial interface, I2C/SPI, clocks generation blocks, digital filters, and digital I/Os.

All the audio codecs are divided into an analog and digital domain, each requiring dedicated power supplies. The analog power supply in the audio codecs is called AVDD while AVSS is the analog ground. Similarly, the digital power supply in the audio codecs is normally called DVDD with DVSS as the digital ground. IOVDD is an additional digital power supply responsible for the digital I/O pins threshold values.

Digital activity can be noisy and its intensity may vary from application to application. Clock slewing and other digital line toggling can couple into the analog activity as a parasitic signal. Clocks are the principal root cause of this noise case. Its high-frequency activity generates signal content on the analog signals. This content results in high-frequency signals that may be coupled in the audible and nonaudible bands.

The noise generated from the digital lines is most prominent when all the ground pins are routed to the same plane. The TLV320ADC3101 device (see Figure 1) is taken as an example that could cause digital noise on the analog side (the rest of the traces have been removed for better comprehension).



Copyright © 2017, Texas Instruments Incorporated

## Figure 1. TLV320ADC3101 Noise Coupling Example

З



#### Common Noise Issues in Audio Codecs

To reduce digital noise on the analog side, TI recommends following these suggestions:

- Separate the ground plane into two different planes. Then, join both planes with a 0-Ω resistor or a single, small ground trace.
- Separate the digital activity from the analog activity. The digital pins and traces must be on the digital ground plane side. Similarly, analog pins and traces must be on the analog ground plane side.

The following example was taken from the TLV320ADC3101 data sheet. For more details, see the Layout section of the data sheet.



Figure 2. TLV320ADC3101 Layout

In this example, all the system processor signals and digital microphone pins are routed on the digital ground plane side. Similarly, all the analog inputs and MICBIAS pins are routed on the analog ground plane. This design provides the best performance to the application and reduces digital noise on the analog side.



## 2.2 Phase-Locked Loop Noise Level

TI audio codecs have frequency dividers that can be used to get the required sampling rate from an input clock. Additionally, many devices in the TI audio codec portfolio contain a programmable phase-locked loop (PLL), which can be used to get a sampling rate value from a nonstandard, audio-input, clock frequency.

Typically, external clock values with frequencies 256 times the sampling rate are selected. For example, 12.288 MHz and 11.2896 MHz are common clock values for applications that require 48-kHz or 44.1-kHz sampling rates, respectively. Using clocks with these values avoids the use of the internal PLL and, consequently, the system will consume less current.

When it is not possible to use a common clock frequency, the internal PLL is required. Each audio codec has different conditions and rules for a PLL configuration. TI strongly recommends following the PLL conditions in the data sheet. Otherwise, the noise level in the audio codec may increase.

The TLV320AIC3254 device is used as an example to get a correct PLL configuration.

The 2.7 Clock Generation and PLL section of the TLV320AIC3254 Application Reference Guide describes the rules for correct PLL use. In summary, the following three rules must be respected:

- P and D values P and D PLL values must be correctly selected to ensure that the PLL\_CLKIN clock is in the correct range.
  - If D = 0, the value PLL\_CLKIN / P is limited in a range from 512 kHz to 20 MHz.
  - When  $D \neq 0$ , PLL\_CLKIN / P is limited from 10 MHz to 20 MHz.
- AVDD and PLL mode In the TLV320AIC3254 device, the PLL result or PLL\_CLK varies depending of the AVDD level and the selected PLL mode.
  - With a low AVDD level and low PLL mode, the PLL\_CLK can be as low as 80 MHz.
  - With a high AVDD level and high PLL mode, the PLL\_CLK can be as high as 137 MHz.
- Maximum clock frequencies The TLV320AIC3254 device has limits to each internal clock. During the sampling rate calculation, the maximum frequencies must be followed to avoid conflicts. The *Maximum TLV320AIC3254 Clock Frequencies* table in the Application Reference Guide contains all the details about the maximum frequencies.



Comr

| mon Noise Issues in Audio Codecs                                                                                                                                                                                                                                                                                                                                            | www.ti.com                                                       |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------|
| Equation 1 and Equation 2 describe an incorrect configuration.                                                                                                                                                                                                                                                                                                              |                                                                  |
| Observe that the configuration results in a 44.1-kHz sampling rate.<br>PLL_CLKIN / P = 3 MHz<br>PLL_CLK = PLL_CLKIN × R × J.D / P = 745.1136 MHz                                                                                                                                                                                                                            | (1)<br>(2)                                                       |
| where:                                                                                                                                                                                                                                                                                                                                                                      |                                                                  |
| <ul> <li>PLL_CLKIN = 24 MHz</li> <li>P = 8; R = 4; J = 62; D = 0928</li> </ul>                                                                                                                                                                                                                                                                                              |                                                                  |
| This results in an out-of-range frequency. Under these conditions, the maximum frequence 132 MHz.                                                                                                                                                                                                                                                                           | cy of PLL_CLK is                                                 |
| $ADC_CLK = PLL_CLK / NADC = 62.0928 MHz$                                                                                                                                                                                                                                                                                                                                    | (3)                                                              |
| ADC_MOD_CLK = PLL_CLK / (NADC $\times$ MADC) = 5 6448 MHz                                                                                                                                                                                                                                                                                                                   | (4)                                                              |
| DAC_MOD_CLK = PLL_CLK / (NDAC $\times$ MDAC) = 5.6448 MHz                                                                                                                                                                                                                                                                                                                   | (6)                                                              |
| <ul> <li>where:</li> <li>MADC = 11; NADC = 12; AOSR = 128</li> <li>MDAC = 11; NDAC = 12; DOSR = 128</li> <li>AVDD = 1.8 V; DVDD = 1.65 V; PLL mode = 0</li> <li>ADC_fs = 44.1 kHz</li> <li>DAC_fs = 44.1 kHz</li> </ul>                                                                                                                                                     | (7)<br>(8)                                                       |
| The first and second rules previously listed are not being followed in the example leading result. Consequently, the audio codec could generate additional noise or possibly distort incorrect settings. Equation 9 and Equation 10 show an example of the correct configurate kHz from 24 MHz.<br>PLL_CLKIN / P = 12 MHz<br>PLL_CLK = PLL_CLKIN × R × J.D / P = 84.672 MHz | y to the wrong<br>on with the<br>tion to get 44.1<br>(9)<br>(10) |
| where:                                                                                                                                                                                                                                                                                                                                                                      |                                                                  |
| • PLL_CLKIN = 24 MHz                                                                                                                                                                                                                                                                                                                                                        |                                                                  |
| • P = 2; R = 1; J = 7; D = 0560                                                                                                                                                                                                                                                                                                                                             |                                                                  |
| $ADC_CLK = PLL_CLK / NADC = 16.9344 MHz$                                                                                                                                                                                                                                                                                                                                    | (11)                                                             |
| UAU ULK = MLL ULK / NUAU = 10.9344 MHZ                                                                                                                                                                                                                                                                                                                                      | (12)                                                             |

ADC\_MOD\_CLK = PLL\_CLK / (NADC × MADC) = 5.6448 MHz (13) DAC\_MOD\_CLK = PLL\_CLK / (NDAC × MDAC) = 5.6448 MHz (14)

where:

- MADC = 3; NADC = 5; AOSR = 128
- MDAC = 3; NDAC = 5; DOSR = 128
- AVDD = 1.8 V; DVDD = 1.65 V; PLL mode = 0 ADC\_fs = 44.1 kHz (15)  $DAC_fs = 44.1 \text{ kHz}$ (16)

Common Noise Issues in Audio Codecs



#### 2.3 Power Supplies Noise Level

As mentioned in Section 2.1, the audio codecs are divided to have an analog and digital partition requiring a specific power supply. The performance of the analog and digital sections is dependent on the power supply level and its noise contribution. If the power supply is not well regulated or has a voltage level problem, device performance could suffer.

To understand the relationship between a codec block and a power supply, the MICBIAS1 and AVDD pins of the TLV320ADC3101 device are the focus in this example (see Figure 3).

MICBIAS Control is used to control the MICBIAS1 level. This register can be configured as 2 V, 2.5 V, or AVDD. A switch inside the TLV320ADC3101 device is used to select the desired voltage level.





TI recommends reducing the noise level at the power supplies in all TI audio converters. In this particular example, MICBIAS1 can be configured to take the AVDD level directly. If the AVDD is not regulated properly, all the noise effects will be coupled into the MICBIAS1 pin. If a microphone is connected to the MICBIAS1 pin, the microphone signal will directly see this noise contribution at the converter input.

Recommendations to reduce the power supply noise follow:

- Add the suggested decoupling capacitors (0.1  $\mu F$  and 10  $\mu F)$  as close as possible to the audio codec power pins and in the same layer as the IC.
- If the power supply contains a high-frequency noise level, add a low-pass filter to eliminate the noise. EMI filters are suggested as well.
- Use ground splitting



#### 2.4 Out-of-Band Noise

Out-of-band noise is defined as the noise contained in frequencies outside of the audible frequency band. This noise is typically seen on the audio codecs due to the aliasing effect and the sigma-delta architecture of the ADCs and DACs.

This phenomenon does not allow having a clean measurement. Additionally, it affects the audio applications when a Class-D amplifier is connected to the audio codec. The Class-D amplifier increases the noise level and it is added on the audio signal.

The TLV320AIC3104 device is used as an example (see Figure 4).

The LEFT\_LOP/M and RIGHT\_LOP/M line outputs are normally used as a Class-D amplifier input. Even if the out-of-band noise is not in the audible band, the external Class-D amplifier can increase this noise. Consequently, the harmonics level is increased as well and the audible band is affected.

TI suggests adding a low-pass filter at the audio codec output to avoid these issues. A  $1-k\Omega$  resistor and 4.7-nF capacitor are suggested for noise reduction. These values were chosen to create a pole at 33 KHz, which is good for audio applications.



Copyright © 2017, Texas Instruments Incorporated

Figure 4. Suggested Low-Pass Filter

For more information, see the Out-of-Band Noise Measurement Issues for Audio Codecs application report.



## 2.5 Line Output Routing in TLV320AIC310x Family

The TLV320AIC310x family of devices is a low-power, stereo, audio codec family used for portable applications. These devices contain high-power (or headphone) outputs and line outputs. The TLV320AIC3104 block diagram is used as an example.

In the TLV320AIC310x family, the DAC blocks may be routed to the headphone and/or line outputs. These DAC blocks have three different ways to route the DAC data to the outputs. These three optional paths are used to select the output mixer, line output, or headphone output.

• Figure 5 shows the mixer path. This mixer allows for routing multiple signal paths, such the PGA output and the DAC output. The mixer result is routed to the headphone and/or line output.



Figure 5. Mixer Path

• Figure 6 shows the headphone (or high-power) path. This path is a low-power path that routes the DAC output to the headphone output directly.



Figure 6. Headphone Path

• Figure 7 shows the line output path. Similar to the headphone path, this is a low-power path. The line output path routes the DAC output to the line output.







The headphone and line output paths are the low-power paths, and the mixer path is ideal when the user seeks the best performance. Each output mixer contains a low-pass filter that eliminates the high-frequency content and improves the signal quality. The cutoff frequency of the filters is set by the DAC Quiescent Current Adjustment (register 109 used to configure the current level).

The three possible options to adjust the DAC Quiescent Current follow:

- Default Typical cutoff frequency is 424 kHz.
- 50% increase in DAC reference current Typical cutoff frequency is 637 kHz.
- 100% increase in DAC reference current Typical cutoff frequency is 849 kHz.

The selection of the DAC Quiescent Current depends of the filter characteristic that the user requires for the audio application. If the out-of-band noise level is not considerably high, TI recommends selecting the 100% increase in DAC reference current option. This option allows for having the DAC in high-performance operation.

#### 3 Conclusion

Audio codecs can be sensitive to noise issues generated from multiple sources. It is important to anticipate all noise events to get the best performance of the codec and design accordingly. Even if the audio codec offers some filters and audio processing, many noise issues can be related to hardware configuration. The user must ensure that the PCB layout is properly designed. The audio codecs data sheets have specific sections that can be used as a guide to design the audio codec board. If these sections are not properly followed, the noise probability increases.

If you there is abnormal noise on the board even after following the advice in this application report, contact our TI E2E Community.

#### IMPORTANT NOTICE FOR TI DESIGN INFORMATION AND RESOURCES

Texas Instruments Incorporated ('TI") technical, application or other design advice, services or information, including, but not limited to, reference designs and materials relating to evaluation modules, (collectively, "TI Resources") are intended to assist designers who are developing applications that incorporate TI products; by downloading, accessing or using any particular TI Resource in any way, you (individually or, if you are acting on behalf of a company, your company) agree to use it solely for this purpose and subject to the terms of this Notice.

TI's provision of TI Resources does not expand or otherwise alter TI's applicable published warranties or warranty disclaimers for TI products, and no additional obligations or liabilities arise from TI providing such TI Resources. TI reserves the right to make corrections, enhancements, improvements and other changes to its TI Resources.

You understand and agree that you remain responsible for using your independent analysis, evaluation and judgment in designing your applications and that you have full and exclusive responsibility to assure the safety of your applications and compliance of your applications (and of all TI products used in or for your applications) with all applicable regulations, laws and other applicable requirements. You represent that, with respect to your applications, you have all the necessary expertise to create and implement safeguards that (1) anticipate dangerous consequences of failures, (2) monitor failures and their consequences, and (3) lessen the likelihood of failures that might cause harm and take appropriate actions. You agree that prior to using or distributing any applications. TI has not conducted any testing other than that specifically described in the published documentation for a particular TI Resource.

You are authorized to use, copy and modify any individual TI Resource only in connection with the development of applications that include the TI product(s) identified in such TI Resource. NO OTHER LICENSE, EXPRESS OR IMPLIED, BY ESTOPPEL OR OTHERWISE TO ANY OTHER TI INTELLECTUAL PROPERTY RIGHT, AND NO LICENSE TO ANY TECHNOLOGY OR INTELLECTUAL PROPERTY RIGHT OF TI OR ANY THIRD PARTY IS GRANTED HEREIN, including but not limited to any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information regarding or referencing third-party products or services does not constitute a license to use such products or services, or a warranty or endorsement thereof. Use of TI Resources may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

TI RESOURCES ARE PROVIDED "AS IS" AND WITH ALL FAULTS. TI DISCLAIMS ALL OTHER WARRANTIES OR REPRESENTATIONS, EXPRESS OR IMPLIED, REGARDING TI RESOURCES OR USE THEREOF, INCLUDING BUT NOT LIMITED TO ACCURACY OR COMPLETENESS, TITLE, ANY EPIDEMIC FAILURE WARRANTY AND ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, AND NON-INFRINGEMENT OF ANY THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

TI SHALL NOT BE LIABLE FOR AND SHALL NOT DEFEND OR INDEMNIFY YOU AGAINST ANY CLAIM, INCLUDING BUT NOT LIMITED TO ANY INFRINGEMENT CLAIM THAT RELATES TO OR IS BASED ON ANY COMBINATION OF PRODUCTS EVEN IF DESCRIBED IN TI RESOURCES OR OTHERWISE. IN NO EVENT SHALL TI BE LIABLE FOR ANY ACTUAL, DIRECT, SPECIAL, COLLATERAL, INDIRECT, PUNITIVE, INCIDENTAL, CONSEQUENTIAL OR EXEMPLARY DAMAGES IN CONNECTION WITH OR ARISING OUT OF TI RESOURCES OR USE THEREOF, AND REGARDLESS OF WHETHER TI HAS BEEN ADVISED OF THE POSSIBILITY OF SUCH DAMAGES.

You agree to fully indemnify TI and its representatives against any damages, costs, losses, and/or liabilities arising out of your noncompliance with the terms and provisions of this Notice.

This Notice applies to TI Resources. Additional terms apply to the use and purchase of certain types of materials, TI products and services. These include; without limitation, TI's standard terms for semiconductor products <a href="http://www.ti.com/sc/docs/stdterms.htm">http://www.ti.com/sc/docs/stdterms.htm</a>), evaluation modules, and samples (<a href="http://www.ti.com/sc/docs/stdterms.htm">http://www.ti.com/sc/docs/stdterms.htm</a>), evaluation

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2017, Texas Instruments Incorporated