

Data sheet acquired from Harris Semiconductor SCHS076D – Revised March 2004

# **CMOS Dual Up-Counters**

High-Voltage Types (20-Volt Rating)

#### CD4518B Dual BCD Up-Counter CD4520B Dual Binary Up-Counter

CD4518 Dual BCD Up-Counter and CD4520 Dual Binary Up-Counter each consist of two identical, internally synchronous 4-stage counters. The counter stages are D-type flip-flops having interchangeable CLOCK and ENABLE lines for incrementing on either the positive-going or negative-going transition. For single-unit operation the ENABLE input is maintained high and the counter advances on each positive-going transition of the CLOCK. The counters are cleared by high levels on their RESET lines.

The counter can be cascaded in the ripple mode by connecting Q4 to the enable input of the subsequent counter while the CLOCK input of the latter is held low.

The CD4518B and CD4520B types are supplied in 16-lead hermetic dual-in-line ceramic packages (F3A suffix), 16-lead dual-in-line plastic packages (E suffix), 16-lead small-outline packages (M, M96, and NSR suffixes), and 16-lead thin shrink small-outline packages (PW and PWR suffixes).

MAXIMUM RATINGS, Absolute-Maximum Values:

#### Features:

- Medium-speed operation —
   6-MHz typical clock frequency at 10 V<sub>☉</sub>
- Positive- or negative-edge triggering
- Synchronous internal carry propagation
- 100% tested for quiescent current at 20 V
- Maximum input current of 1 μA at 18 V over full package-temperature range; 100 nA at 18 V and 25°C
- Noise margin(over full package-temperature range): 1 V at V<sub>DD</sub> = 5 V
   2 V at V<sub>DD</sub> = 10 V
  - 2.5 V at  $V_{DD} = 15 \text{ V}$
- 5-V, 10-V, and 15-V parametric ratings
- Standardized, symmetrical output
   sharacteristics
- Meets all requirements of JEDEC Tentative Standard No. 13B, "Standard Specifications for Description of 'B' Series CMOS Devices"



#### Applications:

- Multistage synchronous counting
- Multistage ripple counting
- Frequency dividers

#### TRUTH TABLE

| CLOCK | ENABLE | RESET | ACTION            |
|-------|--------|-------|-------------------|
| \     | 1      | 0     | Increment Counter |
| 0     | ~      | 0     | Increment Counter |
| 7     | х      | 0     | No Change         |
| х     |        | 0     | No Change         |
|       | 0      | 0     | No Change         |
| 1     |        | 0     | No Change         |
| Х     | х      | 1     | Q1 thru Q4 = 0    |

| X = Don't Care | 1 = High State | 0 ≡ Low Sta |
|----------------|----------------|-------------|

# DC SUPPLY-VOLTAGE RANGE, $(V_{DD})$ Voltages referenced to $V_{SS}$ Terminal) INPUT VOLTAGE RANGE, ALL INPUTS DC INPUT CURRENT, ANY ONE INPUT POWER DISSIPATION PER PACKAGE (PD): For $T_A = -55^{\circ}$ C to $+100^{\circ}$ C For $T_A = +100^{\circ}$ C to $+125^{\circ}$ C. Derate Linearity at $12mW/^{\circ}$ C to 200mW

| For T <sub>A</sub> = -55°C to +100°C                 | 500mW          |
|------------------------------------------------------|----------------|
| For T <sub>A</sub> = +100°C to +125°C                |                |
| DEVICE DISSIPATION PER OUTPUT TRANSISTOR             |                |
| FOR TA = FULL PACKAGE-TEMPERATURE RANGE (All Package | Types)         |
| OPERATING-TEMPERATURE RANGE (TA)                     | 55°C to +125°C |
| STORAGE TEMPERATURE RANGE (Tstg)                     | 65°C to +150°C |

| LEAD TEMPERATURE (DURING SOLDERING):                                    |            |
|-------------------------------------------------------------------------|------------|
| At distance $1/16 \pm 1/32$ inch $(1.59 \pm 0.79$ mm) from case for 10s | max +265°C |



#### CD4518B, CD4520B TERMINAL ASSIGNMENT



Fig. 3 — Typical output high (source) current characteristics.



Fig. 1 — Typical output low (sink) current characteristics.



Fig. 2 – Minimum output low (sink) current characteristics.

#### STATIC ELECTRICAL CHARACTERISTICS

| CHARACTER-                                      | COND       | HOITION | IS          | LIMI  | TS AT I | NDICAT | ED TEI | MPERA | TURES             | (°C) | UNITS  |
|-------------------------------------------------|------------|---------|-------------|-------|---------|--------|--------|-------|-------------------|------|--------|
| ISTIC                                           | Vo         | VIN     | VDD         |       | _       | 17.7   |        |       | +25               |      | Unitio |
|                                                 | (V)        | (V)     | (V)         | -55   | -40     | +85    | +125   | Min.  | Тур.              | Max. |        |
| Quiescent Device                                |            | 0,5     | 5           | 5     | 5       | 150    | 150    | _ "   | 0.04              | 5    |        |
| Current,                                        |            | 0,10    | 10          | 10    | 10      | 300    | 300    |       | 0.04              | 10   | μÁ     |
| IDD Max.                                        |            | 0,15    | 15          | 20    | 20      | 600    | 600    | _     | 0.04              | 20   | μ^     |
| * :                                             | -          | 0,20    | 20          | 100   | 100     | 3000   | 3000   | -     | 0.08              | 100  |        |
| Output Low                                      | 0.4        | 0,5     | 5           | 0.64  | 0.61    | 0.42   | 0.36   | 0.51  | 1                 | -    |        |
| (Sink) Current                                  | 0.5        | 0,10    | 10          | 1.6   | 1.5     | 1.1    | .0.9   | 1.3   | 2.6               | -    |        |
| IOL Min.                                        | 1.5        | 0,15    | 15          | 4.2   | 4       | 2.8    | 2.4    | 34    | 6.8               | -    |        |
| Output High<br>(Source)<br>Current,<br>IOH Min. | 4.6        | 0,5     | 5           | -0.64 | -0.61   | -0.42  | -0.36  | -0.51 | -1                | -    | mA     |
|                                                 | 2.5        | 0,5     | 5           | -2    | -1.8    | -1.3   | -1.15  | -1.6  | -3.2              | -    |        |
|                                                 | 9,5        | 0,10    | 10          | -1.6  | -1.5    | -1.1   | 0.9    | -1.3  | -2.6              | -    |        |
| 10H WIII.                                       | 13.5       | 0,15    | 15          | -4.2  | -4      | -2.8   | -2.4   | -3.4  | -6.8              | -    |        |
| Output Voltage:                                 | _          | 0,5     | 5           |       | 0       | .05    |        | _     | 0                 | 0.05 |        |
| Low-Level,<br>VOL Max.                          | -          | 0,10    | 10          |       | 0       | .05    |        |       | 0                 | 0.05 |        |
| <b>*</b> ULax.                                  | _          | 0,15    | 15          |       | 0       | .05    |        |       | . 0               | 0.05 | v      |
| Output Voltage:                                 | <u>`</u> + | 0,5     | 5           |       | 4       | .95    |        | 4.95  | 5                 | _    | ľ      |
| High-Level,                                     |            | 0,10    | <i>⊸</i> 10 |       | 9       | .95    |        | 9.95  | 10                | _    |        |
| VOH Min.                                        | -          | 0,15    | 15          |       | 14      | 1.95   |        | 14.95 | 15                | -    |        |
| Input Low                                       | 0.5, 4.5   | -       | 5           |       | 1       | .5     |        | _     |                   | 1.5  |        |
| Voltage,<br>Vij Max.                            | 1, 9       | _       | 10          |       |         | 3      |        | _     |                   | 3    |        |
| AIL MIGN.                                       | 1.5,13.5   | _       | 15          |       |         | 4      |        | 1     | _                 | 4    | v      |
| Input High                                      | 0.5, 4.5   |         | 5           |       | 3       | 3.5    |        | 3.5   | _                 |      | · •    |
| Voltage,                                        | 1, 9       | _       | 10          |       |         | 7      |        | 7     |                   |      |        |
| VIH Min.                                        | 1.5,13.5   | -       | 15          |       |         | 11     |        | 11    |                   | _    |        |
| Input Current<br>IIN Max.                       | _          | 0,18    | 18          | ±0.1  | ±0.1    | ±1     | ±1     | - (   | ±10 <sup>-5</sup> | ±0.1 | μА     |



DRAIN-TO-SOURCE VOLTAGE (VDS)





Fig. 5 - Typical propagation delay vs. load capacitance, clock or enable to output.



Fig. 6 — Typical propagation delay time vs. load capacitance, reset to output.



Fig. 7 - Typical transition time vs. load capacitance.



CD4518B, CD4520B Types

Fig. 8 — Typical maximum-clock-frequency vs. supply voltage.



Fig. 9 - Typical power dissipation characteristics.

RECOMMENDED OPERATING CONDITIONS at  $T_A = 25^{\circ}C$ , Except as Noted. For maximum reliability, nominal operating conditions should be selected so that operation is always within the following ranges:

| CHARACTERISTIC                                                   | V <sub>DD</sub> | LII   | MITS         | UNITS                                 |
|------------------------------------------------------------------|-----------------|-------|--------------|---------------------------------------|
|                                                                  | (V)             | Min.  | Max.         | 1                                     |
| Supply Voltage Range (For TA=Full Package-<br>Temperature Range) |                 | 3     | 18           | V                                     |
|                                                                  | 5               | 400   | · -          |                                       |
| Enable Pulse Width, t <sub>W</sub>                               | 10              | 200   | <b>-</b> .   | ns                                    |
|                                                                  | 15              | 140   |              |                                       |
|                                                                  | 5               | 200   | - `          |                                       |
| Clock Pulse Width, tw                                            | 10              | 100   |              | ns                                    |
|                                                                  | 15              | . 70  | . =          |                                       |
|                                                                  | 5               |       | 1.5          |                                       |
| Clock Input Frequency, fCL                                       | 10              | dc    | 3            | MHz                                   |
|                                                                  | 15              |       | . 4          | , , , , , , , , , , , , , , , , , , , |
| Clock Rise or Fall Time, t <sub>r</sub> CL or t <sub>f</sub> CL: | 5<br>10<br>15   |       | 15<br>5<br>5 | μs                                    |
|                                                                  | 5               | 250   | -            |                                       |
| Reset Pulse Width, tw                                            | 10              | . 110 |              | ns                                    |
| **                                                               | 15              | 80    |              |                                       |

# DYNAMIC ELECTRICAL CHARACTERISTICS at TA=25°C; Input tr,tq=20 ns, CL=50 pF, RL=200 K $\Omega$

| CHARACTERISTIC                                                   | TEST CON  | DITIONS         | ı             | IMIT             | S                 | UNITS |
|------------------------------------------------------------------|-----------|-----------------|---------------|------------------|-------------------|-------|
|                                                                  |           | V <sub>DD</sub> | Min.          | Typ.             | Max.              |       |
| Propagation Delay Time, tpHL, tpLH:<br>Clock or Enable to Output |           | 5<br>10<br>15   | -<br>-        | 280<br>115<br>80 | 560<br>230<br>160 |       |
| Reset to Output                                                  |           | 5<br>10<br>15   | -             | 330<br>130<br>90 | 650<br>225<br>170 | ns    |
| Transition Time, t <sub>THL</sub> , t <sub>TLH</sub>             |           | 5<br>10<br>15   |               | 100<br>50<br>40  | 200<br>100<br>80  | ns    |
| Maximum Clock Input Frequency, fCL                               |           | 5<br>10<br>15   | 1.5<br>3<br>4 | 3<br>6<br>8      | -                 | MHz   |
| Minimum Clock Pulse Width, t <sub>W</sub>                        |           | 5<br>10<br>15   |               | 100<br>50<br>35  | 200<br>100<br>70  | ns    |
| Clock Rise or Fall Time, t <sub>r</sub> or t <sub>f</sub> :      |           | 5<br>10, 15     | 1             | .1               | 15<br>5           | μς    |
| Minimum Reset Pulse Width, tw                                    |           | 5<br>10<br>15   | -             | 125<br>55<br>40  | 250<br>110<br>80  | ns    |
| Minimum Enable Pulse Width, tw                                   |           | 5<br>10<br>15   | -             | 200<br>100<br>70 | 400<br>200<br>140 | ns    |
| Input Capacitance, C <sub>IN</sub>                               | Any Input |                 |               | 5                | 7.5               | ρF    |



Fig. 10 — Dynamic power dissipation.



Fig. 11 - Input voltage.



Fig. 12 — Quiescent device current test circuit.



Fig. 13 — Input leakage-current test oircuit.





Fig. 17 - Ripple cascading of four counters with positive edge triggering.



 ${\it Fig. 18-Synchronous\ cascading\ of\ four\ binary\ counters\ with\ negative\ edge\ triggering.}$ 



Dimensions and pad layout for CD45188H chip.



Dimensions and pad layout for CD4520BH chip.

Dimensions in parentheses are in millimeters and are derived from the basic inch dimensions as indicated. Grid graduations are in mils  $(10^{-3} \, \text{inch})$ .

www.ti.com 1-May-2025

#### **PACKAGING INFORMATION**

| Orderable part number | Status   | Material type | Package   Pins  | Package qty   Carrier | RoHS | Lead finish/<br>Ball material | MSL rating/<br>Peak reflow | Op temp (°C) | Part marking (6)        |
|-----------------------|----------|---------------|-----------------|-----------------------|------|-------------------------------|----------------------------|--------------|-------------------------|
|                       |          |               |                 |                       |      | (4)                           | (5)                        |              |                         |
| 7702301EA             | Active   | Production    | CDIP (J)   16   | 25   TUBE             | No   | SNPB                          | N/A for Pkg Type           | -55 to 125   | 7702301EA<br>CD4520BF3A |
| CD4518BE              | Active   | Production    | PDIP (N)   16   | 25   TUBE             | Yes  | NIPDAU                        | N/A for Pkg Type           | -55 to 125   | CD4518BE                |
| CD4518BF              | Active   | Production    | CDIP (J)   16   | 25   TUBE             | No   | SNPB                          | N/A for Pkg Type           | -55 to 125   | CD4518BF                |
| CD4518BF3A            | Active   | Production    | CDIP (J)   16   | 25   TUBE             | No   | SNPB                          | N/A for Pkg Type           | -55 to 125   | CD4518BF3A              |
| CD4518BM              | Obsolete | Production    | SOIC (D)   16   | -                     | -    | Call TI                       | Call TI                    | -55 to 125   | CD4518BM                |
| CD4518BM96            | Active   | Production    | SOIC (D)   16   | 2500   LARGE T&R      | Yes  | NIPDAU                        | Level-1-260C-UNLIM         | -55 to 125   | CD4518BM                |
| CD4518BNSR            | Active   | Production    | SOP (NS)   16   | 2000   LARGE T&R      | Yes  | NIPDAU                        | Level-1-260C-UNLIM         | -55 to 125   | CD4518B                 |
| CD4518BPW             | Obsolete | Production    | TSSOP (PW)   16 | -                     | -    | Call TI                       | Call TI                    | -55 to 125   | CM518B                  |
| CD4518BPWR            | Active   | Production    | TSSOP (PW)   16 | 2000   LARGE T&R      | Yes  | NIPDAU                        | Level-1-260C-UNLIM         | -55 to 125   | CM518B                  |
| CD4520BE              | Active   | Production    | PDIP (N)   16   | 25   TUBE             | Yes  | NIPDAU                        | N/A for Pkg Type           | -55 to 125   | CD4520BE                |
| CD4520BF              | Active   | Production    | CDIP (J)   16   | 25   TUBE             | No   | SNPB                          | N/A for Pkg Type           | -55 to 125   | CD4520BF                |
| CD4520BF3A            | Active   | Production    | CDIP (J)   16   | 25   TUBE             | No   | SNPB                          | N/A for Pkg Type           | -55 to 125   | 7702301EA<br>CD4520BF3A |
| CD4520BM              | Obsolete | Production    | SOIC (D)   16   | -                     | -    | Call TI                       | Call TI                    | -55 to 125   | CD4520BM                |
| CD4520BM96            | Active   | Production    | SOIC (D)   16   | 2500   LARGE T&R      | Yes  | NIPDAU                        | Level-1-260C-UNLIM         | -55 to 125   | CD4520BM                |
| CD4520BNSR            | Active   | Production    | SOP (NS)   16   | 2000   LARGE T&R      | Yes  | NIPDAU                        | Level-1-260C-UNLIM         | -55 to 125   | CD4520B                 |
| CD4520BPW             | Obsolete | Production    | TSSOP (PW)   16 | -                     | -    | Call TI                       | Call TI                    | -55 to 125   | CM520B                  |
| CD4520BPWR            | Active   | Production    | TSSOP (PW)   16 | 2000   LARGE T&R      | Yes  | NIPDAU                        | Level-1-260C-UNLIM         | -55 to 125   | CM520B                  |

<sup>(1)</sup> Status: For more details on status, see our product life cycle.

<sup>(2)</sup> Material type: When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind.

<sup>(3)</sup> RoHS values: Yes, No, RoHS Exempt. See the TI RoHS Statement for additional information and value definition.

<sup>(4)</sup> Lead finish/Ball material: Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

### PACKAGE OPTION ADDENDUM

www.ti.com 1-May-2025

(5) MSL rating/Peak reflow: The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board.

(6) Part marking: There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part.

Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

#### OTHER QUALIFIED VERSIONS OF CD4518B, CD4518B-MIL, CD4520B, CD4520B-MIL:

• Catalog : CD4518B, CD4520B

Military: CD4518B-MIL, CD4520B-MIL

NOTE: Qualified Version Definitions:

- Catalog TI's standard catalog product
- Military QML certified for Military and Defense Applications



www.ti.com 13-May-2025

#### TAPE AND REEL INFORMATION





|    | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| В0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

#### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device     | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| CD4518BM96 | SOIC            | D                  | 16 | 2500 | 330.0                    | 16.4                     | 6.5        | 10.3       | 2.1        | 8.0        | 16.0      | Q1               |
| CD4518BNSR | SOP             | NS                 | 16 | 2000 | 330.0                    | 16.4                     | 8.2        | 10.5       | 2.5        | 12.0       | 16.0      | Q1               |
| CD4518BPWR | TSSOP           | PW                 | 16 | 2000 | 330.0                    | 12.4                     | 6.9        | 5.6        | 1.6        | 8.0        | 12.0      | Q1               |
| CD4520BM96 | SOIC            | D                  | 16 | 2500 | 330.0                    | 16.4                     | 6.5        | 10.3       | 2.1        | 8.0        | 16.0      | Q1               |
| CD4520BNSR | SOP             | NS                 | 16 | 2000 | 330.0                    | 16.4                     | 8.2        | 10.5       | 2.5        | 12.0       | 16.0      | Q1               |
| CD4520BPWR | TSSOP           | PW                 | 16 | 2000 | 330.0                    | 12.4                     | 6.9        | 5.6        | 1.6        | 8.0        | 12.0      | Q1               |



www.ti.com 13-May-2025



#### \*All dimensions are nominal

| Device     | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|------------|--------------|-----------------|------|------|-------------|------------|-------------|
| CD4518BM96 | SOIC         | D               | 16   | 2500 | 353.0       | 353.0      | 32.0        |
| CD4518BNSR | SOP          | NS              | 16   | 2000 | 356.0       | 356.0      | 35.0        |
| CD4518BPWR | TSSOP        | PW              | 16   | 2000 | 356.0       | 356.0      | 35.0        |
| CD4520BM96 | SOIC         | D               | 16   | 2500 | 340.5       | 336.1      | 32.0        |
| CD4520BNSR | SOP          | NS              | 16   | 2000 | 356.0       | 356.0      | 35.0        |
| CD4520BPWR | TSSOP        | PW              | 16   | 2000 | 356.0       | 356.0      | 35.0        |

www.ti.com 13-May-2025

#### **TUBE**



\*All dimensions are nominal

| Device     | Package Name | Package Type | Pins | SPQ | L (mm) | W (mm) | T (µm) | B (mm) |
|------------|--------------|--------------|------|-----|--------|--------|--------|--------|
| CD4518BE   | N            | PDIP         | 16   | 25  | 506    | 13.97  | 11230  | 4.32   |
| CD4518BE   | N            | PDIP         | 16   | 25  | 506    | 13.97  | 11230  | 4.32   |
| CD4518BEE4 | N            | PDIP         | 16   | 25  | 506    | 13.97  | 11230  | 4.32   |
| CD4518BEE4 | N            | PDIP         | 16   | 25  | 506    | 13.97  | 11230  | 4.32   |
| CD4520BE   | N            | PDIP         | 16   | 25  | 506    | 13.97  | 11230  | 4.32   |
| CD4520BE   | N            | PDIP         | 16   | 25  | 506    | 13.97  | 11230  | 4.32   |
| CD4520BEE4 | N            | PDIP         | 16   | 25  | 506    | 13.97  | 11230  | 4.32   |
| CD4520BEE4 | N            | PDIP         | 16   | 25  | 506    | 13.97  | 11230  | 4.32   |

# D (R-PDS0-G16)

#### PLASTIC SMALL OUTLINE



- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.006 (0,15) each side.
- Body width does not include interlead flash. Interlead flash shall not exceed 0.017 (0,43) each side.
- E. Reference JEDEC MS-012 variation AC.





SMALL OUTLINE PACKAGE



- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.

  2. This drawing is subject to change without notice.

  3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
- exceed 0.15 mm per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side.
- 5. Reference JEDEC registration MO-153.



SMALL OUTLINE PACKAGE



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



SMALL OUTLINE PACKAGE



NOTES: (continued)

- 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 9. Board assembly site may have different recommendations for stencil design.



#### **MECHANICAL DATA**

# NS (R-PDSO-G\*\*)

# 14-PINS SHOWN

#### PLASTIC SMALL-OUTLINE PACKAGE



- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Body dimensions do not include mold flash or protrusion, not to exceed 0,15.



## 14 LEADS SHOWN



- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- C. This package is hermetically sealed with a ceramic lid using glass frit.
- D. Index point is provided on cap for terminal identification only on press ceramic glass frit seal only.
- E. Falls within MIL STD 1835 GDIP1-T14, GDIP1-T16, GDIP1-T18 and GDIP1-T20.

# N (R-PDIP-T\*\*)

# PLASTIC DUAL-IN-LINE PACKAGE

16 PINS SHOWN



- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- Falls within JEDEC MS-001, except 18 and 20 pin minimum body length (Dim A).
- The 20 pin end lead shoulder width is a vendor option, either half or full width.





SOP



- 1. All linear dimensions are in millimeters. Dimensions in parenthesis are for reference only. Dimensioning and tolerancing
- per ASME Y14.5M.

  2. This drawing is subject to change without notice.

  3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.15 mm, per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm, per side.



SOF



#### NOTES: (continued)

- 5. Publication IPC-7351 may have alternate designs.
- 6. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



SOF



#### NOTES: (continued)

- 7. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 8. Board assembly site may have different recommendations for stencil design.



#### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2025. Texas Instruments Incorporated