











#### **SN74LVCH16245A**

SCES495C -OCTOBER 2003-REVISED JUNE 2014

# SN74LVCH16245A 16-bit Bus Transceiver With 3-state Outputs

#### **Features**

- Member of the Texas Instruments Widebus™ Family
- Operates From 1.65 V to 3.6 V
- Inputs Accept Voltages to 5.5 V
- Max t<sub>pd</sub> of 4 ns at 3.3 V
- Typical V<sub>OLP</sub> (Output Ground Bounce) <0.8 V at  $V_{CC} = 3.3 \text{ V}$ ,  $T_A = 25^{\circ}\text{C}$
- Typical V<sub>OHV</sub> (Output V<sub>OH</sub> Undershoot) >2 V at V<sub>CC</sub> = 3.3 V, T<sub>A</sub> = 25°C
- Supports Mixed-Mode Signal Operation on All Ports (5-V Input/Output Voltage With 3.3-V
- I<sub>off</sub> Supports Live Insertion, Partial-Power-Down Mode, and Back-Drive Protection
- Bus Hold on Data Inputs Eliminates the Need for External Pullup or Pulldown Resistors
- Latch-Up Performance Exceeds 250 mA Per JESD 17
- ESD Protection Exceeds JESD 22
  - 2000-V Human-Body Model (A114-A)
  - 200-V Machine Model (A115-A)

# 2 Applications

- Electronic Points of Sale
- Test and Measurement
- Wearable Health and Fitness Devices
- **Tablets**

## 3 Description

This 16-bit (dual-octal) noninverting bus transceiver is designed for 1.65-V to 3.6-V V<sub>CC</sub> operation. The SN74LVCH16245A device is designed asynchronous communication between data buses.

This device can be used as two 8-bit transceivers or one 16-bit transceiver. Active bus-hold circuitry holds unused or undriven data inputs at a valid logic state.

#### Device Information<sup>(1)</sup>

| PART NUMBER    | PACKAGE    | BODY SIZE (NOM)    |
|----------------|------------|--------------------|
|                | TSSOP (48) | 12.50 mm × 6.10 mm |
| SN74LVCH16245A | TVSOP (48) | 9.70 mm × 4.40 mm  |
|                | SSOP (48)  | 15.88 mm × 7.49 mm |

(1) For all available packages, see the orderable addendum at the end of the data sheet.

# Simplified Schematic







# **Table of Contents**

| 1 | Features 1                           |    | 9.1 Overview                                     | 11 |
|---|--------------------------------------|----|--------------------------------------------------|----|
| - |                                      |    |                                                  |    |
| 2 | Applications 1                       |    | 9.2 Functional Block Diagram                     |    |
| 3 | Description 1                        |    | 9.3 Feature Description                          |    |
| 4 | Simplified Schematic 1               |    | 9.4 Device Functional Modes                      | 12 |
| 5 | Revision History2                    | 10 | Application and Implementation                   | 13 |
| 6 | Pin Configuration and Functions      |    | 10.1 Application Information                     | 13 |
| _ | _                                    |    | 10.2 Typical Application                         | 13 |
| 7 | Specifications                       | 11 | Power Supply Recommendations                     |    |
|   | 7.1 Absolute Maximum Ratings 6       |    | Layout                                           |    |
|   | 7.2 Handling Ratings6                | 12 |                                                  |    |
|   | 7.3 Recommended Operating Conditions |    | 12.1 Layout Guidelines                           |    |
|   | 7.4 Thermal Information              |    | 12.2 Layout Example                              |    |
|   | 7.5 Electrical Characteristics 8     | 13 | Device and Documentation Support                 | 15 |
|   | 7.6 Switching Characteristics9       |    | 13.1 Trademarks                                  | 15 |
|   | 7.7 Operating Characteristics        |    | 13.2 Electrostatic Discharge Caution             | 15 |
|   | 7.8 Typical Characteristics          |    | 13.3 Glossary                                    | 15 |
| 8 | Parameter Measurement Information 10 | 14 | Mechanical, Packaging, and Orderable Information | 15 |
| 9 | Detailed Description 11              |    |                                                  |    |

# 5 Revision History

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

| Cł | nanges from Revision B (August 2006) to Revision C                    | Page     |
|----|-----------------------------------------------------------------------|----------|
| •  | Updated document to new TI data sheet format                          |          |
|    | Removed Ordering Information table.                                   |          |
| •  | Updated I <sub>off</sub> Feature bullet.                              | 1        |
|    | Added Applications.                                                   |          |
|    | Added Device Information table.                                       |          |
| •  | Added Handling Ratings table                                          | 6        |
|    | Changed MAX ambient temperature to 125°C.                             |          |
| •  | Added Thermal Information table.                                      | <b>7</b> |
| •  | Updated t <sub>sk(o)</sub> values in Switching Characteristics table. | 9        |
|    | Added Typical Characteristics.                                        |          |

Submit Documentation Feedback

Copyright © 2003–2014, Texas Instruments Incorporated



# 6 Pin Configuration and Functions

# DGG, DGV, OR DL PACKAGE (TOP VIEW)



#### **Pin Functions**

|     | PIN  | 1/0 | DESCRIPTION         |
|-----|------|-----|---------------------|
| NO. | NAME | VO  | DESCRIPTION         |
| 1   | 1DIR | 1   | Direction pin 1     |
| 2   | 1B1  | I/O | 1B1 input or output |
| 3   | 1B2  | I/O | 1B2 input or output |
| 4   | GND  | _   | Ground pin          |
| 5   | 1B3  | I/O | 1B3 input or output |
| 6   | 1B4  | I/O | 1B4 input or output |
| 7   | VCC  | _   | Power pin           |
| 8   | 1B5  | I/O | 1B5 input or output |
| 9   | 1B6  | I/O | 1B6 input or output |
| 10  | GND  | _   | Ground pin          |
| 11  | 1B7  | I/O | 1B7 input or output |
| 12  | 1B8  | I/O | 1B8 input or output |
| 13  | 2B1  | I/O | 2B1 input or output |
| 14  | 2B2  | I/O | 2B2 input or output |
| 15  | GND  | _   | Ground pin          |
| 16  | 2B3  | I/O | 2B3 input or output |
| 17  | 2B4  | I/O | 2B4 input or output |
| 18  | VCC  | _   | Power pin           |
| 19  | 2B5  | I/O | 2B5 input or output |
| 20  | 2B6  | I/O | 2B6 input or output |

Copyright © 2003–2014, Texas Instruments Incorporated



# Pin Functions (continued)

|     | PIN             |     | DECODINE IN I       |  |
|-----|-----------------|-----|---------------------|--|
| NO. | NAME            | I/O | DESCRIPTION         |  |
| 21  | GND             | _   | Ground pin          |  |
| 22  | 2B7             | I/O | 2B7 input or output |  |
| 23  | 2B8             | I/O | 2B8 input or output |  |
| 24  | 2DIR            | _   | Direction pin 2     |  |
| 25  | 2 <del>OE</del> | I   | Output Enable 2     |  |
| 26  | 2A8             | I/O | 2A8 input or output |  |
| 27  | 2A7             | I/O | 2A7 input or output |  |
| 28  | GND             | _   | Ground pin          |  |
| 29  | 2A6             | I/O | 2A6 input or output |  |
| 30  | 2A5             | I/O | 2A5 input or output |  |
| 31  | VCC             | _   | Power pin           |  |
| 32  | 2A4             | I/O | 2A4 input or output |  |
| 33  | 2A3             | I/O | 2A3 input or output |  |
| 34  | GND             | _   | Ground pin          |  |
| 35  | 2A2             | I/O | 2A2 input or output |  |
| 36  | 2A1             | I/O | 2A1 input or output |  |
| 37  | 1A8             | I/O | 1A8 input or output |  |
| 38  | 1A7             | I/O | 1A7 input or output |  |
| 39  | GND             | _   | Ground pin          |  |
| 40  | 1A6             | I/O | 1A6 input or output |  |
| 41  | 1A5             | I/O | 1A5 input or output |  |
| 42  | VCC             | _   | Power pin           |  |
| 43  | 1A4             | I/O | 1A4 input or output |  |
| 44  | 1A3             | I/O | 1A3 input or output |  |
| 45  | GND             | _   | Ground pin          |  |
| 46  | 1A2             | I/O | 1A2 input or output |  |
| 47  | 1A1             | I/O | 1A1 input or output |  |
| 48  | 1 <del>OE</del> | I   | Output Enable 1     |  |



GQL OR ZQL PACKAGE (TOP VIEW)



Table 1. Pin Assignments<sup>(1)</sup> (56-Ball GQL or ZQL Package)

|   | 1    | 2   | 3               | 4               | 5   | 6               |
|---|------|-----|-----------------|-----------------|-----|-----------------|
| Α | 1DIR | NC  | NC              | NC              | NC  | 1 <del>OE</del> |
| В | 1B2  | 1B1 | GND             | GND             | 1A1 | 1A2             |
| С | 1B4  | 1B3 | V <sub>CC</sub> | V <sub>CC</sub> | 1A3 | 1A4             |
| D | 1B6  | 1B5 | GND             | GND             | 1A5 | 1A6             |
| E | 1B8  | 1B7 |                 |                 | 1A7 | 1A8             |
| F | 2B1  | 2B2 |                 |                 | 2A2 | 2A1             |
| G | 2B3  | 2B4 | GND             | GND             | 2A4 | 2A3             |
| Н | 2B5  | 2B6 | V <sub>CC</sub> | V <sub>CC</sub> | 2A6 | 2A5             |
| J | 2B7  | 2B8 | GND             | GND             | 2A8 | 2A7             |
| K | 2DIR | NC  | NC              | NC              | NC  | 2 <del>OE</del> |

(1) NC - No internal connection



Table 2. Pin Assignments<sup>(1)</sup> (54-Ball GRD or ZRD Package)

|   | 1   | 2   | 3               | 4               | 5   | 6   |
|---|-----|-----|-----------------|-----------------|-----|-----|
| Α | 1B1 | NC  | 1DIR            | 1 <del>OE</del> | NC  | 1A1 |
| В | 1B3 | 1B2 | NC              | NC              | 1A2 | 1A3 |
| С | 1B5 | 1B4 | V <sub>cc</sub> | V <sub>CC</sub> | 1A4 | 1A5 |
| D | 1B7 | 1B6 | GND             | GND             | 1A6 | 1A7 |
| E | 2B1 | 1B8 | GND             | GND             | 1A8 | 2A1 |
| F | 2B3 | 2B2 | GND             | GND             | 2A2 | 2A3 |
| G | 2B5 | 2B4 | V <sub>CC</sub> | V <sub>CC</sub> | 2A4 | 2A5 |
| Н | 2B7 | 2B6 | NC              | NC              | 2A6 | 2A7 |
| J | 2B8 | NC  | 2DIR            | 2 <del>OE</del> | NC  | 2A8 |

(1) NC - No internal connection

Product Folder Links: SN74LVCH16245A



## 7 Specifications

# 7.1 Absolute Maximum Ratings<sup>(1)</sup>

over operating free-air temperature range (unless otherwise noted)

|                 |                                                        |                                    | MIN  | MAX                   | UNIT |
|-----------------|--------------------------------------------------------|------------------------------------|------|-----------------------|------|
| V <sub>CC</sub> | Supply voltage range                                   |                                    | -0.5 | 6.5                   | V    |
| VI              | Input voltage range <sup>(2)</sup>                     |                                    | -0.5 | 6.5                   | V    |
| Vo              | Voltage range applied to any output in the hig         | h-impedance or power-off state (2) | -0.5 | 6.5                   | V    |
| Vo              | Voltage range applied to any output in the hig         | h or low state <sup>(2)(3)</sup>   | -0.5 | V <sub>CC</sub> + 0.5 | V    |
| I <sub>IK</sub> | Input clamp current                                    | V <sub>I</sub> < 0                 |      | -50                   | mA   |
| I <sub>OK</sub> | Output clamp current                                   | V <sub>O</sub> < 0                 |      | -50                   | mA   |
| Io              | Continuous output current                              |                                    |      | ±50                   | mA   |
|                 | Continuous current through each V <sub>CC</sub> or GND | )                                  |      | ±100                  | mA   |

<sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

### 7.2 Handling Ratings

|                    |                          |                                                                               | MIN | MAX  | UNIT |
|--------------------|--------------------------|-------------------------------------------------------------------------------|-----|------|------|
| T <sub>stg</sub>   | Storage temperature rang | ne e                                                                          | -65 | 150  | °C   |
| V                  | Electrostatic discharge  | Human body model (HBM), per ANSI/ESDA/JEDEC JS-001, all pins <sup>(1)</sup>   | 0   | 2000 | V    |
| V <sub>(ESD)</sub> |                          | Charged device model (CDM), per JEDEC specification JESD22-C101, all pins (2) | 0   | 1000 |      |

<sup>(1)</sup> JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.

Submit Documentation Feedback

Copyright © 2003–2014, Texas Instruments Incorporated

The input negative-voltage and output voltage ratings may be exceeded if the input and output current ratings are observed.

<sup>(3)</sup> The value of V<sub>CC</sub> is provided in the recommended operating conditions table.

<sup>(2)</sup> JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.



# 7.3 Recommended Operating Conditions

over operating free-air temperature range (unless otherwise noted)(1)

|                 |                                     |                                              | MIN                    | MAX                   | UNIT |  |
|-----------------|-------------------------------------|----------------------------------------------|------------------------|-----------------------|------|--|
| V               | Cumply yeltogo                      | Operating                                    | 1.65                   | 3.6                   | V    |  |
| $V_{CC}$        | Supply voltage                      | Data retention only                          | 1.5                    |                       | V    |  |
|                 |                                     | V <sub>CC</sub> = 1.65 V to 1.95 V           | 0.65 × V <sub>CC</sub> |                       |      |  |
| $V_{IH}$        | High-level input voltage            | $V_{CC} = 2.3 \text{ V to } 2.7 \text{ V}$   | 1.7                    |                       | V    |  |
|                 |                                     | $V_{CC} = 2.7 \text{ V to } 3.6 \text{ V}$   | 2                      |                       |      |  |
|                 |                                     | $V_{CC} = 1.65 \text{ V to } 1.95 \text{ V}$ | C                      | .35 × V <sub>CC</sub> |      |  |
| $V_{IL}$        | Low-level input voltage             | $V_{CC} = 2.3 \text{ V to } 2.7 \text{ V}$   |                        | 0.7                   | V    |  |
|                 |                                     | $V_{CC} = 2.7 \text{ V to } 3.6 \text{ V}$   |                        | 0.8                   |      |  |
| VI              | Input voltage                       |                                              | 0                      | 5.5                   | V    |  |
|                 | Output voltage                      | High or low state                            | 0                      | $V_{CC}$              | V    |  |
| V <sub>O</sub>  |                                     | 3-state                                      | 0                      | 5.5                   |      |  |
|                 |                                     | V <sub>CC</sub> = 1.65 V                     |                        | -4                    |      |  |
|                 | I Park Javas Landard assessed       | V <sub>CC</sub> = 2.3 V                      |                        | -8                    | A    |  |
| I <sub>OH</sub> | High-level output current           | $V_{CC} = 2.7 \text{ V}$                     |                        | -12                   | mA   |  |
|                 |                                     | $V_{CC} = 3 V$                               |                        | -24                   |      |  |
|                 |                                     | $V_{CC} = 1.65 \text{ V}$                    |                        | 4                     |      |  |
|                 | Law level output ourrant            | $V_{CC} = 2.3 \text{ V}$                     |                        | 8                     | mΛ   |  |
| l <sub>OL</sub> | Low-level output current            | V <sub>CC</sub> = 2.7 V                      |                        | 12                    | mA   |  |
|                 |                                     | V <sub>CC</sub> = 3 V                        |                        | 24                    | 1    |  |
| Δt/Δν           | Input transition rise and fall rate |                                              |                        | 5                     | ns/V |  |
| T <sub>A</sub>  | Operating free-air temperature      |                                              | -40                    | 125                   | °C   |  |

<sup>(1)</sup> All unused control inputs of the device must be held at V<sub>CC</sub> or GND to ensure proper device operation. Refer to the TI application report, *Implications of Slow or Floating CMOS Inputs*, literature number SCBA004.

## 7.4 Thermal Information

| THERMAL METRIC <sup>(1)</sup> |                                              | DGG     | DGV     | DL      | LINUT   |
|-------------------------------|----------------------------------------------|---------|---------|---------|---------|
|                               |                                              | 48 PINS | 48 PINS | 48 PINS | UNIT    |
| $R_{\theta JA}$               | Junction-to-ambient thermal resistance       | 67.1    | 80.2    | 70.6    |         |
| $R_{\theta JC(top)}$          | Junction-to-case (top) thermal resistance    | 19.9    | 32.7    | 36.8    |         |
| $R_{\theta JB}$               | Junction-to-board thermal resistance         | 34.2    | 43.5    | 43.1    | °C/W    |
| ΨЈТ                           | Junction-to-top characterization parameter   | 1.8     | 4.7     | 13.9    | - °C/VV |
| ΨЈВ                           | Junction-to-board characterization parameter | 33.9    | 42.9    | 42.6    |         |
| R <sub>0JC(bot)</sub>         | Junction-to-case (bottom) thermal resistance | n/a     | n/a     | n/a     |         |

(1) For more information about traditional and new thermal metrics, see the IC Package Thermal Metrics application report, SPRA953.

Product Folder Links: SN74LVCH16245A



#### 7.5 Electrical Characteristics

over recommended operating free-air temperature range (unless otherwise noted)

| P                              | ARAMETER       | TEST COND                                                                                                       | ITIONS                              | V <sub>cc</sub> | MIN TY                | P <sup>(1)</sup> MAX | UNIT |
|--------------------------------|----------------|-----------------------------------------------------------------------------------------------------------------|-------------------------------------|-----------------|-----------------------|----------------------|------|
| V <sub>OH</sub>                |                | I <sub>OH</sub> = -100 μA                                                                                       |                                     | 1.65 V to 3.6 V | V <sub>CC</sub> - 0.2 |                      |      |
|                                |                | $I_{OH} = -4 \text{ mA}$                                                                                        |                                     | 1.65 V          | 1.2                   |                      |      |
|                                |                | $I_{OH} = -8 \text{ mA}$                                                                                        |                                     | 2.3 V           | 1.7                   |                      |      |
|                                |                | 1 40 1                                                                                                          |                                     | 2.7 V           | 2.2                   |                      | V    |
|                                |                | $I_{OH} = -12 \text{ mA}$                                                                                       |                                     | 3 V             | 2.4                   |                      |      |
|                                |                | I <sub>OH</sub> = -24 mA                                                                                        |                                     | 3 V             | 2.2                   |                      |      |
|                                |                | I <sub>OL</sub> = 100 μA                                                                                        |                                     | 1.65 V to 3.6 V |                       | 0.2                  |      |
|                                |                | I <sub>OL</sub> = 4 mA                                                                                          |                                     | 1.65 V          |                       | 0.45                 |      |
| $V_{OL}$                       |                | I <sub>OL</sub> = 8 mA                                                                                          |                                     | 2.3 V           |                       | 0.7                  | V    |
|                                |                | I <sub>OL</sub> = 12 mA                                                                                         |                                     | 2.7 V           |                       | 0.4                  |      |
|                                |                | I <sub>OL</sub> = 24 mA                                                                                         |                                     | 3 V             |                       | 0.55                 |      |
| I <sub>I</sub>                 | Control inputs | V <sub>I</sub> = 0 to 5.5 V                                                                                     |                                     | 3.6 V           |                       | ±5                   | μA   |
|                                |                | $V_1 = 0.58 \text{ V}$ $V_1 = 1.07 \text{ V}$ $V_1 = 0.7 \text{ V}$ $V_1 = 1.7 \text{ V}$ $V_1 = 0.8 \text{ V}$ |                                     | 4.05.1/         | 15                    |                      | μA   |
|                                |                |                                                                                                                 |                                     | 1.65 V          | -15                   |                      |      |
|                                |                |                                                                                                                 |                                     | 2.3 V           | 45                    |                      |      |
| I <sub>I(hold)</sub>           | A or B port    |                                                                                                                 |                                     |                 | -45                   |                      |      |
|                                |                |                                                                                                                 |                                     | 211             | 75                    |                      |      |
|                                |                | V <sub>I</sub> = 2 V                                                                                            | 3 V                                 |                 | -75                   |                      |      |
|                                |                | V <sub>I</sub> = 0 to 3.6 V <sup>(2)</sup>                                                                      |                                     | 3.6 V           |                       | ±500                 |      |
| I <sub>off</sub>               |                | $V_I$ or $V_O = 5.5 \text{ V}$                                                                                  |                                     | 0               |                       | ±10                  | μA   |
| I <sub>OZ</sub> <sup>(3)</sup> |                | $V_{O} = 0 \text{ V or } (V_{CC} \text{ to } 5.5 \text{ V})$                                                    |                                     | 2.3 V to 3.6 V  |                       | ±5                   | μA   |
| I <sub>cc</sub>                |                | $V_I = V_{CC}$ or GND                                                                                           |                                     | 0.01/           |                       | 20                   | ^    |
|                                |                | $3.6 \text{ V} \le \text{V}_1 \le 5.5 \text{ V}^{(4)}$                                                          | I <sub>O</sub> = 0                  | 3.6 V           |                       | 20                   | μA   |
| ΔI <sub>CC</sub>               |                | One input at V <sub>CC</sub> - 0.6 V, Oth                                                                       | er inputs at V <sub>CC</sub> or GND | 2.7 V to 3.6 V  |                       | 500                  | μΑ   |
| C <sub>i</sub>                 | Control inputs | $V_I = V_{CC}$ or GND                                                                                           |                                     | 3.3 V           |                       | 5                    | pF   |
| C <sub>io</sub>                | A or B port    | $V_O = V_{CC}$ or GND                                                                                           |                                     | 3.3 V           |                       | 7.5                  | pF   |
|                                |                |                                                                                                                 |                                     |                 |                       |                      |      |

This applies in the disabled state only.

All typical values are at  $V_{CC} = 3.3 \text{ V}$ ,  $T_A = 25^{\circ}\text{C}$ . This is the bus-hold maximum dynamic current required to switch the input from one state to another. For the total leakage current in an I/O port, consult the  $I_{I(hold)}$  specification for the input voltage condition  $0 \text{ V} < V_I < V_{CC}$ , and the  $I_{OZ}$  specification for the input voltage conditions  $V_I = 0 \text{ V}$  or  $V_I = V_{CC}$  to 5.5 V. The bus-hold current, at input voltage greater than  $V_{CC}$ , is



# 7.6 Switching Characteristics

over recommended operating free-air temperature range (unless otherwise noted) (see Figure 3)

| PARAMETER FROM (INPUT) |         | TO<br>(OUTPUT) | V <sub>CC</sub> = ± 0.1 | 1.8 V<br>5 V | V <sub>CC</sub> = 1<br>± 0.2 | 2.5 V<br>2 V | V <sub>CC</sub> = | 2.7 V | V <sub>CC</sub> = 3<br>± 0.3 | 3.3 V<br>3 V | UNIT |
|------------------------|---------|----------------|-------------------------|--------------|------------------------------|--------------|-------------------|-------|------------------------------|--------------|------|
|                        | (INPOT) | (001F01)       | MIN                     | MAX          | MIN                          | MAX          | MIN               | MAX   | MIN                          | MAX          |      |
| t <sub>pd</sub>        | A or B  | B or A         | 1.5                     | 7.1          | 1                            | 4.5          | 1                 | 4.7   | 1                            | 4            | ns   |
| t <sub>en</sub>        | ŌĒ      | A or B         | 1.5                     | 8.9          | 1                            | 5.6          | 1.5               | 6.7   | 1.5                          | 5.5          | ns   |
| t <sub>dis</sub>       | ŌĒ      | A or B         | 1.5                     | 11.9         | 1                            | 6.8          | 1.5               | 7.1   | 1.5                          | 6.6          | ns   |
| t <sub>sk(o)</sub>     |         |                |                         | 1            |                              | 1            |                   | 1     |                              | 1            | ns   |

# 7.7 Operating Characteristics

 $T_A = 25^{\circ}C$ 

|     | PARAMETER                     | TEST<br>CONDITIONS | V <sub>CC</sub> = 1.8 V<br>TYP | V <sub>CC</sub> = 2.5 V<br>TYP | V <sub>CC</sub> = 3.3 V<br>TYP | UNIT |    |
|-----|-------------------------------|--------------------|--------------------------------|--------------------------------|--------------------------------|------|----|
| _   | Power dissipation capacitance | Outputs enabled    | f = 10 MHz                     | 36                             | 36                             | 40   | pF |
| Cpd | per transceiver               | Outputs disabled   | 1 = 10 WHZ                     | 3                              | 3                              | 4    | рг |

# 7.8 Typical Characteristics







#### 8 Parameter Measurement Information



| TEST                               | S1         |
|------------------------------------|------------|
| t <sub>PLH</sub> /t <sub>PHL</sub> | Open       |
| t <sub>PLZ</sub> /t <sub>PZL</sub> | $V_{LOAD}$ |
| t <sub>PHZ</sub> /t <sub>PZH</sub> | GND        |

| .,              | INF             | PUTS                           | .,                 | V <sub>M</sub> V <sub>LOAD</sub> |       | -              | .,                      |
|-----------------|-----------------|--------------------------------|--------------------|----------------------------------|-------|----------------|-------------------------|
| V <sub>CC</sub> | VI              | t <sub>r</sub> /t <sub>f</sub> | VM                 | VLOAD                            | CL    | R <sub>L</sub> | $oldsymbol{V}_{\Delta}$ |
| 1.8 V ± 0.15 V  | V <sub>CC</sub> | ≤2 ns                          | V <sub>CC</sub> /2 | 2 × V <sub>CC</sub>              | 30 pF | <b>1 k</b> Ω   | 0.15 V                  |
| 2.5 V ± 0.2 V   | V <sub>CC</sub> | ≤2 ns                          | V <sub>CC</sub> /2 | 2 × V <sub>CC</sub>              | 30 pF | <b>500</b> Ω   | 0.15 V                  |
| 2.7 V           | 2.7 V           | ≤2.5 ns                        | 1.5 V              | 6 V                              | 50 pF | <b>500</b> Ω   | 0.3 V                   |
| 3.3 V ± 0.3 V   | 2.7 V           | ≤2.5 ns                        | 1.5 V              | 6 V                              | 50 pF | <b>500</b> Ω   | 0.3 V                   |



NOTES: A. C<sub>L</sub> includes probe and jig capacitance.

- B. Waveform 1 is for an output with internal conditions such that the output is low, except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high, except when disabled by the output control.
- C. All input pulses are supplied by generators having the following characteristics: PRR≤ 10 MHz, Z<sub>O</sub> = 50 Ω.
- D. The outputs are measured one at a time, with one transition per measurement.
- E.  $t_{PLZ}$  and  $t_{PHZ}$  are the same as  $t_{dis}$ .
- F.  $t_{PZL}$  and  $t_{PZH}$  are the same as  $t_{en}$ .
- G.  $t_{PLH}$  and  $t_{PHL}$  are the same as  $t_{pd}$ .
- H. All parameters and waveforms are not applicable to all devices.

Figure 3. Load Circuit and Voltage Waveforms

Submit Documentation Feedback

Copyright © 2003–2014, Texas Instruments Incorporated



# 9 Detailed Description

#### 9.1 Overview

The SN74LVCH16245A device is designed for asynchronous communication between data buses. The logic levels of the direction-control (DIR) input and the output-enable  $(\overline{OE})$  input activate either the B-port outputs or the A-port outputs or place both output ports into the high-impedance mode. The device transmits data from the A bus to the B bus when the B-port outputs are activated, and from the B bus to the A bus when the A-port outputs are activated. The input circuitry on both A and B ports always is active and must have a logic high or low level applied to prevent excess  $I_{CC}$  and  $I_{CCZ}$ .

Active bus-hold circuitry holds unused or undriven data inputs at a valid logic state. Use of pullup or pulldown resistors with the bus-hold circuitry is not recommended. The bus-hold circuitry is part of the input circuit and is not disabled by  $\overline{\text{OE}}$  or DIR.

To ensure the high-impedance state during power up or power down,  $\overline{OE}$  should be tied to  $V_{CC}$  through a pullup resistor; the minimum value of the resistor is determined by the current-sinking capability of the driver.

Inputs can be driven from either 3.3-V or 5-V devices. This feature allows the use of these devices as translators in a mixed 3.3-V and 5-V system environment.

This device is fully specified for partial-power-down applications using  $I_{off}$ . The  $I_{off}$  circuitry disables the outputs, thus preventing damaging current backflow through the device when it is powered down.

#### 9.2 Functional Block Diagram



Figure 4. Logic Diagram (Positive Logic)

Copyright © 2003–2014, Texas Instruments Incorporated



### 9.3 Feature Description

- · Wide operating voltage range
  - Operates from 1.65 V to 3.6 V
- Allows down voltage translation
  - Inputs accept voltages to 5.5 V
- I<sub>off</sub> feature
  - $-\,\,$  Allows voltages on the inputs and outputs when  $V_{CC}$  is 0 V

### 9.4 Device Functional Modes

Table 3. Function Table<sup>(1)</sup> (Each 8-bit Section)

| CONTROL | . INPUTS | OPERATION       |  |  |  |  |
|---------|----------|-----------------|--|--|--|--|
| ŌĒ      | DIR      | OPERATION       |  |  |  |  |
| L       | L        | B data to A bus |  |  |  |  |
| L       | Н        | A data to B bus |  |  |  |  |
| Н       | Χ        | Isolation       |  |  |  |  |

(1) Input circuits of the data I/Os always are active.



## 10 Application and Implementation

#### 10.1 Application Information

The SN74LVC16245A device is a 16-bit bidirectional transceiver. This device can be used as two 8-bit transceivers or one 16-bit transceiver. It allows data transmission from the A bus to the B bus or from the B bus to the A bus, depending on the logic level at the direction-control (DIR) input. The output-enable  $(\overline{OE})$  input can be used to disable the device so that the buses are effectively isolated. The device has 5.5 V tolerant inputs at any valid  $V_{CC}$ . This allows it to be used in multi-power systems, and it can be used for down translation.

#### 10.2 Typical Application



Figure 5. Typical Application Diagram

#### 10.2.1 Design Requirements

This device uses CMOS technology and has balanced output drive. Care should be taken to avoid bus contention because it can drive currents that would exceed maximum limits. The high drive will also create fast edges into light loads; therefore, routing and load conditions should be considered to prevent ringing.

## 10.2.2 Detailed Design Procedure

- 1. Recommended Input Conditions
  - Rise time and fall time specs: See (Δt/ΔV) in the Recommended Operating Conditions table.
  - Specified high and low levels: See (V<sub>IH</sub> and V<sub>IL</sub>) in the Recommended Operating Conditions table.

Product Folder Links: SN74LVCH16245A

- Inputs are overvoltage tolerant allowing them to go as high as 5.5 V at any valid V<sub>CC</sub>.
- 2. Recommend Output Conditions
  - Load currents should not exceed 25 mA per output and 50 mA total for the part.
  - Outputs should not be pulled above V<sub>CC</sub>.



# Typical Application (continued) 10.2.3 Application Curves



## 11 Power Supply Recommendations

The power supply can be any voltage between the MIN and MAX supply voltage rating located in the *Recommended Operating Conditions* table.

Each  $V_{CC}$  pin should have a good bypass capacitor to prevent power disturbance. For devices with a single supply, 0.1  $\mu$ f is recommended; if there are multiple  $V_{CC}$  pins, then 0.01  $\mu$ f or 0.022  $\mu$ f is recommended for each power pin. It is acceptable to parallel multiple bypass caps to reject different frequencies of noise. A 0.1  $\mu$ f and a 1  $\mu$ f are commonly used in parallel. The bypass capacitor should be installed as close to the power pin as possible for best results.

### 12 Layout

#### 12.1 Layout Guidelines

When using multiple-bit logic devices, inputs should never float.

In many cases, functions or parts of functions of digital logic devices are unused, for example, when only two inputs of a triple-input AND gate are used or only 3 of the 4 buffer gates are used. Such input pins should not be left unconnected because the undefined voltages at the outside connections result in undefined operational states. Figure 7 specifies the rules that must be observed under all circumstances. All unused inputs of digital logic devices must be connected to a high or low bias to prevent them from floating. The logic level that should be applied to any particular unused input depends on the function of the device. Generally they will be tied to GND or  $V_{CC}$ , whichever makes more sense or is more convenient. It is generally acceptable to float outputs, unless the part is a transceiver. If the transceiver has an output enable pin, it will disable the output section of the part when asserted. This will not disable the input section of the I/Os, so they cannot float when disabled.

#### 12.2 Layout Example



Figure 7. Layout Diagram

Submit Documentation Feedback
Product Folder Links: SN74LVCH16245A



# 13 Device and Documentation Support

#### 13.1 Trademarks

Widebus is a trademark of Texas Instruments. All other trademarks are the property of their respective owners.

### 13.2 Electrostatic Discharge Caution



These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

## 13.3 Glossary

SLYZ022 — TI Glossary.

This glossary lists and explains terms, acronyms, and definitions.

# 14 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.

Product Folder Links: SN74LVCH16245A

www.ti.com 23-May-2025

#### PACKAGING INFORMATION

| Orderable part number | Status | Material type | Package   Pins   | Package qty   Carrier | RoHS | Lead finish/ MSL rating/ |                    | Op temp (°C) | Part marking |
|-----------------------|--------|---------------|------------------|-----------------------|------|--------------------------|--------------------|--------------|--------------|
|                       | (1)    | (2)           |                  |                       | (3)  | Ball material            | Peak reflow        |              | (6)          |
|                       |        |               |                  |                       |      | (4)                      | (5)                |              |              |
| 74LVCH16245ADGGRG4    | Active | Production    | TSSOP (DGG)   48 | 2000   LARGE T&R      | Yes  | NIPDAU                   | Level-1-260C-UNLIM | -40 to 125   | LVCH16245A   |
| SN74LVCH16245ADGGR    | Active | Production    | TSSOP (DGG)   48 | 2000   LARGE T&R      | Yes  | NIPDAU                   | Level-1-260C-UNLIM | -40 to 125   | LVCH16245A   |
| SN74LVCH16245ADGGR.B  | Active | Production    | TSSOP (DGG)   48 | 2000   LARGE T&R      | Yes  | NIPDAU                   | Level-1-260C-UNLIM | -40 to 125   | LVCH16245A   |
| SN74LVCH16245ADGVR    | Active | Production    | TVSOP (DGV)   48 | 2000   LARGE T&R      | Yes  | NIPDAU                   | Level-1-260C-UNLIM | -40 to 125   | LDH245A      |
| SN74LVCH16245ADGVR.B  | Active | Production    | TVSOP (DGV)   48 | 2000   LARGE T&R      | Yes  | NIPDAU                   | Level-1-260C-UNLIM | -40 to 125   | LDH245A      |
| SN74LVCH16245ADL      | Active | Production    | SSOP (DL)   48   | 25   TUBE             | Yes  | NIPDAU                   | Level-1-260C-UNLIM | -40 to 125   | LVCH16245A   |
| SN74LVCH16245ADL.B    | Active | Production    | SSOP (DL)   48   | 25   TUBE             | Yes  | NIPDAU                   | Level-1-260C-UNLIM | -40 to 125   | LVCH16245A   |
| SN74LVCH16245ADLR     | Active | Production    | SSOP (DL)   48   | 1000   LARGE T&R      | Yes  | NIPDAU                   | Level-1-260C-UNLIM | -40 to 125   | LVCH16245A   |
| SN74LVCH16245ADLR.B   | Active | Production    | SSOP (DL)   48   | 1000   LARGE T&R      | Yes  | NIPDAU                   | Level-1-260C-UNLIM | -40 to 125   | LVCH16245A   |

<sup>(1)</sup> Status: For more details on status, see our product life cycle.

Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative

<sup>(2)</sup> Material type: When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind.

<sup>(3)</sup> RoHS values: Yes, No, RoHS Exempt. See the TI RoHS Statement for additional information and value definition.

<sup>(4)</sup> Lead finish/Ball material: Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

<sup>(5)</sup> MSL rating/Peak reflow: The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board.

<sup>(6)</sup> Part marking: There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part.



# PACKAGE OPTION ADDENDUM

www.ti.com 23-May-2025

and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 23-May-2025

### TAPE AND REEL INFORMATION





| A0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| В0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

#### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device             | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|--------------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| SN74LVCH16245ADGGR | TSSOP           | DGG                | 48 | 2000 | 330.0                    | 24.4                     | 8.6        | 13.0       | 1.8        | 12.0       | 24.0      | Q1               |
| SN74LVCH16245ADGVR | TVSOP           | DGV                | 48 | 2000 | 330.0                    | 16.4                     | 7.1        | 10.2       | 1.6        | 12.0       | 16.0      | Q1               |
| SN74LVCH16245ADLR  | SSOP            | DL                 | 48 | 1000 | 330.0                    | 32.4                     | 11.35      | 16.2       | 3.1        | 16.0       | 32.0      | Q1               |



www.ti.com 23-May-2025



#### \*All dimensions are nominal

| Device             | Package Type | ackage Type Package Drawing |    | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|--------------------|--------------|-----------------------------|----|------|-------------|------------|-------------|
| SN74LVCH16245ADGGR | TSSOP        | DGG                         | 48 | 2000 | 367.0       | 367.0      | 45.0        |
| SN74LVCH16245ADGVR | TVSOP        | DGV                         | 48 | 2000 | 356.0       | 356.0      | 35.0        |
| SN74LVCH16245ADLR  | SSOP         | DL                          | 48 | 1000 | 367.0       | 367.0      | 55.0        |

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 23-May-2025

### **TUBE**



#### \*All dimensions are nominal

| Device             | Package Name | Package Type | Pins | SPQ | L (mm) | W (mm) | T (µm) | B (mm) |
|--------------------|--------------|--------------|------|-----|--------|--------|--------|--------|
| SN74LVCH16245ADL   | DL           | SSOP         | 48   | 25  | 473.7  | 14.24  | 5110   | 7.87   |
| SN74LVCH16245ADL.B | DL           | SSOP         | 48   | 25  | 473.7  | 14.24  | 5110   | 7.87   |



SMALL OUTLINE PACKAGE



#### NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.

  2. This drawing is subject to change without notice.

  3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
- exceed 0.15 mm per side.
  4. Reference JEDEC registration MO-153.



SMALL OUTLINE PACKAGE



NOTES: (continued)

- 5. Publication IPC-7351 may have alternate designs.
- 6. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



SMALL OUTLINE PACKAGE



NOTES: (continued)

- 7. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 8. Board assembly site may have different recommendations for stencil design.



## DGG (R-PDSO-G\*\*)

## PLASTIC SMALL-OUTLINE PACKAGE

#### **48 PINS SHOWN**



NOTES: A. All linear dimensions are in millimeters.

B. This drawing is subject to change without notice.

C. Body dimensions do not include mold protrusion not to exceed 0,15.

D. Falls within JEDEC MO-153

# DL (R-PDSO-G48)

# PLASTIC SMALL-OUTLINE PACKAGE



NOTES:

- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- C. Body dimensions do not include mold flash or protrusion not to exceed 0.006 (0,15).
- D. Falls within JEDEC MO-118

PowerPAD is a trademark of Texas Instruments.



#### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2025. Texas Instruments Incorporated