#### TL3016, TL3016Y **ULTRA-FAST LOW-POWER** PRECISION COMPARATORS SLCS130D - MARCH 1997 - REVISED MARCH 2000

- Ultrafast Operation . . . 7.6 ns (Typ)
- Low Positive Supply Current 10.6 mA (Typ)
- **Operates From a Single 5-V Supply or From** a Split ±5-V Supply
- **Complementary Outputs**
- Low Offset Voltage
- No Minimum Slew Rate Requirement
- **Output Latch Capability**
- **Functional Replacement to the LT1016**

#### description

The TL3016 is an ultrafast comparator designed to interface directly to TTL logic while operating from either a single 5-V power supply or dual  $\pm$ 5-V supplies. It features extremely tight offset voltage and high gain for precision applications. It has complementary outputs that can be latched using the LATCH ENABLE terminal. Figure 1 shows the positive supply current of this comparator. The TL3016 only requires 10.6 mA (typical) to achieve a propagation delay of 7.6 ns.

The TL3016 is a pin-for-pin functional replacement for the LT1016 comparator, offering higher speed operation but consuming half the power.

|          |                 | PACKAG                               | ED DEVICES    |                                  |  |  |
|----------|-----------------|--------------------------------------|---------------|----------------------------------|--|--|
| TA       |                 | SMALL<br>OUTLINE <sup>†</sup><br>(D) | TSSOP<br>(PW) | CHIP<br>FORM <sup>‡</sup><br>(Y) |  |  |
| 0°C to 7 | O°C             | TL3016CD                             | TL3016CPWLE   | TL3016Y                          |  |  |
| -40°C to | –40°C to 85°C T |                                      | TL3016IPWLE   | —                                |  |  |

**AVAILABLE OPTIONS** 

<sup>†</sup> The PW packages are available left-ended taped and reeled only.

<sup>‡</sup>Chip forms are tested at  $T_A = 25^{\circ}C$  only.



symbol (each comparator)







Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

PRODUCTION DATA information is current as of publication date. Products conform to specifications per the terms of Texas Instruments standard warranty. Production processing does not necessarily include testing of all parameters.



Copyright © 2000, Texas Instruments Incorporated

#### TL3016, TL3016Y ULTRA-FAST LOW-POWER PRECISION COMPARATORS SLCS130D – MARCH 1997 – REVISED MARCH 2000

TL3016Y chip information

This chip displays characteristics similar to the TL3016C. Thermal compression or ultrasonic bonding may be used on the doped-aluminum bonding pads. Chips may be mounted with conductive epoxy or a gold-silicon preform.



| COMPONENT COUNT |    |  |  |  |  |
|-----------------|----|--|--|--|--|
| Bipolars        | 53 |  |  |  |  |
| MOSFETs         | 49 |  |  |  |  |
| Resistors       | 46 |  |  |  |  |
| Capacitors      | 14 |  |  |  |  |



## TL3016, TL3016Y **ULTRA-FAST LOW-POWER** PRECISION COMPARATORS

SLCS130D - MARCH 1997 - REVISED MARCH 2000

#### absolute maximum ratings over operating free-air temperature range (unless otherwise noted)<sup>†</sup>

| Supply voltage, $V_{DD}$ (see Note 1)<br>Differential input voltage, $V_{ID}$ (see Note 2)<br>Input voltage range, $V_{I}$<br>Input voltage, $V_{I}$ (LATCH ENABLE)<br>Output current, $I_{O}$<br>Continuous total power dissipation<br>Operating free-air temperature range, $T_{A}$ |                 |
|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|
| Storage temperature range, T <sub>stg</sub>                                                                                                                                                                                                                                           | – 65°C to 150°C |
| Lead temperature 1,6 mm (1/16 inch) from case for 10 seconds                                                                                                                                                                                                                          | 260°C           |

† Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

NOTES: 1. All voltage values, except differential voltages, are with respect to network ground.

2. Differential voltages are at IN+ with respect to IN-.

#### **DISSIPATION RATING TABLE**

| PACKAGE | T <sub>A</sub> ≤ 25°C<br>POWER RATING | DERATING FACTOR<br>ABOVE T <sub>A</sub> = 25°C | T <sub>A</sub> = 70°C<br>POWER RATING |
|---------|---------------------------------------|------------------------------------------------|---------------------------------------|
| D       | 725 mW                                | 5.8 mW/°C                                      | 464 mW                                |
| PW      | 525 mW                                | 4.2 mW/°C                                      | 336 mW                                |



### electrical characteristics at specified operating free-air temperature, V<sub>DD</sub> = $\pm$ 5 V, V<sub>LE</sub> = 0 (unless otherwise noted)

|                  | DADAMETED                                          |                                                                                                                                                                          |                                    |       | TL3016C | ;       | TL3016I |      |      | LINUT         |
|------------------|----------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------|-------|---------|---------|---------|------|------|---------------|
|                  | PARAMETER                                          | TEST CONI                                                                                                                                                                | DITIONST                           | MIN   | TYP‡    | MAX     | MIN     | TYP‡ | MAX  | UNIT          |
| \/               | lanut offerst veltere                              | T <sub>A</sub> = 25°C                                                                                                                                                    |                                    |       | 0.5     | 3       |         | 0.5  | 3    |               |
| VIO              | Input offset voltage                               | T <sub>A</sub> = full range                                                                                                                                              |                                    |       |         | 3.5     |         |      | 3.5  | mV            |
| αΛΙΟ             | Temperature coefficient of<br>input offset voltage |                                                                                                                                                                          |                                    |       | -4.8    |         |         | -4.5 |      | μV/° <b>(</b> |
| li o             | Input offect ourrept                               | T <sub>A</sub> = 25°C                                                                                                                                                    |                                    |       | 0.1     | 0.6     |         | 0.1  | 0.6  |               |
| 10               | Input offset current                               | T <sub>A</sub> = full range                                                                                                                                              |                                    |       |         | 0.9     |         |      | 1.3  | μA            |
| lin.             | Input bias current                                 | $T_A = 25^{\circ}C$                                                                                                                                                      |                                    |       | 6       | 10      |         | 6    | 10   | μA            |
| IВ               | input bias current                                 | T <sub>A</sub> = full range                                                                                                                                              |                                    |       |         | 10      |         |      | 10   | μА            |
| Vien             | Common-mode input                                  | $V_{DD} = \pm 5 V$                                                                                                                                                       |                                    | -3.75 |         | 3.5     | -3.75   |      | 3.5  | V             |
| VICR             | voltage range                                      | $V_{DD} = 5 V$                                                                                                                                                           |                                    | 1.25  |         | 3.5     | 1.25    |      | 3.5  | v             |
| CMRR             | Common-mode rejection ratio                        | $-3.75 \le V_{IC} \le 3.5 V$ ,                                                                                                                                           | $T_A = 25^{\circ}C$                | 80    | 97      |         | 80      | 97   |      | dB            |
| k = 1 =          | Supply-voltage rejection                           | $      Positive supply: 4.6 \ V \leq +V_{DD} \leq 5.4 \ V, \\ T_A = 25^\circ C \\       Negative supply: -7 \ V \leq -V_{DD} \leq -2 \ V, \\ T_A = 25^\circ C \\       $ |                                    | 60    | 72      |         | 60      | 72   |      | dB            |
| <sup>k</sup> SVR | ratio                                              |                                                                                                                                                                          |                                    | 80    | 100     |         | 80      | 100  |      | uD            |
| Ve               | Low-level output voltage                           | l <sub>(sink)</sub> = 4 mA,<br>T <sub>A</sub> = 25°C                                                                                                                     | $V \textbf{+} \leq 4.6 \text{ V},$ |       | 500     | 600     |         | 500  | 600  | mV            |
| VOL              | Low-level output voltage                           | I <sub>(sink)</sub> = 10 mA,<br>T <sub>A</sub> = 25°C                                                                                                                    | $V \textbf{+} \leq 4.6 \text{ V},$ |       | 750     |         |         | 750  |      | mv            |
| Varia            | High-level output voltage                          | $V+ \le 4.6 V,$<br>$T_A = 25^{\circ}C$                                                                                                                                   | l <sub>O</sub> = 1 mA,             | 3.6   | 3.9     |         | 3.6     | 3.9  |      | V             |
| VOH              | nigh-level output voltage                          | $V+ \le 4.6 V,$<br>$T_A = 25^{\circ}C$                                                                                                                                   | l <sub>O</sub> = 10 mA,            | 3.4   | 3.7     |         | 3.4     | 3.7  |      | v             |
| 1                | Positive supply current                            |                                                                                                                                                                          |                                    |       | 10.6    | 12.5    |         | 10.6 | 12.5 |               |
| IDD              | Negative supply current                            | $T_A = $ full range                                                                                                                                                      |                                    | -1.8  | -1.3    |         | -2.4    | -1.3 |      | mA            |
| VIL              | Low-level input voltage<br>(LATCH ENABLE)          |                                                                                                                                                                          |                                    |       |         | 0.8     |         |      | 0.8  | V             |
| VIH              | High-level input voltage<br>(LATCH ENABLE)         |                                                                                                                                                                          |                                    | 2     |         |         | 2       |      |      | V             |
| ۱                | Low-level input current                            | $V_{LE} = 0$                                                                                                                                                             |                                    |       | 0<br>24 | 1<br>39 |         | 0    | 1    | μA            |
|                  | (LATCH ENABLE)                                     | $V_{LE} = 2 V$                                                                                                                                                           | $V_{LE} = 2 V$                     |       |         |         |         | 24   | 45   |               |

<sup>†</sup> Full range for the TL3016C is  $T_A = 0^{\circ}$ C to 70°C. Full range for the TL3016I is  $T_A = -40^{\circ}$ C to 85°C. <sup>‡</sup> All typical values are measures with  $T_A = 25^{\circ}$ C.



## TL3016, TL3016Y **ULTRA-FAST LOW-POWER** PRECISION COMPARATORS

SLCS130D - MARCH 1997 - REVISED MARCH 2000

### switching characteristics, $V_{DD}$ = ±5 V, $V_{LE}$ = 0 (unless otherwise noted)

|                            | PARAMETER                                           | TEAT OOL                                                | TEST CONDITIONS <sup>†</sup> |  | FL3016C | ;    | TL3016I |     |      | UNIT |
|----------------------------|-----------------------------------------------------|---------------------------------------------------------|------------------------------|--|---------|------|---------|-----|------|------|
|                            | PARAMETER                                           | TEST COM                                                |                              |  | TYP     | MAX  | MIN     | TYP | MAX  | UNIT |
| t u Douroution data direct |                                                     | $\Delta V_{I} = 100 \text{ mV},$                        | $T_A = 25^{\circ}C$          |  | 7.8     | 10   |         | 7.8 | 10   |      |
|                            |                                                     | $V_{OD} = 5 \text{ mV}$                                 | T <sub>A</sub> = full range  |  | 7.8     | 11.2 |         | 7.8 | 12.2 |      |
| <sup>t</sup> pd1           | Propagation delay time‡                             | $\Delta V_{I} = 100 \text{ mV},$                        | T <sub>A</sub> = 25°C        |  | 7.6     | 10   | _       | 7.6 | 10   | ns   |
|                            |                                                     |                                                         | $T_A = $ full range          |  | 7.6     | 11.2 |         | 7.6 | 12.2 |      |
| t <sub>sk(p)</sub>         | Pulse skew ( t <sub>pd+</sub> – t <sub>pd</sub> _ ) | $\Delta V_I = 100 \text{ mV},$<br>T <sub>A</sub> = 25°C | V <sub>OD</sub> = 5 mV,      |  | 0.5     |      |         | 0.5 |      | ns   |
| t <sub>su</sub>            | Setup time, LATCH ENABLE                            |                                                         |                              |  | 2.5     |      |         | 2.5 |      | ns   |

Full range for the TL3016C is 0°C to 70°C. Full range for the TL3016I is -40°C to 85°C.  $t_{pd1}$  cannot be measured in automatic handling equipment with low values of overdrive. The TL3016 is 100% tested with a 1-V step and 500-mV overdrive at T<sub>A</sub> = 25°C only. Correlation tests have shown that  $t_{pd1}$  limits given can be ensured with this test, if additional dc tests are performed to ensure that all internal bias conditions are correct. For low overdrive conditions, V<sub>OS</sub> is added to the overdrive.

### **TYPICAL CHARACTERISTICS**

|     |                                        |                          | FIGURE |
|-----|----------------------------------------|--------------------------|--------|
|     |                                        | vs Input voltage         | 2      |
| ICC | Positive supply current                | vs Frequency             | 3      |
|     |                                        | vs Free-air temperature  | 4      |
| ICC | Negative supply current                | vs Free-air temperature  | 5      |
|     |                                        | vs Overdrive voltage     | 6      |
|     |                                        | vs Supply voltage        | 7      |
| tpd | Propagation delay time                 | vs Input impedance       | 8      |
|     |                                        | vs Load capacitance      | 9      |
|     |                                        | vs Free-air temperature  | 10     |
| VIC | Common-mode input voltage              | vs Free-air temperature  | 11     |
|     | Input threshold voltage (LATCH ENABLE) | vs Free-air temperature  | 12     |
|     |                                        | vs Output source current | 13     |
| VO  | Output voltage                         | vs Output sink current   | 14     |
| lj  | Input current (LATCH ENABLE)           | vs Input voltage         | 15     |

#### Table of Graphs





















### PACKAGING INFORMATION

| Orderable<br>part number | Status<br>(1) | Material type | Package   Pins | Package qty   Carrier | <b>RoHS</b> (3) | Lead finish/<br>Ball material | MSL rating/<br>Peak reflow | Op temp (°C) | Part marking |
|--------------------------|---------------|---------------|----------------|-----------------------|-----------------|-------------------------------|----------------------------|--------------|--------------|
| •                        | (.)           | (=)           |                |                       | (0)             | (4)                           | (5)                        |              | (0)          |
| TL3016CD                 | Active        | Production    | SOIC (D)   8   | 75   TUBE             | Yes             | NIPDAU                        | Level-1-260C-UNLIM         | 0 to 70      | 3016C        |
| TL3016CDR                | Active        | Production    | SOIC (D)   8   | 2500   LARGE T&R      | Yes             | NIPDAU                        | Level-1-260C-UNLIM         | 0 to 70      | 3016C        |
| TL3016CPW                | Active        | Production    | TSSOP (PW)   8 | 150   TUBE            | Yes             | NIPDAU                        | Level-1-260C-UNLIM         | 0 to 70      | T3016        |
| TL3016CPWR               | Active        | Production    | TSSOP (PW)   8 | 2000   LARGE T&R      | Yes             | NIPDAU                        | Level-1-260C-UNLIM         | 0 to 70      | T3016        |
| TL3016ID                 | Active        | Production    | SOIC (D)   8   | 75   TUBE             | Yes             | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 85    | 30161        |
| TL3016IDR                | Active        | Production    | SOIC (D)   8   | 2500   LARGE T&R      | Yes             | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 85    | 30161        |
| TL3016IPW                | Active        | Production    | TSSOP (PW)   8 | 150   TUBE            | Yes             | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 85    | Z3016        |
| TL3016IPWR               | Active        | Production    | TSSOP (PW)   8 | 2000   LARGE T&R      | Yes             | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 85    | Z3016        |

<sup>(1)</sup> **Status:** For more details on status, see our product life cycle.

<sup>(2)</sup> Material type: When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind.

<sup>(3)</sup> RoHS values: Yes, No, RoHS Exempt. See the TI RoHS Statement for additional information and value definition.

<sup>(4)</sup> Lead finish/Ball material: Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

(5) MSL rating/Peak reflow: The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board.

<sup>(6)</sup> Part marking: There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part.

Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.



www.ti.com

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.



Texas

\*All dimensions are nominal

STRUMENTS

### TAPE AND REEL INFORMATION





#### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



| Device     | Package<br>Type | Package<br>Drawing |   | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|------------|-----------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| TL3016CDR  | SOIC            | D                  | 8 | 2500 | 330.0                    | 12.4                     | 6.4        | 5.2        | 2.1        | 8.0        | 12.0      | Q1               |
| TL3016CPWR | TSSOP           | PW                 | 8 | 2000 | 330.0                    | 12.4                     | 7.0        | 3.6        | 1.6        | 8.0        | 12.0      | Q1               |
| TL3016IDR  | SOIC            | D                  | 8 | 2500 | 330.0                    | 12.4                     | 6.4        | 5.2        | 2.1        | 8.0        | 12.0      | Q1               |
| TL3016IPWR | TSSOP           | PW                 | 8 | 2000 | 330.0                    | 12.4                     | 7.0        | 3.6        | 1.6        | 8.0        | 12.0      | Q1               |



www.ti.com

# PACKAGE MATERIALS INFORMATION

13-May-2025



\*All dimensions are nominal

| Device     | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|------------|--------------|-----------------|------|------|-------------|------------|-------------|
| TL3016CDR  | SOIC         | D               | 8    | 2500 | 350.0       | 350.0      | 43.0        |
| TL3016CPWR | TSSOP        | PW              | 8    | 2000 | 356.0       | 356.0      | 35.0        |
| TL3016IDR  | SOIC         | D               | 8    | 2500 | 350.0       | 350.0      | 43.0        |
| TL3016IPWR | TSSOP        | PW              | 8    | 2000 | 367.0       | 367.0      | 35.0        |

### TEXAS INSTRUMENTS

www.ti.com

13-May-2025

### TUBE



### - B - Alignment groove width

#### \*All dimensions are nominal

| Device     | Package Name | Package Type | Pins | SPQ | L (mm) | W (mm) | T (µm) | B (mm) |
|------------|--------------|--------------|------|-----|--------|--------|--------|--------|
| TL3016CD   | D            | SOIC         | 8    | 75  | 505.46 | 6.76   | 3810   | 4      |
| TL3016CDG4 | D            | SOIC         | 8    | 75  | 505.46 | 6.76   | 3810   | 4      |
| TL3016CPW  | PW           | TSSOP        | 8    | 150 | 530    | 10.2   | 3600   | 3.5    |
| TL3016ID   | D            | SOIC         | 8    | 75  | 505.46 | 6.76   | 3810   | 4      |
| TL3016IPW  | PW           | TSSOP        | 8    | 150 | 530    | 10.2   | 3600   | 3.5    |

# D0008A



# **PACKAGE OUTLINE**

### SOIC - 1.75 mm max height

SMALL OUTLINE INTEGRATED CIRCUIT



#### NOTES:

1. Linear dimensions are in inches [millimeters]. Dimensions in parenthesis are for reference only. Controlling dimensions are in inches. Dimensioning and tolerancing per ASME Y14.5M.

- 2. This drawing is subject to change without notice.
- 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed .006 [0.15] per side.
- 4. This dimension does not include interlead flash.
- 5. Reference JEDEC registration MS-012, variation AA.



# D0008A

# **EXAMPLE BOARD LAYOUT**

### SOIC - 1.75 mm max height

SMALL OUTLINE INTEGRATED CIRCUIT



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



## D0008A

# **EXAMPLE STENCIL DESIGN**

## SOIC - 1.75 mm max height

SMALL OUTLINE INTEGRATED CIRCUIT



NOTES: (continued)

8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.

9. Board assembly site may have different recommendations for stencil design.



# **PW0008A**



# **PACKAGE OUTLINE**

## TSSOP - 1.2 mm max height

SMALL OUTLINE PACKAGE



NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
- exceed 0.15 mm per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side.
- 5. Reference JEDEC registration MO-153, variation AA.



## PW0008A

# **EXAMPLE BOARD LAYOUT**

## TSSOP - 1.2 mm max height

SMALL OUTLINE PACKAGE



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



## PW0008A

# **EXAMPLE STENCIL DESIGN**

## TSSOP - 1.2 mm max height

SMALL OUTLINE PACKAGE



NOTES: (continued)

9. Board assembly site may have different recommendations for stencil design.



<sup>8.</sup> Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.

### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2025, Texas Instruments Incorporated