



## TPA6136A2

SLOS621A-JULY 2009-REVISED AUGUST 2009

## 25-mW DIRECTPATH™ STEREO HEADPHONE AMPLIFIER WITH POP SUPPRESSION

## **FEATURES**

www.ti.com

- Patented DirectPath<sup>™</sup> Technology Eliminates Need for DC-Blocking Capacitors
  - Outputs Biased at 0 V
  - Excellent Low Frequency Fidelity
- Active Click and Pop Suppression
- HI-Z Output Mode Allows Sharing Output Jack
- 2.1 mA Typical Supply Current
- Fully Differential Inputs Reduce System Noise
   Also Configurable as Single-Ended Inputs
- SGND Pin Eliminates Ground Loop Noise
- Constant Maximum Output Power from 2.3 V to 5.5 V Supply
  - Simplifies Design to Prevent Acoustic Shock
- Microsoft<sup>™</sup> Windows Vista<sup>™</sup> Compliant
- 100 dB Power Supply Noise Rejection
- Wide Power Supply Range: 2.3 V to 5.5 V
- Gain Settings: 0 dB and 6 dB
- Short-Circuit and Thermal-Overload Protection
- ±8 kV HBM ESD Protected Outputs
- Small Package Available
  - 16-Ball, 1.6 x 1.6 mm, 0.4 mm Pitch WCSP

## **APPLICATIONS**

- Smart Phones / Cellular Phones
- Portable Media / MP3 Players
- Notebook Computers
- Portable Gaming

## DESCRIPTION

The TPA6136A2 (sometimes referred to as TPA6136) is a DirectPath<sup>TM</sup> stereo headphone amplifier that eliminates the need for external dc-blocking output capacitors. Differential stereo inputs and built-in resistors set the device gain, further reducing external component count. Gain is selectable at 0 dB or 6 dB. The amplifier drives 25 mW into 16  $\Omega$  speakers from a single 2.3 V supply. The TPA6136A2 (TPA6136) provides a constant maximum output power independent of the supply voltage, thus facilitating the design for prevention of acoustic shock.

The TPA6136A2 (TPA6136) features fully differential inputs with an integrated low pass filter to reduce system noise pickup between the audio source and the headphone amplifier and to reduce DAC out-of-band noise. The high power supply noise rejection performance and differential architecture provides increased RF noise immunity. For single-ended input signals, connect INL+ and INR+ to ground.

The device has built-in pop suppression circuitry to completely eliminate disturbing pop noise during turn-on and turn-off. The amplifier outputs have short-circuit and thermal-overload protection along with  $\pm 8 \text{ kV}$  HBM ESD protection, simplifying end equipment compliance to the IEC 61000-4-2 ESD standard.

The TPA6136A2 (TPA6136) operates from a single 2.3 V to 5.5 V supply with 2.1 mA of typical supply current. Shutdown mode reduces supply current to less than 1  $\mu$ A.



**A** 

Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

DirectPath is a trademark of Texas Instruments. Windows Vista is a trademark of Microsoft Corporation. TPA6136A2

SLOS621A-JULY 2009-REVISED AUGUST 2009



www.ti.com



These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

#### FUNCTIONAL BLOCK DIAGRAM





### **DEVICE PINOUT**

WCSP PACKAGE (TOP VIEW)



### **PIN FUNCTIONS**

| PIN   |      |       | PIN DESCRIPTION                                                                                            |  |
|-------|------|-------|------------------------------------------------------------------------------------------------------------|--|
| NAME  | WCSP | I/O/P | PIN DESCRIPTION                                                                                            |  |
| INL-  | A4   | I     | Inverting left input for differential signals; left input for single-ended signals                         |  |
| INL+  | B4   | I     | Non-inverting left input for differential signals. Connect to ground for single-ended input applications   |  |
| INR+  | C4   | I     | Non-inverting right input for differential signals. Connect to ground for single-ended input applications  |  |
| INR-  | D4   | I     | Inverting right input for differential signals; right input for single-ended signals                       |  |
| OUTR  | D3   | 0     | Right headphone amplifier output. Connect to right terminal of headphone jack                              |  |
| HI-Z  | D1   | I     | Output impedance select. Set to logic LOW for normal operation and to logic HIGH for high output impedance |  |
| GAIN  | D2   | I     | Gain select. Set to logic LOW for a gain of 0dB and to logic HIGH for a gain of 6dB                        |  |
| HPVSS | C2   | Р     | Charge pump output and negative power supply for output amplifiers; connect 1µF capacitor to GND           |  |
| CPN   | C1   | Р     | Charge pump negative flying cap. Connect to negative side of $1\mu$ F capacitor between CPP and CPN        |  |
| GND   | B1   | Р     | Ground                                                                                                     |  |
| CPP   | B2   | Р     | Charge pump positive flying cap. Connect to positive side of 1µF capacitor between CPP and CPN             |  |
| HPVDD | B3   | Р     | Positive power supply for headphone amplifiers. Connect to a 2.2µF capacitor. Do not connect to VDD        |  |
| EN    | A1   | I     | Amplifier enable. Connect to logic low to shutdown; connect to logic high to activate                      |  |
| VDD   | A2   | Р     | Positive power supply for TPA6136A2                                                                        |  |
| SGND  | C3   | I     | mplifier reference voltage. Connect to ground terminal of headphone jack                                   |  |
| OUTL  | A3   | 0     | Left headphone amplifier output. Connect to left terminal of headphone jack                                |  |

SLOS621A-JULY 2009-REVISED AUGUST 2009



www.ti.com

## **BOARD LAYOUT CONCEPT**



### **ABSOLUTE MAXIMUM RATINGS**

over operating free-air temperature range,  $T_{\text{A}}$  = 25°C (unless otherwise noted)

|                  |                           |                                                         | VALUE / UNIT    |  |
|------------------|---------------------------|---------------------------------------------------------|-----------------|--|
|                  | Supply voltage, VDD       |                                                         | –0.3 V to 6.0 V |  |
|                  | Headphone amplifier su    | pply voltage, HPVDD (do not connect to external supply) | –0.3 V to 1.9 V |  |
| VI               | Input voltage (INR+, INF  | 1.4 V <sub>RMS</sub>                                    |                 |  |
|                  | Output continuous total   | See Dissipation Rating Table                            |                 |  |
| T <sub>A</sub>   | Operating free-air tempe  | erature range                                           | -40°C to 85°C   |  |
| TJ               | Operating junction temp   | erature range                                           | -40°C to 150°C  |  |
| T <sub>stg</sub> | Storage temperature range |                                                         | –65°C to 150°C  |  |
|                  | ECD Drotestion UDM        | OUTL, OUTR                                              | 8 kV            |  |
|                  | ESD Protection – HBM      | All Other Pins                                          | 2 kV            |  |

#### **ORDERING GUIDE**

| T <sub>A</sub> | PACKAGED DEVICES <sup>(1)</sup> | PART NUMBER <sup>(2)</sup> | SYMBOL |
|----------------|---------------------------------|----------------------------|--------|
| –40°C to 85°C  |                                 | TPA6136A2YFFR              | AOWI   |
| -40 C 10 65 C  | 16-ball, 1.6 mm × 1.6 mm WCSP   | TPA6136A2YFFT              | AOWI   |

(1) For the most current package and ordering information, see the Package Option Addendum at the end of this document, or see the TI Web site at www.ti.com.

(2) The YFF package is only available taped and reeled. The suffix "R" indicates a reel of 3000; the suffix "T" indicates a reel of 250.



#### **DISSIPATION RATINGS TABLE**

| PACKAGE    | T <sub>A</sub> ≤ 25°C<br>POWER RATING | DERATING FACTOR <sup>(1)</sup> | T <sub>A</sub> = 70°C<br>POWER RATING | T <sub>A</sub> = 85°C<br>POWER RATING |
|------------|---------------------------------------|--------------------------------|---------------------------------------|---------------------------------------|
| YFF (WCSP) | 1250 mW                               | 10 mW/°C                       | 800 mW                                | 650 mW                                |

(1) See JEDEC Standard 51-3 for Low-K board, JEDEC Standard 51-7 for High-K board, and JEDEC Standard 51-12 for using package thermal information. See JEDEC document page for downloadable copies: http://www.jedec.org/download/default.cfm.

### **RECOMMENDED OPERATING CONDITIONS**

|                |                                                                                  | MIN  | MAX | UNIT |
|----------------|----------------------------------------------------------------------------------|------|-----|------|
|                | Supply voltage, VDD                                                              | 2.3  | 5.5 | V    |
| VIH            | High-level input voltage; EN, GAIN, HI-Z                                         | 1.3  |     | V    |
| VIL            | Low-level input voltage; EN, GAIN, HI-Z                                          |      | 0.6 | V    |
|                | Voltage applied to Output; OUTR, OUTL (when EN = 0 V)                            | -0.3 | 3.6 | V    |
|                | Voltage applied to Output; OUTR, OUTL (when EN $\ge$ 1.3 V and HI–Z $\ge$ 1.3 V) | -1.8 | 1.8 | V    |
| T <sub>A</sub> | Operating free-air temperature                                                   | -40  | 85  | °C   |

## **ELECTRICAL CHARACTERISTICS**

 $T_A = 25^{\circ}C$  (unless otherwise noted)

| PARAMETER                                  | TEST CONDITIONS                                    | MIN  | TYP | MAX | UNIT |  |
|--------------------------------------------|----------------------------------------------------|------|-----|-----|------|--|
| Output offset voltage                      |                                                    | -0.5 |     | 0.5 | mV   |  |
| Power supply rejection ratio               | V <sub>DD</sub> = 2.3 V to 5.5 V                   |      | 100 |     | dB   |  |
| High-level output current (EN, GAIN, HI-Z) |                                                    |      |     | 1   | μA   |  |
| Low-level output current (EN, GAIN, HI-Z)  |                                                    |      |     | 1   | μA   |  |
|                                            | $V_{DD}$ = 2.3 V, No load, EN = $V_{DD}$           |      | 2.1 | 2.8 |      |  |
| Supply Current                             | $V_{DD}$ = 3.6 V, No load, EN = $V_{DD}$           |      | 2.1 | 2.8 | mA   |  |
| Supply Current                             | $V_{DD}$ = 5.5 V, No load, EN = $V_{DD}$           |      | 2.2 | 2.9 |      |  |
|                                            | $V_{DD}$ = 2.3 V to 5.5 V, No load, EN = HI-Z = V, |      | 0.7 | 1.2 |      |  |
| Shutdown Supply Current                    | EN = 0 V, V <sub>DD</sub> = 2.3 V to 5.5 V         |      | 0.7 | 1.2 | μA   |  |

## **TPA6136A2**

SLOS621A-JULY 2009-REVISED AUGUST 2009



www.ti.com

### **OPERATING CHARACTERISTICS**

 $V_{\text{DD}}$  = 3.6 V ,  $T_{\text{A}}$  = 25°C,  $R_{\text{L}}$  = 16  $\Omega$  (unless otherwise noted)

|                  | PARAMETER                                           | TEST CONDITIONS                                                               | MIN   | TYP   | MAX   | UNIT             |  |
|------------------|-----------------------------------------------------|-------------------------------------------------------------------------------|-------|-------|-------|------------------|--|
| D                | Output power <sup>(1)</sup> (Outputs in phase)      | THD = 1%, f = 1 kHz                                                           |       | 25    |       |                  |  |
| Po               | Output power (Outputs in phase)                     | THD = 1%, f = 1 kHz, $R_L$ = 32 Ω                                             | 22    |       |       | mW               |  |
| Vo               | Output voltage <sup>(1)</sup> (Outputs in phase)    | THD = 1%, $V_{DD}$ = 3.6 V, f = 1 kHz, $R_L$ = 100 $\Omega$                   |       | 1.1   |       | V <sub>RMS</sub> |  |
| ^                |                                                     | GAIN = 0 V, (0 dB)                                                            | -0.95 | -1.0  | -1.05 |                  |  |
| A <sub>V</sub>   | Closed-loop voltage gain (OUT / IN–)                | GAIN ≥ 1.3 V (6 dB)                                                           | -1.95 | -2.0  | -2.05 | 2.05 V/V         |  |
| $\Delta A_{v}$   | Gain matching                                       | Between Left and Right channels                                               |       | 1%    |       |                  |  |
|                  |                                                     | GAIN = 0 V (0 dB)                                                             |       | 19.8  |       |                  |  |
| R <sub>IN</sub>  | Input impedance (per input pin)                     | GAIN ≥ 1.3 V (6 dB)                                                           |       | 13.2  |       | kΩ               |  |
| NN               | Input impedance in shutdown (per input pin)         | EN = 0 V                                                                      |       | 10    |       | 1112             |  |
| V <sub>CM</sub>  | Input common-mode voltage range                     |                                                                               | -0.5  |       | 1.5   | V                |  |
|                  |                                                     | EN = HI-Z ≥ 1.3 V, f = 10 kHz                                                 |       | 40    |       |                  |  |
|                  | Output Impedance                                    | EN = HI-Z ≥ 1.3 V, f = 1 MHz                                                  |       | 4.5   |       | kΩ               |  |
|                  |                                                     | EN = HI-Z ≥ 1.3 V, f = 10 MHz                                                 |       | 0.75  |       |                  |  |
|                  |                                                     | EN = 0 V (shutdown mode)                                                      |       | 25    |       | Ω                |  |
|                  | Input-to-output attenuation in shutdown             | EN = 0 V                                                                      |       | 80    |       | dB               |  |
| AC               |                                                     | 200 mV <sub>pp</sub> ripple, f = 217 Hz                                       | -80   | -100  |       |                  |  |
| PSRR             | AC-power supply rejection ratio                     | 200 mV <sub>pp</sub> ripple, f = 10 kHz                                       |       | -90   |       | dB               |  |
|                  | Total harmonic distortion plus noise <sup>(2)</sup> | $P_{O} = 20 \text{ mW}, \text{ f} = 1 \text{ kHz}$                            |       | 0.02% |       |                  |  |
| THD+N            | Total harmonic distortion plus hoise                | $P_O = 25 \text{ mW}$ into $32 \Omega$ , $V_{DD} = 5.5 \text{ V}$ , f = 1 kHz |       | 0.01% |       |                  |  |
| SNR              | Signal-to-noise ratio                               | $P_{O} = 20 \text{ mW}; \text{ GAIN} = 0 \text{ V}, (A_{V} = 0 \text{ dB})$   |       | 100   |       | dB               |  |
| En               | Noise output voltage                                | A-weighted                                                                    |       | 5.5   |       | $\mu V_{RMS}$    |  |
| f <sub>osc</sub> | Charge pump switching frequency                     |                                                                               | 1200  | 1275  | 1350  | kHz              |  |
| t <sub>ON</sub>  | Start-up time from shutdown                         |                                                                               |       | 5     |       | ms               |  |
|                  | Crosstalk                                           | P <sub>O</sub> = 20 mW, f = 1 kHz                                             |       | -80   |       | dB               |  |
|                  | Thermolehutdown                                     | Threshold                                                                     |       | 150   |       | °C               |  |
|                  | Thermal shutdown                                    | Hysteresis                                                                    |       | 20    |       | °C               |  |

(1) Per output channel(2) A-weighted



## **TYPICAL CHARACTERISTICS**

 $T_A = 25^{\circ}C$ ,  $V_{DD} = 3.6$  V, Gain = 0 dB, EN = 3.6 V,  $C_{HPVDD} = C_{HPVSS} = 2.2 \ \mu$ F,  $C_{INPUT} = C_{FLYING} = 1 \ \mu$ F, Outputs in Phase







TOTAL HARMONIC DISTORTION + NOISE vs FREQUENCY



TOTAL HARMONIC DISTORTION + NOISE vs OUTPUT POWER



Figure 2.

TOTAL HARMONIC DISTORTION + NOISE vs FREQUENCY



TOTAL HARMONIC DISTORTION + NOISE vs FREQUENCY



TEXAS INSTRUMENTS

www.ti.com

## **TYPICAL CHARACTERISTICS (continued)**











#### TOTAL HARMONIC DISTORTION + NOISE vs FREQUENCY



**OUTPUT POWER vs SUPPLY VOLTAGE** 









## **TYPICAL CHARACTERISTICS (continued)**







SUPPLY CURRENT vs TOTAL OUTPUT POWER







Figure 14.





SUPPLY CURRENT vs TOTAL OUTPUT POWER





## **TYPICAL CHARACTERISTICS (continued)**

www.ti.com

INSTRUMENTS

Texas

t - Time - μs Figure 23.



#### **APPLICATION INFORMATION**

## **APPLICATION CIRCUIT**



Figure 24. Typical Application Configuration with Differential Input Signals



Figure 25. Typical Application Configuration with Single-Ended Input Signals

#### TPA6136A2 SLOS621A-JULY 2009-REVISED AUGUST 2009



#### GAIN CONTROL

The TPA6136A2 has two gain settings which are controlled with the GAIN pin. The following table gives an overview of the gain function.

| GAIN VOLTAGE | AMPLIFIER GAIN |
|--------------|----------------|
| ≤ 0.6 V      | 0 dB           |
| ≥ 1.3 V      | 6 dB           |

#### Table 1. Windows Vista<sup>™</sup> Premium Mobile Mode Specifications

| Device Type                                                          | Requirement                          | Windows Premium Mobile Vista<br>Specifications | TPA6136A2 Typical Performance |
|----------------------------------------------------------------------|--------------------------------------|------------------------------------------------|-------------------------------|
|                                                                      | THD+N                                | ≤ –65 dB FS [20 Hz, 20 kHz]                    | –75 dB FS [20 Hz, 20 kHz]     |
| Analog Speaker Line Jack<br>$[R_L = 10 k\Omega, FS = 0.707$<br>Vrms] | Dynamic Range with Signal<br>Present | ≤ –80 dB FS A-Weight                           | -100 dB FS A-Weight           |
|                                                                      | Line Output Crosstalk                | ≤ –60 dB [20 Hz, 20 kHz]                       | –90 dB [20 Hz, 20 kHz]        |
|                                                                      | THD+N                                | ≤ –45 dB FS [20 Hz, 20 kHz]                    | –65 dB FS [20 Hz, 20 kHz]     |
| Analog Headphone Out Jack $[R_L = 32\Omega, FS = 0.300 Vrms]$        | Dynamic Range with Signal<br>Present | ≤ –80 dB FS A-Weight                           | -94 dB FS A-Weight            |
|                                                                      | Headphone Output Crosstalk           | ≤ –60 dB [20 Hz, 20 kHz]                       | –90 dB [20 Hz, 20 kHz]        |

### HIGH OUTPUT IMPEDANCE

The TPA6136A2 has a HI-Z control pin that increases output impedance while muting the amplifier. Apply a voltage greater than 1.3 V to the HI-Z and EN pin to activate the HI-Z mode. This feature allows the headphone output jack to be shared for other functions besides audio. For example, sharing of a headphone jack between audio and video as shown in Figure 26. The TPA6136A2 output impedance is high enough to prevent attenuating the video signal.

| Enable Voltage | HI-Z Voltage | Output Impedance | Maximum<br>External Voltage<br>Applied to the<br>Output Pins | Comments      |  |
|----------------|--------------|------------------|--------------------------------------------------------------|---------------|--|
| ≤ 0.6 V        | ≤ 0.6 V      | 20 Ω – 30 Ω      | –0.3 V to 3.3 V <sup>(1)</sup>                               | Shutdown Mode |  |
| ≤ 0.6 V        | ≥ 1.3 V      | 20 Ω –30 Ω       | -0.5 V 10 5.5 V V                                            | Shuldown Mode |  |
| ≥ 1.3 V        | ≤ 0.6 V      | ≤ 1 Ω            | -                                                            | Active Mode   |  |
|                |              | 40 kΩ @ 10 kHz   |                                                              |               |  |
| ≥ 1.3 V        | ≥ 1.3 V      | 4.5 kΩ @ 1 MHz   | –1.8 V to 1.8 V                                              | HI-Z Mode     |  |
|                |              | 750 Ω @ 10 MHz   |                                                              |               |  |

(1) If  $V_{DD}$  is < 3.3 V, then maximum allowed external voltage applied is  $V_{DD}$  in this mode



Figure 26. Sharing One Connector Between Audio and Video Signals Example



#### **GROUND SENSE FUNCTION**

The ground sense pin, SGND, reduces ground-loop noise when the audio output jack is connected to a different ground reference than codec and amplifier ground. Always connect the SGND pin to the headphone jack. This reduces output offset voltage and eliminates turn-on pop. Figure 27 shows how to connect SGND when an FM radio antenna function is implemented on the headphone wire. The nH coil and capacitor separate the RF signal from the audio GND signal. In this case, SGND is used to eliminate the offset voltage that is generated from the audio signal current and the RF coil low-frequency impedance.

The voltage difference between SGND and AGND cannot be greater than  $\pm 300$  mV. The amplifier performance degrades if the voltage difference between SGND and AGND is greater than  $\pm 300$  mV.



Figure 27. Typical Application Circuit Using Ground Sense Function

#### **HEADPHONE AMPLIFIERS**

Single-supply headphone amplifiers typically require dc-blocking capacitors to remove dc bias from their output voltage. The top drawing in Figure 28 illustrates this connection. If dc bias is not removed, large dc current will flow through the headphones which wastes power, clips the output signal, and potentially damages the headphones.

These dc-blocking capacitors are often large in value and size. Headphone speakers have a typical resistance between 16  $\Omega$  and 32  $\Omega$ . This combination creates a high-pass filter with a cutoff frequency as shown in Equation 1, where R<sub>L</sub> is the load impedance, C<sub>O</sub> is the dc-block capacitor, and f<sub>C</sub> is the cutoff frequency.

$$f_{c} = \frac{1}{2\pi R_{L}C_{O}}$$
(1)

For a given high-pass cutoff frequency and load impedance, the required dc-blocking capacitor is found as:

$$C_{\rm O} = \frac{1}{2\pi f_{\rm C} R_{\rm L}} \tag{2}$$

Reducing  $f_c$  improves low frequency fidelity and requires a larger dc-blocking capacitor. To achieve a 20 Hz cutoff with 16  $\Omega$  headphones,  $C_0$  must be at least 500  $\mu$ F. Large capacitor values require large packages, consuming PCB area, increasing height, and increasing cost of assembly. During start-up or shutdown the dc-blocking capacitor has to be charged or discharged. This causes an audible pop on start-up and power-down. Large dc-blocking capacitors also reduce audio output signal fidelity.

Two different headphone amplifier architectures are available to eliminate the need for dc-blocking capacitors. The Capless amplifier architecture provides a reference voltage to the headphone connector shield pin as shown in the middle drawing of Figure 28. The audio output signals are centered around this reference voltage, which is typically half of the supply voltage to allow symmetrical output voltage swing.

Copyright © 2009, Texas Instruments Incorporated

TPA6136A2 SLOS621A-JULY 2009-REVISED AUGUST 2009 INSTRUMENTS

**EXAS** 

www.ti.com

When using a Capless amplifier do not connect the headphone jack shield to any ground reference or large currents will result. This makes Capless amplifiers ineffective for plugging non-headphone accessories into the headphone connector. Capless amplifiers are useful only with floating GND headphones.





The DirectPath<sup>™</sup> amplifier architecture operates from a single supply voltage and uses an internal charge pump to generate a negative supply rail for the headphone amplifier. The output voltages are centered around 0 V and are capable of positive and negative voltage swings as shown in the bottom drawing of Figure 28. DirectPath amplifiers require no output dc-blocking capacitors. The headphone connector shield pin connects to ground and will interface with headphones and non-headphone accessories. The TPA6136A2 is a DirectPath amplifier.

#### ELIMINATING TURN-ON POP AND POWER SUPPLY SEQUENCING

The TPA6136A2 has excellent noise and turn-on / turn-off pop performance. It uses an integrated click-and-pop suppression circuit to allow fast start-up and shutdown without generating any voltage transients at the output pins. Typical start-up time from shutdown is 5 ms.

DirectPath technology keeps the output dc voltage at 0 V even when the amplifier is powered up. The DirectPath technology together with the active pop-and-click suppression circuit eliminates audible transients during start up and shutdown.

Use input coupling capacitors to ensure inaudible turn-on pop. Activate the TPA6136A2 after all audio sources have been activated and their output voltages have settled. On power-down, deactivate the TPA6136A2 before deactivating the audio input source. The EN pin controls device shutdown: Set to 0.6 V or lower to deactivate the TPA6136A2; set to 1.3 V or higher to activate.



#### **RF AND POWER SUPPLY NOISE IMMUNITY**

The TPA6136A2 employs a new differential amplifier architecture to achieve high power supply noise rejection. Power supply noise is common in modern electronics. Although power supply noise frequencies are much higher than the 20 kHz audio band, signal modulation often falls in-band. This, in turn, modulates the supply voltage, allowing a coupling path into the audio amplifier. A common example is the 217 Hz GSM frame-rate buzz often heard from an active speaker when a cell phone is placed nearby during a phone call.

The TPA6136A2 has excellent rejection of power supply noise, preventing audio signal degradation.

## CONSTANT MAXIMUM OUTPUT POWER AND ACOUSTIC SHOCK PREVENTION

Typically the output power increases with increasing supply voltage on an unregulated headphone amplifier. The TPA6136A2 maintains a constant output power independent of the supply voltage. Thus the design for prevention of acoustic shock (hearing damage due to exposure to a loud sound) is simplified since the output power will remain constant, independent of the supply voltage. This feature allows maximizing the audio signal at the lowest supply voltage.

## INPUT COUPLING CAPACITORS

Input coupling capacitors block any dc bias from the audio source and ensure maximum dynamic range. Input coupling capacitors also minimize TPA6136A2 turn-on pop to an inaudible level.

The input capacitors are in series with TPA6136A2 internal input resistors, creating a high-pass filter. Equation 3 calculates the high-pass filter corner frequency. The input impedance, RIN, is dependent on device gain. Larger input capacitors decrease the corner frequency. See the Operating Characteristics table for input impedance values.

$$f_{\rm C} = \frac{1}{2\pi\,\mathsf{R}_{\rm IN}\mathsf{C}_{\rm IN}}\tag{3}$$

For a given high-pass cutoff frequency, the minimum input coupling capacitor is found as:

$$C_{\rm IN} = \frac{1}{2\pi f_{\rm C} R_{\rm IN}} \tag{4}$$

Example: Design for a 20 Hz corner frequency with a TPA6136A2 gain of +6 dB. The Operating Characteristics table gives RIN as 13.2 k $\Omega$ . Equation 4 shows the input coupling capacitors must be at least 0.6  $\mu$ F to achieve a 20 Hz high-pass corner frequency. Choose a 0.68  $\mu$ F standard value capacitor for each TPA6136A2 input (X5R material or better is required for best performance).

Input capacitors can be removed provided the TPA6136A2 inputs are driven differentially with less than  $\pm 1 V_{RMS}$  and the common-mode voltage is within the input common-mode range of the amplifier. Without input capacitors turn-on pop performance may be degraded and should be evaluated in the system.

## CHARGE PUMP FLYING CAPACITOR AND HPVSS CAPACITOR

The TPA6136A2 uses a built-in charge pump to generate a negative voltage supply for the headphone amplifiers. The charge pump flying capacitor connects between CPP and CPN. It transfers charge to generate the negative supply voltage. The HPVSS capacitor must be at least equal in value to the flying capacitor to allow maximum charge transfer. Use low equivalent-series-resistance (ESR) ceramic capacitors (X5R material or better is required for best performance) to maximize charge pump efficiency. Typical values are 1  $\mu$ F to 2.2  $\mu$ F for the HPVSS and flying capacitors. Although values down to 0.47  $\mu$ F can be used, total harmonic distortion (THD) will increase.

## OPERATION WITH DACs AND CODECs AND INPUT RF NOISE REJECTION

When using amplifiers with CODECs and DACs, sometimes there is an increase in the output noise floor from the audio amplifier. This occurs when the output out–of–band noise of the CODEC/DAC folds back into the audio frequency due to the limited gain bandwidth product of the audio amplifier. Single–ended RF noise can also fold back into the audio band thus degrading the audio signal even further.

TPA6136A2 SLOS621A-JULY 2009-REVISED AUGUST 2009



The TPA6136A2 has a built-in low-pass filter to reduce CODEC/DAC out-of-band noise and RF noise, that could fold back into the audio frequency.

#### POWER SUPPLY AND HPVDD DECOUPLING CAPACITORS AND CONNECTIONS

The TPA6136A2 DirectPath headphone amplifier requires adequate power supply decoupling to ensure that output noise and total harmonic distortion (THD) remain low. Use good low equivalent-series-resistance (ESR) ceramic capacitors (X5R material or better is required for best performance). Place a 2.2  $\mu$ F capacitor within 5 mm of the VDD pin. Reducing the distance between the decoupling capacitor and VDD minimizes parasitic inductance and resistance, improving TPA6136A2 supply rejection performance. Use 0402 or smaller size capacitors if possible. Ensure that the ground connection of each of the capacitors has a minimum length return path to the device. Failure to properly decouple the TPA6136A2 may degrade audio or EMC performance.

For additional supply rejection, connect an additional 10  $\mu$ F or higher value capacitor between VDD and ground. This will help filter lower frequency power supply noise. The high power supply rejection ratio (PSRR) of the TPA6136A2 makes the 10  $\mu$ F capacitor unnecessary in most applications.

Connect a 2.2 µF capacitor between HPVDD and ground. This ensures the amplifier internal bias supply remains stable and maximizes headphone amplifier performance.

#### WARNING:

DO NOT connect HPVDD directly to VDD or an external supply voltage. The voltage at HPVDD is generated internally. Connecting HPVDD to an external voltage can damage the device.

#### PACKAGE INFORMATION

#### **Package Dimensions**

The package dimensions for this YFF package are shown in the table below. See the package drawing at the end of this data sheet for more details.

#### Table 2. YFF Package Dimensions

| Packaged Devices | D                            | E                            |
|------------------|------------------------------|------------------------------|
| TPA6136A2YFF     | Min = 1530μm<br>Max = 1590μm | Min = 1530μm<br>Max = 1590μm |

#### LAYOUT RECOMMENDATIONS

#### **GND CONNECTIONS**

The SGND pin is an input reference and must be connected to the headphone ground connector pin. This ensures no turn-on pop and minimizes output offset voltage. Do not connect more than ±0.3 V to SGND.

GND is a power ground. Connect supply decoupling capacitors for VDD, HPVDD, and HPVSS to GND.

#### BOARD LAYOUT

In making the pad size for the WCSP balls, it is recommended that the layout use non-solder-mask defined (NSMD) land. With this method, the solder mask opening is made larger than the desired land area, and the opening size is defined by the copper pad width. Figure 29 and Table 3 shows the appropriate diameters for a WCSP layout.

For improved RF immunity it is recommended that all signal traces are routed in the middle layers of the multi-layer PCB. The top and bottom layers are used for the supply voltage plane and the GND plane.





Figure 29. Land Pattern Dimensions

| Table 3. Land Pattern | Dimensions <sup>(1)</sup> (2) (3) (4) |
|-----------------------|---------------------------------------|
|-----------------------|---------------------------------------|

| SOLDER PAD                        | COPPER PAD            | SOLDER MASK <sup>(5)</sup> | COPPER           | STENCIL <sup>(6) (7)</sup>               | STENCIL           |  |
|-----------------------------------|-----------------------|----------------------------|------------------|------------------------------------------|-------------------|--|
| DEFINITIONS                       |                       | OPENING                    | THICKNESS        | OPENING                                  | THICKNESS         |  |
| Non-solder-mask<br>defined (NSMD) | 230 μm (+0.0, –25 μm) | 310 μm (+0.0, –25 μm)      | 1 oz max (32 μm) | 275 μm × 275 μm Sq.<br>(rounded corners) | 100 $\mu m$ thick |  |

 Circuit traces from NSMD defined PWB lands should be 75 μm to 100 μm wide in the exposed area inside the solder mask opening. Wider trace widths reduce device stand off and impact reliability.

- (2) Best reliability results are achieved when the PWB laminate glass transition temperature is above the operating the range of the intended application
- (3) Recommend solder paste is Type 3 or Type 4.
- (4) For a PWB using a Ni/Au surface finish, the gold thickness should be less 0,5 mm to avoid a reduction in thermal fatigue performance.
- (5) Solder mask thickness should be less than 20 μm on top of the copper circuit pattern
- (6) Best solder stencil performance is achieved using laser cut stencils with electro polishing. Use of chemically etched stencils results in inferior solder paste volume control.
- (7) Trace routing away from WCSP device should be balanced in X and Y directions to avoid unintentional component movement due to solder wetting forces.

#### TRACE WIDTH

Recommended trace width at the solder balls is 75  $\mu$ m to 100  $\mu$ m to prevent solder wicking onto wider PCB traces. For high current pins (VDD, HPVDD, HPVSS, CPP, CPN, OUTL, and OUTR) of the TPA6136A2, use 100  $\mu$ m trace widths at the solder balls and at least 500  $\mu$ m PCB traces to ensure proper performance and output power for the device. For the remaining signals of the TPA6136A2, use 75  $\mu$ m to 100  $\mu$ m trace widths at the solder balls. The audio input pins (INL-, INL+, INR- and INR+) must run side-by-side to maximize common-mode noise cancellation.

Copyright © 2009, Texas Instruments Incorporated



#### **PACKAGING INFORMATION**

| Orderable part number | Status | Material type | Package   Pins   | Package qty   Carrier | RoHS | Lead finish/  | MSL rating/        | Op temp (°C) | Part marking |
|-----------------------|--------|---------------|------------------|-----------------------|------|---------------|--------------------|--------------|--------------|
|                       | (1)    | (2)           |                  |                       | (3)  | Ball material | Peak reflow        |              | (6)          |
|                       |        |               |                  |                       |      | (4)           | (5)                |              |              |
| TPA6136A2YFFR         | Active | Production    | DSBGA (YFF)   16 | 3000   LARGE T&R      | Yes  | SNAGCU        | Level-1-260C-UNLIM | -40 to 85    | AOW1         |
| TPA6136A2YFFR.Z       | Active | Production    | DSBGA (YFF)   16 | 3000   LARGE T&R      | Yes  | SNAGCU        | Level-1-260C-UNLIM | -40 to 85    | AOW1         |
| TPA6136A2YFFT         | Active | Production    | DSBGA (YFF)   16 | 250   SMALL T&R       | Yes  | SNAGCU        | Level-1-260C-UNLIM | -40 to 85    | AOW1         |
| TPA6136A2YFFT.Z       | Active | Production    | DSBGA (YFF)   16 | 250   SMALL T&R       | Yes  | SNAGCU        | Level-1-260C-UNLIM | -40 to 85    | AOW1         |

<sup>(1)</sup> **Status:** For more details on status, see our product life cycle.

<sup>(2)</sup> Material type: When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind.

<sup>(3)</sup> RoHS values: Yes, No, RoHS Exempt. See the TI RoHS Statement for additional information and value definition.

<sup>(4)</sup> Lead finish/Ball material: Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

<sup>(5)</sup> MSL rating/Peak reflow: The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board.

<sup>(6)</sup> Part marking: There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part.

Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.



## TAPE AND REEL INFORMATION





#### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



| *All dimensions are nominal |       |                    |    |      |                          |                          |            |            |            |            |           |                  |
|-----------------------------|-------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| Device                      | -     | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
| TPA6136A2YFFR               | DSBGA | YFF                | 16 | 3000 | 180.0                    | 8.4                      | 1.65       | 1.65       | 0.81       | 4.0        | 8.0       | Q1               |
| TPA6136A2YFFT               | DSBGA | YFF                | 16 | 250  | 180.0                    | 8.4                      | 1.65       | 1.65       | 0.81       | 4.0        | 8.0       | Q1               |



## PACKAGE MATERIALS INFORMATION

19-Jun-2024



\*All dimensions are nominal

| Device        | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|---------------|--------------|-----------------|------|------|-------------|------------|-------------|
| TPA6136A2YFFR | DSBGA        | YFF             | 16   | 3000 | 182.0       | 182.0      | 20.0        |
| TPA6136A2YFFT | DSBGA        | YFF             | 16   | 250  | 182.0       | 182.0      | 20.0        |

# **YFF0016**



## **PACKAGE OUTLINE**

## DSBGA - 0.625 mm max height

DIE SIZE BALL GRID ARRAY



NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.2. This drawing is subject to change without notice.



# YFF0016

# **EXAMPLE BOARD LAYOUT**

## DSBGA - 0.625 mm max height

DIE SIZE BALL GRID ARRAY



NOTES: (continued)

3. Final dimensions may vary due to manufacturing tolerance considerations and also routing constraints. For more information, see Texas Instruments literature number SNVA009 (www.ti.com/lit/snva009).



# YFF0016

# **EXAMPLE STENCIL DESIGN**

## DSBGA - 0.625 mm max height

DIE SIZE BALL GRID ARRAY



NOTES: (continued)

4. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release.



## **IMPORTANT NOTICE AND DISCLAIMER**

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2025, Texas Instruments Incorporated