



🚽 Order

Now









JAJSEA6B – DECEMBER 2017 – REVISED FEBRUARY 2019

# LMH5401-SP 放射線耐性が強化された 6.5GHz、低ノイズ、低消費電力、 ゲインを変更可能な完全差動アンプ

#### 特長 1

Texas

INSTRUMENTS

- QMLV (QML Class V) MIL-PRF-38535 認定済み、 SMD 5962R1721401VXC
  - 吸収線量 (TID) 100krad(Si) までの放射線耐性 保証 (RHA)
  - 単一イベント・ラッチアップ (SEL) 耐性:
    - LET = 85MeV-cm<sup>2</sup>/mg
  - 軍事用温度範囲 (-55℃~125℃) 全体で認定済 H
- ゲイン帯域幅積 (GBP): 6.5GHz
- 優れた直線性:
  - DC~2GHz
- スルーレート: 17,500V/µs
- 小さな HD2、HD3 歪み
  - $(500 \text{mV}_{PP}, 100\Omega, \text{SE-DE}, \text{Gv} = 17 \text{dB})^{(1)}$
  - 100MHz: HD2で-91dBc、HD3で-95dBc
  - 200MHz: HD2で-86dBc、HD3で-85dBc
  - 500MHz: HD2で-80dBc、HD3で-80dBc
  - 1GHz: HD2で-53dBc、HD3で-70dBc
  - 2GHz: HD2で-68dBc、HD3で-56dBc
- 小さな IMD2、IMD3 歪み •
  - $(1V_{PP}, 100\Omega, SE-DE, Gv = 17dB)^{(1)}$
  - 500MHz: IMD2で-90dBc、IMD3で-79dBc
  - 1GHz: IMD2で-80dBc、IMD3で-61dBc
  - 2GHz: IMD2で-64dBc、IMD3で-42dBc
- 高いOIP2、OIP3: Gp = 8dB<sup>(1)</sup>
  - 500MHz: OIP2で91dBm、OIP3で47.7dBm
  - 1GHz: OIP2で80dBm、OIP3で37.5dBm
- 入力電圧ノイズ: 1.25nV/√Hz
- 入力電流ノイズ: 3.5pA/√Hz
- シングルとデュアルの電源による動作をサポート
- 消費電流: 60mA
- パワーダウン機能
- (1) 電力ゲイン (Gp) = 8dB、電圧ゲイン (Gv) = 17dB、RLtotal = 200Ω。詳細については「出力基準ノードおよびゲインの項目表記」 セクションを参照してください

#### LMH5401-SPの小信号周波数応答



- 2 アプリケーション
- DC から 2GHz までのバランの代替
- GSPS ADC ドライバ
- ٠ DACバッファ
- IF、RF、ベースバンド・ゲイン・ブロック
- SAW フィルタ・バッファおよびドライバ .
- レベル・シフタ
- 放射線耐性の強化が要求されるアプリケーション

# 3 概要

LMH5401-SPは、無線周波数(RF)や中間周波数(IF)の アプリケーション、または高速なDC結合の時間領域アプリ ケーションに対して最適化された、非常に高性能で放射 線耐性が強化された差動アンプです。このデバイスは、ア ナログ/デジタル・コンバータ(ADC)の駆動時に、シングル エンドから差動への(SE-DE)変換を要するDCまたはAC 結合アプリケーションに最適です。LMH5401-SPは、SE-DEまたは差動-差動(DE-DE)モードでの動作時に生じる2 次/3次歪みを非常に小さく抑えることができます。

#### **製品情報**<sup>(1)</sup>

| 型番              | グレード                             | パッケージ             |
|-----------------|----------------------------------|-------------------|
| 5962R1721401VXC | 放射線耐性強化の保<br>証                   |                   |
| 5962-1721401V2C | QMLV                             | 14E > LCCC [FFK]  |
| LMH5401FFK\EM   | エンジニアリング・サ<br>ンプル <sup>(2)</sup> | 5.501111×0.001111 |
| LMH5401EVMCVAL  | セラミック評価ボード                       | _                 |

(1) 利用可能なすべてのパッケージについては、このデータシートの末 尾にある注文情報を参照してください。

(2) これらのユニットは、技術的な評価のみを目的としています。標準と は異なるフローに従って処理されています。これらのユニットは、認 定、量産、放射線テスト、航空での使用には適していません。これら の部品は、MILに規定されている温度範囲-55℃~125℃、または 動作寿命全体にわたる性能を保証されていません。

#### LMH5401-SPによるADC12D1620QMLの駆動





英語版のTI製品についての情報を翻訳したこの資料は、製品の概要を確認する目的で便宜的に提供しているものです。該当する正式な英語版の最新情報は、www.ti.comで閲覧でき、その内 容が常に優先されます。TIでは翻訳の正確性および妥当性につきましては一切保証いたしません。実際の設計などの前には、必ず最新版の英語版をご参照くださいますようお願いいたします。

#### English Data Sheet: SBOS849

Page

# 目次

| 1 | 特長   |                                                      |
|---|------|------------------------------------------------------|
| 2 | アプ   | リケーション1                                              |
| 3 | 概要   |                                                      |
| 4 | 改訂   | 履歴2                                                  |
| 5 | 概要   | (続き)                                                 |
| 6 | Pin  | Configuration and Functions                          |
| 7 | Spe  | cifications                                          |
|   | 7.1  | Absolute Maximum Ratings 4                           |
|   | 7.2  | ESD Ratings 4                                        |
|   | 7.3  | Recommended Operating Conditions 4                   |
|   | 7.4  | Thermal Information 4                                |
|   | 7.5  | Electrical Characteristics: V <sub>S</sub> = 5 V 5   |
|   | 7.6  | Electrical Characteristics: $V_S = 3.3 V$            |
|   | 7.7  | Typical Characteristics: 5 V 10                      |
|   | 7.8  | Typical Characteristics: 3.3 V 16                    |
| 8 | Para | ameter Measurement Information 20                    |
|   | 8.1  | Output Reference Nodes and Gain Nomenclature . 20    |
|   | 8.2  | ATE Testing and DC Measurements 21                   |
|   | 8.3  | Frequency Response 21                                |
|   | 8.4  | S-Parameters 22                                      |
|   | 8.5  | Frequency Response with Capacitive Load              |
|   | 8.6  | Distortion 22                                        |
|   | 8.7  | Noise Figure 22                                      |
|   | 8.8  | Pulse Response, Slew Rate, and Overdrive<br>Recovery |
|   | 8.9  | Power Down                                           |
|   | 8.10 | V <sub>CM</sub> Frequency Response 23                |

|    | 8.11 | Test Schematics             | 23 |
|----|------|-----------------------------|----|
| 9  | Deta | iled Description            | 25 |
|    | 9.1  | Overview                    | 25 |
|    | 9.2  | Functional Block Diagram    | 25 |
|    | 9.3  | Feature Description         | 25 |
|    | 9.4  | Device Functional Modes     | 31 |
| 10 | Арр  | lication and Implementation | 32 |
|    | 10.1 | Application Information     | 32 |
|    | 10.2 | Typical Application         | 36 |
|    | 10.3 | Do's and Don'ts             | 45 |
| 11 | Pow  | er Supply Recommendations   | 46 |
|    | 11.1 | Supply Voltage              | 46 |
|    | 11.2 | Single Supply               | 46 |
|    | 11.3 | Split Supply                | 46 |
|    | 11.4 | Supply Decoupling           | 46 |
| 12 | Layo | out                         | 47 |
|    | 12.1 | Layout Guidelines           | 47 |
|    | 12.2 | Layout Example              | 47 |
| 13 | デバ   | イスおよびドキュメントのサポート            | 48 |
|    | 13.1 | デバイス・サポート                   | 48 |
|    | 13.2 | ドキュメントのサポート                 | 48 |
|    | 13.3 | ドキュメントの更新通知を受け取る方法          | 48 |
|    | 13.4 | コミュニティ・リソース                 | 48 |
|    | 13.5 | 商標                          | 49 |
|    | 13.6 | 静電気放電に関する注意事項               | 49 |
|    | 13.7 | Glossary                    | 49 |
| 14 | メカニ  | ニカル、パッケージ、および注文情報           | 49 |

# 4 改訂履歴

資料番号末尾の英字は改訂を表しています。その改訂履歴は英語版に準じています。

| R | evision A (July 2018) から Revision B に変更 P | 'age |
|---|-------------------------------------------|------|
| • | 変更 図 1                                    | . 10 |
| • | 追加 図 7                                    | . 10 |
| • | 追加 図 8                                    | . 10 |
| • | 追加 図 14                                   | . 11 |
| • | 追加 図 15                                   | 11   |

#### 2017年12月発行のものから更新

| • | RHAデバイス 追加                                                                    | . 1 |
|---|-------------------------------------------------------------------------------|-----|
| • | Changed V <sub>S</sub> = 5 V PSRR values (-44 dB, -48 dB) from MIN : to MAX   | . 6 |
| • | Changed V <sub>S</sub> = 3.3 V PSRR values (–44 dB, –48 dB) from MIN : to MAX | . 8 |



#### www.tij.co.jp



# 5 概要(続き)

このアンプは、SE-DEとDE-DEの両方のシステムに最適化されており、DCから2GHzまでの、比類のない幅広い帯域幅を 使用できます。LMH5401-SPは、テストおよび測定、広帯域通信、高速データ収集など広範なアプリケーションにおいて、 外部バランなしの信号チェーンでのSE-DE変換に使用できます。

同相基準電圧入力ピンを使用して、アンプの出力同相をADCの入力要件に合わせることができます。3.3V~5Vの電源を 選択可能で、必要であればデュアル電源での動作にも対応します。またパワーダウン機能を利用して、消費電力を削減す ることも可能です。

5V電源を使用した場合、300mWという非常に低い消費電力で優れた性能を実現します。このデバイスはTIの先進的な相補型BiCMOSプロセスで製造され、省スペースながら高い性能を発揮するLCCC-14パッケージで供給されます。

## 6 Pin Configuration and Functions



#### **Pin Functions**

| PIN  |        | LIC (D(1) | DECODIDITION                                           |  |
|------|--------|-----------|--------------------------------------------------------|--|
| NAME | NO.    | I/O/P***  | DESCRIPTION                                            |  |
| СМ   | 2      | I         | Input pin to set amplifier output common-mode voltage. |  |
| FB–  | 7      | 0         | Negative output feedback component connection.         |  |
| FB+  | 4      | 0         | Positive output feedback component connection.         |  |
| GND  | 11, 14 | Р         | Printed circuit board (PCB) ground.                    |  |
| IN–  | 5      | I         | Negative input pin.                                    |  |
| IN+  | 6      | I         | Positive input pin.                                    |  |
| OUT- | 12     | 0         | Negative output pin.                                   |  |
| OUT+ | 13     | 0         | Positive output pin.                                   |  |
| PD   | 9      | I         | Power-down (logic 1 = power down).                     |  |
| VS-  | 3, 8   | Р         | Negative supply voltage.                               |  |
| VS+  | 1, 10  | Р         | Positive supply voltage.                               |  |

(1) I = input, O = output, P = power

# 7 Specifications

## 7.1 Absolute Maximum Ratings

over operating junction temperature range (unless otherwise noted)<sup>(1)</sup>

|               |                                                                           | MIN                           | MAX                     | UNIT |  |
|---------------|---------------------------------------------------------------------------|-------------------------------|-------------------------|------|--|
| Voltage       | Power supply                                                              |                               | 5.5                     | M    |  |
|               | Input voltage                                                             | (VS-) - 0.7                   | (VS–) – 0.7 (VS+) + 0.7 |      |  |
| Current       | Input current                                                             |                               | 10                      | mA   |  |
|               | Output current (sourcing or sinking) OUT+, OUT-                           |                               | 100                     |      |  |
| Continuous po | ower dissipation                                                          | See Thermal Information table |                         |      |  |
|               | Maximum junction temperature, T <sub>J</sub>                              |                               | 150                     |      |  |
| Temperature   | Maximum junction temperature, continuous operation, long-term reliability |                               | 125                     | °C   |  |
|               | Storage, T <sub>stg</sub>                                                 | -65                           | 150                     |      |  |

(1) Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

### 7.2 ESD Ratings

|        |                                                   |                                                                                | VALUE | UNIT |
|--------|---------------------------------------------------|--------------------------------------------------------------------------------|-------|------|
| V      | Electrostatic discharge Human-body<br>Charged-dev | Human-body model (HBM), per ANSI/ESDA/JEDEC JS-001 <sup>(1)</sup>              | ±3500 | V    |
| V(ESD) |                                                   | Charged-device model (CDM), per JEDEC specification JESD22-C101 <sup>(2)</sup> | ±1000 | V    |

(1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.

(2) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.

## 7.3 Recommended Operating Conditions

over operating junction temperature range (unless otherwise noted)

|                                                | MIN  | NOM | MAX  | UNIT |
|------------------------------------------------|------|-----|------|------|
| Supply voltage ( $V_S = VS + - VS -$ )         | 3.15 | 5   | 5.25 | V    |
| Operating junction temperature, T <sub>J</sub> | -55  |     | 125  | °C   |

#### 7.4 Thermal Information

|                       |                                              | LMH5401-SP |      |
|-----------------------|----------------------------------------------|------------|------|
|                       | THERMAL METRIC <sup>(1)</sup>                | FFK (LCCC) | UNIT |
|                       |                                              | 14 PINS    |      |
| $R_{\theta JA}$       | Junction-to-ambient thermal resistance       | 92.1       | °C/W |
| R <sub>0JC(top)</sub> | Junction-to-case (top) thermal resistance    | 106.2      | °C/W |
| $R_{\theta JB}$       | Junction-to-board thermal resistance         | 71.9       | °C/W |
| ΨJT                   | Junction-to-top characterization parameter   | 64.8       | °C/W |
| Ψјв                   | Junction-to-board characterization parameter | 68.2       | °C/W |
| R <sub>0JC(bot)</sub> | Junction-to-case (bottom) thermal resistance | 63.8       | °C/W |

(1) For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report.



# 7.5 Electrical Characteristics: V<sub>s</sub> = 5 V

The specifications shown below correspond to the respectively identified subgroup temperature (see  $\frac{1}{2}$  1), unless otherwise noted. VS+ = 5 V; VS- = 0 V; V<sub>CM</sub> = 2.5 V; RL<sub>total</sub> = 200- $\Omega$  differential<sup>(1)</sup>; Gp = 8 dB (Gv = 17 dB); single-ended input, differential output, and R<sub>S</sub> = 50  $\Omega$  (unless otherwise noted)<sup>(2)</sup>.

|                  | PARAMETER                           | TEST CONDITIONS                                                            | SUBGROUP <sup>(3)</sup> | MIN | TYP   | MAX             | UNIT   |
|------------------|-------------------------------------|----------------------------------------------------------------------------|-------------------------|-----|-------|-----------------|--------|
| AC PERF          | ORMANCE                             |                                                                            |                         |     |       |                 |        |
| GBP              | Gain bandwidth product              | Gp = 8 dB                                                                  |                         |     | 6.5   |                 | GHz    |
| SSBW             | Small-signal, –3-dB<br>bandwidth    | $V_L = 100 \text{ mV}_{PP}$                                                |                         |     | 4.2   |                 | GHz    |
| LSBW             | Large-signal, –3-dB<br>bandwidth    | V <sub>L</sub> = 1.0 V <sub>PP</sub>                                       |                         |     | 4     |                 | GHz    |
|                  | Bandwidth for ±0.5-dB flatness      | V <sub>L</sub> = 1.0 V <sub>PP</sub>                                       |                         |     | 2.9   |                 | GHz    |
| SR               | Slew rate                           | 2-V step                                                                   |                         |     | 17500 |                 | V/µs   |
|                  | Rise and fall time                  | 1-V step, 10% to 90%                                                       |                         |     | 80    |                 | ps     |
|                  | Overdrive recovery                  | Overdrive = $\pm 0.5$ V                                                    |                         |     | 300   |                 | ps     |
|                  | Output balance error                | f = 1 GHz                                                                  |                         |     | -47   |                 | dBc    |
| zo               | Output impedance                    | At dc, differential                                                        | [1, 2, 3]               | 13  | 20    | 25              | Ω      |
|                  | 0.1% settling time                  | 2 V, R <sub>L</sub> = 200 Ω                                                |                         |     | 1     |                 | ns     |
|                  |                                     | f = 100 MHz, V <sub>L</sub> = 1 V <sub>PP</sub>                            |                         |     | -91   |                 |        |
|                  |                                     | f = 200 MHz, V <sub>L</sub> = 1 V <sub>PP</sub>                            |                         |     | -86   |                 |        |
| HD2              | Second-order harmonic               | f = 500 MHz, V <sub>L</sub> = 1 V <sub>PP</sub>                            |                         |     | -80   |                 | dBc    |
|                  | distortion                          | $f = 1 \text{ GHz}, V_L = 1 V_{PP}$                                        |                         |     | -53   |                 |        |
|                  |                                     | $f = 2 \text{ GHz}, V_L = 1 V_{PP}$                                        |                         |     | -68   |                 |        |
|                  |                                     | f = 100 MHz, V <sub>L</sub> = 1 V <sub>PP</sub>                            |                         |     | -95   |                 |        |
|                  |                                     | f = 200 MHz, V <sub>L</sub> = 1 V <sub>PP</sub>                            |                         |     | -85   |                 | dBc    |
| HD3              | Third-order harmonic distortion     | f = 500 MHz, V <sub>L</sub> = 1 V <sub>PP</sub>                            |                         |     | -80   |                 |        |
|                  |                                     | $f = 1 \text{ GHz}, V_L = 1 V_{PP}$                                        |                         |     | -70   |                 |        |
|                  |                                     | $f = 2 \text{ GHz}, V_L = 1 V_{PP}$                                        |                         |     | -56   |                 |        |
|                  | Second-order intermodulation        | $f = 500 \text{ MHz}, V_L = 1 V_{PP} \text{ per tone}$                     |                         |     | -90   |                 |        |
| IMD2             |                                     | $f = 1 \text{ GHz}, V_L = 1 V_{PP} \text{ per tone}$                       |                         |     | -80   |                 | dBc    |
|                  |                                     | $f = 2 \text{ GHz}, V_L = 1 V_{PP} \text{ per tone}$                       |                         |     | -64   |                 | l      |
|                  |                                     | $f = 500 \text{ MHz}, \text{ VL} = 1 \text{ V}_{PP}, \text{ matched load}$ |                         |     | 91    |                 |        |
| OIP2             | Second-order output intercept point | f = 1000 MHz, VL = 1 V <sub>PP</sub> , matched load                        |                         |     | 80    |                 | dBm    |
|                  |                                     | f = 500 MHz, $V_L$ = 0.25 $V_{PP}$ per tone                                |                         |     | -79   |                 |        |
| IMD3             | Third-order intermodulation         | $f = 1 \text{ GHz}, V_L = 0.25 V_{PP} \text{ per tone}$                    |                         |     | -61   |                 | dBc    |
|                  |                                     | $f = 2 \text{ GHz}, V_L = 0.25 V_{PP} \text{ per tone}$                    |                         |     | -42   |                 |        |
| 0.50             | Third-order output intercept        | f = 500 MHz, VL = 1 $V_{PP}$ , unmatched load                              |                         |     | 47.7  |                 | 15     |
| OIP3             | point                               | f = 1000 MHz, VL = 1 V <sub>PP</sub> , unmatched load                      |                         |     | 37.5  |                 | dBm    |
| NOISE P          | ERFORMANCE                          |                                                                            |                         |     |       |                 |        |
| e <sub>n</sub>   | Input voltage noise density         |                                                                            |                         |     | 1.25  |                 | nV/√Hz |
| in               | Input noise current                 |                                                                            |                         |     | 3.5   |                 | pA/√Hz |
| NF               | Noise figure                        | R <sub>S</sub> = 50 Ω, SE-DE, 200 MHz<br>See 🛛 57                          |                         |     | 9.6   |                 | dB     |
| INPUT            |                                     |                                                                            |                         |     |       |                 |        |
| V <sub>IO</sub>  | Input offset voltage                |                                                                            | [1, 2, 3]               |     | ±0.5  | ±5              | mV     |
| I <sub>IB</sub>  | Input bias current                  |                                                                            | [1, 2, 3]               |     | 70    | 150             | μA     |
| I <sub>IO</sub>  | Input offset current                |                                                                            | [1, 2, 3]               |     | ±1    | ±20             | μA     |
|                  | Differential resistance             | Open-loop                                                                  |                         |     | 4600  |                 | Ω      |
| V <sub>ICL</sub> | Input common-mode<br>low voltage    |                                                                            | [1, 2, 3]               |     | VS-   | (VS–) +<br>0.41 | V      |

(1) Please see the *Output Reference Nodes and Gain Nomenclature* section.

(2) The input resistance and corresponding gain are obtained with the external resistance added.

(3) For subgroup definitions, please see  $\overline{\xi}$  1.

# Electrical Characteristics: V<sub>s</sub> = 5 V (continued)

The specifications shown below correspond to the respectively identified subgroup temperature (see  $\frac{1}{2}$  1), unless otherwise noted. VS+ = 5 V; VS- = 0 V; V<sub>CM</sub> = 2.5 V; RL<sub>total</sub> = 200- $\Omega$  differential<sup>(1)</sup>; Gp = 8 dB (Gv = 17 dB); single-ended input, differential output, and R<sub>S</sub> = 50  $\Omega$  (unless otherwise noted)<sup>(2)</sup>.

|                   | PARAMETER                                                       | TEST CONDITIONS                                              | SUBGROUP <sup>(3)</sup> | MIN          | ТҮР         | MAX       | UNIT            |
|-------------------|-----------------------------------------------------------------|--------------------------------------------------------------|-------------------------|--------------|-------------|-----------|-----------------|
| V <sub>ICH</sub>  | Input common-mode<br>high voltage                               |                                                              | [1, 2, 3]               | (VS+) – 1.41 | (VS+) – 1.2 |           | V               |
| CMRR              | Common-mode rejection ratio                                     | Differential, 1-V <sub>PP</sub> input shift, dc              |                         |              | 72          |           | dBc             |
| OUTPUT            | Г                                                               |                                                              |                         |              |             |           |                 |
| V <sub>OCRH</sub> | Output voltage range, high                                      | Measured single-ended                                        | [1, 2, 3]               | (VS+) - 1.3  | (VS+) – 1.1 |           | V               |
| V <sub>OCRL</sub> | Output voltage range, low                                       | Measured single-ended                                        | [1, 2, 3]               | (VS-) + 1.3  | (VS–) + 1.1 |           | V               |
| V <sub>OD</sub>   | Differential output voltage swing                               | Differential                                                 |                         |              | 5.8         |           | V <sub>PP</sub> |
| I <sub>OD</sub>   | Differential output current                                     | $V_{O} = 0 V^{(4)}$                                          | [1, 2, 3]               | 40           | 50          |           | mA              |
| POWER             | SUPPLY                                                          |                                                              | L                       | L            |             |           |                 |
| Vs                | Supply voltage                                                  |                                                              | [1, 2, 3]               | 3.15         |             | 5.25      | V               |
| DODD              |                                                                 | VS-                                                          | [1, 2, 3]               |              | -80         | -44       | <u>í</u>        |
| PSRR              | Power-supply rejection ratio                                    | VS+                                                          | [1, 2, 3]               |              | -82         | -48       | dВ              |
|                   | Quiescent current                                               | PD = 0                                                       | [1, 2, 3]               | 46           | 60          | 78        | mA              |
| lQ                |                                                                 | PD = 1                                                       | [1, 2, 3]               | 1            | 3           | 6         |                 |
| OUTPUT            | COMMON-MODE CONTROL P                                           | IN (V <sub>CM</sub> )                                        |                         |              |             |           |                 |
| SSBW              | Small-signal bandwidth                                          | $V_{OCM} = 100 \text{ mV}_{PP}$                              |                         |              | 1.2         |           | GHz             |
|                   | V <sub>CM</sub> slew rate                                       | $V_{OCM} = 500 \text{ mV}_{PP}$                              |                         |              | 2900        |           | V/µs            |
|                   | V <sub>CM</sub> voltage range low                               | Differential gain shift < 1 dB                               | [1, 2, 3]               |              | (VS–) + 1.4 | (VS–) + 2 | V               |
|                   | V <sub>CM</sub> voltage range high                              | Differential gain shift < 1 dB                               | [1, 2, 3]               | (VS+) – 2    | (VS+) – 1.4 |           | V               |
|                   | V <sub>CM</sub> gain                                            | $V_{CM} = 0 V$                                               | [1, 2, 3]               | 0.98         | 1.0         | 1.01      | V/V             |
|                   | $V_{OCM}$ output common-mode offset from $V_{CM}$ input voltage | V <sub>CM</sub> = 0 V                                        |                         |              | -27         |           | mV              |
| V <sub>OCM</sub>  | Common-mode offset voltage                                      | Output-referred                                              |                         |              | 0.4         |           | mV              |
| POWER             | DOWN (PD PIN)                                                   |                                                              |                         |              |             |           |                 |
| V <sub>T</sub>    | Enable or disable voltage threshold                             | Device powers on below 0.8 V, device powers down above 1.2 V | [1, 2, 3]               | 0.9          | 1.1         | 1.2       | V               |
|                   | Power-down quiescent<br>current                                 |                                                              | [1, 2, 3]               | 1            | 3           | 6         | mA              |
|                   | PD bias current                                                 | PD = 2.5 V                                                   | [1, 2, 3]               |              | 10          | ±100      | μA              |
|                   | Turn-on time delay                                              | Time to $V_0 = 90\%$ of final value                          |                         |              | 10          |           | ns              |
|                   | Turn-off time delay                                             | Time to $V_0 = 10\%$ of original value                       |                         |              | 10          |           | ns              |

(4) This test shorts the outputs to ground (mid supply) then sources or sinks 60 mA and measures the deviation from the initial condition.



# 7.6 Electrical Characteristics: V<sub>s</sub> = 3.3 V

The specifications shown below correspond to the respectively identified subgroup temperature (see  $\frac{1}{2}$  1), unless otherwise noted. VS+ = 3.3 V; VS- = 0 V; V<sub>CM</sub> = 1.65 V; RL<sub>total</sub> = 200- $\Omega$  differential<sup>(1)</sup>; Gp = 8 dB (Gv = 17 dB); single-ended input, differential output, and input and output referenced to midsupply (unless otherwise noted); measured using an EVM as discussed in the *Parameter Measurement Information* section.

|                 | PARAMETER                                 | TEST CONDITIONS                                                                     | SUBGROUP <sup>(2)</sup> | MIN | TYP   | MAX             | UNIT   |
|-----------------|-------------------------------------------|-------------------------------------------------------------------------------------|-------------------------|-----|-------|-----------------|--------|
| AC PERI         | FORMANCE                                  |                                                                                     |                         | L   |       |                 |        |
| GBP             | Gain bandwidth product                    | Gp = 8 dB                                                                           |                         |     | 6.5   |                 | GHz    |
| SSBW            | Small-signal, –3-dB<br>bandwidth          | V <sub>L</sub> = 100 mV <sub>PP</sub>                                               |                         |     | 4     |                 | GHz    |
| LSBW            | Large-signal, –3-dB<br>bandwidth          | V <sub>L</sub> = 1 V <sub>PP</sub>                                                  |                         |     | 3.8   |                 | GHz    |
|                 | Bandwidth for ±0.5-dB flatness            | $V_L = 1 V_{PP}$                                                                    |                         |     | 2.6   |                 | GHz    |
| SR              | Slew rate                                 | 2-V step                                                                            |                         | 1   | 17500 |                 | V/µs   |
|                 | Rise and fall time                        | 1-V step, 10% to 90%                                                                |                         |     | 90    |                 | ps     |
|                 | Overdrive recovery                        | Overdrive = $\pm 0.5$ V                                                             |                         |     | 400   |                 | ps     |
|                 | Output balance error                      | f = 1 GHz                                                                           |                         |     | -47   |                 | dBc    |
| z <sub>o</sub>  | Output impedance                          | At dc                                                                               | [1, 2, 3]               | 13  | 20    | 25              | Ω      |
|                 | 0.1% settling time                        | 2 V, R <sub>L</sub> = 200 Ω                                                         |                         |     | 1     |                 | ns     |
|                 |                                           | f = 100 MHz, $V_L$ = 500 m $V_{PP}$                                                 |                         |     | -93   |                 |        |
| HD2             | Second-order harmonic                     | $f = 200 \text{ MHz}, V_L = 500 \text{ mV}_{PP}$                                    |                         |     | -87   |                 | -10 -  |
|                 | distortion                                | $f = 500 \text{ MHz}, V_L = 500 \text{ mV}_{PP}$                                    |                         |     | -75.2 |                 | abc    |
|                 |                                           | $f = 1 \text{ GHz}, V_L = 500 \text{ mV}_{PP}$                                      |                         |     | -58   |                 |        |
|                 |                                           | = 100 MHz, V <sub>L</sub> = 500 m V <sub>PP</sub>                                   |                         |     | -83   |                 |        |
| HD3             | Third-order harmonic distortion           | f = 200 MHz, V <sub>L</sub> = 500 mV <sub>PP</sub>                                  |                         |     | -76   |                 |        |
|                 |                                           | f = 500 MHz, V <sub>L</sub> = 500 mV <sub>PP</sub>                                  |                         |     | -59   |                 | dBc    |
|                 |                                           | f = 1 GHz, V <sub>L</sub> = 500 mV <sub>PP</sub>                                    |                         |     |       |                 |        |
|                 | Second-order intermodulation              | $f = 500 \text{ MHz}, V_L = 0.25 V_{PP} \text{ per tone}$                           |                         |     | -94   |                 |        |
| IMD2            |                                           | $f = 1 \text{ GHz}, V_L = 0.25 \text{ V}_{PP} \text{ per tone}$                     |                         |     | -83   |                 | dBc    |
|                 | distortion                                | $f = 2 \text{ GHz}, V_L = 0.25 V_{PP} \text{ per tone}$                             |                         | -68 |       |                 |        |
|                 | Second-order output intercept             | f = 500 MHz, VL = 1 $V_{PP}$ , matched load                                         |                         |     | 70    |                 |        |
| OIP2            | point                                     | $f = 1000 \text{ MHz}, \text{ VL} = 1 \text{ V}_{PP}, \text{ matched}$ load         |                         |     | 54    |                 | dBm    |
|                 |                                           | f = 500 MHz, $V_L$ = 0.25 $V_{PP}$ per tone                                         |                         |     | -74   |                 |        |
| IMD3            | Third-order intermodulation<br>distortion | f = 1 GHz, $V_L$ = 0.25 $V_{PP}$ per tone                                           |                         |     | -63   |                 | dBc    |
|                 |                                           | f = 2 GHz, $V_L$ = 0.25 $V_{PP}$ per tone                                           |                         |     | -49   |                 |        |
|                 | Third-order output intercept              | f = 500 MHz, VL = 1 V <sub>PP</sub> , unmatched load                                |                         |     | 33    |                 | dPm    |
| OF3             | point                                     | f = 1000 MHz, VL = 1 $V_{PP}$ , unmatched load                                      |                         |     | 26.5  |                 | ubili  |
| NOISE P         | ERFORMANCE                                |                                                                                     |                         |     |       |                 |        |
| en              | Input voltage noise density               |                                                                                     |                         |     | 1.25  |                 | nV/√Hz |
| i <sub>n</sub>  | Input noise current                       |                                                                                     |                         |     | 3.5   |                 | pA/√Hz |
| NF              | Noise figure                              | ${\sf R}_{\sf S}$ = 50 $\Omega,~{\sf SE}\text{-}{\sf DE},~{\sf G}$ = 12 dB, 200 MHz |                         |     | 11.9  |                 | dB     |
| INPUT           |                                           |                                                                                     |                         |     |       |                 |        |
| V <sub>IO</sub> | Input offset voltage                      |                                                                                     |                         |     | ±0.5  | ±5              | mV     |
| I <sub>IB</sub> | Input bias current                        |                                                                                     |                         |     | 70    | 150             | μA     |
| I <sub>IO</sub> | Input offset current                      |                                                                                     |                         |     | ±1    | ±20             | μA     |
| Z <sub>id</sub> | Differential impedance                    |                                                                                     |                         |     | 4600  |                 | Ω      |
| VICL            | Input common-mode<br>low voltage          |                                                                                     | [1, 2, 3]               |     | (VS–) | (VS–) +<br>0.41 | V      |

(1) Please see the Output Reference Nodes and Gain Nomenclature section.

(2) For subgroup definitions, please see  $\frac{1}{5}$  1.

# Electrical Characteristics: V<sub>s</sub> = 3.3 V (continued)

The specifications shown below correspond to the respectively identified subgroup temperature (see  $\frac{1}{2}$  1), unless otherwise noted. VS+ = 3.3 V; VS- = 0 V; V<sub>CM</sub> = 1.65 V; RL<sub>total</sub> = 200- $\Omega$  differential<sup>(1)</sup>; Gp = 8 dB (Gv = 17 dB); single-ended input, differential output, and input and output referenced to midsupply (unless otherwise noted); measured using an EVM as discussed in the *Parameter Measurement Information* section.

|                                  | PARAMETER                                                                     | TEST CONDITIONS                                              | SUBGROUP <sup>(2)</sup> | MIN          | TYP             | MAX             | UNIT            |
|----------------------------------|-------------------------------------------------------------------------------|--------------------------------------------------------------|-------------------------|--------------|-----------------|-----------------|-----------------|
| V <sub>ICH</sub>                 | Input common-mode<br>high voltage                                             |                                                              | [1, 2, 3]               | (VS+) – 1.41 | (VS+) – 1.2     |                 | V               |
| CMRR                             | Common-mode rejection ratio                                                   | Differential, 1-V <sub>PP</sub> input shift, dc              |                         |              | -72             |                 | dBc             |
| OUTPUT                           |                                                                               |                                                              |                         |              |                 |                 |                 |
| V <sub>OCRH</sub>                | Output voltage range, high                                                    | Measured single-ended                                        | [1, 2, 3]               | (VS+) – 1.3  | (VS+) – 1.1     |                 | V               |
| V <sub>OCRL</sub>                | Output voltage range, low                                                     | Measured single-ended                                        | [1, 2, 3]               | (VS–) + 1.3  | (VS–) + 1.1     |                 | V               |
| V <sub>OD</sub>                  | Differential output voltage swing                                             | Differential                                                 |                         |              | 2.8             |                 | V <sub>PP</sub> |
| I <sub>OD</sub>                  | Differential output current                                                   | $V_{O} = 0 V^{(3)}$                                          | [1, 2, 3]               | 30           | 40              |                 | mA              |
| POWER                            | SUPPLY                                                                        |                                                              |                         |              |                 |                 |                 |
| Vs                               | Supply voltage                                                                |                                                              | [1, 2, 3]               | 3.15         |                 | 5.25            | V               |
| DODD                             | Device events asis stick action                                               | VS-                                                          | [1, 2, 3]               |              | -80             | -44             | -ID             |
| PSRR                             | Power-supply rejection ratio                                                  | VS+                                                          | [1, 2, 3]               |              | -84             | -48             | aв              |
|                                  | PD = 0                                                                        | [1, 2, 3]                                                    | 44                      | 54           | 63              | A               |                 |
| IQ Quiescent current             |                                                                               | PD = 1                                                       | [1, 2, 3]               | 1            | 1.6             | 5               | ША              |
| OUTPUT COMMON-MODE CONTROL PIN ( |                                                                               | N (V <sub>CM</sub> )                                         |                         |              |                 |                 |                 |
| SSBW                             | Small-signal bandwidth                                                        | $V_{OCM}$ = 200 m $V_{PP}$                                   |                         |              | 3               |                 | GHz             |
|                                  | $V_{\text{CM}}$ voltage range low                                             | Differential gain shift < 1 dB                               | [1, 2, 3]               |              | (VS–) +<br>1.35 | (VS–) +<br>1.55 | V               |
|                                  | $V_{\text{CM}}$ voltage range high                                            | Differential gain shift < 1 dB                               | [1, 2, 3]               | (VS+) – 1.55 | (VS+) –<br>1.35 |                 | V               |
|                                  | V <sub>CM</sub> gain                                                          | $V_{CM} = 0 V$                                               | [1, 2, 3]               | 0.98         | 1               | 1.01            | V/V             |
|                                  | $V_{\text{OCM}}$ output common-mode offset from $V_{\text{CM}}$ input voltage | V <sub>CM</sub> = 0 V                                        |                         |              | -27             |                 | mV              |
| V <sub>OCM</sub>                 | Common-mode offset voltage                                                    | Output-referred                                              |                         |              | 0.4             |                 | mV              |
| POWER                            | DOWN (PD PIN)                                                                 |                                                              |                         |              |                 |                 |                 |
| V <sub>T</sub>                   | Enable or disable voltage threshold                                           | Device powers on below 0.8 V, device powers down above 1.2 V | [1, 2, 3]               | 0.9          | 1.1             | 1.2             | V               |
|                                  | Power-down quiescent current                                                  |                                                              | [1, 2, 3]               | 1            | 1.6             | 6               | mA              |
|                                  | PD bias current                                                               | PD = 2.5 V                                                   | [1, 2, 3]               |              | 10              | ±100            | μA              |
|                                  | Turn-on time delay                                                            | Time to $V_0 = 90\%$ of final value                          |                         |              | 10              |                 | ns              |
|                                  | Turn-off time delay                                                           | Time to $V_0 = 10\%$ of original value                       |                         |              | 10              |                 | ns              |

(3) This test shorts the outputs to ground (mid supply) then sources or sinks 60 mA and measures the deviation from the initial condition.



# 表 1. Quality Conformance Inspection<sup>(1)</sup>

| SUBGROUP | DESCRIPTION         | TEMPERATURE (°C) |
|----------|---------------------|------------------|
| 1        | Static tests at     | 25               |
| 2        | Static tests at     | 125              |
| 3        | Static tests at     | -55              |
| 4        | Dynamic tests at    | 25               |
| 5        | Dynamic tests at    | 125              |
| 6        | Dynamic tests at    | -55              |
| 7        | Functional tests at | 25               |
| 8A       | Functional tests at | 125              |
| 8B       | Functional tests at | -55              |
| 9        | Switching tests at  | 25               |
| 10       | Switching tests at  | 125              |
| 11       | Switching tests at  | -55              |

(1) MIL-STD-883, Method 5005 - Group A



LMH5401-SP

JAJSEA6B-DECEMBER 2017-REVISED FEBRUARY 2019

www.tij.co.jp

## 7.7 Typical Characteristics: 5 V





## **Typical Characteristics: 5 V (continued)**





## Typical Characteristics: 5 V (continued)





#### Typical Characteristics: 5 V (continued)











図 20. SE-DE 2nd Order Harmonic Distortion vs Temperature



図 22. SE-DE 2nd Order Intermodulation Distortion vs Frequency





## Typical Characteristics: 5 V (continued)





## **Typical Characteristics: 5 V (continued)**





LMH5401-SP JAJSEA6B – DECEMBER 2017 – REVISED FEBRUARY 2019

## 7.8 Typical Characteristics: 3.3 V

at  $T_A = 25^{\circ}$ C, VS+ = 3.3 V; VS- = 0 V;  $V_{CM} = 1.65$  V,  $RL_{total} = 200 \cdot \Omega$  differential<sup>(1)</sup> ( $R_0 = 40 \Omega$  each), Gp = 8 dB (Gv = 17 dB), single-ended input and differential output, and input and output pins referenced to midsupply (unless otherwise noted); measured using an EVM as discussed in the *Parameter Measurement Information* section (see  $\boxtimes$  54 to  $\boxtimes$  57)



(1) Please see the Output Reference Nodes and Gain Nomenclature section.



## Typical Characteristics: 3.3 V (continued)





## Typical Characteristics: 3.3 V (continued)





# Typical Characteristics: 3.3 V (continued)



#### 8 Parameter Measurement Information

## 8.1 Output Reference Nodes and Gain Nomenclature

The LMH5401-SP is a decompensated, fully-differential amplifier (FDA) configurable with external resistors for noise gain greater than 4 V/V or 12 dB (GBP = 6.5 GHz). For most of this document, data are collected for Gv = 17 dB for both single-ended-to-differential (SE-DE) and differential-to-differential (DE-DE) conversions in the diagrams illustrated in the *Test Schematics* section. When matching the output to a 100- $\Omega$  load, the evaluation module (EVM) uses external 40- $\Omega$  resistors to complete the output matching, as the device has an internal series 10  $\Omega$  on each output. Having on-chip output resistors creates two potential reference points for measuring the output voltage. The amplifier output pins create one output reference point (OUT\_AMP). The other output reference point is OUT\_LOAD at the 100- $\Omega$  load impedance, RL. These points are illustrated in 🖾 53; see also the *Test Schematics* section.



Copyright © 2017, Texas Instruments Incorporated

図 53. Output Reference Nodes

Most measurements in the *Electrical Characteristics* tables and in the *Typical Characteristics* sections are measured with reference to the OUT\_AMP reference point.  $\vec{x}$  1 shows that the conversion between reference points is a straightforward reduction of 3 dB for power and 6 dB for voltage in a matched condition when Ro is set such that  $20 \Omega + 2 \times \text{Ro} = \text{RL}$ . With Ro set to  $40 \Omega$  and RL set to  $100 \Omega$ -differential, the total load impedance seen by the amplifier,  $\text{RL}_{\text{total}}$ , is  $200 \Omega$ . This is considered a matched load condition as  $100 \cdot \Omega$  is driving RL of  $100 \Omega$ . The device is also capable of driving lower impedances. By setting Ro to  $0 \Omega$ ,  $\text{RL}_{\text{total}}$  becomes  $120 \Omega$ . This is considered an unmatched condition since  $20 \Omega$  is driving RL of  $100 \Omega$ . As explained in the *Application Curves* section, efficiency is improved (losses reduced) in a mismatched condition which is acceptable if transmission line reflections are avoided and proper termination practices are employed. As stated previously, most measurements in this document are referenced to OUT\_AMP node. However, there are some typical characteristic plots that are measured with a fixed signal swing with respect to the OUT\_LOAD reference point; specifically, IMD3  $\aleph$  25 and  $\aleph$  27 are referenced to the voltage swing at node OUT\_LOAD.

$$VOUT\_LOAD = (VOUT\_AMP - 6 dB) and POUT\_LOAD = (POUT\_AMP - 6 dB)$$
(1)

This document makes references to both voltage gain, Gv, and power gain, Gp. Voltage gain is defined as the ratio of the differential output voltage at node OUT\_AMP to the differential, or single-ended, input voltage at the node before Rg. Power gain, for the purposes of this document, is defined as the ratio of the power dissipated on RL (100  $\Omega$ -differential) to the power transferred from a source to the input impedance of the amplifier. Whereas voltage gain contains no input and load impedances in its calculation, power gain does depend on termination impedances.



www.tij.co.jp



## 8.2 ATE Testing and DC Measurements

All production testing and ensured dc parameters are measured on automated test equipment capable of dc measurements only. Measurements such as output current sourcing and sinking are made in reference to the device output pins. Some measurements (such as voltage gain) are referenced to the output of the internal amplifier and do not include losses attributed to the on-chip output resistors. The *Electrical Characteristics* table conditions specify these conditions. When the measurement is referred to the amplifier output, then the output resistors are not included in the measurement. If the measurement is referred to the device pins, then the output resistor loss is included in the measurement.

## 8.3 Frequency Response

This test is run with both single-ended inputs and differential inputs.

For tests with single-ended inputs, the standard EVM is used with no changes; see  $\boxtimes$  54. In order to provide a matched input, the unused input requires a broadband 50- $\Omega$  termination to be connected. When using a four-port network analyzer, the unused input can either be terminated with a broadband load, or can be connected to the unused input on the four-port analyzer. The network analyzer provides proper termination. A network analyzer is connected to the input and output of the EVM with 50- $\Omega$  coaxial cables and is set to measure the forward transfer function (s21). The input signal frequency is swept with the signal level set for the desired output amplitude.

The LMH5401-SP is fully symmetrical, either input (IN+ or IN–) can be used for single-ended inputs. The unused input must be terminated.  $R_F$ ,  $R_{G1}$ , and  $R_{G2}$  determine the gain.  $R_T$  and  $R_M$  enable matching to the source resistance. See the *Test Schematics* section for more information on setting these resistors per gain and source impedance requirements. Bandwidth is dependant on gain settings because this device is a voltage feedback amplifier. With a GBP of 6.5 GHz, the approximate bandwidth can be calculated for a specific application requirement, as shown in  $\vec{x}$  2.  $\underline{X}$  55 illustrates a test schematic for differential input and output.

 $GBP(Hz) = BW(Hz) \times Noise Gain$ 



#### Frequency Response (continued)

For tests with differential inputs, the same setup for single-ended inputs is used except all four connectors are connected to a network analyzer port. Measurements are made in either true differential mode on the Rohde & Schwarz<sup>®</sup> network analyzer or in calculated differential mode. In both cases, the differential inputs are each driven with a 50- $\Omega$  source.  $\frac{1}{8}$  2 and  $\frac{1}{8}$  3 list resistor values for various gain settings.

#### 表 2. Differential Input/Output

| A <sub>V</sub> (V/V) | R <sub>G1</sub> , R <sub>G2</sub> (Ω) | R <sub>F</sub> (Total / External, Ω) | R <sub>T</sub> (Ω) |
|----------------------|---------------------------------------|--------------------------------------|--------------------|
| 2                    | 100                                   | 199 / 174                            | 100                |
| 4                    | 49.9                                  | 199 / 174                            | N/A                |
| 6                    | 49.9                                  | 300 / 274                            | N/A                |
| 8                    | 49.9                                  | 400 / 375                            | N/A                |
| 10                   | 49.9                                  | 500 / 475                            | N/A                |

| 表 3. SE Input        |                     |                    |                     |                                     |  |  |  |  |  |
|----------------------|---------------------|--------------------|---------------------|-------------------------------------|--|--|--|--|--|
| A <sub>V</sub> (V/V) | R <sub>G1</sub> (Ω) | R <sub>T</sub> (Ω) | R <sub>G2</sub> (Ω) | $R_F$ (Total / External, $\Omega$ ) |  |  |  |  |  |
| 2                    | 90.9                | 76.8               | 121                 | 200 / 175                           |  |  |  |  |  |
| 4                    | 22.6                | 357                | 66.5                | 152 / 127                           |  |  |  |  |  |
| 8                    | 12.1                | 1100               | 60.4                | 250 / 225                           |  |  |  |  |  |
| 10                   | 9.76                | 1580               | 57.6                | 300 / 275                           |  |  |  |  |  |

#### 8.4 S-Parameters

The standard EVM is used for all s-parameter measurements. All four ports are used or are terminated with 50  $\Omega$ ; see the *Frequency Response* section.

#### 8.5 Frequency Response with Capacitive Load

The standard EVM is used and the capacitive load is soldered to the inside pads of the 40- $\Omega$  matching resistors (on the DUT side). In this configuration, the on-chip, 10- $\Omega$  resistors isolate the capacitive load from the amplifier output pins. The test schematic for capacitive load measurements is illustrated in  $\mathbb{Z}$  56.

#### 8.6 Distortion

The standard EVM is used for measuring single-tone harmonic distortion and two-tone intermodulation distortion. All distortion is measured with single-ended input signals; see  $\boxtimes$  57. In order to interface with single-ended test equipment, external baluns are required between the EVM output ports and the test equipment. The *Typical Characteristics* plots are created with Marki<sup>TM</sup> baluns, model number BAL-0010. These baluns are used to combine two tones in the two-tone test plots. For distortion measurements the same termination must be used on both input pins. When a filter is used on the driven input port, the same filter and a broadband load are used to terminate the other input. When the signal source is a broadband controlled impedance, then only a broadband-controlled impedance is required to terminate the unused input.

#### 8.7 Noise Figure

The standard EVM is used with a single-ended input matched to  $50-\Omega$  and the Marki balun on the output similar to the harmonic distortion test setup.

#### 8.8 Pulse Response, Slew Rate, and Overdrive Recovery

The standard EVM is used for time-domain measurements. The input is single-ended with the differential outputs routed directly to the oscilloscope inputs. The differential signal response is calculated from the two separate oscilloscope inputs ( $\boxtimes$  28 to  $\boxtimes$  30). In addition, the common-mode response is also captured in this configuration.



#### 8.9 Power Down

The standard EVM is used with the shorting block on jumper JPD removed completely. A high-speed,  $50-\Omega$  pulse generator is used to drive the PD pin when the output signal is measured by viewing the output signal (such as a 250-MHz sine-wave input).

## 8.10 V<sub>CM</sub> Frequency Response

The standard EVM is used with  $R_{CM+}$  and  $R_{CM-}$  removed and a new resistor installed at  $R_{TCM} = 49.9 \ \Omega$ . The 49.9- $\Omega$  resistor is placed at R14 on the EVM schematic. A network analyzer is connected to the  $V_{CM}$  input of the EVM and the EVM outputs are connected to the network analyzer with 50- $\Omega$  coaxial cables. Set the network analyzer analysis settings to single-ended input and differential output. Measure the output common-mode with respect to the single-ended input (Scs21). The input signal frequency is swept with the signal level set for 100 mV (–16 dBm). Note that the common-mode control circuit gain is one.

#### 8.11 Test Schematics



Copyright © 2017, Texas Instruments Incorporated





図 55. Test Schematic: Differential Input, Differential Output, G<sub>V</sub> = 4.25 V/V

# **Test Schematics (continued)**



Copyright © 2017, Texas Instruments Incorporated

図 56. Test Schematic: Capacitive Load, G<sub>V</sub> = 7 V/V

![](_page_23_Figure_7.jpeg)

図 57. Test Schematic for Noise Figure and Single-Ended Harmonic Distortion,  $G_v = 7 V/V$ 

![](_page_24_Picture_0.jpeg)

## 9 Detailed Description

## 9.1 Overview

The LMH5401-SP is a very high-performance, differential amplifier optimized for radio frequency (RF) and intermediate frequency (IF) or high-speed, time-domain applications for wide bandwidth applications as the GBP is 6.5 GHz. The device is ideal for dc- or ac-coupled applications that may require a single-ended-to-differential (SE-DE) conversion when driving an analog-to-digital converter (ADC). The necessary external feedback (R<sub>F</sub>) and gain set (R<sub>G</sub>) resistors configure the gain of the device. For the EVM the standard gain is set to Gv = 17 dB (for both DE and SE conversions) with R<sub>F</sub> = 200  $\Omega$  and R<sub>G</sub> = 12.1  $\Omega$ .

A common-mode reference input pin is provided to align the amplifier output common-mode with the ADC input requirements. Power supplies between 3.3 V and 5 V can be selected and dual-supply operation is supported when required by the application. A power-down feature is also available for power savings.

The LMH5401-SP offers two on-chip termination resistors, one for each output with values of 10  $\Omega$  each. For most load conditions the 10- $\Omega$  resistors are only a partial termination. Consequently, external termination resistors are required in most applications. See  $\frac{1}{5}$  4 for some common load values and the matching resistors.

#### 9.2 Functional Block Diagram

![](_page_24_Figure_9.jpeg)

Copyright © 2017, Texas Instruments Incorporated

NOTE: V- and GND are isolated.

## 9.3 Feature Description

The LMH5401-SP includes the following features:

- Fully-differential amplifier
- Flexible gain configurations using external resistors
- Output common-mode control
- Single- or split-supply operation
- Gain bandwidth product (GBP) of 6.5 GHz
- Linear bandwidth of 2 GHz (Gv = 17 dB)
- Power down

![](_page_25_Picture_1.jpeg)

#### Feature Description (continued)

#### 9.3.1 Fully-Differential Amplifier

The LMH5401-SP is a voltage feedback (VFA)-based fully-differential amplifier (FDA) offering a GBP of 6.5 GHz with flexible gain options using external resistors. The core differential amplifier is a slightly decompensated voltage feedback design with a high slew rate and best-in-class linearity up to 2 GHz for Gv = 17 dB (SE-DE, DE-DE).

As with all FDA devices, the output average voltage (common-mode) is controlled by a separate common-mode loop. The target for this output average is set by the  $V_{CM}$  input pin. The  $V_{OCM}$  range extends from 1.1 V below the midsupply voltage to 1.1 V above the midsupply voltage when using a 5-V supply. Note that on a 3.3-V supply the output common-mode range is quite small. For applications using a 3.3-V supply voltage, the output common-mode must remain very close to the midsupply voltage.

The input common-mode voltage offers more flexibility than the output common-mode voltage. The input common-mode range extends from the negative rail to approximately 1 V above the midsupply voltage when powered with a 5-V supply.

A power-down pin is included. This pin is referenced to the GND pins with a threshold voltage of approximately 1 V. Setting the PD pin voltage to more than the specified minimum voltage turns the device off, placing the LMH5401-SP into a very low quiescent current state. Note that, when disabled, the signal path is still present through the passive external resistors. Input signals applied to a disabled LMH5401-SP device still appear at the outputs at some level through this passive resistor path, as with any disabled FDA device. The power-down pin is biased to the logic low state with a 50-k $\Omega$  internal resistor.

#### 9.3.2 Operations for Single-Ended to Differential Signals

One of the most useful features supported by the FDA device is the active balun configuration which provides an easy conversion from a single-ended input to a differential output centered on a user-controlled, common-mode level. Although the output side is relatively straightforward, the device input pins move in a common-mode sense with the input signal. This feature acts to increase the apparent input impedance to be greater than the  $R_G$  value. However, this feature can cause input clipping if this common-mode signal moves beyond the input range. This input active impedance issue applies to both ac- and dc-coupled designs, and requires somewhat more complex solutions for the resistors to account for this active impedance, as described in this section.

#### 9.3.2.1 AC-Coupled Signal Path Considerations for Single-Ended Input to Differential Output Conversion

When the signal path is ac coupled, the dc biasing for the LMH5401-SP becomes a relatively simple task. In all designs, start by defining the output common-mode voltage. The ac-coupling issue can be separated for the input and output sides of an FDA design. The input can be ac coupled and the output dc coupled, or the output can be ac coupled and the input dc coupled, or they can both be ac coupled. One situation where the output can be dc coupled (for an ac-coupled input), is when driving directly into an ADC where the V<sub>OCM</sub> control voltage uses the ADC common-mode reference to directly bias the FDA output common-mode to the required ADC input common-mode. The feedback path must always be dc-coupled. In any case, the design starts by setting the desired V<sub>OCM</sub>. When an ac-coupled path follows the output pins, the best linearity is achieved by operating V<sub>OCM</sub> at mid supply. The V<sub>OCM</sub> voltage must be within the linear range for the common-mode loop, as specified in the headroom specifications. If the output path is also ac coupled, simply letting the V<sub>OCM</sub> control pin float is usually preferred in order to obtain a midsupply default V<sub>OCM</sub> bias with no external elements. To limit noise, place a 0.1µF decoupling capacitor on the V<sub>OCM</sub> pin to ground. After V<sub>OCM</sub> is defined, check the target output voltage swing to ensure that the V<sub>OCM</sub> positive or negative output swing on each side does not clip into the supplies. If the desired output differential swing is defined as  $V_{OPP}$ , divide by 4 to obtain the  $\pm V_P$  swing around  $V_{OCM}$  at each of the two output pins (each pin operates 180° out of phase with the other). Check that  $V_{OCM} \pm V_P$  does not exceed the output swing of this device. Going to the device input pins side, because both the source and balancing resistor on the non-signal input side are dc blocked (see 259), no common-mode current flows from the output common-mode voltage, thus setting the input common-mode equal to the output common-mode voltage. This input headroom also sets a limit for higher V<sub>OCM</sub> voltages. The minimum headroom for the input pins to the positive supply overrides the headroom limit for the output  $V_{OCM}$  because the input  $V_{ICM}$  is the output  $V_{OCM}$  for ac-coupled sources. Also, the input signal moves this input VICM around the dc bias point, as described in the Resistor Design Equations for Single-to-Differential Applications subsection of the Fully-Differential Amplifier section.

![](_page_26_Picture_0.jpeg)

#### Feature Description (continued)

#### 9.3.2.2 DC-Coupled Input Signal Path Considerations for SE-DE Conversions

The output considerations remain the same as for the ac-coupled design. Again, the input can be dc coupled when the output is ac coupled. A dc-coupled input with an ac-coupled output can have some advantages to move the input V<sub>ICM</sub> down if the source is ground referenced. When the source is dc coupled into the LMH5401-SP (as shown in  $\boxtimes$  58), both sides of the input circuit must be dc coupled to retain differential balance. Normally, the non-signal input side has an R<sub>G</sub> element biased to whatever the source midrange is expected to be. Providing this mid-scale reference gives a balanced differential swing around V<sub>OCM</sub> at the outputs. Often, R<sub>G2</sub> is simply grounded for dc-coupled, bipolar-input applications. This configuration gives a balanced differential output if the source swings around ground. If the source swings from ground to some positive voltage, grounding R<sub>G2</sub> gives a unipolar output differential swing from both outputs at V<sub>OCM</sub> (when the input is at ground) to one polarity of swing. Biasing R<sub>G2</sub> to an expected midpoint for the input signal creates a differential output swing around V<sub>OCM</sub>. One significant consideration for a dc-coupled input is that V<sub>OCM</sub> sets up a common-mode bias current from the output back through R<sub>F</sub> and R<sub>G</sub> to the source on both sides of the feedback. Without input-balancing networks, the source must sink or source this dc current. After the input signal range and biasing on the other R<sub>G</sub> element is set, check that the voltage divider from V<sub>OCM</sub> to V<sub>I</sub> through R<sub>F</sub> and R<sub>G</sub> (and possibly R<sub>S</sub>) establishes an input V<sub>ICM</sub> at the device input pins that is in range.

![](_page_26_Figure_6.jpeg)

Copyright © 2017, Texas Instruments Incorporated

図 58. DC-Coupled, Single-Ended-to-Differential, Gv = 7 V/V

#### 9.3.2.3 Resistor Design Equations for Single-to-Differential Applications

Being familiar with the FDA resistor selection criteria is still important because the LMH5401-SP gain is configured through external resistors. The design equations for setting the resistors around an FDA to convert from a single-ended input signal to a differential output can be approached in several ways. In this section, several critical assumptions are made to simplify the results:

- The feedback resistors are selected first and are set to be equal on the two sides of the device.
- The dc and ac impedances from the summing junctions back to the signal source and ground (or a bias
  voltage on the non-signal input side) are set equal to retain the feedback divider balance on each side of the
  FDA.

Both of these assumptions are typical and are aimed to deliver the best dynamic range through the FDA signal path.

After the feedback resistor values are chosen, the aim is to solve for  $R_T$  (a termination resistor to ground on the signal input side),  $R_{G1}$  (the input gain resistor for the signal path), and  $R_{G2}$  (the matching gain resistor on the non-signal input side); see  $\boxtimes$  59. This example uses the LMH5401-SP, an external resistor FDA. The same resistor solutions can be applied to either ac- or dc-coupled paths. Adding blocking capacitors in the input-signal chain is a simple option. Adding these blocking capacitors after the  $R_T$  element (see  $\boxtimes$  59) has the advantage of removing any dc currents in the feedback path from the output V<sub>OCM</sub> to ground.

Copyright © 2017-2019, Texas Instruments Incorporated

## Feature Description (continued)

![](_page_27_Figure_4.jpeg)

図 59. AC-Coupled, Single-Ended Source to a Differential Gain of a 7-V/V

Most FDA amplifiers use external resistors and have complete flexibility in the selected R<sub>F</sub>, however the LMH5401-SP has small on-chip feedback resistors that are fixed at 25  $\Omega$ . The equations used in this section apply with an additional 25  $\Omega$  to be added to the external R<sub>F</sub> resistors.

After the feedback resistor values are chosen, the aim is to solve for  $R_T$  (a termination resistor to ground on the signal input side),  $R_{G1}$  (the input gain resistor for the signal path), and  $R_{G2}$  (the matching gain resistor on the non-signal input side). The same resistor solutions can be applied to either ac- or dc-coupled paths. Adding blocking capacitors in the input-signal chain is a simple option. Adding these blocking capacitors after the  $R_T$  element has the advantage of removing any dc currents in the feedback path from the output V<sub>OCM</sub> to ground.

Earlier approaches to the solutions for  $R_T$  and  $R_{G1}$  (when the input must be matched to a source impedance,  $R_S$ ) follow an iterative approach. This complexity arises from the active input impedance at the  $R_{G1}$  input. When the FDA is used to convert a single-ended signal to differential, the common-mode input voltage at the FDA inputs must move with the input signal to generate the inverted output signal as a current in the  $R_{G2}$  element. A more recent solution is shown as  $\vec{x}$  3, where a quadratic in  $R_T$  can be solved for an exact required value. This quadratic emerges from the simultaneous solution for a matched input impedance and target gain. The only inputs required are:

- 1. The selected  $R_F$  value.
- 2. The target voltage gain  $(A_V)$  from the input of  $R_T$  to the differential output voltage.
- 3. The desired input impedance at the junction of  $R_T$  and  $R_{G1}$  to match  $R_{S1}$

Solving this quadratic for  $R_T$  starts the solution sequence, as shown in  $\pm 3$ :

$$R_{T}^{2} - R_{T} \frac{2R_{S} \left(2R_{F} + \frac{R_{S}}{2}A_{V}^{2}\right)}{2R_{F} \left(2 + A_{V}\right) - R_{S}A_{V}(4 + A_{V})} - \frac{2R_{F}R_{S}^{2}A_{V}}{2R_{F} \left(2 + A_{V}\right) - R_{S}A_{V}(4 + A_{V})} = 0$$
(3)

Being a quadratic, there are limits to the range of solutions. Specifically, after  $R_F$  and  $R_S$  are chosen, there is physically a maximum gain beyond which  $\vec{\pm}$  3 starts to solve for negative  $R_T$  values (if input matching is a requirement). With  $R_F$  selected, use  $\vec{\pm}$  4 to verify that the maximum gain is greater than the desired gain.

$$Av_{max} = \left(\frac{R_F}{R_S} - 2\right) \cdot \left[1 + \sqrt{1 + \frac{4\frac{R_F}{R_S}}{\left(\frac{R_F}{R_S} - 2\right)^2}}\right]$$

(4)

![](_page_28_Picture_0.jpeg)

#### Feature Description (continued)

If the achievable  $A_{Vmax}$  is less than desired, increase the  $R_F$  value. After  $R_T$  is derived from  $\pm 3$ , the  $R_{G1}$  element is given by  $\pm 5$ :

$$R_{G1} = \frac{2\frac{R_{F}}{A_{V}} - R_{S}}{1 + \frac{R_{S}}{R_{T}}}$$
(5)

Then, the simplest approach is to use a single  $R_{G2} = R_T \parallel R_S + R_{G1}$  on the non-signal input side. Often, this approach is shown as the separate  $R_{G1}$  and  $R_S$  elements. This approach can provide a better divider match on the two feedback paths, but a single  $R_{G2}$  is often acceptable. A direct solution for  $R_{G2}$  is given as  $\vec{x}$  6:

$$R_{G2} = \frac{2\frac{R_F}{A_V}}{1 + \frac{R_S}{R_T}}$$
(6)

This design proceeds from a target input impedance matched to  $R_S$ , signal gain  $A_V$ , and a selected  $R_F$  value. The nominal  $R_F$  value chosen for the LMH5401-SP characterization is 225  $\Omega$  ( $R_{FExternal} + R_{FInternal}$ , where  $R_{FInternal}$  is always 25  $\Omega$ ). As discussed previously, this resistance is on-chip and cannot be changed. Refer to  $\frac{1}{5}$  2 and  $\frac{1}{5}$  3 in the *Frequency Response* section, which list the value of resistors used for characterization in this document.

#### 9.3.2.4 Input Impedance Calculations

The designs so far have included a source impedance,  $R_S$ , that must be matched by  $R_T$  and  $R_{G1}$ . The total impedance with respect to the input at  $R_{G1}$  for the circuit of  $\boxtimes 58$  is the parallel combination of  $R_T$  to ground and ZA (active impedance) presented by the amplifier input at  $R_{G1}$ . That expression, assuming  $R_{G2}$  is set to obtain a differential divider balance, is given by  $\vec{x}$  7:

$$ZA = R_{G1} \frac{\left(1 + \frac{R_{G1}}{R_{G2}}\right) \left(1 + \frac{R_{F}}{R_{G1}}\right)}{2 + \frac{R_{F}}{R_{G2}}}$$
(7)

For designs that do not need impedance matching (but instead come from the low-impedance output of another amplifier, for instance),  $R_{G1} = R_{G2}$  is the single-to-differential design used without  $R_T$  to ground. Setting  $R_{G1} = R_{G2} = R_G$  in  $\vec{r}$  7 gives the input impedance of a simple input FDA driving from a low-impedance, single-ended source to a differential output.

#### 9.3.3 Differential-to-Differential Signals

The LMH5401-SP can also be used to amplify differential input signals to differential output signals. In many ways, this method is a much simpler way to operate the FDA from a design equations perspective. Again, assuming the two sides of the circuit are balanced with equal  $R_F$  and  $R_G$  elements, the differential input impedance is now just the sum of the two  $R_G$  elements to a differential inverting summing junction. In these designs, the input common-mode voltage at the summing junctions does not move with the signal, but must be dc biased in the allowable range for the input pins with consideration given to the voltage headroom required to each supply. Slightly different considerations apply to ac- or dc-coupled, differential-in to differential-out designs, as described in this section.

NSTRUMENTS

FXAS

#### Feature Description (continued)

#### 9.3.3.1 AC-Coupled, Differential-Input to Differential-Output Design Issues

When using the LMH5401-SP with an ac-coupled differential source, the input can be coupled in through two blocking capacitors. An optional input differential termination resistor ( $R_M$ ) can be included to allow the input  $R_G$  resistors to be scaled up while still delivering lower differential input impedance to the source. In 🖾 60, the  $R_G$  elements sum to show a 200- $\Omega$  differential impedance and the  $R_M$  element combines in parallel to give a net 100- $\Omega$ , ac, differential impedance to the source. Again, the design proceeds ideally by selecting the  $R_F$  element values, then the  $R_G$  to set the differential gain, then an  $R_M$  element (if needed) to achieve a target input impedance. Alternatively, the  $R_M$  element can be eliminated, the  $R_G$  elements set to the desired input impedance, and  $R_F$  set to the get the differential gain (=  $R_F / R_G$ ). The dc biasing in 🖾 60 is very simple. The output V<sub>OCM</sub> is set by the input control voltage and, because there is no dc current path for the output common-mode voltage, that dc bias also sets the input pins common-mode operating points.

![](_page_29_Figure_5.jpeg)

![](_page_29_Figure_6.jpeg)

#### 9.3.3.2 DC-Coupled, Differential-Input to Differential-Output Design Issues

Operating the LMH5401-SP with a dc-coupled input source simply requires that the input pins stay in range of the dc common-mode operating voltage. Only  $R_G$  values that are equal to the differential input impedance and that set the correct  $R_F$  values for the gain desired are required.

#### 9.3.4 Output Common-Mode Voltage

The CM input controls the output common-mode voltage. CM has no internal biasing network and must be driven by an external source or resistor divider network to the positive power supply. The CM input impedance is very high and bias current is not critical. Also, the CM input has no internal reference and must be driven from an external source. Using a bypass capacitor is also necessary. A capacitor value of 0.01  $\mu$ F is recommended. For best harmonic distortion, maintain the CM input within ±1 V of the midsupply voltage using a 5-V supply and within ±0.5 V when using a 3.3-V supply. The CM input voltage can be operated outside this range if lower output swing is used or distortion degradation is allowed. For more information, see 🛛 24 and 🖾 25.

![](_page_30_Picture_0.jpeg)

## 9.4 Device Functional Modes

## 9.4.1 Operation With a Split Supply

The LMH5401-SP can be operated using split supplies. One of the most common supply configurations is  $\pm 2.5$  V. In this case, VS+ is connected to 2.5 V, VS- is connected to -2.5 V, and the GND pins are connected to the system ground. As with any device, the LMH5401-SP is impervious to what the levels are named in the system. In essence, using split supplies is simply a level shift of the power pins by -2.5 V. If everything else is level-shifted by the same amount, the device does not detect any difference. With a  $\pm 2.5$ -V power supply, the CM range is 0 V  $\pm 1$  V; the input has a slightly larger range of -2.5 V to 1 V. This design has certain advantages in systems where signals are referenced to ground, and as noted in the *ADC Input Common-Mode Voltage Considerations*—*DC-Coupled Input* section, for driving ADCs with low input common-mode voltage requirements in dc-coupled applications. With the GND pin connected to the system ground, the power-down threshold is 1.2 V, which is compatible with most logic levels from 1.5-V CMOS to 2.5-V CMOS.

As noted previously, the absolute supply voltage values are not critical. For example, using a 4-V VS+ and a –1-V VS– still results in a 5-V supply condition. As long as the input and output common-mode voltages remain in the optimum range, the amplifier can operate on any supply voltages from 3.3 V to 5.25 V. When considering using supply voltages near the 3.3-V total supply, be very careful to make sure that the amplifier performance is adequate. Setting appropriate common-mode voltages for large-signal swing conditions becomes difficult when the supply voltage is below 4 V.

#### 9.4.2 Operation With a Single Supply

As with split supplies, the LMH5410-SP can be operated from single-supply voltages from 3.3 V to 5.25 V. Single-supply operation is most appropriate when the signal path is ac coupled and the input and output common-mode voltages are set to mid supply by the CM pin and are preserved by coupling capacitors on the input and output.

Texas Instruments

www.tij.co.jp

## **10** Application and Implementation

#### 注

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

#### **10.1** Application Information

#### 10.1.1 Stability, Noise Gain, and Signal Gain

Two types of gain are associated with amplifiers: noise gain (NG) and signal gain. Noise gain determines the stability of an amplifier. The noise gain is the inverse of the voltage divider from the outputs back to the differential inputs. This gain is calculated by NG = ( $R_F / R_{IN}$ ) + 1. For the LMH5401-SP, NG > 4 creates a stable circuit independent on how the signal gain is set. In 🛛 61, for optimal performance choose  $R_F$  within the values noted in this document (see the *Parameter Measurement Information* section for further information). Using too large of a resistance in the feedback path adds noise and can possibly have a negative affect on bandwidth, depending on the parasitic capacitance of the board; too low of a resistance can load the output, thus affecting distortion performance. When low signal gain stability is needed, the noise gain can be altered with the addition of a resistor,  $R_{comp}$ . By manipulating the noise gain with this addition, the amplifier can be stabilized at lower signal gain-setting resistors and the addition of  $R_{comp}$  adjusts the noise gain for stability. Much of this stability can be simulated using the LMH5401-SP TINA model, depending on the amplifier configuration. The example in 🖾 61 uses the LMH5401-SP, a signal gain of 2.8 V/V, and a noise gain of 4.75 V/V resulting in the frequency response shown in 🖄 62.

![](_page_31_Figure_9.jpeg)

![](_page_31_Figure_10.jpeg)

![](_page_32_Picture_0.jpeg)

www.tii.co.ip

## **Application Information (continued)**

![](_page_32_Figure_3.jpeg)

図 62. SE-DE Small Signal Frequency Response for Low Gain

#### **10.1.2 Input and Output Headroom Considerations**

The starting point for most designs is to assign an output common-mode voltage. For ac-coupled signal paths, this starting point is often the default midsupply voltage to retain the most available output swing around the output operating point, which is centered with  $V_{CM}$  equal to the midsupply point. For dc-coupled designs, set this voltage considering the required minimum headroom to the supplies listed in the *Electrical Characteristics* tables for  $V_{CM}$  control. From that target output,  $V_{CM}$ , the next step is to verify that the desired output differential  $V_{PP}$  stays within the supplies. For any desired differential output voltage ( $V_{OPP}$ ) check the maximum possible signal swing for each output pin. Make sure that each pin can swing to the voltage required by the application.

For instance, when driving the ADC12D1800RF with a 1.25-V common-mode and 0.8-V<sub>PP</sub> input swing, the maximum output swing is set by the negative-going signal from 1.25 V to 0.2 V. The negative swing of the signal is right at the edge of the output swing capability of the LMH5401-SP. In order to set the output common-mode to an acceptable range, a negative power supply of at least -1 V is recommended. The ideal negative supply voltage is the ADC V<sub>CM</sub> - 2.5 V for the negative supply and the ADC V<sub>CM</sub> + 2.5 V for the input swing. In order to use the existing supply rails, deviating from the ideal voltage may be necessary.

With the output headroom confirmed, the input junctions must also stay within their operating range. Because the input range extends nearly to the negative supply voltage, input range limitations only appear when approaching the positive supply where a maximum 1.5-V headroom is required.

The input pins operate at voltages set by the external circuit design, the required output  $V_{OCM}$ , and the input signal characteristics. The operating voltage of the input pins depends on the external circuit design. With a differential input, the input pins operate at a fixed input  $V_{ICM}$ , and the differential input signal does not influence this common-mode operating voltage.

AC-coupled differential input designs have a V<sub>ICM</sub> equal to the output V<sub>OCM</sub>. DC-coupled differential input designs must check the voltage divider from the source V<sub>CM</sub> to the LMH5401-SP CM setting. That result solves to an input V<sub>ICM</sub> within the specified range. If the source V<sub>CM</sub> can vary over some voltage range, the validation calculations must include this variation.

#### 10.1.3 Noise Analysis

The first step in the output noise analysis is to reduce the application circuit to its simplest form with equal feedback and gain setting elements to ground (as shown in  $\boxtimes$  63) with the FDA and resistor noise terms to be considered.

### **Application Information (continued)**

![](_page_33_Figure_4.jpeg)

図 63. FDA Noise-Analysis Circuit

The noise powers are shown in 🛛 63 for each term. When the R<sub>F</sub> and R<sub>G</sub> terms are matched on each side, the total differential output noise is the root sum of squares (RSS) of these separate terms. Using NG (noise gain) =  $1 + R_F / R_G$ , the total output noise is given by  $\vec{x}$  8. Each resistor noise term is a 4-k*T*R power.

$$e_{no} = \sqrt{(e_{ni}NG)^2 + 2(i_nR_F)^2 + 2(4kTR_FNG)}$$
 (8)

The first term is simply the differential input spot noise times the noise gain. The second term is the input current noise terms times the feedback resistor (and because there are two terms, the power is two times one of the terms). The last term is the output noise resulting from both the R<sub>F</sub> and R<sub>G</sub> resistors, again times two, for the output noise power of each side added together. Using the exact values for a 50- $\Omega$ , matched, single-ended to differential gain, sweep with 2  $\Omega$  (plus an internal 25  $\Omega$ ) and the intrinsic noise e<sub>ni</sub> = 1.25 nV and i<sub>n</sub> = 3.5 pA for the LMH5401-SP, which gives an output spot noise from  $\vec{x}$  8. Then, dividing by the signal gain set through internal resistors (A<sub>V</sub>), gives the input-referred, spot-noise voltage (e<sub>i</sub>) of 1.35 nV/ $\sqrt{Hz}$ . Note that for the LMH5401-SP the current noise is an insignificant noise contributor because of the low value of R<sub>F</sub>.

#### 10.1.4 Noise Figure

Noise figure (NF) is a helpful measurement in an RF system design. The basis of this calculation is to define how much thermal noise the system (or even on the component) adds to this input signal. All systems are assumed to have a starting thermal noise power of  $-174 \text{ dBm}/\sqrt{\text{Hz}}$  at room temperature calculated from  $P_{(dBW)} = 10 \times \log (\text{kTB})$ , where T is temperature in Kelvin (290k), B is bandwidth in Hertz (1 Hz), and k is Boltzmann's constant  $1.38 \times 10^{-23} \text{ (J / K)}$ . Whenever an element is placed in a system, additional noise is added beyond the thermal noise floor. The noise factor (F) helps calculate the noise figure and is the ratio between the input SNR and the output SNR. Input SNR includes the noise contribution from the resistive part of the source impedance, Z<sub>S</sub>. NF is relative to the source impedance used in the measurement or calculation because ideal capacitors and inductors are known to be noiseless. NF can be calculated by  $\vec{x}$  9:

NF = 10 log 
$$(e_{no}^2 / e_{nZs})$$

where

- $e_{n(Zs)}$  is the thermal noise of the source resistance and equal to 4 kTR<sub>S</sub> (GD<sub>T</sub>)<sup>2</sup>,
- G is the voltage gain of the amplifier.

From  $\exists$  10, NF is roughly equal to 10 dB which is the just above the actual value of 9.6 dB measured on the bench at 200 MHz when referenced to 50  $\Omega$  and as illustrated in 🛛 29.

$$\mathsf{D}_{\mathsf{T}} = \frac{\mathsf{R}_{\mathsf{T}}}{\mathsf{R}_{\mathsf{S}} + \mathsf{R}_{\mathsf{T}}}$$

(9)

(10)

![](_page_34_Picture_0.jpeg)

#### **Application Information (continued)**

For thermal noise calculations with different source resistance,  $\vec{x}$  11 can be used to calculate the NF change with a new source resistance. For example,  $\vec{x}$  9 uses a source resistance of 50  $\Omega$ . By using a source of 100  $\Omega$ , the new noise figure calculation ( $\vec{x}$  11) yields an NF with a 3-dB improved. This is intuitive as the noise of source increases, the noise of the amplifier becomes less noticeable, and, hence, the NF improves.

 $e_{n(Zs)} = kTRs$ 

(11)

#### 10.1.5 Thermal Considerations

The LMH5401-SP is packaged in a space-saving LCCC package that has a thermal coefficient ( $R_{\theta,JC(bot)}$ ) of 63.8°C/W. Limit the total power dissipation in order to keep the device junction temperature below 150°C for instantaneous power and below 125°C for continuous power.

![](_page_35_Picture_1.jpeg)

## **10.2 Typical Application**

The LMH5401-SP is designed as a single-ended-to-differential (SE-DE) and differential-to-differential (DE-DE) gain block configured with external resistors and gain-stable single-ended to differential for NG  $\geq$  2 V/V. The LMH5401-SP has no low-end frequency cutoff and has 6.5-GHz gain product bandwidth. The LMH5401-SP is a very attractive substitute for a balun transformer in many applications.

The resistors labeled  $R_0$  serve to match the filter impedance to the 20- $\Omega$  amplifier differential output impedance. If no filter is used, these resistors may not be required if the ADC is located very close to the LMH5401-SP. If there is a transmission line between the LMH5401-SP and the ADC then the  $R_0$  resistors must be sized to match the transmission line impedance. A typical application driving an ADC is shown in  $\mathbb{Z}$  64.

![](_page_35_Figure_6.jpeg)

Copyright © 2017, Texas Instruments Incorporated

図 64. Single-Ended Input ADC Driver

#### 10.2.1 Design Requirements

The main design requirements are to keep the amplifier input and output common-mode voltages compatible with the ADC requirements and the amplifier requirements. Using split power supplies may be required.

![](_page_36_Picture_0.jpeg)

#### **Typical Application (continued)**

#### 10.2.2 Detailed Design Procedure

#### 10.2.2.1 Driving Matched Loads

The LMH5401-SP has on-chip output resistors, however, for most load conditions additional resistance must be added to the output to match a desired load.  $\frac{1}{5}$  4 lists the matching resistors for some common load conditions.

| LOAD (R <sub>L</sub> ) | R <sub>0+</sub> AND R <sub>0-</sub> FOR A MATCHED<br>TERMINATION | TOTAL LOAD RESISTANCE AT<br>AMPLIFIER OUTPUT (RL <sub>total</sub> ) | TERMINATION LOSS |  |  |
|------------------------|------------------------------------------------------------------|---------------------------------------------------------------------|------------------|--|--|
| 50 Ω                   | 15 Ω                                                             | 100 Ω                                                               | 6 dB             |  |  |
| 100 Ω                  | 40 Ω                                                             | 200 Ω                                                               | 6 dB             |  |  |
| 200 Ω                  | 90 Ω                                                             | 400 Ω                                                               | 6 dB             |  |  |
| 400 Ω                  | 190 Ω                                                            | 800 Ω                                                               | 6 dB             |  |  |
| 1 kΩ                   | 490 Ω                                                            | 2000 Ω                                                              | 6 dB             |  |  |

| 表 | 4. | Load | Component | Values <sup>(1)</sup> |
|---|----|------|-----------|-----------------------|
|---|----|------|-----------|-----------------------|

(1) The total load includes termination resistors.

#### 10.2.2.2 Driving Unmatched Loads For Lower Loss

When the LMH5401-SP and the load can be placed very close together, back-terminated transmission lines are not required. In this case, the 6-dB loss can be reduced significantly. One example is shown in  $\boxtimes$  65.

![](_page_36_Figure_12.jpeg)

NOTE: Amplitude gain = 17 dB and net gain to ADC = 15.5 dB.

図 65. Low-Loss ADC

#### 10.2.2.3 Driving Capacitive Loads

With high-speed signal paths, capacitive loading is highly detrimental to the signal path, as shown in  $\boxtimes$  66. Designers must make every effort to reduce parasitic loading on the amplifier output pins. The device on-chip resistors are included in order to isolate the parasitic capacitance associated with the package and the PCB pads that the device is soldered to. The LMH5401-SP is stable with most capacitive loads  $\leq$  10 pF; however, bandwidth suffers with capacitive loading on the output.

![](_page_36_Figure_17.jpeg)

☑ 66. Frequency Response with Capacitive Load

JAJSEA6B-DECEMBER 2017-REVISED FEBRUARY 2019

![](_page_37_Picture_2.jpeg)

#### 10.2.2.4 Driving ADCs

The LMH5401-SP is designed and optimized for the highest performance to drive differential input ADCs.  $\boxtimes$  67 shows a generic block diagram of the LMH5401-SP driving an ADC. The primary interface circuit between the amplifier and the ADC is usually a filter of some type for antialias purposes, and provides a means to bias the signal to the input common-mode voltage required by the ADC. Filters range from single-order real RC poles to higher-order LC filters, depending on the requirements of the application. Output resistors (R<sub>O</sub>) are shown on the amplifier outputs to isolate the amplifier from any capacitive loading presented by the filter.

![](_page_37_Figure_6.jpeg)

Copyright © 2017, Texas instruments incorpor

図 67. Differential ADC Driver Block Diagram

The key points to consider for implementation are the SNR, SFDR, and ADC input considerations as described in this section.

#### 10.2.2.4.1 SNR Considerations

The signal-to-noise ratio (SNR) of the amplifier and filter can be calculated from the amplitude of the signal and the bandwidth of the filter. The noise from the amplifier is band-limited by the filter with the equivalent brick-wall filter bandwidth. The amplifier and filter noise can be calculated using  $\pm$  12:

$$SNR_{AMP+FILTER} = 10 \times \log \left( \frac{V_{O}^{2}}{e_{FILTEROUT}^{2}} \right) = 20 \times \log \left( \frac{V_{O}}{e_{FILTEROUT}} \right)$$

where:

- $e_{\text{FILTEROUT}} = e_{\text{NAMPOUT}} \times \sqrt{\text{ENB}}$ ,
- e<sub>NAMPOUT</sub> = the output noise density of the LMH5401-SP,
- ENB = the brick-wall equivalent noise bandwidth of the filter, and
- V<sub>O</sub> = the amplifier output signal.

(12)

For example, with a first-order (N = 1) band-pass or low-pass filter with a 30-MHz cutoff, the ENB is 1.57 ×  $f_{-3dB} = 1.57 \times 30$  MHz = 47.1 MHz. For second-order (N = 2) filters, the ENB is  $1.22 \times f_{-3dB}$ . When filter order increases, the ENB approaches  $f_{-3dB}$  (N = 3  $\rightarrow$  ENB = 1.15 ×  $f_{-3dB}$ ; N = 4  $\rightarrow$  ENB = 1.13 ×  $f_{-3dB}$ ). Both V<sub>O</sub> and  $e_{\text{FILTEROUT}}$  are in RMS voltages. For example, with a 2-V<sub>PP</sub> (0.707 V<sub>RMS</sub>) output signal and a 30-MHz first-order filter, the SNR of the amplifier and filter is 70.7 dB with  $e_{\text{FILTEROUT}} = 5.81$  nV/ $\sqrt{\text{Hz}} \times \sqrt{47.1}$  MHz = 39.9  $\mu$ V<sub>RMS</sub>.

The SNR of the amplifier, filter, and ADC sum in RMS fashion is as shown in 式 13 (SNR values in dB):

$$SNR_{SYSTEM} = -20 \times \log\left[\sqrt{10^{\frac{-SNR_{AMP+FILTER}}{10}} + 10^{\frac{-SNR_{ADC}}{10}}}\right]$$
(13)

This formula shows that if the SNR of the amplifier and filter equals the SNR of the ADC, the combined SNR is 3 dB lower (worse). Thus, for minimal degradation (< 1 dB) on the ADC SNR, the SNR of the amplifier and filter must be  $\geq$  10 dB greater than the ADC SNR. The combined SNR calculated in this manner is usually accurate to within ±1 dB of the actual implementation.

![](_page_38_Picture_0.jpeg)

#### 10.2.2.4.2 SFDR Considerations

The SFDR of the amplifier is usually set by the second-order or third-order harmonic distortion for single-tone inputs, and by the second-order or third-order intermodulation distortion for two-tone inputs. Harmonics and second-order intermodulation distortion can be filtered to some degree, but third-order intermodulation spurs cannot be filtered. The ADC generates the same distortion products as the amplifier, but as a result of the sampling and clock feedthrough, additional spurs (not linearly related to the input signal) are included.

When the spurs from the amplifier and filter are known, each individual spur can be directly added to the same spur from the ADC, as shown in  $\pm$  14, to estimate the combined spur (spur amplitudes in dBc):

$$HDx_{SYSTEM} = -20 \times \log \left[ 10^{\frac{-HDx_{AMP+FLTER}}{20}} + 10^{\frac{-HDx_{ADC}}{20}} \right]$$
(14)

This calculation assumes the spurs are in phase, but usually provides a good estimate of the final combined distortion.

For example, if the spur of the amplifier and filter equals the spur of the ADC, then the combined spur is 6 dB higher. To minimize the amplifier contribution (< 1 dB) to the overall system distortion, the spur from the amplifier and filter must be approximately 19 dB lower in amplitude than that of the converter. The combined spur calculated in this manner is usually accurate to within  $\pm 6$  dB of the actual implementation; however, higher variations can be detected as a result of phase shift in the filter, especially in second-order harmonic performance.

This worst-case spur calculation assumes that the amplifier and filter spur of interest is in phase with the corresponding spur in the ADC, such that the two spur amplitudes can be added linearly. There are two phase-shift mechanisms that cause the measured distortion performance of the amplifier-ADC chain to deviate from the expected performance calculated using  $\vec{x}$  14: common-mode phase shift and differential phase shift.

*Common-mode phase shift* is the phase shift detected equally in both branches of the differential signal path including the filter. Common-mode phase shift nullifies the basic assumption that the amplifier, filter, and ADC spur sources are in phase. This phase shift can lead to better performance than predicted when the spurs become phase shifted, and there is the potential for cancellation when the phase shift reaches 180°. However, a significant challenge exists in designing an amplifier-ADC interface circuit to take advantage of a common-mode phase shift for cancellation: the phase characteristic of the ADC spur sources are unknown, thus the necessary phase shift in the filter and signal path for cancellation is also unknown.

Differential phase shift is the difference in the phase response between the two branches of the differential filter signal path. Differential phase shift in the filter as a result of mismatched components caused by nominal tolerance can severely degrade the even-order distortion of the amplifier-ADC chain. This effect has the same result as mismatched path lengths for the two differential traces, and causes more phase shift in one path than the other. Ideally, the phase response over frequency through the two sides of a differential signal path are identical, such that even-order harmonics remain optimally out of phase and cancel when the signal is taken differentially. However, if one side has more phase shift than the other, then the even-order harmonic cancellation is not as effective.

Single-order RC filters cause very little differential phase shift with nominal tolerances of 5% or less, but higherorder LC filters are very sensitive to component mismatch. For instance, a third-order Butterworth band-pass filter with a 100-MHz center frequency and a 20-MHz bandwidth creates as much as 20° of differential phase imbalance in a SPICE Monte Carlo analysis with 2% component tolerances. Therefore, although a prototype may work, production variance is unacceptable. In ac-coupled applications that require second- and higher-order filters between the LMH5401-SP and the ADC, a transformer or balun is recommended at the ADC input to restore the phase balance. For dc-coupled applications where a transformer or balun at the ADC input cannot be used, using first- or second-order filters is recommended to minimize the effect of differential phase shift because of the component tolerance. JAJSEA6B-DECEMBER 2017-REVISED FEBRUARY 2019

#### 10.2.2.4.3 ADC Input Common-Mode Voltage Considerations—AC-Coupled Input

The input common-mode voltage range of the ADC must be respected for proper operation. In an ac-coupled application between the amplifier and the ADC, the input common-mode voltage bias of the ADC is accomplished in different ways depending on the ADC. Some ADCs use internal bias networks such that the analog inputs are automatically biased to the required input common-mode voltage if the inputs are ac-coupled with capacitors (or if the filter between the amplifier and ADC is a band-pass filter). Other ADCs supply their required input common-mode voltage from a reference voltage output pin (often called CM or  $V_{CM}$ ). With these ADCs, the ac-coupled input signal can be re-biased to the input common-mode voltage by connecting resistors from each input to the CM output of the ADC, as  $\boxtimes$  68 shows. However, the signal is attenuated because of the voltage divider created by R<sub>CM</sub> and R<sub>O</sub>.

![](_page_39_Figure_6.jpeg)

図 68. Biasing AC-Coupled ADC Inputs Using the ADC CM Output

The signal can be re-biased when ac coupling; thus, the output common-mode voltage of the amplifier is a *don't care* for the ADC.

#### 10.2.2.4.4 ADC Input Common-Mode Voltage Considerations—DC-Coupled Input

DC-coupled applications vary in complexity and requirements, depending on the ADC. One typical requirement is resolving the mismatch between the common-mode voltage of the driving amplifier and the ADC. Devices such as the ADS5424 require a nominal 2.4-V input common-mode, whereas other devices such as the ADS5485 require a nominal 3.1-V input common-mode; still others such as the ADS6149 and the ADS4149 require 1.5 V and 0.95 V, respectively. As shown in ⊠ 69, a resistor network can be used to perform a common-mode level shift. This resistor network consists of the amplifier series output resistors and pull-up or pull-down resistors to a reference voltage. This resistor network introduces signal attenuation that may prevent the use of the full-scale input range of the ADC. ADCs with an input common-mode closer to the typical 2.5-V LMH5401-SP output common-mode are easier to dc-couple, and require little or no level shifting.

![](_page_39_Figure_11.jpeg)

図 69. Resistor Network to DC Level-Shift Common-Mode Voltage

For common-mode analysis of the circuit in  $\boxtimes$  69, assume that  $V_{AMP\pm} = V_{CM}$  and  $V_{ADC\pm} = V_{CM}$  (the specification for the ADC input common-mode voltage).  $V_{REF}$  is chosen to be a voltage within the system higher than  $V_{CM}$  (such as the ADC or amplifier analog supply) or ground, depending on whether the voltage must be pulled up or down, respectively;  $R_O$  is chosen to be a reasonable value, such as 24.9  $\Omega$ . With these known values,  $R_P$  can be found by using  $\pm$  15:

$$R_{P} = R_{O} \left[ \frac{V_{ADC} - V_{REF}}{V_{AMP} - V_{ADC}} \right]$$

(15)

![](_page_40_Picture_0.jpeg)

Shifting the common-mode voltage with the resistor network comes at the expense of signal attenuation. Modeling the ADC input as the parallel combination of a resistance ( $R_{IN}$ ) and capacitance ( $C_{IN}$ ) using values taken from the ADC data sheet, the approximate differential input impedance ( $Z_{IN}$ ) for the ADC can be calculated at the signal frequency. The effect of  $C_{IN}$  on the overall calculation of gain is typically minimal and can be ignored for simplicity (that is,  $Z_{IN} = R_{IN}$ ). The ADC input impedance creates a divider with the resistor network; the gain (attenuation) for this divider can be calculated by  $\vec{x}$  16:

$$GAIN = \left(\frac{2R_{P} \parallel Z_{IN}}{2R_{O} + 2R_{P} \parallel Z_{IN}}\right)$$
(16)

With ADCs that have internal resistors that bias the ADC input to the ADC input common-mode voltage, the effective R<sub>IN</sub> is equal to twice the value of the bias resistor. For example, the ADS5485 has a 1-k $\Omega$  resistor tying each input to the ADC V<sub>CM</sub>; therefore, the effective differential R<sub>IN</sub> is 2 k $\Omega$ .

The introduction of the  $R_P$  resistors also modifies the effective load that must be driven by the amplifier.  $\vec{x}$  17 shows the effective load created when using the  $R_P$  resistors.

$$R_{L} = 2R_{O} + 2R_{P} || Z_{IN}$$
(17)

The R<sub>P</sub> resistors function in parallel to the ADC input such that the effective load (output current) at the amplifier output is increased. Higher current loads limit the LMH5401-SP differential output swing.

By using the gain and knowing the full-scale input of the ADC ( $V_{ADC FS}$ ), the required amplitude to drive the ADC with the network can be calculated using  $\pm$  18:

$$V_{AMP PP} = \frac{V_{ADC FS}}{GAIN}$$
(18)

As with any design, testing is recommended to validate whether the specific design goals are met.

#### 10.2.2.5 GSPS ADC Driver

The LMH5401-SP can drive the full Nyquist bandwidth of ADCs with sampling rates up to 4 GSPS, as shown in 270. If the front-end bandwidth of the ADC is more than 2 GHz, use a simple noise filter to improve SNR. Otherwise, the ADC can be connected directly to the amplifier output pins. Matching resistors may not be required, however allow space for matching resistors on the preliminary design.

![](_page_40_Figure_14.jpeg)

Copyright © 2017, Texas Instruments Incorporated

図 70. GSPS ADC Driver

JAJSEA6B-DECEMBER 2017-REVISED FEBRUARY 2019

#### 10.2.2.6 Common-Mode Voltage Correction

The LMH5401-SP can set the output common-mode voltage to within a typical value of  $\pm 30$  mV. If greater accuracy is desired, a simple circuit can improve this accuracy by an order of magnitude. A precision, low-power operational amplifier is used to sense the error in the output common-mode of the LMH5401-SP and corrects the error by adjusting the voltage at the CM pin. In  $\boxtimes$  71, the precision of the op amp replaces the less accurate precision of the LMH5401-SP common-mode control circuit while still using the LMH5401-SP common-mode control circuit speed. The op amp in this circuit must have better than a 1-mV input-referred offset voltage and low noise. Otherwise the specifications are not very critical because the LMH5401-SP is responsible for the entire differential signal path.

![](_page_41_Figure_5.jpeg)

☑ 71. Common-Mode Correction Circuit

![](_page_42_Picture_0.jpeg)

## LMH5401-SP JAJSEA6B – DECEMBER 2017 – REVISED FEBRUARY 2019

#### 10.2.2.7 Active Balun

The LMH5401-SP is designed to convert single-ended signals to a differential output with very high bandwidth and linearity, as shown in  $\boxtimes$  72. The LMH5401-SP can support dc coupling as well as ac coupling. The LMH5401-SP is smaller than any balun with low-frequency response and has excellent amplitude and phase balance over a wide frequency range. As shown in  $\boxtimes$  73, the LMH5401-SP amplitude imbalance is near 0 dB up to 1 GHz when used with a 5-V supply.  $\boxtimes$  75 plots all S-parameters showing superior wideband input and output return loss compared to many baluns.

![](_page_42_Figure_5.jpeg)

![](_page_42_Figure_6.jpeg)

![](_page_42_Figure_7.jpeg)

Texas Instruments

LMH5401-SP

JAJSEA6B-DECEMBER 2017-REVISED FEBRUARY 2019

![](_page_43_Figure_3.jpeg)

![](_page_44_Picture_0.jpeg)

#### 10.2.3 Application Curves

The LMH5401-SP has on-chip series output resistors to isolate the output of the amplifier. These resistors provide the LMH5401-SP extra phase margin in most applications. When the amplifier is used to drive a terminated transmission line or a controlled impedance filter, additional external resistance is required to match the transmission line of the filter. In these matched applications, there is a 6-dB loss of gain. When the LMH5401-SP is used to drive loads that are not back-terminated or matched, there is a loss in gain resulting from the on-chip resistors.  $\boxtimes$  76 shows that loss for different load conditions. In most cases the loads are between 50  $\Omega$  and 200  $\Omega$ , where the on-chip resistor losses are 1.6 dB and 0.42 dB, respectively. As an example, if the LMH5401-SP were to drive an ADC with a differential input impedance of 100  $\Omega$  without any matching components the signal loss would be 0.83 dB compared to 6 dB in a matched configuration. Of course, this is only feasible if the LMH5401-SP and the ADC are placed in close proximity (< 1/4 wavelength of the frequency of interest) so as to avoid standing waves from reflections due to the mismatch in impedances).  $\boxtimes$  77 shows the net gain realized by the amplifier for a large range of load resistances when the LMH5401-SP is configured for 16-dB gain.

![](_page_44_Figure_4.jpeg)

## 10.3 Do's and Don'ts

#### 10.3.1 Do:

- Include a thermal design at the beginning of the project.
- Use well-terminated transmission lines for all signals.
- Use solid metal layers for the power supplies.
- Keep signal lines as straight as possible.
- Use split supplies where required.

#### 10.3.2 Don't:

- Use a lower supply voltage than necessary.
- Use thin metal traces to supply power.
- Forget about the common-mode response of filters and transmission lines.

![](_page_45_Picture_1.jpeg)

## **11** Power Supply Recommendations

The LMH5401-SP can be used with either split or single-ended power supplies. The ideal supply voltage is a 5-V total supply, split around the desired common-mode of the output signal swing. For example, if the LMH5401-SP is used to drive an ADC with a 1-V input common mode, then the ideal supply voltages are 3.5 V and -1.5 V. The GND pin can then be connected to the system ground and the PD pin is ground referenced.

## 11.1 Supply Voltage

Using a 5-V power supply gives the best balance of performance and power dissipation. If power dissipation is a critical design criteria, a power supply as low as  $3.3 \text{ V} (\pm 1.65)$  can be used. When using a lower power supply, the input common-mode and output swing capabilities are drastically reduced. Make sure to study the common-mode voltages required before deciding on a lower-voltage power supply. In most cases the extra performance achieved with 5-V supplies is worth the power.

## 11.2 Single Supply

Single-supply voltages from 3.3 V to 5 V are supported. When using a single supply check both the input and output common-mode voltages that are required by the system.

## 11.3 Split Supply

In general, split supplies allow the most flexibility in system design. To operate as split supply, apply the positive supply voltage to VS+, the negative supply voltage to VS-, and the ground reference to GND. Note that supply voltages do not need to be symmetrical. Provided the total supply voltage is between 3.3 V and 5.25 V, any combination of positive and negative supply voltages is acceptable. This feature is often used when the output common-mode voltage must be set to a particular value. For best performance, the power-supply voltages are symmetrical around the desired output common-mode voltage. The input common-mode voltage range is much more flexible than the output.

#### 11.4 Supply Decoupling

Power-supply decoupling is critical to high-frequency performance. Onboard bypass capacitors are used on the LMH5401-SPEVM; however, the most important component of the supply bypassing is provided by the PCB. As illustrated in  $\boxtimes$  78, there are multiple vias connecting the LMH5401-SP power planes to the power-supply traces. These vias connect the internal power planes to the LMH5401-SP. Both VS+ and VS- must be connected to the internal power planes with several square centimeters of continuous plane in the immediate vicinity of the amplifier. The capacitance between these power planes provides the bulk of the high-frequency bypassing for the LMH5401-SP.

![](_page_46_Picture_0.jpeg)

# 12 Layout

## 12.1 Layout Guidelines

With a GBP of 6.5 GHz, layout for the LMH5401-SP is critical and nothing can be neglected. In order to simplify board design, the LMH5401-SP has on-chip resistors that reduce the affect of off-chip capacitance. For this reason, TI recommends that the ground layer below the LMH5401-SP not be cut. The recommendation not to cut the ground plane under the amplifier input and output pins is different than many other high-speed amplifiers, but the reason is that parasitic inductance is more harmful to the LMH5401-SP performance than parasitic capacitance. By leaving the ground layer under the device intact, parasitic inductance of the output and power traces is minimized. The DUT portion of the evaluation board layout is illustrated in 🛛 78.

The EVM uses long-edge capacitors for the decoupling capacitors, which reduces series resistance and increases the resonant frequency. Vias are also placed to the power planes before the bypass capacitors. Although not evident in the top layer, two vias are used at the capacitor in addition to the two vias underneath the device.

The output matching resistors are 0402 size and are placed very close to the amplifier output pins, which reduces both parasitic inductance and capacitance. The use of 0603 output matching resistors produces a measurable decrease in bandwidth.

When the signal is on a 50- $\Omega$  controlled impedance transmission line, the layout then becomes much less critical. The transition from the 50- $\Omega$  transmission line to the amplifier pins is the most critical area.

The CM pin also requires a bypass capacitor. Place this capacitor near the device. Refer to the user guide *LMH5401EVM-CVAL evaluation module*, (SLOU478) for more details on board layout and design.

![](_page_46_Figure_10.jpeg)

## 12.2 Layout Example

図 78. Layout Example

![](_page_47_Picture_0.jpeg)

# 13 デバイスおよびドキュメントのサポート

- 13.1 デバイス・サポート
- 13.1.1 デバイスの項目表記

![](_page_47_Figure_6.jpeg)

図 79. デバイスのマーキング情報

13.2 ドキュメントのサポート

#### 13.2.1 関連資料

関連資料については、以下を参照してください。

- 『ADC12D1x00 12 ビット、2.0/3.2GSPS の超高速 ADC』、SNAS480
- 『ADC12D1620QMP-SP 12 ビット、シングルまたはデュアル、3200 または 1600MSPS の RF サンプリング ADC』、 SNAS717
- 『放射線耐性 Class V、広帯域、完全差動アンプ』、SLOS538
- 『放射線耐性 Class V、広帯域、完全差動アンプ』、SLOS539
- *『LMH5401-SP TINA モデル』*

#### 13.3 ドキュメントの更新通知を受け取る方法

ドキュメントの更新についての通知を受け取るには、ti.comのデバイス製品フォルダを開いてください。右上の「アラートを受け取る」をクリックして登録すると、変更されたすべての製品情報に関するダイジェストを毎週受け取れます。変更の詳細については、修正されたドキュメントに含まれている改訂履歴をご覧ください。

# 13.4 コミュニティ・リソース

The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

TI E2E<sup>™</sup> Online Community *TI's Engineer-to-Engineer (E2E) Community.* Created to foster collaboration among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas and help solve problems with fellow engineers.

**Design Support TI's Design Support** Quickly find helpful E2E forums along with design support tools and contact information for technical support.

![](_page_48_Picture_0.jpeg)

## 13.5 商標

E2E is a trademark of Texas Instruments. Marki is a trademark of Marki Microwave, Inc. Rohde & Schwarz is a registered trademark of Rohde & Schwarz. All other trademarks are the property of their respective owners.

## 13.6 静電気放電に関する注意事項

![](_page_48_Picture_6.jpeg)

すべての集積回路は、適切なESD保護方法を用いて、取扱いと保存を行うようにして下さい。

静電気放電はわずかな性能の低下から完全なデバイスの故障に至るまで、様々な損傷を与えます。高精度の集積回路は、損傷に対して敏感 であり、極めてわずかなパラメータの変化により、デバイスに規定された仕様に適合しなくなる場合があります。

# 13.7 Glossary

SLYZ022 — TI Glossary.

This glossary lists and explains terms, acronyms, and definitions.

# 14 メカニカル、パッケージ、および注文情報

以降のページには、メカニカル、パッケージ、および注文に関する情報が記載されています。この情報は、そのデバイスに ついて利用可能な最新のデータです。このデータは予告なく変更されることがあり、ドキュメントが改訂される場合もありま す。本データシートのブラウザ版を使用されている場合は、画面左側の説明をご覧ください。

![](_page_49_Picture_0.jpeg)

## PACKAGING INFORMATION

| Orderable Device | Status | Package Type | Package | Pins | Package | Eco Plan                | Lead finish/ | MSL Peak Temp      | Op Temp (°C) | Device Marking                 | Samples |
|------------------|--------|--------------|---------|------|---------|-------------------------|--------------|--------------------|--------------|--------------------------------|---------|
|                  | (1)    |              | Drawing |      | Qty     | (2)                     | (6)          | (3)                |              | (4/5)                          |         |
| 5962-1721401VXC  | ACTIVE | LCCC         | FFK     | 14   | 25      | Non-RoHS &<br>Non-Green | Call TI      | N / A for Pkg Type | -55 to 125   | 5962-<br>1721401VXC<br>LMH5401 | Samples |
| 5962R1721401VXC  | ACTIVE | LCCC         | FFK     | 14   | 25      | Non-RoHS &<br>Non-Green | Call TI      | N / A for Pkg Type | -55 to 125   | 5962R<br>1721401VXC<br>LMH5401 | Samples |
| LMH5401FFK/EM    | ACTIVE | LCCC         | FFK     | 14   | 25      | Non-RoHS &<br>Non-Green | Call TI      | N / A for Pkg Type | 25 to 25     | LMH5401FFK<br>/EM              | Samples |

<sup>(1)</sup> The marketing status values are defined as follows: **ACTIVE:** Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

<sup>(5)</sup> Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

(6) Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and

![](_page_50_Picture_0.jpeg)

continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

#### OTHER QUALIFIED VERSIONS OF LMH5401-SP :

• Catalog : LMH5401

NOTE: Qualified Version Definitions:

• Catalog - TI's standard catalog product

# TEXAS INSTRUMENTS

www.ti.com

10-Dec-2023

# TUBE

![](_page_51_Figure_5.jpeg)

# - B - Alignment groove width

#### \*All dimensions are nominal

| Device          | Package Name | Package Type | Pins | SPQ | L (mm) | W (mm) | Τ (μm) | B (mm) |
|-----------------|--------------|--------------|------|-----|--------|--------|--------|--------|
| 5962-1721401VXC | FFK          | LCCC         | 14   | 25  | 506.98 | 26.16  | 6220   | NA     |
| 5962R1721401VXC | FFK          | LCCC         | 14   | 25  | 506.98 | 26.16  | 6220   | NA     |
| LMH5401FFK/EM   | FFK          | LCCC         | 14   | 25  | 506.98 | 26.16  | 6220   | NA     |

# **FFK0014A**

![](_page_52_Picture_1.jpeg)

# **PACKAGE OUTLINE**

# LCCC - 1.87 mm max height

LEADLESS CERAMIC CHIP CARRIER

![](_page_52_Figure_5.jpeg)

NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. 3. The terminals are gold-plated.

![](_page_52_Picture_10.jpeg)

# **FFK0014A**

# **EXAMPLE BOARD LAYOUT**

# LCCC - 1.87 mm max height

LEADLESS CERAMIC CHIP CARRIER

![](_page_53_Figure_4.jpeg)

NOTES: (continued)

4. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271).

5. Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented.

![](_page_53_Picture_8.jpeg)

# FFK0014A

# **EXAMPLE STENCIL DESIGN**

# LCCC - 1.87 mm max height

LEADLESS CERAMIC CHIP CARRIER

![](_page_54_Figure_4.jpeg)

NOTES: (continued)

6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.

![](_page_54_Picture_7.jpeg)

#### 重要なお知らせと免責事項

TIは、技術データと信頼性データ (データシートを含みます)、設計リソース (リファレンス・デザインを含みます)、アプリケーションや 設計に関する各種アドバイス、Web ツール、安全性情報、その他のリソースを、欠陥が存在する可能性のある「現状のまま」提供してお り、商品性および特定目的に対する適合性の黙示保証、第三者の知的財産権の非侵害保証を含むいかなる保証も、明示的または黙示的に かかわらず拒否します。

これらのリソースは、TI 製品を使用する設計の経験を積んだ開発者への提供を意図したものです。(1) お客様のアプリケーションに適した TI 製品の選定、(2) お客様のアプリケーションの設計、検証、試験、(3) お客様のアプリケーションに該当する各種規格や、その他のあら ゆる安全性、セキュリティ、規制、または他の要件への確実な適合に関する責任を、お客様のみが単独で負うものとします。

上記の各種リソースは、予告なく変更される可能性があります。これらのリソースは、リソースで説明されている TI 製品を使用するアプ リケーションの開発の目的でのみ、TI はその使用をお客様に許諾します。これらのリソースに関して、他の目的で複製することや掲載す ることは禁止されています。TI や第三者の知的財産権のライセンスが付与されている訳ではありません。お客様は、これらのリソースを 自身で使用した結果発生するあらゆる申し立て、損害、費用、損失、責任について、TI およびその代理人を完全に補償するものとし、TI は一切の責任を拒否します。

TIの製品は、TIの販売条件、または ti.com やかかる TI 製品の関連資料などのいずれかを通じて提供する適用可能な条項の下で提供され ています。TI がこれらのリソースを提供することは、適用される TI の保証または他の保証の放棄の拡大や変更を意味するものではありま せん。

お客様がいかなる追加条項または代替条項を提案した場合でも、TIはそれらに異議を唱え、拒否します。

郵送先住所:Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2024, Texas Instruments Incorporated