







TIC10024-Q1

JAJSDS2A - SEPTEMBER 2017 - REVISED FEBRUARY 2022

# TIC10024-Q1 24 入力マルチ・スイッチ検出インターフェイス (MSDI) デバイス 車載システム向け、可変ウェット電流対応

## 1 特長

- 車載アプリケーション認定済み
- 下記内容で AEC-Q100 認定済み
  - デバイス温度グレード 1:-40°C~125°Cの動作時 周用温度範囲
  - デバイス HBM ESD 分類レベル H2
  - デバイス CDM ESD 分類レベル C4B
- 機能安全対応
  - 機能安全システムの設計に役立つ資料を利用可 能
- 過電圧および低電圧警告により、12V 車載システムを サポートするように設計
- 最大 24 の直接スイッチ入力を監視し、そのうち 10 の 入力はグランドまたはバッテリに接続されているスイッ チを監視するよう構成可能
- スイッチ入力耐性は 40V (ロードダンプ状態)~-24V (逆極性状態)
- 設定可能な6つのウェット電流設定: (0mA, 1mA, 2mA, 5mA, 10mA, 15mA)
- デジタル・スイッチ監視用に4つのプログラマブル・ス レッショルドを備えた内蔵コンパレータ
- 非常に小さいポーリング・モード動作電流: 68μA (標準値、t<sub>POLL</sub> = 64ms、t<sub>POLL ACT</sub> = 128μs、 24 の全入力がアクティブ、コンパレータ・モード、全ス イッチがオープン)
- 3.3V/5V のシリアル・ペリフェラル・インターフェイス (SPI) プロトコルを使用して MCU に直接接続
- 割り込み生成により、すべての入力でウェークアップ動 作をサポート
- 適切な外付け部品を使うことで、ISO-10605 に準拠し た ESD 保護 (入力ピン、±8kV の接触放電) を実現可
- 38 ピン TSSOP パッケージ

# 2 アプリケーション

- ボディ・コントロール・モジュールとゲートウェイ
- 車載ライティング
- 冷暖房
- パワー・シート
- ミラー

## 3 概要

TIC10024-Q1 は、12V 車載システムで外付けスイッチの 状態を検出するように設計された、先進的なマルチ・スイッ チ検出インターフェイス (MSDI) です。TIC10024-Q1 は、 可変スレッショルドを備えたコンパレータにより、MCU から 独立してデジタル・スイッチを監視します。このデバイス は、最大24の直接スイッチ入力を監視し、そのうち10の 入力はグランドまたはバッテリに接続されているスイッチを 監視するよう構成できます。各種のアプリケーション・シナ リオに対応するため、各入力に6つの固有のウェット電流 設定をプログラムできます。このデバイスは、すべてのスイ ッチ入力でウェークアップ動作をサポートするため、MCU を継続的にアクティブにしておく必要がなくなり、システム の消費電力を削減できます。また TIC10024-Q1 には、フ オルト検出機能と ESD 保護機能が統合されているため、 システムの安定性も向上します。TIC10024-Q1 は、連続 モードとポーリング・モードという2つの動作モードをサポ ートしています。連続モードでは、ウェット電流が連続的に 供給されます。ポーリング・モードでは、プログラマブル・タ イマに基づいてウェット電流が定期的にオンになり、入力 状態をサンプリングするため、システムの消費電力を大幅 に削減できます。

#### 製品情報

| 部品番号        | パッケージ(1)   | 本体サイズ (公称)      |
|-------------|------------|-----------------|
| TIC10024-Q1 | TSSOP (38) | 9.70mm × 4.40mm |

利用可能なパッケージについては、このデータシートの末尾にあ る注文情報を参照してください。



概略回路図



# **Table of Contents**

| 1 特長                                 | 1 | 9.1 SPI Communication Interface Buses            | 33              |
|--------------------------------------|---|--------------------------------------------------|-----------------|
| 2 アプリケーション                           |   | 9.2 SPI Sequence                                 | 34              |
| 3 概要                                 |   | 9.3 Programming Guidelines                       |                 |
| 4 Revision History                   |   | 9.4 Register Maps                                |                 |
| 5 Pin Configuration and Functions    |   | 10 Application and Implementation                | 65              |
| 6 Specifications                     |   | 10.1 Application Information                     | 65              |
| 6.1 Absolute Maximum Ratings         |   | 10.2 Digital Switch Detection in Automotive Body |                 |
| 6.2 ESD Ratings                      |   | Control Module                                   |                 |
| 6.3 Recommended Operating Conditions |   | 10.3 Systems Examples                            | 68              |
| 6.4 Thermal Information              |   | 11 Power Supply Recommendations                  | 71              |
| 6.5 Electrical Characteristics       |   | 12 Layout                                        | 72              |
| 6.6 Timing Requirements              |   | 12.1 Layout Guidelines                           | 72              |
| 6.7 Typical Characteristics          |   | 12.2 Layout Example                              | <mark>73</mark> |
| 7 Parameter Measurement Information  |   | 13 Device and Documentation Support              | 74              |
| 8 Detailed Description               |   | 13.1 Receiving Notification of Documentation Upd | ates74          |
| 8.1 Overview                         |   | 13.2 Community Resources                         | 74              |
| 8.2 Functional Block Diagram         |   | 13.3 Trademarks                                  | 74              |
| 8.3 Feature Description              |   | 14 Mechanical, Packaging, and Orderable          |                 |
| 8.4 Device Functional Modes          |   | Information                                      | 74              |
| 9 Programming                        |   |                                                  |                 |

# **4 Revision History**

| CI | Changes from Revision * (September 2017) to Revision A (February 2022) | Page |
|----|------------------------------------------------------------------------|------|
| •  | 「特長」に「機能安全対応」を追加                                                       |      |
| •  | すべての古い用語をコントローラおよびレスポンダに変更                                             |      |
| •  | Changed the paragraph following 表 8-3 for CRC calculations             | 25   |

# **5 Pin Configuration and Functions**



図 5-1. DCP (TSSOP) Package, 38-Pin, Top View

表 5-1. Pin Functions

|     | PIN  | TYPE <sup>(1)</sup> | DESCRIPTION                                                                               |
|-----|------|---------------------|-------------------------------------------------------------------------------------------|
| NO. | NAME | - ITPE("/           | DESCRIPTION                                                                               |
| 1   | IN13 | I/O                 | Ground switch monitoring input with current source                                        |
| 2   | IN14 | I/O                 | Ground switch monitoring input with current source                                        |
| 3   | IN15 | I/O                 | Ground switch monitoring input with current source                                        |
| 4   | IN16 | I/O                 | Ground switch monitoring input with current source                                        |
| 5   | IN17 | I/O                 | Ground switch monitoring input with current source                                        |
| 6   | IN18 | I/O                 | Ground switch monitoring input with current source                                        |
| 7   | IN19 | I/O                 | Ground switch monitoring input with current source                                        |
| 8   | IN20 | I/O                 | Ground switch monitoring input with current source                                        |
| 9   | AGND | Р                   | Ground for analog circuitry                                                               |
| 10  | IN21 | I/O                 | Ground switch monitoring input with current source                                        |
| 11  | IN22 | I/O                 | Ground switch monitoring input with current source                                        |
| 12  | IN23 | I/O                 | Ground switch monitoring input with current source                                        |
| 13  | IN0  | I/O                 | Ground/V <sub>BAT</sub> switch monitoring input with configurable current sink or source. |
| 14  | IN1  | I/O                 | Ground/V <sub>BAT</sub> switch monitoring input with configurable current sink or source. |
| 15  | CS   | I                   | Active-low input. Chip select from the commander for the SPI Interface.                   |
| 16  | SCLK | I                   | Serial clock output from the commander for the SPI Interface                              |



# 表 5-1. Pin Functions (continued)

|     | PIN      | TYPE <sup>(1)</sup> | DESCRIPTION                                                                                                                                                                                                                                                                                                        |
|-----|----------|---------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| NO. | NAME     | ITPE                | DESCRIPTION                                                                                                                                                                                                                                                                                                        |
| 17  | SI       | I                   | Serial data input for the SPI Interface.                                                                                                                                                                                                                                                                           |
| 18  | SO       | 0                   | Serial data output for the SPI Interface                                                                                                                                                                                                                                                                           |
| 19  | $V_{DD}$ | Р                   | 3.3 V to 5 V logic supply for the SPI communication. The SPI I/Os are not fail-safe protected: VDD needs to be present during any SPI traffic to avoid excessive leakage currents and corrupted SPI I/O logic levels.                                                                                              |
| 20  | CAP_A    | I/O                 | External capacitor connection for the analog LDO. Use capacitance value of 100nF.                                                                                                                                                                                                                                  |
| 21  | RESET    | I                   | Keep RESET low for normal operation and drive RESET high and release it to perform a hardware reset of the device. The RESET pin is connected to ground via a $1M\Omega$ pull-down resistor. If not used, the RESET pin shall be grounded to avoid any accidental device reset due to coupled noise onto this pin. |
| 22  | CAP_Pre  | I/O                 | External capacitor connection for the pre-regulator. Use capacitance value of 1 µF.                                                                                                                                                                                                                                |
| 23  | CAP_D    | I/O                 | External capacitor connection for the digital LDO. Use capacitance value of 100 nF.                                                                                                                                                                                                                                |
| 24  | INT      | 0                   | Open drain output. Pulled low (internally) upon change of state on the input or occurrence of a special event.                                                                                                                                                                                                     |
| 25  | IN2      | I/O                 | Ground/V <sub>BAT</sub> switch monitoring input with configurable current sink or source.                                                                                                                                                                                                                          |
| 26  | IN3      | I/O                 | Ground/V <sub>BAT</sub> switch monitoring input with configurable current sink or source.                                                                                                                                                                                                                          |
| 27  | IN4      | I/O                 | Ground/V <sub>BAT</sub> switch monitoring input with configurable current sink or source.                                                                                                                                                                                                                          |
| 28  | DGND     | Р                   | Ground for digital circuitry                                                                                                                                                                                                                                                                                       |
| 29  | IN5      | I/O                 | Ground/V <sub>BAT</sub> switch monitoring input with configurable current sink or source.                                                                                                                                                                                                                          |
| 30  | IN6      | I/O                 | Ground/V <sub>BAT</sub> switch monitoring input with configurable current sink or source.                                                                                                                                                                                                                          |
| 31  | IN7      | I/O                 | Ground/V <sub>BAT</sub> switch monitoring input with configurable current sink or source.                                                                                                                                                                                                                          |
| 32  | IN8      | I/O                 | Ground/V <sub>BAT</sub> switch monitoring input with configurable current sink or source.                                                                                                                                                                                                                          |
| 33  | IN9      | I/O                 | Ground/V <sub>BAT</sub> switch monitoring input with configurable current sink or source.                                                                                                                                                                                                                          |
| 34  | IN10     | I/O                 | Ground switch monitoring input with current source                                                                                                                                                                                                                                                                 |
| 35  | IN11     | I/O                 | Ground switch monitoring input with current source                                                                                                                                                                                                                                                                 |
| 36  | IN12     | I/O                 | Ground switch monitoring input with current source                                                                                                                                                                                                                                                                 |
| 37  | Vs       | Р                   | Power supply input pin.                                                                                                                                                                                                                                                                                            |
| 38  | Vs       | Р                   | Power supply input pin.                                                                                                                                                                                                                                                                                            |
|     | EP       | Р                   | Exposed Pad. The exposed pad is not electrically connected to AGND or DGND. Connect EP to the board ground to achieve rated thermal and ESD performance.                                                                                                                                                           |

<sup>(1)</sup> I = input, O = output, I/O = input and output, P = power.



## **6 Specifications**

### 6.1 Absolute Maximum Ratings

over operating free-air temperature range (unless otherwise noted)(1)

|                                     | ,                                                                                                                                                                                                                                                                                                                                                                                       | MIN  | MAX                                                 | UNIT |
|-------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|-----------------------------------------------------|------|
|                                     | V <sub>S</sub> , INT                                                                                                                                                                                                                                                                                                                                                                    | -0.3 | 40 <sup>(2)</sup>                                   | V    |
|                                     | V <sub>DD</sub> , SCLK, SI, SO, $\overline{CS}$ , RESET                                                                                                                                                                                                                                                                                                                                 | -0.3 | 6                                                   | V    |
| Input voltage                       | V <sub>S</sub> , INT       -0.3       40 <sup>(2)</sup> V         V <sub>DD</sub> , SCLK, SI, SO, CS, RESET       -0.3       6       V         IN0- IN23       -24       40 <sup>(2)</sup> V         CAP_Pre       -0.3       5.5       V         CAP_A       -0.3       5.5       V         CAP_D       -0.3       2       V         Imperature, T <sub>J</sub> -40       150       °C | V    |                                                     |      |
| Input voltage                       | CAP_Pre                                                                                                                                                                                                                                                                                                                                                                                 | -0.3 | 5.5                                                 | V    |
|                                     | V <sub>S</sub> , INT       -0.3       40 <sup>(2)</sup> V <sub>DD</sub> , SCLK, SI, SO, CS, RESET       -0.3       6         INO- IN23       -24       40 <sup>(2)</sup> CAP_Pre       -0.3       5.5         CAP_A       -0.3       5.5         CAP_D       -0.3       2         erature, T <sub>J</sub> -40       150                                                                 | V    |                                                     |      |
|                                     | CAP_D                                                                                                                                                                                                                                                                                                                                                                                   | -0.3 | 2                                                   | V    |
| Operating junction temp             | erature, T <sub>J</sub>                                                                                                                                                                                                                                                                                                                                                                 | -40  | 40 <sup>(2)</sup> 6 40 <sup>(2)</sup> 5.5 5.5 2 150 | °C   |
| Storage temperature, T <sub>s</sub> | tg                                                                                                                                                                                                                                                                                                                                                                                      | -55  |                                                     | °C   |

- (1) Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.
- (2) Tested for load dump and jump start conditions with nominal operating voltage no greater than 16 V for the life of a 12-V automotive system. Refer to Using TIC10024-Q1 in a 12 V Automotive System for more details.

## 6.2 ESD Ratings

|                    |                                            |                                                                  |                                    | VALUE | UNIT |
|--------------------|--------------------------------------------|------------------------------------------------------------------|------------------------------------|-------|------|
|                    | /(ESD) Electrostatic discharge             | Human-body model (HBM), per AEC Q100-002 <sup>(1)</sup>          | All pins                           | ±2000 |      |
|                    |                                            | Human-body model (HBM), per AEC Q100-002                         | Pins IN0-IN23 <sup>(2)</sup>       | ±4000 |      |
|                    | Floatrostatio                              |                                                                  | All pins                           | ±500  |      |
| V <sub>(ESD)</sub> | V <sub>(ESD)</sub> Electrostatic discharge | Charged-device model (CDM), per AEC Q100-011                     | Corner pins (pin 1, 19, 20 and 38) | ±750  | V    |
|                    |                                            | Contact discharge, un-powered, per ISO- 10605 <sup>(3)</sup> (5) | Pins IN0-IN23                      | ±8000 |      |
|                    |                                            | Contact discharge, powered-up, per ISO- 10605 (4) (6)            | Pins IN0-IN23                      | ±8000 |      |

- (1) AEC Q100-002 indicates that HBM stressing shall be in accordance with the ANSI/ESDA/JEDEC JS-001 specification.
- (2) ±4kV rating on pins IN0-IN23 are stressed with respect to GND (with AGND, DGND, and EP tied together).
- (3) External components: capacitor = 15 nF; resistor = 10  $\Omega$
- (4) External components: capacitor = 15 nF; resistor = 33  $\Omega$
- (5) ESD generator parameters: storage capacitance = 150 pF; discharge resistance = 330  $\Omega$  or 2000  $\Omega$
- (6) ESD generator parameters: storage capacitance = 150 pF or 330pF; discharge resistance = 330  $\Omega$  or 2000  $\Omega$

### **6.3 Recommended Operating Conditions**

over operating free-air temperature range and  $V_S = 12 \text{ V}$  (unless otherwise noted)

|                     |                                | MIN   | NOM MAX           | UNIT |
|---------------------|--------------------------------|-------|-------------------|------|
| Vs                  | Power supply voltage           | 4.5   | 35 <sup>(2)</sup> | V    |
| $V_{DD}$            | Logic supply voltage           | 3.0   | 5.5               | V    |
| V <sub>/INT</sub>   | INT pin voltage                | 0     | 35 <sup>(2)</sup> | V    |
| V <sub>INX</sub>    | IN0 to IN23 input voltage      | 0     | 35 <sup>(2)</sup> | V    |
| V <sub>RESET</sub>  | RESET pin voltage              | 0     | 5.5               | V    |
| V <sub>SPI_IO</sub> | SPI input/output logic level   | 0     | $V_{DD}$          | V    |
| f <sub>SPI</sub>    | SPI communication frequency    | 20(1) | 4M                | Hz   |
| T <sub>A</sub>      | Operating free-air temperature | -40   | 125               | °C   |

- (1) Lowest frequency characterized.
- (2) Tested for load dump and jump start conditions with nominal operating voltage no greater than 16 V for the life of a 12-V automotive system. Refer to Using TIC10024-Q1 in a 12 V Automotive System for more details.

Copyright © 2022 Texas Instruments Incorporated

Submit Document Feedback



### **6.4 Thermal Information**

|                       |                                              | TIC10024-Q1 |      |
|-----------------------|----------------------------------------------|-------------|------|
|                       | THERMAL METRIC <sup>(1)</sup>                | DCP (TSSOP) | UNIT |
|                       |                                              | 38 PINS     |      |
| $R_{\theta JA}$       | Junction-to-ambient thermal resistance       | 33.6        | °C/W |
| R <sub>0JC(top)</sub> | Junction-to-case (top) thermal resistance    | 18.4        | °C/W |
| $R_{\theta JB}$       | Junction-to-board thermal resistance         | 15.2        | °C/W |
| ΨЈТ                   | Junction-to-top characterization parameter   | 0.5         | °C/W |
| ΨЈВ                   | Junction-to-board characterization parameter | 15.0        | °C/W |
| $R_{\theta JC(bot)}$  | Junction-to-case (bottom) thermal resistance | 1.2         | °C/W |

<sup>(1)</sup> For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report.

# **6.5 Electrical Characteristics**

over operating free-air temperature range,  $V_S$  = 4.5 V to 35 V, and  $V_{DD}$  = 3 V to 5.5 V (unless otherwise noted)

| PARAMETER                   |                                                                           | TEST CONDITIONS                                                                                                |                                                                                                                 | MIN  | TYP | MAX | UNIT |
|-----------------------------|---------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------|------|-----|-----|------|
| POWER SUPPLY                |                                                                           |                                                                                                                |                                                                                                                 |      |     |     |      |
| I <sub>s_CONT</sub>         | Continuous mode V <sub>S</sub> power supply current                       |                                                                                                                | <sub>WETT</sub> = 10 mA, all switches open, no active on, no unserviced interrupt                               |      | 5.6 | 7   | mA   |
| I <sub>S_POLL_COMP_25</sub> | Polling mode V <sub>S</sub>                                               | T <sub>A</sub> = 25°                                                                                           | Polling mode, t <sub>POLL</sub> = 64 ms, t <sub>POLL</sub> ACT= 128                                             |      | 68  | 100 | μA   |
| I <sub>S_POLL_COMP_85</sub> | power supply average                                                      | T <sub>A</sub> = -40° to 85°C                                                                                  | μs, all switches open, I <sub>WETT</sub> = 10 mA, no                                                            |      | 68  | 110 | μA   |
| I <sub>S_POLL_COMP</sub>    | current                                                                   | T <sub>A</sub> = -40° to 125°C                                                                                 | unserviced interrupt                                                                                            |      | 68  | 170 | μA   |
| I <sub>S_RESET</sub>        | Reset mode V <sub>S</sub> power supply current                            | Reset mode, V <sub>RESE</sub>                                                                                  | T= V <sub>DD</sub> . V <sub>S</sub> = 12 V, all switches open, T <sub>A</sub> =25°C                             |      | 12  | 17  | μΑ   |
| I <sub>S_IDLE_25</sub>      |                                                                           | TRIGGER bit in CO unserviced interrupt                                                                         | NFIG register = logic 0, T <sub>A</sub> = 25°C, no<br>t                                                         |      | 50  | 75  | μΑ   |
| I <sub>S_IDLE_85</sub>      | V <sub>S</sub> power supply<br>average current in<br>idle state           | TRIGGER bit in CO unserviced interrupt                                                                         | NFIG register = logic 0, T <sub>A</sub> = -40°C to 85°C, no                                                     |      | 50  | 95  | μA   |
| I <sub>S_IDLE</sub>         |                                                                           | TRIGGER bit in CO unserviced interrupt                                                                         | NFIG register = logic 0, T <sub>A</sub> = -40°C to 125°C, no t                                                  |      | 50  | 145 | μΑ   |
| I <sub>DD</sub>             | Logic supply current from V <sub>DD</sub>                                 | SCLK = SI = 0 V, C                                                                                             | S = INT = V <sub>DD</sub> , no SPI communication                                                                |      | 1.5 | 10  | μΑ   |
| V <sub>POR_R</sub>          | Power on reset (POR)                                                      |                                                                                                                | V <sub>S</sub> from device OFF condition resulting in INT flagged POR bit in the INT_STAT register              | 3.85 |     | 4.5 | V    |
| V <sub>POR_F</sub>          | voltage for V <sub>S</sub>                                                | Threshold for falling $\rm V_{\rm S}$ from device normal operation to reset mode and loss of SPI communication |                                                                                                                 | 1.95 |     | 2.8 | V    |
| V <sub>OV_R</sub>           | Over-voltage (OV) condition for V <sub>S</sub>                            |                                                                                                                | V <sub>S</sub> from device normal operation resulting in a flagged OV bit in the INT_STAT register              | 35   |     | 40  | ٧    |
| V <sub>OV_HYST</sub>        | Over-voltage (OV) condition hysteresis for V <sub>S</sub>                 |                                                                                                                |                                                                                                                 | 1    |     | 3.5 | V    |
| V <sub>UV_R</sub>           | Under-voltage (UV)                                                        |                                                                                                                | $V_S$ from under-voltage condition resulting in $\overline{\text{INT}}$ flagged UV bit in the INT_STAT register | 3.85 |     | 4.5 | V    |
| V <sub>UV_F</sub>           | condition for V <sub>S</sub>                                              |                                                                                                                | $V_{\rm S}$ from under-voltage condition resulting in a flagged UV bit in the INT_STAT register                 | 3.7  |     | 4.4 | ٧    |
| V <sub>UV_HYST</sub>        | Under-voltage (UV) condition hysteresis for V <sub>S</sub> <sup>(1)</sup> |                                                                                                                |                                                                                                                 | 75   |     | 275 | mV   |
| $V_{DD_F}$                  |                                                                           | Threshold for falling                                                                                          | V <sub>DD</sub> resulting in loss of SPI communication                                                          | 2.5  |     | 2.9 | V    |
| V <sub>DD_HYST</sub>        | Valid V <sub>DD</sub> voltage hysteresis                                  |                                                                                                                |                                                                                                                 | 50   |     | 150 | mV   |

Submit Document Feedback

Copyright © 2022 Texas Instruments Incorporated

## **6.5 Electrical Characteristics (continued)**

over operating free-air temperature range,  $V_S = 4.5 \text{ V}$  to 35 V, and  $V_{DD} = 3 \text{ V}$  to 5.5 V (unless otherwise noted)

| PARA                                                                                                                                     | METER                                                               |                                                                            | TEST CONDITIONS                                                                          | MIN                | TYP       | MAX                | UNIT |
|------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------|----------------------------------------------------------------------------|------------------------------------------------------------------------------------------|--------------------|-----------|--------------------|------|
| WETTING CURRENT A VALUE WITH SWITCH                                                                                                      |                                                                     | WITCHES, MAXIMU                                                            | M RESISTANCE VALUE WITH SWITCH CLOSE                                                     | ED ≤ 100Ω , N      | MINIMUM R | RESISTA            | NCE  |
|                                                                                                                                          |                                                                     | 1 mA setting                                                               | 45.77.77.425.77                                                                          | 0.84               | 1         | 1.14               |      |
|                                                                                                                                          |                                                                     | 2 mA setting                                                               | 4.5 V ≤ V <sub>S</sub> ≤ 35 V                                                            | 1.71               | 2         | 2.32               |      |
|                                                                                                                                          |                                                                     |                                                                            | 4.5 V ≤ V <sub>S</sub> < 5 V                                                             | 2.39               |           | 5.5                |      |
| (000)                                                                                                                                    | Wetting current                                                     | 5 mA setting                                                               | 5 V ≤ V <sub>S</sub> ≤ 35 V                                                              | 4.3                | 5         | 5.6                |      |
| I <sub>WETT</sub> (CSO)                                                                                                                  | accuracy for CSO (switch closed)                                    |                                                                            | 4.5 V ≤ V <sub>S</sub> < 6 V                                                             | 2.4                |           | 11                 | mA   |
|                                                                                                                                          | ,                                                                   | 10 mA setting                                                              | 6 V ≤ V <sub>S</sub> ≤ 35 V                                                              | 8.4                | 10        | 11.4               |      |
|                                                                                                                                          |                                                                     | 45 4 11                                                                    | 4.5 V ≤ V <sub>S</sub> < 6.5 V                                                           | 2.4                |           | 16.5               |      |
|                                                                                                                                          |                                                                     | 15 mA setting                                                              | 6.5 V ≤ V <sub>S</sub> ≤ 35 V                                                            | 12.5               | 15        | 17                 |      |
|                                                                                                                                          |                                                                     | 1 mA setting                                                               |                                                                                          | 0.75               | 1.1       | 2.05               |      |
|                                                                                                                                          |                                                                     | 2 mA setting                                                               | 1.5.7.5.7. 5.25.7.                                                                       | 1.6                | 2.2       | 3.3                |      |
| (001)                                                                                                                                    | Wetting current                                                     | 5 mA setting                                                               | 4.5 V ≤ V <sub>S</sub> ≤ 35 V                                                            | 4.3                | 5.6       | 7.1                | A    |
| WETT (CSI)                                                                                                                               | accuracy for CSI<br>(switch closed)                                 | 10 mA setting                                                              |                                                                                          | 9.2                | 11.5      | 13.4               | mA   |
|                                                                                                                                          | <u> </u>                                                            | 15 mA sattir -                                                             | 4.5 V ≤ V <sub>S</sub> < 6 V                                                             | 11                 | 16.5      | 19.2               |      |
|                                                                                                                                          |                                                                     | 15 mA setting                                                              | 6 V ≤ V <sub>S</sub> ≤ 35V                                                               | 13.7               | 16.5      | 19.2               |      |
| .,                                                                                                                                       | Voltage drop from IN <sub>x</sub>                                   | 10 mA setting,<br>R <sub>SW</sub> = 5kΩ                                    | 457/47/4057/                                                                             |                    |           | 1.7                | .,   |
|                                                                                                                                          | pin to AGND across<br>CSI (switch open)                             | 15 mA setting,<br>R <sub>SW</sub> = 5kΩ                                    | $-4.5 \text{ V} \le \text{V}_{\text{S}} \le 35 \text{V}$                                 |                    |           | 1.7                | V    |
| Voltage drop from INx pin to ground across CSI (switch closed)  ImA (4.5V 35V)  5mA setting 1mA or 2m/ 10mA settin 1mA, 2mA, 15mA settin | pin to ground across                                                | 2mA setting, $I_{IN}$ =<br>1mA (4.5V $\leq$ VS $\leq$ 35V)                 | -4.5 V ≤ V <sub>S</sub> ≤ 35V                                                            |                    |           | 1.2                | V    |
|                                                                                                                                          |                                                                     | 5mA setting, I <sub>IN</sub> =<br>1mA or 2mA                               |                                                                                          |                    |           | 1.3                | V    |
|                                                                                                                                          |                                                                     | 10mA setting, I <sub>IN</sub> =<br>1mA, 2mA, or 5mA                        |                                                                                          |                    |           | 1.5                | V    |
|                                                                                                                                          | 15mA setting, I <sub>IN</sub> =<br>1mA, 2mA, 5mA,<br>or 10mA        |                                                                            |                                                                                          |                    | 2.1       | V                  |      |
| LEAKAGE CURRENTS                                                                                                                         | S                                                                   |                                                                            |                                                                                          |                    |           |                    |      |
| In_leak_off                                                                                                                              | Leakage current at                                                  | 0 V ≤ V <sub>INx</sub> ≤ V <sub>S</sub> , cha                              | annel disabled (EN_INx register bit= logic 0)                                            | -4                 |           | 5.3                |      |
| IN_LEAK_OFF_25                                                                                                                           | input INx when channel is disabled                                  | 0 V ≤ V <sub>INx</sub> ≤ V <sub>S</sub> , cha<br>= 25°C                    | annel disabled (EN_INx register bit= logic 0), T <sub>A</sub>                            | -0.5               |           | 0.5                | μA   |
|                                                                                                                                          | Leakage current at                                                  |                                                                            |                                                                                          |                    |           |                    | μΑ   |
| IIN_LEAK_0mA                                                                                                                             | input INx when<br>wetting current setting<br>is 0mA                 | $0 \text{ V} \leq V_{\text{INx}} \leq 6 \text{ V}, 6 \text{ V}$            | / ≤ V <sub>S</sub> ≤ 35 V , I <sub>WETT</sub> setting = 0 mA                             | -110               |           | 110                | μA   |
| In_leak_loss_of_gnd                                                                                                                      | Leakage current at input INx under loss of GND condition            | $V_S = 24 \text{ V}, 0 \text{ V} \leq V_{IN}$<br>24 V, $V_{DD}$ shorted to | $_{\rm dx}$ $\leq$ 24 V, all grounds (AGND, DGND, and EP) = 0 the grounds <sup>(1)</sup> | -5                 |           |                    | μΑ   |
| In_leak_loss_of_vs                                                                                                                       | Leakage current at input INx under loss of V <sub>S</sub> condition | 0 V ≤ V <sub>INx</sub> ≤ 24 V, V                                           | s shorted to the grounds = 0 V, V <sub>DD</sub> = 0 V                                    |                    |           | 5                  | μA   |
| LOGIC LEVELS                                                                                                                             |                                                                     |                                                                            |                                                                                          |                    |           |                    |      |
| $V_{/\!\!\mid\!NT\_L}$                                                                                                                   | INT output low                                                      | I <sub>/INT</sub> = 2 mA                                                   |                                                                                          |                    |           | 0.35               | V    |
|                                                                                                                                          | voltage                                                             | I <sub>/INT</sub> = 4 mA                                                   |                                                                                          |                    |           | 0.6                |      |
| V <sub>SO_L</sub>                                                                                                                        | SO output low voltage                                               | I <sub>SO</sub> = 2 mA                                                     |                                                                                          |                    |           | 0.2V <sub>DD</sub> | V    |
| V <sub>SO_H</sub>                                                                                                                        | SO output high voltage                                              | I <sub>SO</sub> = -2 mA                                                    |                                                                                          | 0.8V <sub>DD</sub> |           |                    | V    |
| V <sub>IN_L</sub>                                                                                                                        | SI, SCLK, and <del>CS</del> input low voltage                       |                                                                            |                                                                                          |                    |           | 0.3V <sub>DD</sub> | V    |
| V <sub>IN_H</sub>                                                                                                                        | SI, SCLK, and CS input high voltage                                 |                                                                            |                                                                                          | 0.7V <sub>DD</sub> |           |                    | V    |
| V <sub>RESET_L</sub>                                                                                                                     | RESET input low voltage                                             |                                                                            |                                                                                          |                    |           | 0.8                | V    |

# **6.5 Electrical Characteristics (continued)**

over operating free-air temperature range,  $V_S$  = 4.5 V to 35 V, and  $V_{DD}$  = 3 V to 5.5 V (unless otherwise noted)

| PAF                        | RAMETER                                | TEST CONDITIONS                                                                                                                                                                                          | MIN  | TYP   | MAX  | UNIT |
|----------------------------|----------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|-------|------|------|
| V <sub>RESET_H</sub>       | RESET input high voltage               |                                                                                                                                                                                                          | 1.6  |       |      | V    |
| R <sub>RESET_25</sub>      | RESET pin internal                     | V <sub>RESET</sub> = 0 to 5.5V, T <sub>A</sub> = 25°C                                                                                                                                                    | 0.85 | 1.25  | 1.7  | ΜΩ   |
| R <sub>RESET</sub>         | pull-down resistor                     | 1.6  V <sub>RESET</sub> = 0 to 5.5V, T <sub>A</sub> = 25°C  V <sub>RESET</sub> = 0 to 5.5V, T <sub>A</sub> = -40° to 125°C  0.2  THRES_COMP = 2 V  1.85  THRES_COMP = 2.7 V  2.4  THRES_COMP = 3 V  2.85 | 2.1  | IVILL |      |      |
| COMPARATOR PAR             | RAMETERS                               |                                                                                                                                                                                                          |      |       | '    |      |
| V <sub>TH_ COMP_2V</sub>   | Comparator threshold for 2 V           | THRES_COMP = 2 V                                                                                                                                                                                         | 1.85 |       | 2.25 | V    |
| V <sub>TH_ COMP_2p7V</sub> | Comparator threshold for 2.7 V         | THRES_COMP = 2.7 V                                                                                                                                                                                       | 2.4  |       | 2.9  | V    |
| V <sub>TH_ COMP_3V</sub>   | Comparator threshold for 3 V           | THRES_COMP = 3 V                                                                                                                                                                                         | 2.85 |       | 3.3  | V    |
| V <sub>TH_COMP_4V</sub>    | Comparator threshold for 4 V           | THRES_COMP = 4 V                                                                                                                                                                                         | 3.7  |       | 4.35 | V    |
|                            |                                        | THRES_COMP = 2 V                                                                                                                                                                                         | 4.5  |       |      |      |
| \/                         | Minimum V <sub>S</sub> requirement for | THRES_COMP = 2.7 V                                                                                                                                                                                       | 5    |       |      | V    |
| V <sub>S_COMP</sub>        | proper detection                       | THRES_COMP = 3 V                                                                                                                                                                                         | 5.5  |       |      | V    |
|                            |                                        | THRES_COMP = 4 V                                                                                                                                                                                         | 6.5  |       |      |      |
|                            | ·                                      | THRES_COMP = 2 V                                                                                                                                                                                         | 30   | 130   |      |      |
| _                          | Comparator                             | THRES_COMP = 2.7 V                                                                                                                                                                                       | 35   | 130   |      | k0   |
| R <sub>IN, COMP</sub>      | equivalent input<br>resistance         | THRES_COMP = 3 V                                                                                                                                                                                         | 35   | 105   |      | kΩ   |
|                            |                                        | THRES_COMP = 4 V                                                                                                                                                                                         | 43   | 95    |      |      |
|                            |                                        | 1                                                                                                                                                                                                        |      |       |      |      |

(1) Specified by design.



# **6.6 Timing Requirements**

 $V_S$ = 4.5 V to 35 V,  $V_{DD}$ = 3 V to 5.5 V, and 10 pF capacitive load on SO unless otherwise noted; verified by design and characterization

|                              |                                                                                                                 |                                              | MIN  | NOM | MAX      | UNIT |
|------------------------------|-----------------------------------------------------------------------------------------------------------------|----------------------------------------------|------|-----|----------|------|
| SWITCH                       | MONITORING, INTERRUPT, STARTUP AND RESET                                                                        |                                              |      |     |          |      |
| t <sub>POLL_ACT</sub>        | Polling active time accuracy                                                                                    | Polling mode                                 | -12% |     | 12%      |      |
| t <sub>POLL</sub>            | Polling time accuracy                                                                                           | Polling mode                                 | -12% |     | 12%      |      |
| t <sub>COMP</sub>            | Comparator detection time                                                                                       |                                              |      | 18  |          | μs   |
| t <sub>CCP_TRA</sub>         | Transition time between last input sampling and start of cle                                                    | ean current                                  |      | 20  |          | μs   |
| t <sub>CCP_ACT</sub>         | Clean current active time                                                                                       |                                              | -12% |     | 12%      |      |
| t <sub>STARTUP</sub>         | Polling startup time                                                                                            |                                              | 200  | 300 | 400      | μs   |
| t <sub>INT_ACTIV</sub>       | Active INT assertion duration                                                                                   |                                              | 1.5  | 2   | 2.5      | ms   |
| t <sub>INT_INACT</sub>       | INT de-assertion duration during a pending interrupt                                                            |                                              | 3    | 4   | 5        | ms   |
| t <sub>INT_IDLE</sub>        | Interrupt idle time                                                                                             |                                              | 80   | 100 | 120      | μs   |
| t <sub>RESET</sub>           | Time required to keep the RESET pin high to successfully reset the device (no pending interrupt) <sup>(1)</sup> |                                              |      |     |          | μs   |
| t <sub>REACT</sub>           | Delay between a fault event (OV, UV, TW, or TSD) to a high to low transition on the INT pin                     | See ⊠ 7-2 for OV example.                    |      |     | 20       | μs   |
| SPI INTER                    | RFACE                                                                                                           |                                              |      |     | <u>'</u> |      |
| t <sub>LEAD</sub>            | Falling edge of $\overline{\text{CS}}$ to rising edge of SCLK setup time                                        |                                              | 100  |     |          | ns   |
| t <sub>LAG</sub>             | Falling edge of SCLK to rising edge of CS setup time                                                            |                                              | 100  |     |          | ns   |
| t <sub>SU</sub>              | SI to SCLK falling edge setup time                                                                              |                                              | 30   |     |          | ns   |
| t <sub>HOLD</sub>            | SI hold time after falling edge of SCLK                                                                         |                                              | 20   |     |          | ns   |
| t <sub>VALID</sub>           | Time from rising edge of SCLK to valid SO data                                                                  |                                              |      |     | 70       | ns   |
| t <sub>SO(EN)</sub>          | Time from falling edge of $\overline{CS}$ to SO low-impedance                                                   |                                              |      |     | 60       | ns   |
| t <sub>SO(DIS)</sub>         | Time from rising edge of $\overline{\text{CS}}$ to SO high-impedance                                            | Loading of 1 kΩ to GND. See $\boxtimes$ 7-3. |      |     | 60       | ns   |
| t <sub>R</sub>               | SI, $\overline{\text{CS}}$ , and SCLK signals rise time                                                         |                                              |      | 5   | 30       | ns   |
| t <sub>F</sub>               | SI, $\overline{\text{CS}}$ , and SCLK signals fall time                                                         |                                              |      | 5   | 30       | ns   |
| t <sub>INTER_FR</sub><br>AME | Delay between two SPI communication ( $\overline{\text{CS}}$ low) sequences                                     |                                              | 1.5  |     |          | μs   |
| t <sub>CKH</sub>             | SCLK High time                                                                                                  |                                              |      |     |          | ns   |
| t <sub>CKL</sub>             | SCLK Low time                                                                                                   |                                              | 120  |     |          | ns   |
| t <sub>INITIATION</sub>      | Delay between valid V <sub>DD</sub> voltage and initial SPI communic                                            | ation                                        | 45   |     |          | μs   |

<sup>(1)</sup> If there is a pending interrupt (/INT pin asserted low), it can take up to 1ms for the device to complete the reset.



## **6.7 Typical Characteristics**



## 7 Parameter Measurement Information



図 7-1. SPI Timing Parameters



図 7-2. t<sub>REACT</sub> Timing Parameters



図 7-3. t<sub>SO(DIS)</sub> Timing Parameters



## 8 Detailed Description

### 8.1 Overview

The TIC10024-Q1 is an advanced 24-input Multiple Switch Detection Interface (MSDI) device designed to detect external mechanical switch status in a 12-V automotive system by acting as an interface between the switches and the low-voltage microcontroller. The TIC10024-Q1 is an integrated solution that replaces many discrete components and provides integrated protection, input serialization, and system wake-up capability.

The device monitors 14 switches to GND and 10 additional switches that can be programmed to be connected to either GND or  $V_{BAT}$ . It features SPI interface to report individual switch status and provides programmability to control the device operation. The TIC10024-Q1 features an integrated comparator that can be used to monitor external digital switch input status. The device has 2 modes of operation: continuous mode and polling mode. The polling mode is a low-power mode that can be activated to reduce current drawn in the system by only turning on the wetting current for a small duty cycle to detect switch status changes. An interrupt is generated upon detection of switch status change and it can be used to wake up the microcontroller to bring the entire system back to operation.



# 8.2 Functional Block Diagram



### 8.3 Feature Description

### 8.3.1 V<sub>S</sub> Pin

The V<sub>S</sub> supply provides power to the entire chip and it is designed to be connected directly to a 12-V automotive battery through a reverse-polarity blocking diode.

#### 8.3.2 V<sub>DD</sub> Pin

The  $V_{DD}$  supply is used to determine the logic level on the SPI communication interface, source the current for the SO driver, and sets the pull-up voltage for the  $\overline{CS}$  pin. It can also be used as a possible external pull-up supply for the  $\overline{INT}$  pin in addition to the  $V_S$  and it shall be connected to a 3 V to 5.5-V logic supply. Removing  $V_{DD}$  from the device disables SPI communications but does not reset the register configurations.

#### 8.3.3 Device Initialization

When the device is powered up for the first time, the condition is called Power-On Reset (POR), which sets the registers to their default values and initializes the device state machine. The internal POR controller holds the device in a reset condition until  $V_S$  has reached  $V_{POR\_R}$ , at which the reset condition is released with the device registers and state machine initialized to their default values. After the initialization process is completed, the  $\overline{INT}$  pin is asserted low to notify the microcontroller, and the register bit POR in the  $INT\_STAT$  register is asserted to logic 1. The SPI flag bit POR is also asserted at the SPI output (SO).

During device initialization, factory settings are programmed into the device to allow accurate device operation. The device performs a self-check after the device is programmed to ensure correct settings are loaded. If the self-check returns an error, the CHK\_FAIL bit in the INT\_STAT register will be flagged to logic 1 along with the POR bit. If this event occurs the microcontroller is recommended to initiate software reset (see section *Software Reset*) to re-initialize the device to allow the correct settings to be re-programmed.

## 8.3.4 Device Trigger

After device initialization, the TIC10024-Q1 is ready to be configured. The microcontroller can use SPI commands to program desired settings to the configuration registers. Once the device configuration is completed, the microcontroller is required to set the bit TRIGGER in the CONFIG register to logic 1 in order to activate wetting current and start external switch monitoring.

After switch monitoring initiates, the configuration registers turn into read-only registers (with the exception of the TRIGGER, CRC\_T, and RESET bits in the CONFIG register and all bits in the CCP\_CFG1 register). If at any time the device setting needs to be re-configured, the microcontroller is required to first set the bit TRIGGER in the CONFIG register to logic 0 to stop wetting current and switch monitoring. The microcontroller can then program configuration registers to the desired settings. Once the re-configuration is completed the microcontroller can set the TRIGGER bit back to logic 1 to re-start switch monitoring.

Note the cyclic redundancy check (CRC) feature stays accessible when TRIGGER bit is in logic 1, allowing the microcontroller to verify device settings at all time. Refer to section *Cyclic Redundancy Check (CRC)* for more details of the CRC feature.

#### 8.3.5 Device Reset

There are 3 ways to reset the TIC10024-Q1 and re-initialize all registers to their default values:

#### 8.3.5.1 V<sub>S</sub> Supply POR

The device is turned off and all register contents are lost if the  $V_S$  voltage drops below  $V_{POR\_F}$ . To turn the device back on, the  $V_S$  voltage must be raised back above  $V_{POR\_R}$ , as illustrated in  $\boxtimes$  8-1. The device then starts the initialization process as described in section *Device Initialization*.



図 8-1. V<sub>S</sub> is Lowered Below The POR threshold, Then Ramped Back Up To Complete A POR Cycle

#### 8.3.5.2 Hardware Reset

Microcontroller can toggle the RESET pin to perform a hardware reset to the device. The RESET pin is internally pulled-down by a resistor (1.25M $\Omega$  typical) and must be kept low for normal operation. When the RESET pin is toggled high, the device enters the reset state with most of the internal blocks turned off and consumes very little current of I<sub>S\_RESET</sub>. Switch monitoring and SPI communications are stopped in the reset state, and all register contents are cleared. When RESET pin is toggled back low, all the registers are set to their default values and the device state machine is re-initialized, similar to a POR event. When the re-initialization process is completed the  $\overline{\text{INT}}$  pin is asserted low, and the interrupt register bit POR and the SPI status flag POR are both asserted to notify the microcontroller that the device has completed the reset process.

Note in order to successfully reset the device, the RESET pin needs to be kept high for a minimum duration of  $t_{RESET}$ . The pin is required to be driven with a stable input (below  $V_{RESET\_L}$  for logic low or above  $V_{RESET\_H}$  for logic H) to prevent the device from accidental reset.

#### 8.3.5.3 Software Reset

In addition to hardware reset the microcontroller can also issue a SPI command to initiate software reset. Software reset is triggered by setting the RESET bit in the register CONFIG to logic 1, which re-initializes the device with all registers set to their default values. Once the re-initialization process is completed, the  $\overline{\text{INT}}$  pin is asserted low, and the interrupt register bit POR and the SPI status flag POR are both asserted to notify the microcontroller that the device has completed the reset process.

## 8.3.6 V<sub>S</sub> Under-Voltage (UV) Condition

During normal operation of a typical 12 V automotive system, the  $V_S$  voltage is usually quite stable and stays well above 11 V. However, the  $V_S$  voltage may drop temporarily during certain vehicle operations, such as cold cranking. If the  $V_S$  voltage drops below  $V_{UV\_F}$ , the TIC10024-Q1 enters the under-voltage (UV) condition since there is not enough voltage headroom for the device to accurately generate wetting currents. The following describes the behavior of the TIC10024-Q1 under UV condition:

- 1. All current sources and sinks de-activate and switch monitoring stops.
- 2. Interrupt is generated by asserting the INT pin low and the bit UV in the interrupt register (INT\_STAT) is flagged to logic 1. The bit UV\_STAT is asserted to logic 1 in the register IN\_STAT\_MISC. The OI SPI flag is asserted during any SPI transactions. The INT pin is released and the interrupt register (INT\_STAT) is cleared on the rising edge of CS provided that the interrupt register has been read during the SPI transaction.
- 3. SPI communication stays active, and all register settings stay intact without resetting. Previous switch status, if needed, can be retrieved without interruption.
- 4. The device continues to monitor the  $V_S$  voltage, and the UV condition sustains if the  $V_S$  voltage continues to stay below  $V_{UV\ R}$ . No further interrupt is generated once cleared.

Note the device resets as described in section VS Supply POR if the V<sub>S</sub> voltage drops below V<sub>POR F</sub>.

When the  $V_S$  voltage rises above  $V_{UV\_R}$ , the  $\overline{INT}$  pin is asserted low to notify the microcontroller that the UV condition no longer exists. The UV bit in the register INT\_STAT is flagged to logic 1 and the bit UV\_STAT bit is de-asserted to logic 0 in the register IN\_STAT\_MISC to reflect the clearance of the UV condition. The device resumes operation using current register settings (regardless of the  $\overline{INT}$  pin and SPI communication status) with polling restarted from the first enabled channel. The Switch State Change (SSC) interrupt is generated at the end of the first polling cycle and the detected switch status becomes the baseline switch status for subsequent polling cycles. The content of the INT\_STAT register, once read by the microcontroller, is cleared, and the  $\overline{INT}$  pin is released afterwards.

The following diagram describes the TIC10024-Q1 operation at various different  $V_S$  voltages. If the  $V_S$  voltage stays above  $V_{UV\_F}$  (Case 1), the device stays in normal operation. If the  $V_S$  voltage drops below  $V_{UV\_F}$  but stays above  $V_{POR\_F}$  (Case 2), the device enters the UV condition. If  $V_S$  voltage drops below  $V_{POR\_F}$  (Case 3), the device resets and all register settings are cleared. The microcontroller is then required to re-program all the configuration registers in order to resume normal operation after the  $V_S$  voltage recovers.



図 8-2. TIC10024-Q1 Operation At Various V<sub>S</sub> Voltage Levels

## 8.3.7 V<sub>S</sub> Over-Voltage (OV) Condition

If  $V_S$  voltage rises above  $V_{OV\_R}$ , the TIC10024-Q1 enters the over-voltage (OV) condition to prevent damage to internal structures of the device on the  $V_S$  and INx (for battery-connected switches) pins. The following describes the behavior of the TIC10024-Q1 under OV condition:

- 1. All current sources and sinks de-activate and switch monitoring stops.
- 2. Interrupt is generated by asserting the  $\overline{\text{INT}}$  pin low and the bit OV in the interrupt register (INT\_STAT) is flagged to logic 1. The bit OV\_STAT is asserted to logic 1 in the register IN\_STAT\_MISC. The OI SPI flag is asserted during any SPI transactions. The  $\overline{\text{INT}}$  pin is released and the interrupt register (INT\_STAT) is cleared on the rising edge of  $\overline{\text{CS}}$  provided that the interrupt register has been read during the SPI transaction.
- 3. SPI communication stays active, and all register settings stay intact without resetting. Previous switch status, if needed, can be retrieved without any interruption.
- 4. The device continues to monitor the V<sub>S</sub> voltage, and the OV condition sustains if the V<sub>S</sub> voltage continues to stay above V<sub>OV\_R</sub>- V<sub>OV\_HYST</sub>. No further interrupt is generated once cleared.

When the  $V_S$  voltage drops below  $V_{OV\_R}$  -  $V_{OV\_HYST}$ , the  $\overline{INT}$  pin is asserted low to notify the microcontroller that the over-voltage condition no longer exists. The OV bit in the register INT\_STAT is flagged to logic 1 and the bit OV\_STAT bit is de-asserted to logic 0 in the register IN\_STAT\_MISC to reflect the clearance of the OV condition. The device resumes operation using current register settings (regardless of the  $\overline{INT}$  pin and SPI communication status) with polling restarted from the first enabled channel. The Switch State Change (SSC) interrupt is generated at the end of the first polling cycle and the detected switch status becomes the baseline status for subsequent polling cycles. The content of the INT\_STAT register, once read by the microcontroller, is cleared and the  $\overline{INT}$  pin is released afterwards.

## 8.3.8 Switch Inputs Settings

IN0 to IN23 are inputs connected to external mechanical switches. The switch status of each input, whether open or closed, is indicated by the status registers. 表 8-1 below describes various settings that can be configured for each input. Note some settings are shared between multiple inputs. It is required to first stop device operation by setting the TRIGGER bit low in the register CONFIG before making any configuration changes, as described in *Device Trigger*.

表 8-1. TIC10024-Q1 Wetting Current and Threshold Setting Details

| Input | Threshold              | Wetting Current | Current Source (CSO) / Current<br>Sink (CSI) | Supported Switch Type           |
|-------|------------------------|-----------------|----------------------------------------------|---------------------------------|
| IN0   |                        | WC_IN0_IN1      | CSO<br>CSI                                   | Switch to GND<br>Switch to VBAT |
| IN1   | THRES_COMP_IN0_IN3 -   | WC_INO_INT      | CSO<br>CSI                                   | Switch to GND<br>Switch to VBAT |
| IN2   | THRES_COMP_INU_INS     | WC IN2 IN3      | CSO<br>CSI                                   | Switch to GND<br>Switch to VBAT |
| IN3   |                        | WC_INZ_IN3      | CSO<br>CSI                                   | Switch to GND<br>Switch to VBAT |
| IN4   |                        | WC_IN4          | CSO<br>CSI                                   | Switch to GND<br>Switch to VBAT |
| IN5   | TURES COMP IN INT      | WC_IN5          | CSO<br>CSI                                   | Switch to GND<br>Switch to VBAT |
| IN6   | THRES_COMP_IN4_IN7     | WC INC INT      | CSO<br>CSI                                   | Switch to GND<br>Switch to VBAT |
| IN7   |                        | WC_IN6_IN7      | CSO<br>CSI                                   | Switch to GND<br>Switch to VBAT |
| IN8   |                        | WC IN8 IN9      | CSO<br>CSI                                   | Switch to GND<br>Switch to VBAT |
| IN9   | THRES_COMP_IN8_IN11    | MC_II40_II48    | CSO<br>CSI                                   | Switch to GND<br>Switch to VBAT |
| IN10  |                        | WC_IN10         | CSO                                          | Switch to GND                   |
| IN11  |                        | WC_IN11         | CSO                                          | Switch to GND                   |
| IN12  |                        | WO INIAO 40     | CSO                                          | Switch to GND                   |
| IN13  | TUDES COMP INGS INGS   | WC_IN12_13      | CSO                                          | Switch to GND                   |
| IN14  | THRES_COMP_IN12_IN15   | WC 1814 45      | CSO                                          | Switch to GND                   |
| IN15  |                        | WC_IN14_15      | CSO                                          | Switch to GND                   |
| IN16  |                        | WC_IN16_17      | CSO                                          | Switch to GND                   |
| IN17  | THRES_COMP_IN16_IN19 - | VVO_IIV10_17    | CSO                                          | Switch to GND                   |
| IN18  | THINES_CONF_INTO_INT9  | WC_IN18_19      | CSO                                          | Switch to GND                   |
| IN19  |                        | MC_III 10_19    | CSO                                          | Switch to GND                   |
| IN20  |                        | WC_IN20_21      | CSO                                          | Switch to GND                   |
| IN21  | THRES_COMP_IN20_IN23 - | VVC_IINZU_Z I   | CSO                                          | Switch to GND                   |
| IN22  | THINES_CONF_INZU_INZS  | WC_IN22         | CSO                                          | Switch to GND                   |
| IN23  |                        | WC_IN23         | CSO                                          | Switch to GND                   |

### 8.3.8.1 Input Current Source and Sink Selection

Among the 24 inputs, IN10 to IN23 are intended for monitoring only ground-connected switches and are connected to current sources. IN0 to IN9 can be programmed to monitor either ground-connected switches or battery-connected switches by configuring the *CS\_SELECT* register. The default configuration of the IN0-IN9 inputs after POR is to monitor ground-connected switches (current sources are selected). To set an input to monitor battery-connected switches, set the corresponding bit to logic 1.

#### 8.3.8.2 Input Enable Selection

The TIC10024-Q1 provides switch status monitoring for up to 24 inputs, but there might be circumstances in which not all inputs need to be constantly monitored. The microcontroller may choose to enable or disable monitoring of certain inputs by configuring the *IN EN* register. Setting the corresponding bit to logic 0 de-

activates the wetting current source and sink and stops switch status monitoring for the input. Disabling monitoring of unused inputs reduces overall power consumption of the device.

All inputs are disabled by default upon device reset.

#### 8.3.8.3 Thresholds Adjustment

The threshold level for interrupt generation can be programmed by setting the *THRES\_COMP* register. The threshold level settings can be set for each individual input groups and each group consists of 4 inputs. Four threshold levels are available: 2 V, 2.7 V, 3 V, and 4 V.

Remember to use caution when setting up the threshold for switches that are connected externally to the battery as there is a finite voltage drop (as high as  $V_{CSI\_DROP\_OPEN}$  for 10mA and 15mA settings) across the current sinks. Therefore, even for an open switch, then voltage on the INx pin can be as high as  $V_{CSI\_DROP\_OPEN}$  and the detection threshold shall be configured above it. It shall also be noted that a lower wetting current sink setting may not be strong enough to pull the INx pin close to ground in the presence of a leaky open external switch, as illustrated in the diagram below (see  $\boxtimes$  8-3). In this example, the external switch, although in the open state, has large leakage current and can be modelled as an equivalent resistor ( $R_{DIRT}$ ) of 5k $\Omega$ . The 2mA current sink is only able to pull the INx pin voltage down to 4 V, even if the switch is in the open state.



図 8-3. Example Showing The Calculation of The INx Pin Voltage For A Leaky Battery-Connected Switch

#### 8.3.8.4 Wetting Current Configuration

There are 6 different wetting current settings (0 mA, 1 mA, 2 mA, 5 mA, 10 mA, and 15mA) that can be programmed by configuring the *WC\_CFG0* and WC\_CFG1 registers. 0 mA is selected by default upon device reset.

The accuracy of the wetting current has stronger dependency on the  $V_S$  voltage when  $V_S$  voltage is low. The lower the  $V_S$  voltage falls, the more deviation on the wetting currents from their nominal values. Refer to  $I_{WETT\ (CSO)}$  and  $I_{WETT\ (CSI)}$  specifications for more details.

## 8.3.9 Interrupt Generation and INT Assertion

The  $\overline{\text{INT}}$  pin is an active-low, open-drain output that asserts low when an event (switch input state change, temperature warning, over-voltage shut down etc.) is detected by the TIC10024-Q1. An external pull-up resistor to  $V_{DD}$  is needed on the  $\overline{\text{INT}}$  pin (see  $\boxtimes$  8-4). The  $\overline{\text{INT}}$  pin can also be connected directly to a 12-V automotive battery to support the microcontroller wake-up feature, as describe in  $2000 \times 10^{-2} \times 10^{-2}$ 

Submit Document Feedback

Copyright © 2022 Texas Instruments Incorporated



Copyright @ 2010, Texas instruments incorporate

図 8-4. INT Connection Example #1

#### 8.3.9.1 INT Pin Assertion Scheme

TIC10024-Q1 supports two configurable schemes for  $\overline{\text{INT}}$  assertion: static and dynamic. The scheme can be adjusted by configuring the INT\_CONFIG bit in the *CONFIG* register.

If the static  $\overline{\text{INT}}$  assertion scheme is used (INT\_CONFIG = 0 in the CONFIG register), the  $\overline{\text{INT}}$  pin is asserted low upon occurrence of an event. The  $\overline{\text{INT}}$  pin is released on the rising edge of  $\overline{\text{CS}}$  only if a READ command has been issued to read the INT\_STAT register while  $\overline{\text{CS}}$  is low, otherwise the  $\overline{\text{INT}}$  will be kept low indefinitely. The content of the INT\_STAT interrupt register is latched on the first rising edge of SCLK after  $\overline{\text{CS}}$  goes low for every SPI transaction, and the content is cleared upon a READ command issued to the INT\_STAT register, as illustrated in  $\boxtimes$  8-5.



図 8-5. Static INT Assertion Scheme

In some system implementations an edge-triggered based microcontroller might potentially miss the  $\overline{\text{INT}}$  assertion if it is configured to the static scheme, especially when the microcontroller is in the process of waking up. To prevent missed  $\overline{\text{INT}}$  assertion and improve robustness of the interrupt behavior, the TIC10024-Q1 provides the option to use the dynamic assertion scheme for the  $\overline{\text{INT}}$  pin. When the dynamic scheme is used (INT\_CONFIG= 1 in the CONFIG register), the  $\overline{\text{INT}}$  pin is asserted low for a duration of  $t_{\text{INT}\_ACTIVE}$  and is deasserted back to high if the INT\_STAT register has not been read after  $t_{\text{INT}\_ACTIVE}$  has elapsed. The  $\overline{\text{INT}}$  pin continues to toggle until the INT\_STAT register is read.

If the INT\_STAT register is read when  $\overline{\text{INT}}$  pin is asserted low, the  $\overline{\text{INT}}$  pin is released on the READ command's  $\overline{\text{CS}}$  rising edge and the content of the INT\_STAT register is also cleared, as shown in  $\boxtimes$  8-6. If the INT\_STAT register is read when  $\overline{\text{INT}}$  pin is de-asserted, the content of the INT\_STAT register is cleared on the READ command's  $\overline{\text{CS}}$  rising edge, and the  $\overline{\text{INT}}$  pin is not re-asserted back low, as shown in  $\boxtimes$  8-7.





図 8-6. Dynamic INT Assertion Scheme With INT\_STAT Register Read During t<sub>INT ACTIVE</sub>



図 8-7. Dynamic INT Assertion Scheme With INT\_STAT Register Read During t<sub>INT INACTIVE</sub>

The static  $\overline{\text{INT}}$  assertion scheme is selected by default upon device reset. The  $\overline{\text{INT}}$  pin assertion scheme can only be changed when bit TRIGGER is logic 0 in the CONFIG register.

# 8.3.9.2 Interrupt Idle Time (t<sub>INT IDLE</sub>) Time

Interrupt idle time (t<sub>INT IDLE</sub>) is implemented in TIC10024-Q1 to:

- Allow the INT pin enough time to be pulled back high by the external pull-up resistor and allow the next assertion to be detectable by an edge-triggered microcontroller.
- Minimize the chance of glitching on the INT pin if back-to-back events occur.

When there is a pending interrupt event and the interrupt event is not masked,  $t_{\text{INT\_IDLE}}$  is applied after the READ command is issued to the INT\_STAT register. If another event occurs during the interrupt idle time the INT\_STAT register content is updated instantly but the  $\overline{\text{INT}}$  pin is not asserted low until  $t_{\text{INT\_IDLE}}$  has elapsed. If another READ command is issued to the INT\_STAT register during  $t_{\text{INT\_IDLE}}$ , the INT\_STAT register content is cleared immediately, but the  $\overline{\text{INT}}$  pin is not re-asserted back low after  $t_{\text{INT\_IDLE}}$  has elapsed. An example of the interrupt idle time is given below to illustrate the  $\overline{\text{INT}}$  pin behavior under the static  $\overline{\text{INT}}$  assertion schemes:

Submit Document Feedback

Copyright © 2022 Texas Instruments Incorporated



図 8-8. INT Assertion Scheme With t<sub>INT IDLE</sub>

### 8.3.9.3 Microcontroller Wake-Up

Using a few external components, the  $\overline{\text{INT}}$  pin can be used for wake-up purpose to activate a voltage regulator through its inhibit inputs. An implementation example is shown in  $\boxtimes$  8-9. This implementation is especially useful for waking up a microcontroller in sleep mode to allow significant system-level power savings.

Before the wake-up event, the  $\overline{\text{INT}}$  pin is in high impedance state on the TIC10024-Q1. The microcontroller can be kept in sleep state with all its GPIOs in logic low. Hence, Q2 remains off with its based in logic low state and the base of Q1 is weakly pulled-high to the  $V_S$  level. This causes Q1 to remain off, and the LDO\_EN signal is pulled-down to logic low to disable the regulator's output.  $V_{DD}$  is therefore unavailable to both the TIC10024-Q1 device and the microcontroller and SPI communication is not supported. Switch status monitoring, however, is still active in the TIC10024-Q1.

When an event, such as switch status change, temperature warning, or overvoltage, occurs, the  $\overline{\text{INT}}$  pin is asserted low by TIC10024-Q1, causing Q1 to turn on to activate the voltage regulator. The microcontroller is then reactivated, and the communication between the microcontroller and the TIC10024-Q1 is reestablished. The microcontroller can then access stored event information using SPI communication. Note since the  $\overline{\text{INT}}$  pin is de-asserted after the INT\_STAT register is read, the microcontroller is required to keep the regulator on by driving the  $\mu\text{C}_{\text{LDO}}$ EN signal high. This allows  $V_{\text{DD}}$  to stay high to provide power to the microcontroller and support SPI communications.

The wake-up implementation is applicable only when the device is configured to use the static  $\overline{\text{INT}}$  assertion scheme.





図 8-9. INT Connection to Support Microcontroller Wake-Up

## 8.3.9.4 Interrupt Enable / Disable And Interrupt Generation Conditions

Each switch input can be programmed to enable or disable interrupt generation upon status change by configuring registers  $INT\_EN\_COMP1$  to  $INT\_EN\_COMP2$ .

The abovementioned registers can also be used to control interrupt generation condition based on the following settings:

- 1. **Rising edge**: an interrupt is generated if the current input measurement is above the corresponding threshold and the previous measurement was below.
- 2. **Falling edge:** an interrupt is generated if the current input measurement is below the corresponding threshold and the previous measurement was above.
- 3. Both edges: changes of the input voltage in either direction results in an interrupt generation.

Note interrupt generation from switch status change is disabled for all inputs by default upon device reset.

#### 8.3.9.5 Detection Filter

When monitoring the switch input status, a detection filter can be configured by setting the DET\_FILTER bits in the *CONFIG* register to generate Switch Status Change (SSC) interrupt only if the same input status (w.r.t the threshold) is sampled consecutively. This detection filter can be useful to debounce inputs during a switch toggle event. Four different filtering schemes are available:

- 1. Generate an SSC interrupt if the voltage level at an input crossed its threshold
- 2. Generate an SSC interrupt if the voltage level at an input crossed its threshold and the status is stable (w.r.t. the threshold) for at least 2 consecutive polling cycles
- 3. Generate an SSC interrupt if the voltage level at an input crossed its threshold and the status is stable (w.r.t. the threshold) for at least 3 consecutive polling cycles
- 4. Generate an SSC interrupt if the voltage level at an input crossed its threshold and the status is stable (w.r.t. the threshold) for at least 4 consecutive polling cycles

The default value of switch status is stored internally after the 1st detection cycle, even if detection filter (by configure the DET\_FILTER in the *CONFIG* register) is used. An example is illustrated below with the assumption that DET\_FILTER in register *CONFIG* is set to 11 (SSC interrupt is generated if the input crosses the threshold and the status is stable w.r.t. the threshold for at least 4 consecutive detection cycles). Assume switch status change is detected in the 3rd detection cycle and stays the same for the next 3 cycles.

| DETECTION CYCLE | 1                            | 2 | 3                             | 4 | 5 | 6 |
|-----------------|------------------------------|---|-------------------------------|---|---|---|
| Event           | Default Switch status stored | _ | Switch status change detected | _ | _ |   |

The detection filter counter is reset to 0 when the TRIGGER bit in the *CONFIG* register is de-asserted to logic 0. Upon device reset, the default setting for the detection filter is set to generating an SSC interrupt at every threshold crossing.

### 8.3.10 Temperature Monitor

With multiple switch inputs are closed and high wetting current setting is enabled, considerable power can be dissipated by the device and raise the device temperature. TIC10024-Q1 has integrated temperature monitoring and protection circuitry to put the device in low power mode to prevent damage due to overheating. Two types of temperature protection mechanisms are integrated in the device: Temperature Warning (TW) and Temperature Shutdown (TSD). The triggering temperatures and hysteresis are specified in 表 8-2 below:

| 表 8-2. Temperati | ture Monitoring | Characteristics of | f TIC10024-Q1 |
|------------------|-----------------|--------------------|---------------|
|------------------|-----------------|--------------------|---------------|

| PARAMETER                                                                           | MIN | TYP | MAX | UNIT |
|-------------------------------------------------------------------------------------|-----|-----|-----|------|
| Temperature warning trigger temperature (T <sub>TW</sub> )                          | 130 | 140 | 155 | °C   |
| Temperature shutdown trigger temperature (T <sub>TSD</sub> )                        | 150 | 160 | 175 | °C   |
| Temperature hysteresis (T <sub>HYS</sub> ) for T <sub>TW</sub> and T <sub>TSD</sub> |     | 15  |     | °C   |

## 8.3.10.1 Temperature Warning (TW)

When the device temperature goes above the temperature warning trigger temperature ( $T_{TW}$ ), the TIC10024-Q1 performs the following operations:

- 1. Generate an interrupt by asserting the INT pin low and flag the TW bit in INT\_STAT register to logic 1. The TEMP bit in the SPI flag is also flagged to logic 1 for all SPI transactions.
- 2. The TW STAT bit of the IN STAT MISC register is flagged to logic 1.
- 3. If the TW\_CUR\_DIS\_CSO or TW\_CUR\_DIS\_CSO bit in *CONFIG* register is set to logic 0 (default), the wetting current is adjusted down to 2 mA for 10 mA or 15 mA settings. The wetting current stays at its preconfigured value if 0 mA, 1 mA, 2 mA, or 5 mA setting is used.
- 4. Maintain the low wetting current as long as the device junction temperature stays above T<sub>TW</sub> T<sub>HYS</sub>.

Copyright © 2022 Texas Instruments Incorporated

Submit Document Feedback

The  $\overline{\text{INT}}$  pin is released and the INT\_STAT register content is cleared on the rising edge of  $\overline{\text{CS}}$  provided the INT\_STAT register has been read during  $\overline{\text{CS}}$  low. The TIC10024-Q1 continues to monitor the temperature, but does not issue further interrupts if the temperature continues to stay above T<sub>TW</sub>- T<sub>HYS</sub>. The status bit TW\_STAT in register IN STAT MISC continues to stay at logic 1 as long as the temperature warning condition exists.

If desired, the reduction of wetting current down to 2mA setting (from 10 mA or 15 mA) can be disabled by setting the TW\_CUR\_DIS\_CSO or TW\_CUR\_DIS\_CSI bit in the CONFIG register to 1. The interrupt is still generated ( $\overline{INT}$  asserted low and INT\_STAT interrupt register is updated) when the temperature warning event occurs but the wetting current is not reduced. This setting applies to both the polling and continuous mode operation. Note if the feature is enabled, switch detection result might be impacted upon  $T_{TW}$  event if the wetting current is reduced to 2mA from 10mA or 15mA.

When the temperature drops below  $T_{TW}$ -  $T_{HYS}$ , the  $\overline{INT}$  pin is asserted low (if released previously) to notify the microcontroller that the temperature warning condition no longer exists. The TW bit of the interrupt register INT\_STAT is flagged logic 1. The TW\_STAT bit in the IN\_STAT\_MISC register is de-asserted back to logic 0. The device resumes operation using the current programmed settings (regardless of the  $\overline{INT}$  and  $\overline{CS}$  status).

## 8.3.10.2 Temperature Shutdown (TSD)

After the device enters TW condition, if the junction temperature continues to rise and goes above the temperature shutdown threshold ( $T_{TSD}$ ), the TIC10024-Q1 enters the Temperature Shutdown (TSD) condition and performs the following operations:

- Opens all the switches connected to the current sources or sinks to prevent any further heating due to excessive current flow.
- 2. Generate an interrupt by asserting the INT pin (if not already asserted) low and flag the TSD bit in the INT STAT register to logic 1. The TEMP bit in the SPI flag is also flagged to logic 1 for all SPI transactions.
- The TSD\_STAT bit of the IN\_STAT\_MISC register is flagged to logic 1. The TW\_STAT bit also stays at logic 1.
- 4. SPI communication stays on and all register settings stay intact without resetting. Previous switch status, if needed, can be retrieved without any interruption.
- 5. Maintain the setting as long as the junction temperature stays above T<sub>TSD</sub>- T<sub>HYS</sub>.

The  $\overline{\text{INT}}$  pin is released and the INT\_STAT register content is cleared on the rising edge of  $\overline{\text{CS}}$  provided the INT\_STAT register has been read during  $\overline{\text{CS}}$  low. The TIC10024-Q1 continues to monitor the temperature, but does not issue further interrupts if the temperature continues to stay above  $T_{\text{TSD}}$  -  $T_{\text{HYS}}$ . The status bit TSD\_STAT in register IN\_STAT\_MISC continues to stay at logic 1 as long as the temperature shutdown condition exists.

When the temperature drops below  $T_{TSD}$  -  $T_{HYS}$ , the  $\overline{INT}$  pin is asserted low (if released previously) to notify the microcontroller that the temperature shutdown condition no longer exists. The TSD bit of the interrupt register INT\_STAT is flagged logic 1. In the IN\_STAT\_MISC register, the TSD\_STAT bit is de-asserted back to logic 0, while the TW\_STAT bit stays at logic 1. The device resumes operation using the wetting current setting described in section *Temperature Warning* if the temperature stays above  $T_{TW}$  -  $T_{HYS}$ . Note the polling restarts from the first enabled channel and the SSC interrupt is generated at the end of the first polling cycle. The detected switch status from the first polling cycle becomes the default switch status for subsequent polling.

#### 8.3.11 Parity Check And Parity Generation

The TIC10024-Q1 uses parity bit check to ensure error-free data transmission from/to the SPI commander.

The device uses odd parity, for which the parity bit is set so that the total number of ones in the transmitted data on SO (including the parity bit) is an odd number (i.e.  $Bit0 \oplus Bit1 \oplus ... \oplus Bit30 \oplus Bit31 \oplus Parity = 1$ ).

The device also uses odd parity check after receiving data on SI from the SPI commander. If the total number of ones in the received data (including the parity bit) is an even number the received data is discarded. The INT will be asserted low and the PRTY\_FAIL bit in the interrupt register (INT\_STAT) is flagged to logic 1 to notify the host that transmission error occurred. The PRTY\_FAIL flag is also asserted during SPI communications.

## 8.3.12 Cyclic Redundancy Check (CRC)

The TIC10024-Q1 includes a CRC module to support redundancy checks on the configuration registers to ensure the integrity of data. The CRC calculation is based on the ITU-T X.25 implementation, and the CRC polynomial (0x1021) used is popularly known as CRC-CCITT-16 since it was initially proposed by the ITU-T (formerly CCITT) committee. The CRC calculation rule is defined in 表 8-3:

| VALUE                                                         |  |  |  |  |  |
|---------------------------------------------------------------|--|--|--|--|--|
| 16 bits                                                       |  |  |  |  |  |
| x <sup>16</sup> + x <sup>12</sup> + x <sup>5</sup> +1 (1021h) |  |  |  |  |  |
| FFFFh                                                         |  |  |  |  |  |
| No                                                            |  |  |  |  |  |
| No                                                            |  |  |  |  |  |
| 0000h                                                         |  |  |  |  |  |
|                                                               |  |  |  |  |  |

表 8-3. CRC Calculation Rule

The CRC calculation is done on all the configuration registers starting from register CONFIG and ending at register INT\_EN\_CFG0 (address 1Ah through 24h). The device substitutes a "zero" for each reserved configuration register bit during the CRC calculation. The CRC calculation can be triggered by asserting the CRC\_T bit in the CONFIG register. Once completed, the CRC\_CALC interrupt bit in the INT\_STAT register is asserted and an interrupt is issued. The 16-bit CRC calculation result is stored in the register CRC. This interrupt can be disabled by de-asserting the CRC\_CALC\_EN bit in the INT\_EN\_CFG0 register. It is important to avoid writing data to the configuration registers when the device is undergoing CRC calculations to prevent false calculation results.

⊠ 8-10 shows the block diagram of the CRC module. The module consists of 16 shift-registers and 3 exclusive-OR gates. The registers start with 1111-1111-1111 (or FFFFh) and the module performs an XOR function and shifts its content until the last bit of the register string is used. The final register's content after the last data bit is the calculated CRC value of the data set and the content is stored in the CRC register.

Note the CRC\_T bit self-clears after the CRC calculation is completed. Logic 1 is used for CRC\_T bit during CRC calculation.



図 8-10. CCITT-16 CRC Module Block Diagram

#### 8.4 Device Functional Modes

The TIC10024-Q1 has 2 modes of operation: continuous mode and polling mode. The following sections describe the two operation modes in details as well as some of the advanced features that could be activated during normal operations.

#### 8.4.1 Continuous Mode

In continuous mode, wetting current is continuously applied to each enabled input channel, and the status of each channel is sampled sequentially (starting from the IN0 to IN23). The TIC10024-Q1 monitors enabled inputs and issues an interrupt (if enabled) if a switch status change event is detected. The wetting current setting for each input can be individually adjusted by configuring the *WC\_CFG0* and *WC\_CFG1* to the 0mA, 1mA, 2mA, 5mA, 10mA, or 15mA setting.

 $\boxtimes$  8-11 below illustrates an example of the timing diagram of the detection sequence in continuous mode. After the TRIGGER bit in register *CONFIG* is set to logic 1, it takes  $t_{STARTUP}$  to activate the wetting current for all enabled inputs. The wetting currents stay on continuously, while each input is routed to the comparator for sampling in a sequential fashion. After detection is done for an input, the switch status (below or above detection threshold) is stored in the register ( $IN\_STAT\_COMP$ ) to be used as the default state for subsequent detection cycles. After the end of the first polling cycle, the  $\overline{INT}$  pin is asserted low to notify the microcontroller that the default switch status is ready to be read. The SSC bit in  $INT\_STAT$  register and the SPI status flag SSC are also asserted to logic 1. The polling cycle time ( $t_{POLL}$ ) determines how frequently each input is sampled and can be configured in the register CONFIG.



図 8-11. An Example Of The Detection Sequence In Continuous Mode

Submit Document Feedback

Copyright © 2022 Texas Instruments Incorporated

The *INT\_STAT* register is cleared and *INT* pin de-asserted if a SPI READ command is issued to the register. Note the interrupt is always generated after the 1st detection cycle (after the TRIGGER bit in register *CONFIG* is set to logic 1). In subsequent detection cycles, the interrupt is generated only if switch status change is detected.

No wetting currents are applied to 0mA- configured inputs, although some biasing current (as specified by  $I_{IN\_LEAK\_0mA}$ ) may still flow in and out of the input. Threshold crossing monitoring is still performed for the input using the defined threshold(s). The 0mA setting is useful to utilize the integrated comparator to measure applied voltage on a specific input without being affected by the device wetting current.

#### 8.4.2 Polling Mode

The polling mode can be activated to reduce current drawn in ignition-off condition to conserve battery charge. Unlike the continuous mode, the current sources/sinks do not stay on continuously in the polling mode. Instead, they are turned on/off sequentially from IN0 to IN23 and cycled through each individual input channel. The microcontroller can be put to sleep to reduce overall system power. If a switch status change (SSC) is detected by the TIC10024-Q1, the  $\overline{\text{INT}}$  pin (if enabled for the input channel) is asserted low (and the SSC bit in INT\_STAT register and the SPI status flag SSC are also asserted to logic 1). The  $\overline{\text{INT}}$  pin assertion can be used to wake up the system regulator which, in turn, wakes up the microcontroller as described in section *Microcontroller Wake-Up*. The microcontroller can then use SPI communication to read the switch status information.

The polling is activated when the TRIGGER bit in the CONFIG register is set to logic 1.

In polling mode, wetting current is applied to each input for a pre-programmed polling active time between 64 µs and 2048 µs, set by the POLL\_ACT\_TIME bits in the *CONFIG* register. At the end of the wetting current application, the input voltage is sampled by the comparator. Each input is cycled through in sequential order from IN0 to IN23. Sampling is repeated at a frequency from 2 ms to 4096 ms, set by the POLL\_TIME bits in the *CONFIG* register. Wetting currents are applied to closed switches only during the polling active time; hence the overall system current consumption can be greatly reduced.

Similar to continuous mode, after the first polling cycle, the switch status of each input (below or above detection threshold) is stored in the register (IN\_STAT\_COMP) to be used as the default state for subsequent polling cycles. The INT pin is asserted low to notify the microcontroller that the default switch status is ready to be read. The SSC bit in INT\_STAT register and the SPI status flag SSC are also asserted to logic 1. The INT\_STAT register is cleared and INT pin de-asserted if a SPI READ command is issued to the register. Note the interrupt is always generated after the 1st polling cycle (after the TRIGGER bit in register CONFIG is set to logic 1). In subsequent polling cycles the interrupt is generated only if switch status change is detected.

An example of the timing diagram of the polling mode operation is shown in 🗵 8-12.





図 8-12. An Example Of The Polling Sequence In Standard Polling Mode

If the switch position changes between two active polling times, no interrupt will be generated and the status register (*IN STAT COMP*) will not reflect such a change. An example is shown in  $\boxtimes$  8-13.



図 8-13. Example For Ignored Switch Position Change Between 2 Wetting Current Cycles

#### 8.4.3 Additional Features

There are additional features that can be enabled during continuous and polling mode to increase robustness of device operation or provide more system information. These features are described in detail in the following sections.

### 8.4.3.1 Clean Current Polling (CCP)

In real automotive system, lower wetting current is generally desired to reduce the system's overall power consumption. However, certain system design requires 10 mA or higher cleaning current to clear oxide build-up on the mechanical switch contact surface when the current is applied to closed switches. A special type of polling, called the Clean Current Polling (CCP), can be used for this application.

If CCP is enabled each polling cycle consists of two wetting current activation steps. The first step uses the wetting current setting configured in the  $WC\_CFG0$  and  $WC\_CFG1$  registers as in the continuous mode or polling mode. The second step (cleaning cycle) is activated simultaneously for all CCP enabled inputs at a time  $t_{CCP\_TRAN}$  after the normal polling step of the last enabled input. Interrupt generation and  $\overline{INT}$  pin assertion is not impacted by the clean current pulses.

The wetting current and its active time for the cleaning cycle can be configured in the *CCP\_CFG0* register. The cleaning cycle can be disabled, if desired, for each individual input by programming the *CCP\_CFG1* register. CCP is available for both continuous mode and polling mode. To use the CCP feature, at least one input has to be enabled.

図 8-14 illustrates the operation of the CCP when the device is configured to the polling mode.



図 8-14. Polling With CCP Enabled

☑ 8-15 illustrates the operation of the CCP when the device is configured to the continuous mode:



図 8-15. Continue Mode With CCP Enabled

#### 8.4.3.2 Wetting Current Auto-Scaling

The 10 mA and 15 mA wetting current settings are useful to clean oxide build-up on the mechanical switch contact surface when the switch changes state from open to close. After the switch is closed, it is undesirable to keep the wetting current level at high level if only digital switches are monitored since it results in high current consumption and could potentially heat up the device quickly if multiple inputs are monitored. The wetting current auto-scaling feature helps mitigate this issue.

When enabled (AUTO\_SCALE\_DIS\_CSO or AUTO\_SCALE\_DIS\_CSI bit = logic 0 in the *WC\_CFG1* register), wetting current is reduced to 2 mA from 10 mA or 15 mA setting after switch closure is detected. The threshold used to determine a switch closure is the threshold configured in the *THRES\_COMP* register.

The current reduction takes place N cycles after switch closure is detected on an input, where N depends on the setting of the DET\_FILTER bits in the *CONFIG* register:

- DET\_FILTER= 00: wetting current is reduced immediately in the next detection cycle after a closed switch is detected.
- DET\_FILTER= 01: wetting current is reduced when a closed switch is detected and the switch status is stable for at least 2 consecutive detection cycles.
- DET\_FILTER= 10: wetting current is reduced when a closed switch is detected and the switch status is stable for at least 3 consecutive detection cycles.
- DET\_FILTER= 11: wetting current is reduced when a closed switch is detected and the switch status is stable for at least 4 consecutive detection cycles.

The wetting current is adjusted back to the original setting of 10 mA or 15 mA at a time of N cycles after an open switch is detected, where N again depends on the DET\_FILTER bit setting in the *CONFIG* register. ☑ 8-16 depicts the behavior of the wetting current auto-scaling feature.



図 8-16. Wetting Current Auto-scaling Behavior

The wetting current auto-scaling only applies to 10 mA and 15 mA settings and is only available in continuous mode. If AUTO\_SCALE\_DIS\_CSO or AUTO\_SCALE\_DIS\_CSI bit is set to logic 1 in the *WC\_CFG1* registers, the wetting current stays at its original setting when a closed switch is detected. Power dissipation needs to be closely monitored when wetting current auto-scaling is disabled for multiple inputs as the device could heat up quickly when high wetting current settings are used. If the auto-scaling feature is disabled in continuous mode, the total power dissipation can be approximated using  $\stackrel{>}{\not\sim}$  1.

$$P_{TOTAL} = V_S \times \left( I_{S\_CONT} + I_{WETT(TOTAL)} \right) \tag{1}$$

where  $I_{WETT\ (TOTAL)}$  is the sum of all wetting currents from all input channels. Increase in device junction temperature can be calculated based on P ×  $R_{\theta JA}$ . The junction temperature must be below  $T_{TSD}$  for proper device operation. An interrupt will be issued when the junction temperature exceeds  $T_{TW}$  or  $T_{TSD}$ . For detailed description of the temperature monitoring, please refer to sections *Temperature Warning (TW)* and *Temperature Shutdown (TSD)*.

Submit Document Feedback

Copyright © 2022 Texas Instruments Incorporated

## 9 Programming

The SPI interface communication consists of the 4 pins:  $\overline{CS}$ , SCLK, SI, and SO. The interface can work with SCLK frequency up to 4 MHz.

### 9.1 SPI Communication Interface Buses

#### 9.1.1 Chip Select ( CS)

The system microcontroller selects the TIC10024-Q1 to receive communication using the  $\overline{\text{CS}}$  pin. With the  $\overline{\text{CS}}$  pin in a logic LOW state, command words may be sent to the TIC10024-Q1 through the serial input (SI) pin, and the device information can be retrieved by the microcontroller through the serial output (SO) pin. The falling edge of the  $\overline{\text{CS}}$  enables the SO output and latches the content of the interrupt register INT\_STAT. The microcontroller may issue a READ command to retrieve information stored in the registers. Rising edge on the  $\overline{\text{CS}}$  pin initiates the following operations:

- 1. Disable the output driver and makes SO high-impedance.
- 2. INT pin is reset to logic HIGH if a READ command to the INT STAT register was issued during CS = LOW.

To avoid corrupted data, it is essential the HIGH-to-LOW and LOW-to-HIGH transitions of the  $\overline{CS}$  signal occur only when SCLK is in a logic LOW state. A clean  $\overline{CS}$  signal is needed to ensure that no incomplete SPI words are sent to the device. The  $\overline{CS}$  pin should be externally pulled up to VDD by a 10 k $\Omega$  resistor.

## 9.1.2 System Clock (SCLK)

The system clock (SCLK) input is used to clock the internal shift register of the TIC10024-Q1. The SI data is latched into the input shift register on the falling edge of the SCLK signal. The SO pin shifts the device stored information out on the rising edge of SCLK. The SO data is available for the microcontroller to read on the falling edge of SCLK.

False clocking of the shift register must be avoided to ensure validity of data and it is essential the SCLK pin be in a logic LOW state whenever  $\overline{\text{CS}}$  makes any transition. Therefore, it is recommended that the SCLK pin gets pulled to a logic LOW state as long as the device is not accessed and  $\overline{\text{CS}}$  is in a logic HIGH state. When the  $\overline{\text{CS}}$  is in a logic HIGH state, any signal on the SCLK and SI pins will be ignored and the SO pin remains as a high impedance output. Refer to  $\overline{\boxtimes}$  9-1 and  $\overline{\boxtimes}$  9-2 for examples of typical SPI read and write sequence.

#### 9.1.3 Slave In (SI)

The SI pin is used for serial instruction data input. SI information is latched into the input register on the falling edge of the SCLK. To program a complete word, 32 bits of information must be entered into the device. The SPI logic counts the number of bits clocked into the IC and enables data latching only if exactly 32 bits have been clocked in. In case the word length exceeds or does not meet the required length, the SPI\_FAIL bit of the INT\_STAT register is asserted to logic 1 and the INT pin will be asserted low. The data received is considered invalid. Note the SPI\_FAIL bit is not flagged if SCLK is not present.

#### 9.1.4 Slave Out (SO)

The SO pin is the output from the internal shift register. The SO pin remains high-impedance until the  $\overline{\text{CS}}$  pin transitions to a logic LOW state. The negative transition of  $\overline{\text{CS}}$  enables the SO output driver and drives the SO output to the HIGH state (by default). The first positive transition of SCLK makes the status data bit 31 available on the SO pin. Each successive positive clock makes the next status data bit available for the microcontroller to read on the falling edge of SCLK. The SI/SO shifting of the data follows a first-in, first-out scheme, with both input and output words transferring the most significant bit (MSB) first.

Copyright © 2022 Texas Instruments Incorporated

Submit Document Feedback

## 9.2 SPI Sequence

Q1.







図 9-2. TIC10024-Q1 Write SPI Sequence

#### 9.2.1 Read Operation

The Read/Write bit (bit 31) of the SI bus needs to be set to logic 0 for a READ operation. The 6-bits address of the register to be accessed follows next on the SI bus. The content from bit 24 to bit 1 does not represent a valid command for a read operation and will be ignored. The LSB (bit 0) is the parity bit used to detect communication errors.

On the SO bus, the status flags will be outputted from the TIC10024-Q1, followed by the data content in the register that was requested. The LSB is the parity bit used to detect communication errors.

Note there are several test mode registers used in the TIC10024-Q1 in addition to the normal functional registers, and a READ command to these test registers returns the register content. If a READ command is issued to an invalid register address, the TIC10024-Q1 returns all 0's.

### 9.2.2 Write Operation

The Read/Write bit (bit 31) on the SI bus needs to be set to 1 for a write operation. The 6-bits address of the register to be accessed follows next on the SI bus. Note the register needs to be a writable configuration register. or otherwise the command will be ignored. The content from bit 24 to bit 1 represents the data to be written to the register. The LSB (bit 0) is the parity bit used to detect communication errors.

Submit Document Feedback

Copyright © 2022 Texas Instruments Incorporated

www.tij.co.jp

On the SO bus, the status flags will be output from the TIC10024-Q1, followed by the previous data content of the written register. The previous content of the register is latched after the full register address is decoded in the SI command (after bit 25 is transmitted). The new data will replace the previous data content at the end of the SPI transaction if the SI write is a valid command (valid register address and no SPI/parity error). If the write command is invalid, the new data will be ignored and the register content will remain unchanged. The LSB is the parity bit used to detect communication errors.

Note there are several test mode registers used in the TIC10024-Q1 in addition to the normal functional registers. A WRITE command to these test registers has no effect on the register content, even though the register content is returned on the SO output. If a WRITE command is issued to an invalid register address, the SO output returns all 0's.

### 9.2.3 Status Flag

The status flags are output from SO during every READ or WRITE SPI transaction to indicate system conditions. These bits do not belong to an actual register, but their content is mirrored from the interrupt register INT STAT. A READ command executed on the INT\_STAT would clear both the bits inside the register and the status flag. The following table describes the information that can be obtained from each SPI status flag:

表 9-1. TIC10024-Q1 SPI Status Flag Description

| SYMBOL    | NAME                | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
|-----------|---------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|           |                     | This flag mirrors the POR bit in the interrupt register INT_STAT, and it indicates, if set to 1, that a reset event has                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| POR       | Power-on Reset      | occurred. This bit is asserted after a successful power-on-reset, hardware reset, or software reset. Refer to                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
|           |                     | <i>⋾</i> ン 8.3.5 for more details.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| SPI_FAIL  | SPI Error           | This flag mirrors the SPI_FAIL bit in the interrupt register INT_STAT and it indicates, if set to 1, that the last SPI responder in (SI) transaction is invalid. To program a complete word, 32 bits of information must be entered into the device. The SPI logic counts the number of bits clocked into the IC and enables data latching only if exactly 32 bits have been clocked in. In case the word length exceeds or does not meet the required size, the SPI_FAIL bit, which mirrors its value to this SPI_FAIL status flag, of the interrupt register INT_STAT will be set to 1 and the INT pin will be asserted low. The data received will be considered invalid. Once the INT_STAT register is read, its content will be cleared on the rising edge of CS. The SPI_FAIL status flag, which mirrors the SPI_FAIL bit in the INT_STAT register, will also be de-asserted. Note the SPI_FAIL bit is not flagged if SCLK is not present. |
| PRTY_FAIL | Parity Fail         | This flag mirrors the PRTY_FAIL bit in the interrupt register INT_STAT and it indicates, if set to 1, that the last SPI responder in (SI) transaction has a parity error. The device uses odd parity. If the total number of ones in the received data (including the parity bit) is an even number, the received data is discarded. The INT will be asserted low and the PRTY_FAIL bit in the interrupt register (INT_STAT) is flagged to logic 1, and the PRTY_FAIL status flag, which mirrors the PRTY_FAIL bit in the INT_STAT register, is also set to 1. Once the INT_STAT register is read, its content will be cleared on the rising edge of CS. The PRTY_FAIL status flag, which mirrors the PRTY_FAIL bit in the INT_STAT register, will also be de-asserted.                                                                                                                                                                          |
| SSC       | Switch State Change | This flag mirrors the SSC bit in the interrupt register INT_STAT and it indicates, if set to 1, that one or more switch inputs crossed a threshold. To determine the origin of the state change, the microcontroller can read the content of the register IN_STAT_COMP. Once the interrupt register (INT_STAT) is read, its content will be cleared on the rising edge of CS. The SSC status flag, which mirrors the SSC bit in the INT_STAT register, will also be deasserted.                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| RES       | Reserved            | This flag is reserved and is always at logic 0.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| TEMP      | Temperature Event   | This flag is set to 1 if either Temperature Warning (TW) or Temperature Shutdown (TSD) bit in the interrupt register INT_STAT is flagged to 1. It indicates a TW event or a TSD event has occurred. It is also flagged to 1 if a TW event or a TSD event is cleared. The interrupt register INT_STAT should be read to determine which event occurred. The SPI commander can also read the IN_STAT_MISC register to get information on the temperature status of the device. Once the interrupt register (INT_STAT) is read, its content will be cleared on the rising edge of CS, and the TEMP status flag will also be de-asserted.                                                                                                                                                                                                                                                                                                            |
| OI        | Other Interrupt     | Other interrupt include interrupts such as OV, UV, CRC_CALC and CHK_FAIL. This flag will be asserted 1 when any of the above mentioned bits is flagged in the interrupt register INT_STAT. The interrupt register INT_STAT should be read to determine which event(s) occurred. The SPI commander can also read the IN_STAT_MISC register to get information on the latest status of the device. Once the INT_STAT register is read, its content will be cleared on the rising edge of CS, and the OI status flag will also be de-asserted.                                                                                                                                                                                                                                                                                                                                                                                                      |

### 9.3 Programming Guidelines

When configuring the TIC10024-Q1, it is critical to follow the programming guideline summarized below (see 表 9-2) to ensure proper behavior of the device:

Copyright © 2022 Texas Instruments Incorporated

Submit Document Feedback



## 表 9-2. TIC10024-Q1 Programming Guidelines

| Category                                                        | Programming Requirement                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |  |  |
|-----------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| Clean Current Polling (if CCP_INx = 1 in the CCP_CFG1 register) | At least one input has to be enabled: IN_EN_x = 1 in the IN_EN register                                                                                                                                                                                                                                                                                                                                                                                                                          |  |  |
| Wetting current auto-scaling (if WC_CFG1 [22:21] != 2b'11)      | <ul> <li>The wetting current auto-scaling feature is only activated in the continuous mode:         POLL_EN = 0 (1)</li> <li>The wetting current auto-scaling only applies to 10mA or 15mA wetting currents:         WC_INx bits = 3'b100, 3'b101, 3'b110, or 3'b111 in the WC_CFG0 and WC_CFG1         registers.(1)</li> </ul>                                                                                                                                                                 |  |  |
| Continuous mode Polling mode                                    | $\begin{split} &t_{POLL\_TIME} \text{ and } t_{POLL\_ACT\_TIME} \text{ settings have to meet the below requirement: } t_{POLL\_TIM E} \geq 1.3 \\ &\times [t_{POLL\_ACT\_TIME} + n \times 24 \ \mu\text{s} + 10 \ \mu\text{s}]^{(2)} \\ &\cdot  \text{n: the number of enabled channels configured in register IN\_EN} \\ &\cdot  t_{POLL\_TIME} \text{: timing setting configured in CONFIG[4:1]} \\ &\cdot  t_{POLL\_ACT\_TIME} \text{: timing setting configured in CONFIG[8:5]} \end{split}$ |  |  |

- (1) These are soft requirements to take advantage of the wetting current auto-scaling feature. The feature takes no effect otherwise.
- (2) If CCP is enabled, add tCCP\_TRAN +tCCP\_TIME, where tCCP\_TIME is the timing setting configured in CCP\_CFG0[6:4]

## 9.4 Register Maps

 $\pm$  9-3 lists the memory-mapped registers for the TIC10024-Q1. All register offset addresses not listed in  $\pm$  9-3 should be considered as reserved locations and the register contents should not be modified.

表 9-3. TIC10024-Q1 Registers

| OFFSET  | TYPE | RESET | ACRONYM                       | REGISTER NAME                                          | SECTION |
|---------|------|-------|-------------------------------|--------------------------------------------------------|---------|
| 1h      | R    | 120h  | DEVICE_ID                     | Device ID Register                                     | Go      |
| 2h      | RC   | 1h    | INT_STAT                      | Interrupt Status Register                              | Go      |
| 3h      | R    | FFFFh | CRC                           | CRC Result Register                                    | Go      |
| 4h      | R    | 0h    | IN_STAT_MISC                  | Miscellaneous Status Register                          | Go      |
| 5h      | R    | 0h    | IN_STAT_COMP                  | Comparator Status Register                             | Go      |
| 6h-19h  | _    | _     | RESERVED                      | RESERVED                                               | _       |
| 1Ah     | R/W  | 0h    | CONFIG                        | Device Global Configuration Register                   | Go      |
| 1Bh     | R/W  | 0h    | IN_EN                         | Input Enable Register                                  | Go      |
| 1Ch     | R/W  | 0h    | CS_SELECT                     | Current Source/Sink Selection Register                 | Go      |
| 1Dh-1Eh | R/W  | 0h    | WC_CFG0, WC_CFG1              | Wetting Current Configuration Register                 | Go      |
| 1Fh-20h | R/W  | 0h    | CCP_CFG0, CCP_CFG1            | Clean Current Polling Register                         | Go      |
| 21h     | R/W  | 0h    | THRES_COMP                    | Comparator Threshold Control Register                  | Go      |
| 22h-23h | R/W  | 0h    | INT_EN_COMP1,<br>INT_EN_COMP2 | Comparator Input Interrupt Generation Control Register | Go      |
| 24h     | R/W  | 0h    | INT_EN_CFG0                   | Global Interrupt Generation Control Register           | Go      |
| 25h-32h | _    | _     | RESERVED                      | RESERVED                                               | _       |



## 9.4.1 DEVICE\_ID register (Offset = 1h) [reset = 20h]

DEVICE\_ID is shown in 図 9-3 and described in 表 9-4.

Return to Summary Table.

This register represents the device ID of the TIC10024-Q1.

#### 図 9-3. DEVICE ID Register

|              |    |                        |    |    |    |    | ,  |    |    |    |    |
|--------------|----|------------------------|----|----|----|----|----|----|----|----|----|
| 23           | 22 | 21                     | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 |
|              |    | RESERVED               |    |    |    |    |    |    |    |    |    |
|              |    | R-0h                   |    |    |    |    |    |    |    |    |    |
| 11           | 10 | 10 9 8 7 6 5 4 3 2 1 0 |    |    |    |    |    |    |    |    |    |
| RESERV<br>ED |    | MAJOR MINOR            |    |    |    |    |    |    |    |    |    |
| R-0h         |    | R-12h R-0h             |    |    |    |    |    |    |    |    |    |

LEGEND: R = Read only

#### 表 9-4. DEVICE\_ID Register Field Descriptions

|       |          |      |       | •                                                                                        |
|-------|----------|------|-------|------------------------------------------------------------------------------------------|
| Bit   | Field    | Туре | Reset | Description                                                                              |
| 23-11 | RESERVED | R    | 0h    | RESERVED                                                                                 |
| 10-4  | MAJOR    | R    | 12h   | These 7 bits represents major revision ID. For TIC10024-Q1 the major revision ID is 12h. |
| 3-0   | MINOR    | R    | 0h    | These 4 bits represents minor revision ID. For TIC10024-Q1 the minor revision ID is 0h.  |

#### 9.4.2 INT\_STAT Register (Offset = 2h) [reset = 1h]

INT\_STAT is shown in 図 9-4 and described in 表 9-5.

Return to Summary Table.

This register records the information of the event as it occurs in the device. A READ command executed on this register clears its content and resets the register to its default value. The  $\overline{\text{INT}}$  pin is released at the rising edge of the  $\overline{\text{CS}}$  pin from the READ command.

図 9-4. INT STAT Register

|       |          |          |       | TAT INCUSTOR |           |          |          |  |  |
|-------|----------|----------|-------|--------------|-----------|----------|----------|--|--|
| 23    | 22       | 21       | 20    | 19           | 18        | 17       | 16       |  |  |
|       | RESERVED |          |       |              |           |          |          |  |  |
|       |          |          | R-    | ·0h          |           |          |          |  |  |
| 15    | 14       | 13       | 12    | 11           | 10        | 9        | 8        |  |  |
| RESE  | RVED     | CHK_FAIL |       | RESE         | RVED      |          | CRC_CALC |  |  |
| R-    | 0h       | RC-0h    |       | R            | -0h       |          | RC-0h    |  |  |
| 7     | 6        | 5        | 4     | 3            | 2         | 1        | 0        |  |  |
| UV    | OV       | TW       | TSD   | SSC          | PRTY_FAIL | SPI_FAIL | POR      |  |  |
| RC-0h | RC-0h    | RC-0h    | RC-0h | RC-0h        | RC-0h     | RC-0h    | RC-1h    |  |  |

LEGEND: R = Read only; RC = Read to clear

#### 表 9-5. INT\_STAT Register Field Descriptions

| Bit   | Field    | Туре | Reset | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
|-------|----------|------|-------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 23-14 | RESERVED | R    | 0h    | RESERVED                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| 13    | CHK_FAIL | RC   | 0h    | Oh = Default factory setting is successfully loaded upon device initialization or the event status got cleared after a READ command was executed on the INT_STAT register.  1h = An error is detected when loading factory settings into the device upon device initialization.  During device initialization, factory settings are programmed into the device to allow proper device operation. The device performs a self-check after the device is programmed to diagnose whether correct settings are loaded. If the self-check returns an error, the CHK_FAIL bit is flagged to logic 1 along with the POR bit. The host controller is then recommended to initiate a software reset (see section Software Reset) to re-initialize the device and allow correct settings to be re-programmed. |
| 12-9  | RESERVED | R    | 0h    | RESERVED                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| 8     | CRC_CALC | RC   | 0h    | Oh = CRC calculation is running, not started, or was acknowledged after a READ command was executed on the INT_STAT register.  1h = CRC calculation is finished.  CRC calculation (see section Cyclic Redundancy Check (CRC)) can be triggered to make sure correct register values are programmed into the device. Once the calculation is completed, the CRC_CALC bit is flagged to logic 1 to indicate completion of the calculation, and the result can then be accessed from the CRC (offset = 3h) register.                                                                                                                                                                                                                                                                                  |

Product Folder Links: TIC10024-Q1

## 表 9-5. INT STAT Register Field Descriptions (continued)

| Bit | Field     | Type | Reset | Field Descriptions (continued)  Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
|-----|-----------|------|-------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7   | UV        | RC   | 0h    | 0h = No under-voltage condition occurred or cleared on the V <sub>S</sub> pin,                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
|     |           |      |       | or the event status got cleared after a READ command was executed on the INT_STAT register.  1h = Under-voltage condition occurred or cleared on the V <sub>S</sub> pin.  When the UV bit is flagged to logic 1, it indicates the Under-Voltage (UV) event has occurred. The bit is also flagged to logic 1 when the event clears. For more details about the UV operation, please refer to section VS under-voltage (UV) condition.                                                                                                                     |
| 6   | OV        | RC   | Oh    | 0h = No over-voltage condition occurred or cleared on the $V_S$ pin, or the event status got cleared after a READ command was executed on the INT_STAT register.   1h = Over-voltage condition occurred or cleared on the $V_S$ pin.   When the OV bit is flagged to logic 1, it indicates the Over-Voltage (OV) event has occurred. The bit is also flagged to logic 1 when the event clears. For more details about the OV operation, please refer to section VS over-voltage (OV) condition.                                                          |
| 5   | TW        | RC   | Oh    | 0h = No temperature warning event occurred or the event status got cleared after a READ command was executed on the INT_STAT register.  1h = Temperature warning event occurred or cleared.  When the TW bit is flagged to logic 1, it indicates the temperature warning event has occurred. The bit is also flagged to logic 1 when the event clears. For more details about the temperature warning operation, please refer to section Temperature Warning (TW)                                                                                        |
| 4   | TSD       | RC   | Oh    | 0h = No temperature Shutdown event occurred or the event status got cleared after a READ command was executed on the INT_STAT register.  1h = Temperature Shutdown event occurred or cleared.  When the TSD bit is flagged to logic 1, it indicates the temperature shutdown event has occurred. The bit is also flagged to logic 1 when the event clears. For more details about the temperature shutdown operation, please refer to section Temperature shutdown (TSD)                                                                                 |
| 3   | SSC       | RC   | Oh    | 0h = No switch state change occurred or the status got cleared after a READ command was executed on the INT_STAT register.  1h = Switch state change occurred.  The Switch State Change (SSC) bit indicates whether input threshold crossing has occurred from switch inputs IN0 to IN23. This bit is also flagged to logic 1 after the first polling cycle is completed after device polling is triggered.                                                                                                                                              |
| 2   | PRTY_FAIL | RC   | Oh    | Oh = No parity error occurred in the last received SI stream or the error status got cleared after a READ command was executed on the INT_STAT register.  1h = Parity error occurred.  When the PRTY_FAIL bit is flagged to logic 1, it indicates the last SPI responder in (SI) transaction has a parity error. The device uses odd parity. If the total number of ones in the received data (including the parity bit) is an even number, the received data is discarded. The value of this register bit is mirrored to the PRTY_FLAG SPI status flag. |



## 表 9-5. INT\_STAT Register Field Descriptions (continued)

| Bit | Field    | Туре | Reset | Description (continued)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
|-----|----------|------|-------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1   | SPI_FAIL | RC   | Oh    | 0h = 32 clock pulse during a $\overline{\text{CS}}$ = low sequence was detected or the error status got cleared after a READ command was executed on the INT_STAT register.  1h = SPI error occurred  When the SPI_FAIL bit is flagged to logic 1, it indicates the last SPI responder in (SI) transaction is invalid. To program a complete word, 32 bits of information must be entered into the device. The SPI logic counts the number of bits clocked into the IC and enables data latching only if exactly 32 bits have been clocked in. In case the word length exceeds or does not meet the required length, the SPI_FAIL bit is flagged to logic 1, and the data received is considered invalid. The value of this register bit is mirrored to the SPI_FLAG SPI status flag. Note the SPI_FAIL bit is not flagged if SCLK is not present. |
| 0   | POR      | RC   | 1h    | Oh = no Power-On-Reset (POR) event occurred or the status got cleared after a READ command was executed on the INT_STAT register.  1h = Power-On-Reset (POR) event occurred.  The Power-On-Reset (POR) interrupt bit indicates whether a reset event has occurred. A reset event sets the registers to their default values and re-initializes the device state machine. This bit is asserted after a successful power-on-reset, hardware reset, or software reset. The value of this register bit is mirrored to the POR SPI status flag.                                                                                                                                                                                                                                                                                                         |



## 9.4.3 CRC Register (Offset = 3h) [reset = FFFFh]

CRC is shown in 図 9-5 and described in 表 9-6.

Return to Summary Table.

This register returns the CRC-16-CCCIT calculation result. The microcontroller can compare this value with its own calculated value to ensure correct register settings are programmed to the device.

#### 図 9-5. CRC Register

| 2 | 3 | 22 | 21 | 20   | 19   | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8    | 7   | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|---|---|----|----|------|------|----|----|----|----|----|----|----|----|----|---|------|-----|---|---|---|---|---|---|---|
|   |   |    |    | RESE | RVED | )  |    |    |    |    |    |    |    |    |   | CF   | RC  |   |   |   |   |   |   |   |
|   |   |    |    | R-   | 0h   |    |    |    |    |    |    |    |    |    |   | R-FF | FFh |   |   |   |   |   |   |   |

LEGEND: R = Read only

#### 表 9-6. CRC Register Field Descriptions

| Bit   | Field    | Туре | Reset | Description                                                         |
|-------|----------|------|-------|---------------------------------------------------------------------|
| 23-16 | RESERVED | R    | 0h    | Reserved                                                            |
| 15-0  | CRC      | R    | FFFFh | CRC-16-CCITT calculation result: Bit1: LSB of CRC Bit16: MSB or CRC |

## 9.4.4 IN\_STAT\_MISC Register (Offset = 4h) [reset = 0h]

IN\_STAT\_MISC is shown in 図 9-6 and described in 表 9-7.

Return to Summary Table.

This register indicates current device status unrelated to switch input monitoring.

#### 図 9-6. IN STAT MISC Register

|    |      | بصر  | 0 00 | 0009.0. |         |         |          |
|----|------|------|------|---------|---------|---------|----------|
| 23 | 22   | 21   | 20   | 19      | 18      | 17      | 16       |
|    |      |      | RESE | RVED    |         |         |          |
|    |      |      | R-   | 0h      |         |         |          |
| 15 | 14   | 13   | 12   | 11      | 10      | 9       | 8        |
|    |      |      | RESE | RVED    |         |         |          |
|    |      |      | R-   | 0h      |         |         |          |
| 7  | 6    | 5    | 4    | 3       | 2       | 1       | 0        |
|    | RESE | RVED |      | UV_STAT | OV_STAT | TW_STAT | TSD_STAT |
|    | R-   | Oh   |      | R-0h    | R-0h    | R-0h    | R-0h     |

## 表 9-7. IN\_STAT\_MISC Register Field Descriptions

| Bit  | Field    | Туре | Reset | Description                                                                                                                                                                                                                                                                           |
|------|----------|------|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 23-4 | RESERVED | R    | 0h    | Reserved                                                                                                                                                                                                                                                                              |
| 3    | UV_STAT  | R    | Oh    | 0h = V <sub>S</sub> voltage is above the under-voltage condition threshold.<br>1h = V <sub>S</sub> voltage is below the under-voltage condition threshold.                                                                                                                            |
| 2    | OV_STAT  | R    | 0h    | 0h = V <sub>S</sub> voltage is below the over-voltage condition threshold.<br>1h = V <sub>S</sub> voltage is above the over-voltage condition threshold.                                                                                                                              |
| 1    | TW_STAT  | R    | 0h    | $\label{eq:theorem} \begin{array}{l} \mbox{Oh = Device junction temperature is below the temperature warning} \\ \mbox{threshold $T_{TW}$}. \\ \mbox{1h = Device junction temperature is above the temperature warning} \\ \mbox{threshold $T_{TW}$}. \end{array}$                    |
| 0    | TSD_STAT | R    | 0h    | $\label{eq:theorem} \begin{split} &0\text{h} = \text{Device junction temperature is below the temperature shutdown} \\ &\text{threshold $T_{TSD}$.} \\ &1\text{h} = \text{Device junction temperature is above the temperature shutdown} \\ &\text{threshold $T_{TSD}$.} \end{split}$ |

## 9.4.5 IN\_STAT\_COMP Register (Offset = 5h) [reset = 0h]

IN\_STAT\_COMP is shown in 図 9-7 and described in 表 9-8.

Return to Summary Table.

This register indicates whether an input is below or above the comparator threshold.

## 図 9-7. IN\_STAT\_COMP Register

| 23     | 22     | 21     | 20     | 19     | 18     | 17     | 16     |
|--------|--------|--------|--------|--------|--------|--------|--------|
| INC_23 | INC_22 | INC_21 | INC_20 | INC_19 | INC_18 | INC_17 | INC_16 |
| R-0h   |
| 15     | 14     | 13     | 12     | 11     | 10     | 9      | 8      |
| INC_15 | INC_14 | INC_13 | INC_12 | INC_11 | INC_10 | INC_9  | INC_8  |
| R-0h   |
| 7      | 6      | 5      | 4      | 3      | 2      | 1      | 0      |
| INC_7  | INC_6  | INC_5  | INC_4  | INC_3  | INC_2  | INC_1  | INC_0  |
| R-0h   |

LEGEND: R = Read only

## 表 9-8. IN\_STAT\_COMP Register Field Descriptions

| Bit | Field  | Туре | Reset | Description                                                                                           |
|-----|--------|------|-------|-------------------------------------------------------------------------------------------------------|
| 23  | INC_23 | R    | 0h    | 0h = Input IN23 is below the comparator threshold. 1h = Input IN23 is above the comparator threshold. |
| 22  | INC_22 | R    | 0h    | 0h = Input IN22 is below the comparator threshold. 1h = Input IN22 is above the comparator threshold. |
| 21  | INC_21 | R    | 0h    | 0h = Input IN21 is below the comparator threshold. 1h = Input IN21 is above the comparator threshold. |
| 20  | INC_20 | R    | 0h    | 0h = Input IN20 is below the comparator threshold. 1h = Input IN20 is above the comparator threshold. |
| 19  | INC_19 | R    | 0h    | 0h = Input IN19 is below the comparator threshold. 1h = Input IN19 is above the comparator threshold. |
| 18  | INC_18 | R    | 0h    | 0h = Input IN18 is below the comparator threshold. 1h = Input IN18 is above the comparator threshold. |
| 17  | INC_17 | R    | 0h    | 0h = Input IN17 is below the comparator threshold. 1h = Input IN17 is above the comparator threshold. |
| 16  | INC_16 | R    | 0h    | 0h = Input IN16 is below the comparator threshold. 1h = Input IN16 is above the comparator threshold. |
| 15  | INC_15 | R    | 0h    | 0h = Input IN15 is below the comparator threshold. 1h = Input IN15 is above the comparator threshold. |
| 14  | INC_14 | R    | 0h    | 0h = Input IN14 is below the comparator threshold. 1h = Input IN14 is above the comparator threshold. |
| 13  | INC_13 | R    | 0h    | 0h = Input IN13 is below the comparator threshold. 1h = Input IN13 is above the comparator threshold. |
| 12  | INC_12 | R    | 0h    | 0h = Input IN12 is below the comparator threshold. 1h = Input IN12 is above the comparator threshold. |
| 11  | INC_11 | R    | 0h    | 0h = Input IN11 is below the comparator threshold. 1h = Input IN11 is above the comparator threshold. |



#### 表 9-8. IN STAT COMP Register Field Descriptions (continued)

| & 3-0. IN_STAT_COMP Register Field Descriptions (continued) |        |      |       |                                                                                                       |  |
|-------------------------------------------------------------|--------|------|-------|-------------------------------------------------------------------------------------------------------|--|
| Bit                                                         | Field  | Туре | Reset | Description                                                                                           |  |
| 10                                                          | INC_10 | R    | 0h    | 0h = Input IN10 is below the comparator threshold. 1h = Input IN10 is above the comparator threshold. |  |
| 9                                                           | INC_9  | R    | 0h    | 0h = Input IN9 is below the comparator threshold. 1h = Input IN9 is above the comparator threshold.   |  |
| 8                                                           | INC_8  | R    | 0h    | 0h = Input IN8 is below the comparator threshold. 1h = Input IN8 is above the comparator threshold.   |  |
| 7                                                           | INC_7  | R    | 0h    | 0h = Input IN7 is below the comparator threshold. 1h = Input IN7 is above the comparator threshold.   |  |
| 6                                                           | INC_6  | R    | 0h    | 0h = Input IN6 is below the comparator threshold. 1h = Input IN6 is above the comparator threshold.   |  |
| 5                                                           | INC_5  | R    | 0h    | 0h = Input IN5 is below the comparator threshold. 1h = Input IN5 is above the comparator threshold.   |  |
| 4                                                           | INC_4  | R    | 0h    | 0h = Input IN4 is below the comparator threshold. 1h = Input IN4 is above the comparator threshold.   |  |
| 3                                                           | INC_3  | R    | 0h    | 0h = Input IN3 is below the comparator threshold. 1h = Input IN3 is above the comparator threshold.   |  |
| 2                                                           | INC_2  | R    | 0h    | 0h = Input IN2 is below the comparator threshold. 1h = Input IN2 is above the comparator threshold.   |  |
| 1                                                           | INC_1  | R    | 0h    | 0h = Input IN1 is below the comparator threshold. 1h = Input IN1 is above the comparator threshold.   |  |
| 0                                                           | INC_0  | R    | 0h    | 0h = Input IN0 is below the comparator threshold. 1h = Input IN0 is above the comparator threshold.   |  |

## 9.4.6 CONFIG Register (Offset = 1Ah) [reset = 0h]

CONFIG is shown in 図 9-8 and described in 表 9-9.

Return to Summary Table.

☑ 9-8. CONFIG Register

|       |               |                    | <b>2</b> 0 0. 00111 | io itogistoi |         |        |                   |  |
|-------|---------------|--------------------|---------------------|--------------|---------|--------|-------------------|--|
| 23    | 22            | 21                 | 20                  | 19           | 18      | 17     | 16                |  |
|       | RESERVED      |                    |                     |              |         |        |                   |  |
|       |               |                    | R-0h                |              |         |        | R/W-0h            |  |
| 15    | 14            | 13                 | 12                  | 11           | 10      | 9      | 8                 |  |
| DET_F | FILTER        | TW_CUR_DIS_<br>CSO | INT_CONFIG          | TRIGGER      | POLL_EN | CRC_T  | POLL_ACT_TI<br>ME |  |
| R/V   | V-0h          | R/W-0h             | R/W-0h              | R/W-0h       | R/W-0h  | R/W-0h | R/W-0h            |  |
| 7     | 6             | 5                  | 4                   | 3            | 2       | 1      | 0                 |  |
|       | POLL_ACT_TIME |                    |                     | POLL_TIME    |         |        |                   |  |
|       | R/W-0h        |                    |                     | R/V          | V-0h    |        | R/W-0h            |  |

LEGEND: R/W = Read/Write

#### 表 9-9. CONFIG Register Field Descriptions

| Bit   | Field          | Type | Reset | Description                                                                                                                                                                                                                                                                                                                                            |
|-------|----------------|------|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 23-17 | RESERVED       | R    | 0h    | Reserved                                                                                                                                                                                                                                                                                                                                               |
| 16    | TW_CUR_DIS_CSI | R/W  | 0h    | 0h = Enable wetting current reduction (to 2 mA) for 10mA and 15mA settings upon TW event for all inputs enabled with CSI.  1h = Disable wetting current reduction (to 2 mA) for 10mA and 15mA settings upon TW event for all inputs enabled with CSI.                                                                                                  |
| 15-14 | DET_FILTER     | R/W  | 0h    | For detailed descriptions for the detection filter, refer to section  Detection Filter.  Oh = every sample is valid and taken for threshold evaluation  1h = 2 consecutive and equal samples required to be valid data  2h = 3 consecutive and equal samples required to be valid data  3h = 4 consecutive and equal samples required to be valid data |
| 13    | TW_CUR_DIS_CSO | R/W  | 0h    | 0h = Enable wetting current reduction (to 2mA) for 10mA and 15mA settings upon TW event for all inputs enabled with CSO.  1h = Disable wetting current reduction (to 2mA) for 10mA and 15mA settings upon TW event for all inputs enabled with CSO.                                                                                                    |
| 12    | INT_CONFIG     | R/W  | 0h    | For detailed descriptions for the INT pin assertion scheme, refer to section Interrupt Generation and /INT Assertion.  0h = INT pin assertion scheme set to static  1h = INT pin assertion scheme set to dynamic                                                                                                                                       |

Copyright © 2022 Texas Instruments Incorporated



## 表 9-9. CONFIG Register Field Descriptions (continued)

| Bit | Field         | Туре | Reset | Description (continued)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
|-----|---------------|------|-------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 11  | TRIGGER       | R/W  | Oh    | When the TRIGGER bit is set to logic 1, normal device operation                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|     |               |      |       | (wetting current activation and polling) starts. To stop device operation and keep the device in an idle state, de-assert this bit to 0. After device normal operation is triggered, if at any time the device setting needs to be re-configured, the microcontroller is required to first set the bit TRIGGER to logic 0 to stop device operation. Once the re-configuration is completed, the microcontroller can set the TRIGGER bit back to logic 1 to re-start device operation. If re-configuration is done on the fly without first stopping the device operation, false switch status could be reported and accidental interrupt might be issued. The following register bits are the exception and can be configured when TRIGGER bit is set to logic 1:  — TRIGGER (bit 11 of the CONFIG register)  — CRC_T (bit 9 of the CONFIG register)  — RESET (bit 0 of the CONFIG register)  — The CCP_CFG1 register  0h = Stop TIC10024-Q1 from normal operation.  1h = Trigger TIC10024-Q1 normal operation |
| 10  | POLL_EN       | R/W  | 0h    | Oh = Polling disabled. Device operates in continuous mode.  1h = Polling enabled and the device operates in one of the polling modes.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| 9   | CRC_T         | R/W  | Oh    | Set this bit to 1 to trigger a CRC calculation on all the configuration register bits. Once triggered, it is strongly recommended the SPI commander does not change the content of the configuration registers until the CRC calculation is completed to avoid erroneous CRC calculation result. The TIC10024-Q1 sets the CRC_CALC interrupt bit and asserts the INT pin low when the CRC calculation is completed. The calculated result will be available in the CRC register. This bit self-clears back to 0 after CRC calculation is executed.  Oh = no CRC calculation triggered  1h = trigger CRC calculation                                                                                                                                                                                                                                                                                                                                                                                            |
| 8-5 | POLL_ACT_TIME | R/W  | Oh    | 0h = 64μs<br>1h = 128μs<br>2h = 192μs<br>3h = 256μs<br>4h = 320μs<br>5h = 384μs<br>6h = 448μs<br>7h = 512μs<br>8h = 640μs<br>9h = 768μs<br>Ah = 896μs<br>Bh = 1024μs<br>Ch = 2048μs<br>Dh-15h = 512μs (most frequently-used setting)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |



## 表 9-9. CONFIG Register Field Descriptions (continued)

| Bit | Field     | Туре | Reset | Description                                 |
|-----|-----------|------|-------|---------------------------------------------|
| 4-1 | POLL_TIME | R/W  | 0h    | 0h = 2ms                                    |
|     |           |      |       | 1h = 4ms                                    |
|     |           |      |       | 2h = 8ms                                    |
|     |           |      |       | 3h = 16ms                                   |
|     |           |      |       | 4h = 32ms                                   |
|     |           |      |       | 5h = 48ms                                   |
|     |           |      |       | 6h = 64ms                                   |
|     |           |      |       | 7h = 128ms                                  |
|     |           |      |       | 8h = 256ms                                  |
|     |           |      |       | 9h = 512ms                                  |
|     |           |      |       | Ah = 1024ms                                 |
|     |           |      |       | Bh = 2048ms                                 |
|     |           |      |       | Ch = 4096ms                                 |
|     |           |      |       | Dh-15h = 8ms (most frequently-used setting) |
| 0   | RESET     | R/W  | 0h    | 0h = No reset                               |
|     |           |      |       | 1h = Trigger software reset of the device.  |

## 9.4.7 IN\_EN Register (Offset = 1Bh) [reset = 0h]

IN\_EN is shown in 図 9-9 and described in 表 9-10.

Return to Summary Table.

図 9-9. IN\_EN Register

| 23       | 22       | 21       | 20       | 19       | 18       | 17       | 16       |
|----------|----------|----------|----------|----------|----------|----------|----------|
| IN_EN_23 | IN_EN_22 | IN_EN_21 | IN_EN_20 | IN_EN_19 | IN_EN_18 | IN_EN_17 | IN_EN_16 |
| R/W-0h   |
| 15       | 14       | 13       | 12       | 11       | 10       | 9        | 8        |
| IN_EN_15 | IN_EN_14 | IN_EN_13 | IN_EN_12 | IN_EN_11 | IN_EN_10 | IN_EN_9  | IN_EN_8  |
| R/W-0h   |
| 7        | 6        | 5        | 4        | 3        | 2        | 1        | 0        |
| IN_EN_7  | IN_EN_6  | IN_EN_5  | IN_EN_4  | IN_EN_3  | IN_EN_2  | IN_EN_1  | IN_EN_0  |
| R/W-0h   |

LEGEND: R/W = Read/Write

## 表 9-10. IN\_EN Register Field Descriptions

| Bit | Field    | Type | Reset  | Description Descriptions                                      |
|-----|----------|------|--------|---------------------------------------------------------------|
|     |          | J.   | 110000 | ·                                                             |
| 23  | IN_EN_23 | R/W  | 0h     | 0h = Input channel IN23 disabled. Polling sequence skips this |
|     |          |      |        | channel                                                       |
|     |          |      |        | 1h = Input channel IN23 enabled.                              |
| 22  | IN_EN_22 | R/W  | 0h     | 0h = Input channel IN22 disabled. Polling sequence skips this |
|     |          |      |        | channel                                                       |
|     |          |      |        | 1h = Input channel IN22 enabled.                              |
| 21  | IN_EN_21 | R/W  | 0h     | 0h = Input channel IN21 disabled. Polling sequence skips this |
|     |          |      |        | channel                                                       |
|     |          |      |        | 1h = Input channel IN21 enabled.                              |
| 20  | IN_EN_20 | R/W  | 0h     | 0h = Input channel IN20 disabled. Polling sequence skips this |
|     |          |      |        | channel                                                       |
|     |          |      |        | 1h = Input channel IN20 enabled.                              |
| 19  | IN EN 19 | R/W  | 0h     | 0h = Input channel IN19 disabled. Polling sequence skips this |
|     |          |      |        | channel                                                       |
|     |          |      |        | 1h = Input channel IN19 enabled.                              |
| 18  | IN_EN_18 | R/W  | 0h     | 0h = Input channel IN18 disabled. Polling sequence skips this |
|     | \        | 1000 | 011    | channel                                                       |
|     |          |      |        | 1h = Input channel IN18 enabled.                              |
| 17  | IN EN 47 | R/W  | 0h     | '                                                             |
| 17  | IN_EN_17 | R/VV | Un     | 0h = Input channel IN17 disabled. Polling sequence skips this |
|     |          |      |        | channel                                                       |
|     |          |      |        | 1h = Input channel IN17 enabled.                              |
| 16  | IN_EN_16 | R/W  | 0h     | 0h = Input channel IN16 disabled. Polling sequence skips this |
|     |          |      |        | channel                                                       |
|     |          |      |        | 1h = Input channel IN16 enabled.                              |
| 15  | IN_EN_15 | R/W  | 0h     | 0h = Input channel IN15 disabled. Polling sequence skips this |
|     |          |      |        | channel                                                       |
|     |          |      |        | 1h = Input channel IN15 enabled.                              |
|     |          | -    |        |                                                               |

Product Folder Links: *TIC10024-Q1* 

表 9-10 IN FN Register Field Descriptions (continued)

| Bit | Field    | Type | Reset | Field Descriptions (continued)  Description                                                            |
|-----|----------|------|-------|--------------------------------------------------------------------------------------------------------|
| 14  | IN_EN_14 | R/W  | 0h    | Oh = Input channel IN14 disabled. Polling sequence skips this channel 1h = Input channel IN14 enabled. |
| 13  | IN_EN_13 | R/W  | 0h    | Oh = Input channel IN13 disabled. Polling sequence skips this channel 1h = Input channel IN13 enabled. |
| 12  | IN_EN_12 | R/W  | 0h    | Oh = Input channel IN12 disabled. Polling sequence skips this channel 1h = Input channel IN12 enabled. |
| 11  | IN_EN_11 | R/W  | 0h    | Oh = Input channel IN11 disabled. Polling sequence skips this channel 1h = Input channel IN11 enabled. |
| 10  | IN_EN_10 | R/W  | 0h    | Oh = Input channel IN10 disabled. Polling sequence skips this channel 1h = Input channel IN10 enabled. |
| 9   | IN_EN_9  | R/W  | 0h    | Oh = Input channel IN9 disabled. Polling sequence skips this channel 1h = Input channel IN9 enabled.   |
| 8   | IN_EN_8  | R/W  | 0h    | Oh = Input channel IN8 disabled. Polling sequence skips this channel 1h = Input channel IN8 enabled.   |
| 7   | IN_EN_7  | R/W  | 0h    | Oh = Input channel IN7 disabled. Polling sequence skips this channel 1h = Input channel IN7 enabled.   |
| 6   | IN_EN_6  | R/W  | 0h    | Oh = Input channel IN6 disabled. Polling sequence skips this channel 1h = Input channel IN6 enabled.   |
| 5   | IN_EN_5  | R/W  | 0h    | Oh = Input channel IN5 disabled. Polling sequence skips this channel 1h = Input channel IN5 enabled.   |
| 4   | IN_EN_4  | R/W  | 0h    | Oh = Input channel IN4 disabled. Polling sequence skips this channel 1h = Input channel IN4 enabled.   |
| 3   | IN_EN_3  | R/W  | 0h    | Oh = Input channel IN3 disabled. Polling sequence skips this channel 1h = Input channel IN3 enabled.   |
| 2   | IN_EN_2  | R/W  | 0h    | Oh = Input channel IN2 disabled. Polling sequence skips this channel 1h = Input channel IN2 enabled.   |
| 1   | IN_EN_1  | R/W  | 0h    | Oh = Input channel IN1 disabled. Polling sequence skips this channel 1h = Input channel IN1 enabled.   |
| 0   | IN_EN_0  | R/W  | 0h    | 0h = Input channel IN0 disabled. Polling sequence skips this channel 1h = Input channel IN0 enabled.   |

## 9.4.8 CS\_SELECT Register (Offset = 1Ch) [reset = 0h]

Return to Summary Table.

図 9-10. CS\_SELECT Register



LEGEND: R/W = Read/Write; R = Read only

## 表 9-11. CS\_SELECT Register Field Descriptions

| Bit   | Field    | Туре | Reset | Description                                                         |
|-------|----------|------|-------|---------------------------------------------------------------------|
| 23-10 | RESERVED | R    | 0h    | Reserved                                                            |
| 9     | CS_IN9   | R/W  | 0h    | 0h = Current Source (CSO) selected 1h = Current Sink (CSI) selected |
| 8     | CS_IN8   | R/W  | Oh    | 0h = Current Source (CSO) selected 1h = Current Sink (CSI) selected |
| 7     | CS_IN7   | R/W  | Oh    | 0h = Current Source (CSO) selected 1h = Current Sink (CSI) selected |
| 6     | CS_IN6   | R/W  | Oh    | 0h = Current Source (CSO) selected 1h = Current Sink (CSI) selected |
| 5     | CS_IN5   | R/W  | 0h    | 0h = Current Source (CSO) selected 1h = Current Sink (CSI) selected |
| 4     | CS_IN4   | R/W  | 0h    | 0h = Current Source (CSO) selected 1h = Current Sink (CSI) selected |
| 3     | CS_IN3   | R/W  | 0h    | 0h = Current Source (CSO) selected 1h = Current Sink (CSI) selected |
| 2     | CS_IN2   | R/W  | 0h    | 0h = Current Source (CSO) selected 1h = Current Sink (CSI) selected |
| 1     | CS_IN1   | R/W  | 0h    | 0h = Current Source (CSO) selected 1h = Current Sink (CSI) selected |
| 0     | CS_IN0   | R/W  | 0h    | 0h = Current Source (CSO) selected 1h = Current Sink (CSI) selected |

Product Folder Links: TIC10024-Q1

## 9.4.9 WC\_CFG0 Register (Offset = 1Dh) [reset = 0h]

WC\_CFG0 is shown in 図 9-11 and described in 表 9-12.

Return to Summary Table.

## 図 9-11. WC\_CFG0 Register

| 2 | 23 | 22      | 21 | 20      | 19     | 18 | 17         | 16         | 15 | 14         | 13         | 12 |  |
|---|----|---------|----|---------|--------|----|------------|------------|----|------------|------------|----|--|
|   |    | WC_IN11 |    | WC_IN10 |        |    | WC_IN8_IN9 |            |    | WC_IN6_IN7 |            |    |  |
|   |    | R/W-0h  |    | •       | R/W-0h |    | R/W-0h     |            |    | R/W-0h     |            |    |  |
| 1 | 11 | 10      | 9  | 8       | 7      | 6  | 5 4 3      |            |    | 2          | 1          | 0  |  |
|   |    | WC_IN5  |    |         | WC_IN4 |    |            | WC_IN2_IN3 |    |            | WC_IN0_IN1 |    |  |
|   |    | R/W-0h  |    | R/W-0h  |        |    | R/W-0h     |            |    |            | R/W-0h     |    |  |

LEGEND: R/W = Read/Write

#### 表 9-12. WC\_CFG0 Register Field Descriptions

| Bit   | Field      | Туре | Reset | Description                                                                                                                                                                                  |
|-------|------------|------|-------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 23-21 | WC_IN11    | R/W  | Oh    | 0h = no wetting current 1h = 1mA (typ.) wetting current 2h = 2mA (typ.) wetting current 3h = 5mA (typ.) wetting current 4h = 10mA (typ.) wetting current 5h-7h = 15mA (typ.) wetting current |
| 20-18 | WC_IN10    | R/W  | 0h    | 0h = no wetting current 1h = 1mA (typ.) wetting current 2h = 2mA (typ.) wetting current 3h = 5mA (typ.) wetting current 4h = 10mA (typ.) wetting current 5h-7h = 15mA (typ.) wetting current |
| 17-15 | WC_IN8_IN9 | R/W  | 0h    | 0h = no wetting current 1h = 1mA (typ.) wetting current 2h = 2mA (typ.) wetting current 3h = 5mA (typ.) wetting current 4h = 10mA (typ.) wetting current 5h-7h = 15mA (typ.) wetting current |
| 14-12 | WC_IN6_IN7 | R/W  | 0h    | 0h = no wetting current 1h = 1mA (typ.) wetting current 2h = 2mA (typ.) wetting current 3h = 5mA (typ.) wetting current 4h = 10mA (typ.) wetting current 5h-7h = 15mA (typ.) wetting current |
| 11-9  | WC_IN5     | R/W  | 0h    | 0h = no wetting current 1h = 1mA (typ.) wetting current 2h = 2mA (typ.) wetting current 3h = 5mA (typ.) wetting current 4h = 10mA (typ.) wetting current 5h-7h = 15mA (typ.) wetting current |

Copyright © 2022 Texas Instruments Incorporated



## 表 9-12. WC\_CFG0 Register Field Descriptions (continued)

| Bit | Field      | Туре | Reset | Description                         |
|-----|------------|------|-------|-------------------------------------|
| 8-6 | WC_IN4     | R/W  | 0h    | 0h = no wetting current             |
|     |            |      |       | 1h = 1mA (typ.) wetting current     |
|     |            |      |       | 2h = 2mA (typ.) wetting current     |
|     |            |      |       | 3h = 5mA (typ.) wetting current     |
|     |            |      |       | 4h = 10mA (typ.) wetting current    |
|     |            |      |       | 5h-7h = 15mA (typ.) wetting current |
| 5-3 | WC_IN2_IN3 | R/W  | 0h    | 0h = no wetting current             |
|     |            |      |       | 1h = 1mA (typ.) wetting current     |
|     |            |      |       | 2h = 2mA (typ.) wetting current     |
|     |            |      |       | 3h = 5mA (typ.) wetting current     |
|     |            |      |       | 4h = 10mA (typ.) wetting current    |
|     |            |      |       | 5h-7h = 15mA (typ.) wetting current |
| 2-0 | WC_IN0_IN1 | R/W  | 0h    | 0h = no wetting current             |
|     |            |      |       | 1h = 1mA (typ.) wetting current     |
|     |            |      |       | 2h = 2mA (typ.) wetting current     |
|     |            |      |       | 3h = 5mA (typ.) wetting current     |
|     |            |      |       | 4h = 10mA (typ.) wetting current    |
|     |            |      |       | 5h-7h = 15mA (typ.) wetting current |

## 9.4.10 WC\_CFG1 Register (Offset = 1Eh) [reset = 0h]

Return to Summary Table.

## 図 9-12. WC\_CFG1 Register

| 23           | 22                         | 21                         | 20           | 19      | 18 | 17           | 16 | 15 | 14           | 13 | 12 |
|--------------|----------------------------|----------------------------|--------------|---------|----|--------------|----|----|--------------|----|----|
| RESERV<br>ED | AUTO_S<br>CALE_DI<br>S_CSI | AUTO_S<br>CALE_DI<br>S_CSO |              | WC_IN23 |    | WC_IN22      |    |    | WC_IN20_IN21 |    |    |
| R-0h         | R/W-0h                     | R/W-0h                     | R/W-0h       |         |    | R/W-0h       |    |    | R/W-0h       |    |    |
| 11           | 10                         | 9                          | 8            | 7       | 6  | 5            | 4  | 3  | 2            | 1  | 0  |
| W            | C_IN18_IN                  | 19                         | WC_IN16_IN17 |         |    | WC_IN14_IN15 |    |    | WC_IN12_IN13 |    |    |
|              | R/W-0h                     |                            |              | R/W-0h  |    | R/W-0h       |    |    | R/W-0h       |    |    |

LEGEND: R/W = Read/Write; R = Read only

## 表 9-13. WC\_CFG1 Register Field Descriptions

| Bit   | Field              | Туре | Reset | Description                                                                                                                                                                                                                                                                                                                                                                                                             |
|-------|--------------------|------|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 23    | RESERVED           | R    | 0h    | Reserved                                                                                                                                                                                                                                                                                                                                                                                                                |
| 22    | AUTO_SCALE_DIS_CSI | R/W  | Oh    | 0h = Enable wetting current auto-scaling (to 2mA) in continuous mode for 10mA and 15mA settings upon switch closure for all inputs enabled with CSI 1h = Disable wetting current auto-scaling (to 2mA) in continuous mode for 10mA and 15mA settings upon switch closure for all inputs enabled with CS For detailed descriptions for the wetting current auto-scaling, refer to section Wetting Current Auto-Scaling.  |
| 21    | AUTO_SCALE_DIS_CSO | R/W  | Oh    | 0h = Enable wetting current auto-scaling (to 2mA) in continuous mode for 10mA and 15mA settings upon switch closure for all inputs enabled with CSO 1h = Disable wetting current auto-scaling (to 2mA) in continuous mode for 10mA and 15mA settings upon switch closure for all inputs enabled with CSO For detailed descriptions for the wetting current auto-scaling, refer to section Wetting Current Auto-Scaling. |
| 20-18 | WC_IN23            | R/W  | 0h    | 0h = no wetting current 1h = 1mA (typ.) wetting current 2h = 2mA (typ.) wetting current 3h = 5mA (typ.) wetting current 4h = 10mA (typ.) wetting current 5h-7h = 15mA (typ.) wetting current                                                                                                                                                                                                                            |
| 17-15 | WC_IN22            | R/W  | 0h    | 0h = no wetting current 1h = 1mA (typ.) wetting current 2h = 2mA (typ.) wetting current 3h = 5mA (typ.) wetting current 4h = 10mA (typ.) wetting current 5h-7h = 15mA (typ.) wetting current                                                                                                                                                                                                                            |

Copyright © 2022 Texas Instruments Incorporated



## 表 9-13. WC\_CFG1 Register Field Descriptions (continued)

| <b>D</b> '' |                |      |       | r rieid Descriptions (continued)        |
|-------------|----------------|------|-------|-----------------------------------------|
| Bit         | Field          | Туре | Reset | Description                             |
| 14-12       | WC_IN20_IN21   | R/W  | 0h    | 0h = no wetting current                 |
|             |                |      |       | 1h = 1mA (typ.) wetting current         |
|             |                |      |       | 2h = 2mA (typ.) wetting current         |
|             |                |      |       | 3h = 5mA (typ.) wetting current         |
|             |                |      |       | 4h = 10mA (typ.) wetting current        |
|             |                |      |       | 5h-7h = 15mA (typ.) wetting current     |
| 11-9        | WC_IN18_IN19   | R/W  | 0h    | 0h = no wetting current                 |
|             |                |      |       | 1h = 1mA (typ.) wetting current         |
|             |                |      |       | 2h = 2mA (typ.) wetting current         |
|             |                |      |       | 3h = 5mA (typ.) wetting current         |
|             |                |      |       | 4h = 10mA (typ.) wetting current        |
|             |                |      |       | 5h-7h = 15mA (typ.) wetting current     |
| 8-6         | WC_IN16_IN17   | R/W  | 0h    | 0h = no wetting current                 |
|             |                |      |       | 1h = 1mA (typ.) wetting current         |
|             |                |      |       | 2h = 2mA (typ.) wetting current         |
|             |                |      |       | 3h = 5mA (typ.) wetting current         |
|             |                |      |       | 4h = 10mA (typ.) wetting current        |
|             |                |      |       | 5h-7h = 15mA (typ.) wetting current     |
| 5-3         | WC IN14 IN15   | R/W  | 0h    | 0h = no wetting current                 |
|             |                |      |       | 1h = 1mA (typ.) wetting current         |
|             |                |      |       | 2h = 2mA (typ.) wetting current         |
|             |                |      |       | 3h = 5mA (typ.) wetting current         |
|             |                |      |       | 4h = 10mA (typ.) wetting current        |
|             |                |      |       | 5h-7h = 15mA (typ.) wetting current     |
| 2-0         | WC IN12 IN13   | R/W  | 0h    | 0h = no wetting current                 |
|             | WO_IIV12_IIV10 | 1000 | 011   | 1h = 1mA (typ.) wetting current         |
|             |                |      |       | 2h = 2mA (typ.) wetting current         |
|             |                |      |       | 3h = 5mA (typ.) wetting current         |
|             |                |      |       | 4h = 10mA (typ.) wetting current        |
|             |                |      |       | 5h-7h = 15mA (typ.) wetting current     |
|             |                |      |       | Jil-711 - Toffin (typ.) wetting current |

## 9.4.11 CCP\_CFG0 Register (Offset = 1Fh) [reset = 0h]

CCP\_CFG0 is shown in 図 9-13 and described in 表 9-14.

Return to Summary Table.

図 9-13. CCP\_CFG0 Register

|          |    |    |    |    | · · · · · · · | 0. 00          | J.010. |        |        |        |        |
|----------|----|----|----|----|---------------|----------------|--------|--------|--------|--------|--------|
| 23       | 22 | 21 | 20 | 19 | 18            | 17             | 16     | 15     | 14     | 13     | 12     |
|          |    |    |    |    | RESE          | RVED           |        |        |        |        |        |
| R-0h     |    |    |    |    |               |                |        |        |        |        |        |
| 11       | 10 | 9  | 8  | 7  | 6             | 5              | 4      | 3      | 2      | 1      | 0      |
| RESERVED |    |    |    |    | CCP_TIME      |                |        | WC_CCP | WC_CCP | WC_CCP | WC_CCP |
|          |    |    |    |    |               |                |        | 3      | 2      | 1      | 0      |
| R-0h     |    |    |    |    |               | R-0h R-0h R-0h |        |        |        | R-0h   |        |

LEGEND: R/W = Read/Write; R = Read only

表 9-14. CCP\_CFG0 Register Field Descriptions

|      | 2x 3-14. Cor_crot Register Field Descriptions |      |       |                                                      |  |  |  |  |
|------|-----------------------------------------------|------|-------|------------------------------------------------------|--|--|--|--|
| Bit  | Field                                         | Туре | Reset | Description                                          |  |  |  |  |
| 23-7 | RESERVED                                      | R    | 0h    | Reserved                                             |  |  |  |  |
| 6-4  | CCP_TIME                                      | R/W  | 0h    | Wetting current activation time in CCP mode          |  |  |  |  |
|      |                                               |      |       | 0h = 64μs                                            |  |  |  |  |
|      |                                               |      |       | 1h = 128µs                                           |  |  |  |  |
|      |                                               |      |       | 2h = 192μs                                           |  |  |  |  |
|      |                                               |      |       | 3h = 256µs                                           |  |  |  |  |
|      |                                               |      |       | 4h = 320µs                                           |  |  |  |  |
|      |                                               |      |       | 5h = 384µs                                           |  |  |  |  |
|      |                                               |      |       | 6h = 448µs                                           |  |  |  |  |
|      |                                               |      |       | 7h = 512µs                                           |  |  |  |  |
| 3    | WC CCP3                                       | R/W  | 0h    | Wetting current setting for IN18 to IN23 in CCP mode |  |  |  |  |
|      |                                               |      |       | 0h = 10mA (typ.) wetting current                     |  |  |  |  |
|      |                                               |      |       | 1h = 15mA (typ.) wetting current                     |  |  |  |  |
|      | WC CCD2                                       | DAM  | Ob    |                                                      |  |  |  |  |
| 2    | WC_CCP2                                       | R/W  | 0h    | Wetting current setting for IN12 to IN17 in CCP mode |  |  |  |  |
|      |                                               |      |       | 0h = 10mA (typ.) wetting current                     |  |  |  |  |
|      |                                               |      |       | 1h = 15mA (typ.) wetting current                     |  |  |  |  |
| 1    | WC_CCP1                                       | R/W  | 0h    | Wetting current setting for IN6 to IN11 in CCP mode  |  |  |  |  |
|      |                                               |      |       | 0h = 10mA (typ.) wetting current                     |  |  |  |  |
|      |                                               |      |       | 1h = 15mA (typ.) wetting current                     |  |  |  |  |
| 0    | WC CCP0                                       | R/W  | 0h    | Wetting current setting for IN0 to IN5 in CCP mode   |  |  |  |  |
|      |                                               |      |       | Oh = 10mA (typ.) wetting current                     |  |  |  |  |
|      |                                               |      |       | 1h = 15mA (typ.) wetting current                     |  |  |  |  |
|      |                                               |      |       | The Total City P. / Worling Current                  |  |  |  |  |

## 9.4.12 CCP\_CFG1 Register (Offset = 20h) [reset = 0h]

CCP\_CFG1 is shown in 図 9-14 and described in 表 9-15.

Return to Summary Table.

図 9-14. CCP\_CFG1 Register

|          |          | •        | _        |          |          |          |          |
|----------|----------|----------|----------|----------|----------|----------|----------|
| 23       | 22       | 21       | 20       | 19       | 18       | 17       | 16       |
| CCP_IN23 | CCP_IN22 | CCP_IN21 | CCP_IN20 | CCP_IN19 | CCP_IN18 | CCP_IN17 | CCP_IN16 |
| R/W-0h   |
| 15       | 14       | 13       | 12       | 11       | 10       | 9        | 8        |
| CCP_IN15 | CCP_IN14 | CCP_IN13 | CCP_IN12 | CCP_IN11 | CCP_IN10 | CCP_IN9  | CCP_IN8  |
| R/W-0h   |
| 7        | 6        | 5        | 4        | 3        | 2        | 1        | 0        |
| CCP_IN7  | CCP_IN6  | CCP_IN5  | CCP_IN4  | CCP_IN3  | CCP_IN2  | CCP_IN1  | CCP_IN0  |
| R/W-0h   |

LEGEND: R/W = Read/Write

## 表 9-15. CCP\_CFG1 Register Field Descriptions

| Bit | Field    | Туре | Reset | Description                                                    |
|-----|----------|------|-------|----------------------------------------------------------------|
| 23  | CCP_IN23 | R/W  | 0h    | 0h = no CCP wetting current 1h = CCP wetting current activated |
| 22  | CCP_IN22 | R/W  | 0h    | 0h = no CCP wetting current 1h = CCP wetting current activated |
| 21  | CCP_IN21 | R/W  | 0h    | 0h = no CCP wetting current 1h = CCP wetting current activated |
| 20  | CCP_IN20 | R/W  | 0h    | 0h = no CCP wetting current 1h = CCP wetting current activated |
| 19  | CCP_IN19 | R/W  | 0h    | 0h = no CCP wetting current 1h = CCP wetting current activated |
| 18  | CCP_IN18 | R/W  | 0h    | 0h = no CCP wetting current 1h = CCP wetting current activated |
| 17  | CCP_IN17 | R/W  | 0h    | 0h = no CCP wetting current 1h = CCP wetting current activated |
| 16  | CCP_IN16 | R/W  | 0h    | 0h = no CCP wetting current 1h = CCP wetting current activated |
| 15  | CCP_IN15 | R/W  | 0h    | 0h = no CCP wetting current 1h = CCP wetting current activated |
| 14  | CCP_IN14 | R/W  | 0h    | 0h = no CCP wetting current 1h = CCP wetting current activated |
| 13  | CCP_IN13 | R/W  | 0h    | 0h = no CCP wetting current 1h = CCP wetting current activated |
| 12  | CCP_IN12 | R/W  | 0h    | 0h = no CCP wetting current 1h = CCP wetting current activated |
| 11  | CCP_IN11 | R/W  | 0h    | 0h = no CCP wetting current 1h = CCP wetting current activated |
| 10  | CCP_IN10 | R/W  | 0h    | 0h = no CCP wetting current 1h = CCP wetting current activated |

Product Folder Links: TIC10024-Q1



## 表 9-15. CCP CFG1 Register Field Descriptions (continued)

|     | 20      |      | O     | er riela Descriptions (continuea)  |
|-----|---------|------|-------|------------------------------------|
| Bit | Field   | Туре | Reset | Description                        |
| 9   | CCP_IN9 | R/W  | 0h    | 0h = no CCP wetting current        |
|     |         |      |       | 1h = CCP wetting current activated |
| 8   | CCP_IN8 | R/W  | 0h    | 0h = no CCP wetting current        |
|     |         |      |       | 1h = CCP wetting current activated |
| 7   | CCP_IN7 | R/W  | 0h    | 0h = no CCP wetting current        |
|     |         |      |       | 1h = CCP wetting current activated |
| 6   | CCP_IN6 | R/W  | 0h    | 0h = no CCP wetting current        |
|     |         |      |       | 1h = CCP wetting current activated |
| 5   | CCP_IN5 | R/W  | 0h    | 0h = no CCP wetting current        |
|     |         |      |       | 1h = CCP wetting current activated |
| 4   | CCP_IN4 | R/W  | 0h    | 0h = no CCP wetting current        |
|     |         |      |       | 1h = CCP wetting current activated |
| 3   | CCP_IN3 | R/W  | 0h    | 0h = no CCP wetting current        |
|     |         |      |       | 1h = CCP wetting current activated |
| 2   | CCP_IN2 | R/W  | 0h    | 0h = no CCP wetting current        |
|     |         |      |       | 1h = CCP wetting current activated |
| 1   | CCP_IN1 | R/W  | 0h    | 0h = no CCP wetting current        |
|     |         |      |       | 1h = CCP wetting current activated |
| 0   | CCP_IN0 | R/W  | 0h    | 0h = no CCP wetting current        |
|     |         |      |       | 1h = CCP wetting current activated |

## 9.4.13 THRES\_COMP Register (Offset = 21h) [reset = 0h]

THRES\_COMP is shown in 図 9-15 and described in 表 9-16.

Return to Summary Table.

図 9-15. THRES\_COMP Register



LEGEND: R/W = Read/Write; R = Read only

#### 表 9-16. THRES COMP Register Field Descriptions

| Bit   | Field                 | Туре | Reset | Description                                                                                                                                                                                                                             |
|-------|-----------------------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 23-12 | RESERVED              | R    | 0h    | Reserved                                                                                                                                                                                                                                |
| 11-10 | THRES_COMP_IN20_IN2   | R/W  | 0h    | These 2 bits configures the comparator thresholds for input channels IN20 to IN23  0h = comparator threshold set to 2V  1h = comparator threshold set to 2.7V  2h = comparator threshold set to 3V  3h = comparator threshold set to 4V |
| 9-8   | THRES_COMP_IN16_IN1   | R/W  | 0h    | These 2 bits configures the comparator thresholds for input channels IN16 to IN19  0h = comparator threshold set to 2V  1h = comparator threshold set to 2.7V  2h = comparator threshold set to 3V  3h = comparator threshold set to 4V |
| 7-6   | THRES_COMP_IN12_IN1 5 | R/W  | 0h    | These 2 bits configures the comparator thresholds for input channels IN12 to IN15  0h = comparator threshold set to 2V  1h = comparator threshold set to 2.7V  2h = comparator threshold set to 3V  3h = comparator threshold set to 4V |
| 5-4   | THRES_COMP_IN8_IN11   | R/W  | Oh    | These 2 bits configures the comparator thresholds for input channels IN8 to IN11  0h = comparator threshold set to 2V  1h = comparator threshold set to 2.7V  2h = comparator threshold set to 3V  3h = comparator threshold set to 4V  |
| 3-2   | THRES_COMP_IN4_IN7    | R/W  | 0h    | These 2 bits configures the comparator thresholds for input channels IN4 to IN7  0h = comparator threshold set to 2V  1h = comparator threshold set to 2.7V  2h = comparator threshold set to 3V  3h = comparator threshold set to 4V   |



## 表 9-16. THRES\_COMP Register Field Descriptions (continued)

| Bit | Field              | Туре | Reset | Description                                                          |
|-----|--------------------|------|-------|----------------------------------------------------------------------|
| 1-0 | THRES_COMP_IN0_IN3 | R/W  | 0h    | These 2 bits configures the comparator thresholds for input channels |
|     |                    |      |       | IN0 to IN3                                                           |
|     |                    |      |       | 0h = comparator threshold set to 2V                                  |
|     |                    |      |       | 1h = comparator threshold set to 2.7V                                |
|     |                    |      |       | 2h = comparator threshold set to 3V                                  |
|     |                    |      |       | 3h = comparator threshold set to 4V                                  |

Copyright © 2022 Texas Instruments Incorporated

## 9.4.14 INT\_EN\_COMP1 Register (Offset = 22h) [reset = 0h]

INT\_EN\_COMP1 is shown in 図 9-16 and described in 表 9-17.

Return to Summary Table.

## 図 9-16. INT\_EN\_COMP1 Register

| 23     | 22                  | 21    | 20          | 19       | 18       | 17       | 16       | 15       | 14       | 13       | 12 |
|--------|---------------------|-------|-------------|----------|----------|----------|----------|----------|----------|----------|----|
| INC_EN | INC_EN_11 INC_EN_10 |       | INC_EN_9    |          | INC_EN_8 |          | INC_EN_7 |          | INC_EN_6 |          |    |
| R/W-   | 0h                  | R/W   | -0h         | R/W-0h   |          | R/W-0h   |          | R/W-0h   |          | R/W-0h   |    |
| 11     | 10                  | 9     | 8           | 7        | 6        | 5        | 4        | 3        | 2        | 1        | 0  |
| INC_E  | N_5                 | INC_E | EN_4        | INC_EN_3 |          | INC_EN_2 |          | INC_EN_1 |          | INC_EN_0 |    |
| R/W-   | 0h                  | R/W   | /-0h R/W-0h |          | R/W-0h   |          | R/W-0h   |          | R/W-0h   |          |    |

LEGEND: R/W = Read/Write

## 表 9-17. INT\_EN\_COMP1 Register Field Descriptions

| Bit   | Field     | Туре | Reset | Description                                                                                                                                                                                                                                                                               |
|-------|-----------|------|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 23-22 | INC_EN_11 | R/W  | Oh    | Oh = no interrupt generation for IN11  1h = interrupt generation on rising edge above  THRES_COMP_IN8_IN11 for IN11  2h = interrupt generation on falling edge below  THRES_COMP_IN8_IN11 for IN11  3h = interrupt generation on falling and rising edge of  THRES_COMP_IN8_IN11 for IN11 |
| 21-20 | INC_EN_10 | R/W  | Oh    | 0h = no interrupt generation for IN10 1h = interrupt generation on rising edge above THRES_COMP_IN8_IN11 for IN10 2h = interrupt generation on falling edge below THRES_COMP_IN8_IN11 for IN10 3h = interrupt generation on falling and rising edge of THRES_COMP_IN8_IN11 for IN10       |
| 19-18 | INC_EN_9  | R/W  | Oh    | 0h = no interrupt generation for IN9 1h = interrupt generation on rising edge above THRES_COMP_IN8_IN11 for IN9 2h = interrupt generation on falling edge below THRES_COMP_IN8_IN11 for IN9 3h = interrupt generation on falling and rising edge of THRES_COMP_IN8_IN11 for IN9           |
| 17-16 | INC_EN_8  | R/W  | 0h    | Oh = no interrupt generation for IN8  1h = interrupt generation on rising edge above  THRES_COMP_IN8_IN11 for IN8  2h = interrupt generation on falling edge below  THRES_COMP_IN8_IN11 for IN8  3h = interrupt generation on falling and rising edge of  THRES_COMP_IN8_IN11 for IN8     |
| 15-14 | INC_EN_7  | R/W  | Oh    | 0h = no interrupt generation for IN7 1h = interrupt generation on rising edge above THRES_COMP_IN4_IN7 for IN7 2h = interrupt generation on falling edge below THRES_COMP_IN4_IN7 for IN7 3h = interrupt generation on falling and rising edge of THRES_COMP_IN4_IN7 for IN7              |

Product Folder Links: TIC10024-Q1



表 9-17. INT EN COMP1 Register Field Descriptions (continued)

| Bit   | Field    |      | Reset | er Field Descriptions (continued)  Description                                                                                                                                                                                                                               |
|-------|----------|------|-------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|       |          | Type |       | '                                                                                                                                                                                                                                                                            |
| 13-12 | INC_EN_6 | R/W  | Oh    | 0h = no interrupt generation for IN6 1h = interrupt generation on rising edge above THRES_COMP_IN4_IN7 for IN6 2h = interrupt generation on falling edge below THRES_COMP_IN4_IN7 for IN6 3h = interrupt generation on falling and rising edge of THRES_COMP_IN4_IN7 for IN6 |
| 11-10 | INC_EN_5 | R/W  | Oh    | 0h = no interrupt generation for IN5 1h = interrupt generation on rising edge above THRES_COMP_IN4_IN7 for IN5 2h = interrupt generation on falling edge below THRES_COMP_IN4_IN7 for IN5 3h = interrupt generation on falling and rising edge of THRES_COMP_IN4_IN7 for IN5 |
| 9-8   | INC_EN_4 | R/W  | Oh    | 0h = no interrupt generation for IN4 1h = interrupt generation on rising edge above THRES_COMP_IN4_IN7 for IN4 2h = interrupt generation on falling edge below THRES_COMP_IN4_IN7 for IN4 3h = interrupt generation on falling and rising edge of THRES_COMP_IN4_IN7 for IN4 |
| 7-6   | INC_EN_3 | R/W  | 0h    | 0h = no interrupt generation for IN3 1h = interrupt generation on rising edge above THRES_COMP_IN0_IN3 for IN3 2h = interrupt generation on falling edge below THRES_COMP_IN0_IN3 for IN3 3h = interrupt generation on falling and rising edge of THRES_COMP_IN0_IN3 for IN3 |
| 5-4   | INC_EN_2 | R/W  | 0h    | 0h = no interrupt generation for IN2 1h = interrupt generation on rising edge above THRES_COMP_IN0_IN3 for IN2 2h = interrupt generation on falling edge below THRES_COMP_IN0_IN3 for IN2 3h = interrupt generation on falling and rising edge of THRES_COMP_IN0_IN3 for IN2 |
| 3-2   | INC_EN_1 | R/W  | Oh    | 0h = no interrupt generation for IN1 1h = interrupt generation on rising edge above THRES_COMP_IN0_IN3 for IN1 2h = interrupt generation on falling edge below THRES_COMP_IN0_IN3 for IN1 3h = interrupt generation on falling and rising edge of THRES_COMP_IN0_IN3 for IN1 |
| 1-0   | INC_EN_0 | R/W  | 0h    | 0h = no interrupt generation for IN0 1h = interrupt generation on rising edge above THRES_COMP_IN0_IN3 for IN0 2h = interrupt generation on falling edge below THRES_COMP_IN0_IN3 for IN0 3h = interrupt generation on falling and rising edge of THRES_COMP_IN0_IN3 for IN0 |

## 9.4.15 INT\_EN\_COMP2 Register (Offset = 23h) [reset = 0h]

INT\_EN\_COMP2 is shown in 図 9-17 and described in 表 9-18.

Return to Summary Table.

## 図 9-17. INT\_EN\_COMP2 Register

| 23 22               | 21 20         | 19 18     | 17 16     | 15 14     | 13 12     |  |
|---------------------|---------------|-----------|-----------|-----------|-----------|--|
| INC_EN_23 INC_EN_22 |               | INC_EN_21 | INC_EN_20 | INC_EN_19 | INC_EN_18 |  |
| R/W-0h              | R/W-0h R/W-0h |           | R/W-0h    | R/W-0h    | R/W-0h    |  |
| 11 10               | 9 8           | 7 6       | 5 4       | 3 2       | 1 0       |  |
| INC_EN_17           | INC_EN_16     | INC_EN_15 | INC_EN_14 | INC_EN_13 | INC_EN_12 |  |
| R/W-0h              | R/W-0h        | R/W-0h    | R/W-0h    | R/W-0h    | R/W-0h    |  |

LEGEND: R/W = Read/Write

## 表 9-18. INT\_EN\_COMP2 Register Field Descriptions

| Bit   | Field     | Туре | Reset | Description                                                                                                                                                                                                                                                                               |
|-------|-----------|------|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 23-22 | INC_EN_23 | R/W  | Oh    | 0h = no interrupt generation for IN23 1h = interrupt generation on rising edge above THRES_COMP_IN20_IN23 for IN23 2h = interrupt generation on falling edge below THRES_COMP_IN20_IN23 for IN23 3h = interrupt generation on falling and rising edge of THRES_COMP_IN20_IN23 for IN23    |
| 21-20 | INC_EN_22 | R/W  | Oh    | 0h = no interrupt generation for IN22 1h = interrupt generation on rising edge above THRES_COMP_IN20_IN23 for IN22 2h = interrupt generation on falling edge below THRES_COMP_IN20_IN23 for IN22 3h = interrupt generation on falling and rising edge of THRES_COMP_IN20_IN23 for IN22    |
| 19-18 | INC_EN_21 | R/W  | Oh    | Oh = no interrupt generation for IN21  1h = interrupt generation on rising edge above THRES_COMP_IN20_IN23 for IN21  2h = interrupt generation on falling edge below THRES_COMP_IN20_IN23 for IN21  3h = interrupt generation on falling and rising edge of THRES_COMP_IN20_IN23 for IN21 |
| 17-16 | INC_EN_20 | R/W  | Oh    | 0h = no interrupt generation for IN20 1h = interrupt generation on rising edge above THRES_COMP_IN20_IN23 for IN20 2h = interrupt generation on falling edge below THRES_COMP_IN20_IN23 for IN20 3h = interrupt generation on falling and rising edge of THRES_COMP_IN20_IN23 for IN20    |
| 15-14 | INC_EN_19 | R/W  | Oh    | 0h = no interrupt generation for IN19 1h = interrupt generation on rising edge above THRES_COMP_IN16_IN19 for IN19 2h = interrupt generation on falling edge below THRES_COMP_IN16_IN19 for IN19 3h = interrupt generation on falling and rising edge of THRES_COMP_IN16_IN19 for IN19    |



表 9-18. INT\_EN\_COMP2 Register Field Descriptions (continued)

| Bit   | Field     | Type | Reset | Descriptions (continued)                                                                                                                                                                                                                                                               |
|-------|-----------|------|-------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 13-12 | INC_EN_18 | R/W  | 0h    | -                                                                                                                                                                                                                                                                                      |
| 13-12 | INO_LN_10 | IVW  | OII   | 0h = no interrupt generation for IN18 1h = interrupt generation on rising edge above THRES_COMP_IN16_IN19 for IN18 2h = interrupt generation on falling edge below THRES_COMP_IN16_IN19 for IN18                                                                                       |
|       |           |      |       | 3h = interrupt generation on falling and rising edge of THRES_COMP_IN16_IN19 for IN18                                                                                                                                                                                                  |
| 11-10 | INC_EN_17 | R/W  | Oh    | 0h = no interrupt generation for IN17 1h = interrupt generation on rising edge above THRES_COMP_IN16_IN19 for IN17 2h = interrupt generation on falling edge below THRES_COMP_IN16_IN19 for IN17 3h = interrupt generation on falling and rising edge of THRES_COMP_IN16_IN19 for IN17 |
| 9-8   | INC_EN_16 | R/W  | Oh    | 0h = no interrupt generation for IN16 1h = interrupt generation on rising edge above THRES_COMP_IN16_IN19 for IN16 2h = interrupt generation on falling edge below THRES_COMP_IN16_IN19 for IN16 3h = interrupt generation on falling and rising edge of THRES_COMP_IN16_IN19 for IN16 |
| 7-6   | INC_EN_15 | R/W  | Oh    | 0h = no interrupt generation for IN15 1h = interrupt generation on rising edge above THRES_COMP_IN12_IN15 for IN15 2h = interrupt generation on falling edge below THRES_COMP_IN12_IN15 for IN15 3h = interrupt generation on falling and rising edge of THRES_COMP_IN12_IN15 for IN15 |
| 5-4   | INC_EN_14 | R/W  | 0h    | 0h = no interrupt generation for IN14 1h = interrupt generation on rising edge above THRES_COMP_IN12_IN15 for IN14 2h = interrupt generation on falling edge below THRES_COMP_IN12_IN15 for IN14 3h = interrupt generation on falling and rising edge of THRES_COMP_IN12_IN15 for IN14 |
| 3-2   | INC_EN_13 | R/W  | Oh    | 0h = no interrupt generation for IN13 1h = interrupt generation on rising edge above THRES_COMP_IN12_IN15 for IN13 2h = interrupt generation on falling edge below THRES_COMP_IN12_IN15 for IN13 3h = interrupt generation on falling and rising edge of THRES_COMP_IN12_IN15 for IN13 |
| 1-0   | INC_EN_12 | R/W  | Oh    | 0h = no interrupt generation for IN12 1h = interrupt generation on rising edge above THRES_COMP_IN12_IN15 for IN12 2h = interrupt generation on falling edge below THRES_COMP_IN12_IN15 for IN12 3h = interrupt generation on falling and rising edge of THRES_COMP_IN12_IN15 for IN12 |

## 9.4.16 INT\_EN\_CFG0 Register (Offset = 24h) [reset = 0h]

INT\_EN\_CFG0 is shown in 図 9-18 and described in 表 9-19.

Return to Summary Table.

## 図 9-18. INT\_EN\_CFG0 Register

|                 | A 5-10. IN 1_EN_CFG0 Register |        |        |        |        |              |             |  |  |  |
|-----------------|-------------------------------|--------|--------|--------|--------|--------------|-------------|--|--|--|
| 23              | 22                            | 21     | 20     | 19     | 18     | 17           | 16          |  |  |  |
|                 | RESERVED                      |        |        |        |        |              |             |  |  |  |
|                 | R-0h                          |        |        |        |        |              |             |  |  |  |
| 15              | 14                            | 13     | 12     | 11     | 10     | 9            | 8           |  |  |  |
| RESERVED        |                               |        |        |        |        |              |             |  |  |  |
|                 | R-0h                          |        |        |        |        |              |             |  |  |  |
| 7               | 6                             | 5      | 4      | 3      | 2      | 1            | 0           |  |  |  |
| CRC_CALC_E<br>N | UV_EN                         | OV_EN  | TW_EN  | TSD_EN | SSC_EN | PRTY_FAIL_EN | SPI_FAIL_EN |  |  |  |
| R/W-0h          | R/W-0h                        | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h       | R/W-0h      |  |  |  |

LEGEND: R/W = Read/Write; R = Read only

## 表 9-19. INT\_EN\_CFG0 Register Field Descriptions

| Bit  | Field        | Туре | Reset | Description                                                                                                                           |
|------|--------------|------|-------|---------------------------------------------------------------------------------------------------------------------------------------|
| 23-8 | RESERVED     | R    | 0h    | Reserved                                                                                                                              |
| 7    | CRC_CALC_EN  | R/W  | 0h    | 0h = INT pin assertion due to CRC calculation completion disabled.  1h = INT pin assertion due to CRC calculation completion enabled. |
| 6    | UV_EN        | R/W  | 0h    | 0h = INT pin assertion due to UV event disabled.  1h = INT pin assertion due to UV event enabled.                                     |
| 5    | OV_EN        | R/W  | 0h    | 0h = INT pin assertion due to OV event disabled.  1h = INT pin assertion due to OV event enabled.                                     |
| 4    | TW_EN        | R/W  | 0h    | 0h = INT pin assertion due to TW event disabled.  1h = INT pin assertion due to TW event enabled.                                     |
| 3    | TSD_EN       | R/W  | 0h    | 0h = INT pin assertion due to TSD event disabled.  1h = INT pin assertion due to TSD event enabled.                                   |
| 2    | SSC_EN       | R/W  | 0h    | 0h = INT pin assertion due to SSC event disabled.  1h = INT pin assertion due to SSC event enabled.                                   |
| 1    | PRTY_FAIL_EN | R/W  | 0h    | 0h = INT pin assertion due to parity fail event disabled.  1h = INT pin assertion due to parity fail event enabled.                   |
| 0    | SPI_FAIL_EN  | R/W  | 0h    | 0h = INT pin assertion due to SPI fail event disabled.  1h = INT pin assertion due to SPI fail event enabled.                         |

Product Folder Links: TIC10024-Q1

## 10 Application and Implementation

#### **Note**

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

#### 10.1 Application Information

The TIC10024-Q1 is an advanced 24-input Multiple Switch Detection Interface (MSDI) device designed to detect external mechanical switch status in a 12-V automotive system by acting as an interface between the switches and the low- voltage microcontroller. The device offers a number of unique features to replace systems implemented with discrete components, saving board space and reducing the bill of materials (BOM). The device can also be configured into low-power polling mode, which provides significant savings on system power consumption.

#### 10.2 Digital Switch Detection in Automotive Body Control Module

The body control module (BCM) is an electronic control unit responsible for monitoring and controlling various electronic accessories in a vehicle body. Detection of various mechanical switches status in a vehicle is one important task handled by the BCM. Most switches inside the BCM are digital in nature, meaning they have either an ON or an OFF state. The TIC10024-Q1 can detect up to 24 digital switches. The following application diagram depicts how the TIC10024-Q1 is used in a BCM to detect an external digital switch and a detailed design example is shown in the following sections.



Copyright © 2016, Texas Instruments Incorporated

図 10-1. Using TIC10024-Q1 to Monitor a Digital Switch in Body Control Module Application



#### 10.2.1 Design Requirements

表 10-1. Example Digital Switch Specification

| PARAMETER                                                           | SPECIFICATION                  | MIN    | MAX     |
|---------------------------------------------------------------------|--------------------------------|--------|---------|
| V <sub>BAT</sub>                                                    | 7 V ≤ V <sub>BAT</sub> ≤ 16 V  | 7 V    | 16 V    |
| V <sub>DIODE</sub> (voltage drop across the reverse-blocking diode) | 0 V ≤ V <sub>DIODE</sub> ≤ 1 V | 0 V    | 1 V     |
| R <sub>ESD</sub>                                                    | 50 Ω ± 8%                      | 46 Ω   | 54 Ω    |
| R <sub>SW</sub>                                                     | 220 Ω Max when closed ± 8%     | 0 Ω    | 237.6 Ω |
| R <sub>DIRT</sub>                                                   | 5000 Ω Min                     | 5000 Ω | ∞       |
| Wetting current requirement                                         | 10mA Typical                   |        |         |

An example of digital switch connected to ground shown in 図 10-1, with 表 10-1 summarizing its detailed requirements. The goal of this design is to utilize the TIC10024-Q1's integrated comparator to detect and differentiate between the 2 switch states:

1. State 1: SW open 2. State 2: SW closed

To mimic real automotive systems, the battery is assumed to be fluctuating between 7 V and 16 V. Taking into

account the voltage drop across the reverse-blocking diode, the V<sub>S</sub> supply voltage to the TIC10024-Q1 device can fluctuate between 6 V and 16 V. R<sub>DIRT</sub> is introduced to model the small leakage flowing across the switch in open state. When the switch changes position and the switch state changes from one to another, the TIC10024-Q1 is required to correctly detect the state transition and issue an interrupt to alert the microcontroller. The switch information needs to be stored in the status registers for the microcontroller to retrieve.

#### 10.2.2 Detailed Design Procedure

表 10-2. Detailed Design Procedure

|                    | STE             | EP 1             | STEP 2               |      |  |
|--------------------|-----------------|------------------|----------------------|------|--|
|                    | Equivalent Resi | stance Value (Ω) | V <sub>INX</sub> (V) |      |  |
|                    | MIN             | MAX              | MIN                  | MAX  |  |
| State 1: SW open   | 5000            | ∞                | >10                  | -    |  |
| State 2: SW closed | 0               | 291.6            | 0                    | 3.32 |  |

Use the following procedures to calculate thresholds to program to the TIC10024-Q1 for proper switch detection:

- Calculate the equivalent resistance values at the 2 switch states, taking into account R<sub>DIRT</sub> and the 8% resistance variation.
- 2. Estimate the voltage established when wetting current flows through the switch by utilizing the relationship  $V_{INX} = R_{SW} E_{QU} \times I_{WETT} E_{ACT}$ , where  $R_{SW} E_{QU}$  is the equivalent switch resistance value and  $I_{WETT} E_{ACT}$  is the actual wetting current flowing through the switch. The 10 mA wetting current setting is selected in this design as required by the specification. The wetting current variation, however, can occur depending on manufacturing process variation and operating temperature, and needs to be taken into account. Referring to the electrical table of the TIC10024-Q1 and assuming enough headroom for the current source (CSO) to operate, the 10mA wetting current setting produces current ranging between 8.4 mA and 11.4 mA (for 6 V ≤ V<sub>S</sub> ≤ 35 V condition). The voltage established on the TIC10024-Q1 input pin (V<sub>INX</sub>) can be calculated accordingly.
- 3. After the V<sub>INX</sub> voltage is calculated for the 2 switch states, the proper threshold value needs to be chosen between minimum V<sub>INX</sub> voltage of state 1 (>10 V) and maximum V<sub>INX</sub> voltage of state 2 (3.32 V). The TIC10024-Q1 has 4 thresholds that can be configured for the comparator: 2 V, 2.7 V, 3 V, and 4 V. As a result, the proper threshold to be used in this design example is 4 V.

Product Folder Links: TIC10024-Q1

- 4. To properly program the device, follow the below recommend procedure:
  - Enable channel INO by setting IN EN 0 bit to 1 in the IN EN register
  - Program the wetting current to source by setting CS IN0 bit to 0 in the CS SELECT register

- Program the wetting current to 10 mA by configuring WC\_IN0\_IN1 bits to 100 in the WC\_CFG0 register
- Disable wetting current auto-scaling by setting AUTO\_SCALE\_DIS\_CSO bit in WC\_CFG1 register to 1
- Program the comparator threshold to 4 V by setting the THRES\_COMP\_IN0\_IN3 bits to 11 in the THRES\_COMP register
- Program interrupt generation to both rising and falling transitions by setting the INC\_EN\_0 bits to 11 in the INT\_EN\_COMP1 register
- Enable interrupt generation from switch state change by setting the SSC bit to 1 in the INT\_EN\_CFG0 register
- Program the CONFIG register: Keep the device in continuous mode by setting the POLL\_EN bit to 0. Start device operation by setting the TRIGGER bit to 1.
- · Read the INT STAT register to clear the baseline SSC interrupt once the interrupt is observed.
- Toggle the external switch open and monitor the INT pin. Read the INT\_STAT register and IN\_STATE\_COMP register to make sure the correct switch status is reported.

#### 10.2.3 Application Curves

 $\boxtimes$  10-2 is the scope shot showing the switch getting toggled from close to open at time a). Before toggling, the voltage at  $V_{IN0}$  stays low at roughly 2.7 V. Once the switch opens, the voltage at  $V_{IN0}$  gets pulled high to the  $V_S$  voltage. The  $\overline{INT}$  pin is asserted shortly after the switch toggles at time b) to notify the microcontroller a switch state change event has occurred.



図 10-2. Measured Waveform Showing V<sub>IN0</sub> Pin and INT Pin Voltages

Copyright © 2022 Texas Instruments Incorporated

#### 10.3 Systems Examples

## 10.3.1 Using TIC10024-Q1 in a 12 V Automotive System



Copyright © 2016, Texas Instruments Incorporated

#### 図 10-3. Typical System Diagram of Battery Connections for TIC10024-Q1

The TIC10024-Q1 is designed to operate with a 12 V automotive system.  $\boxtimes$  10-3 depicts a typical system diagram to show how the device is connected to the battery. Please remember to be careful when connecting the battery directly to the device on the  $V_S$  supply pin (through a reverse-blocking diode) or the input ( $IN_X$ ) pins since an automotive battery can be subjected to various transient and over-voltage events. Manufacturers have independently created standards and test procedures in an effort to prevent sensitive electronics from failing due to these events. Recently, combined efforts are made with ISO to develop the ISO 16750-2 standard (Road vehicles -- Environmental conditions and testing for electrical and electronic equipment -- Part 2: Electrical loads), which describe the possible transients that could occur to an automotive battery and specify test methods to simulate them.

It shall be noted that the TIC10024-Q1 is designed and tested according to the ISO 16750-2 standard. A few voltage stress tests and their test conditions are listed below. Exposing the device to more severe transient events than described by the standard can potentially causes performance degradation and long-term damage to the device.

- Direct current supply voltage: V<sub>BAT, min</sub> = 6 V; V<sub>BAT, max</sub>= 16 V



図 10-4. Voltage Profile to Test a Jump Start Event

表 10-3. Voltage Profile Parameters to Test a Jump Start Event

| Parameter             | Value      |
|-----------------------|------------|
| V <sub>BAT, min</sub> | 10.8 V     |
| V <sub>BAT, max</sub> | 24 V       |
| t <sub>r</sub>        | < 10 ms    |
| t <sub>1</sub>        | 60 s ± 6 s |
| t <sub>f</sub>        | < 10 ms    |
| Number of cycles      | 1          |

To emulate a load dump event for an alternator with centralized load dump suppression, voltage profile described in  $\boxtimes$  10-5 is used.  $U_A$  and  $U_S^*$  are applied directly to  $V_{BAT}$ .



図 10-5. Voltage Profile to Test a Load Dump Event With Centralized Load Dump Suppression



表 10-4. Voltage Profile to Test a Load Dump Event With Centralized Load Dump Suppression

| Parameter        | Value                           |
|------------------|---------------------------------|
| U <sub>A</sub>   | 13.5 V                          |
| U <sub>S</sub>   | 79 V ≤ U <sub>S</sub> ≤ 101     |
| U <sub>S</sub> * | 35 V                            |
| t <sub>d</sub>   | 40 ms ≤ t <sub>d</sub> ≤ 400 ms |
| t <sub>r</sub>   | < 10 ms                         |
| Number of cycles | 5 pulses at intervals of 1 min  |

To emulate a cranking event, voltage profile describe in  $\boxtimes$  10-6 is used.  $U_S$ ,  $U_{S6}$ , and  $U_A$  are applied directly to  $V_{BAT}$ .



図 10-6. Voltage Profile to Test a Cranking Event

表 10-5. Voltage Profile Used to Test a Cranking Event

| Parameter       | Value - Level I  | Value - Level II   | Value - Level IV   |
|-----------------|------------------|--------------------|--------------------|
| U <sub>S6</sub> | 8 V              | 4.5 V              | 6 V                |
| Us              | 9.5 V            | 6.5 V              | 6.5 V              |
| U <sub>B</sub>  | 14 V ± 0.2 V     | 14 V ± 0.2 V       | 14 V ± 0.2 V       |
| t <sub>f</sub>  | 5 ms ± 0.5 ms    | 5 ms ± 0.5 ms      | 5 ms ± 0.5 ms      |
| t <sub>6</sub>  | 15 ms ± 1.5 ms   | 15 ms ± 1.5 ms     | 15 ms ± 1.5 ms     |
| t <sub>7</sub>  | 50 ms ± 5 ms     | 50 ms ± 5 ms       | 50 ms ± 5 ms       |
| t <sub>8</sub>  | 1000 ms ± 100 ms | 10000 ms ± 1000 ms | 10000 ms ± 1000 ms |
| t <sub>r</sub>  | 40 ms ± 4 ms     | 100 ms ± 10 ms     | 100 ms ± 10 ms     |

Product Folder Links: *TIC10024*-Q1

#### 11 Power Supply Recommendations

There are two supply input pins for the TIC10024-Q1:  $V_S$  and  $V_{DD}$ .  $V_S$  is the main power supply for the entire chip and is essential for all critical functions of the device. The  $V_S$  supply is designed to be connected to a 12-V automotive battery (through a reverse blocking diode) with nominal operating voltage no greater than 16V. The  $V_{DD}$  supply is used to determine the logic level on the SPI communication interface, source the current for the SO driver, and sets the pull-up voltage for the /CS pin. It can also be used as a possible external pull-up supply for the /INT pin as an alternative to the  $V_S$  supply and it shall be connected to a 3 V to 5.5 V logic supply. Removing  $V_{DD}$  from the device disables SPI communications, but does not impact normal operation of the device.

 CRC RULE
 VALUE

 C<sub>BUFF</sub>
 100 μF, 50 V rated, ±20%

 C<sub>VBAT</sub>
 100 nF, 50V rated, ±10%; X7R

 C<sub>VS</sub>
 100 nF, 50 V rated

 C<sub>DECOUPLE</sub>
 100 nF~1 μF

表 11-1. Decoupling Capacitor Recommendations



Copyright © 2016, Texas Instruments Incorporated

図 11-1. Recommended Power Supply Decoupling



#### 12 Layout

## 12.1 Layout Guidelines

- 1. 🗵 12-1 illustrates an example of a PCB layout with the TIC10024-Q1. Some key considerations are:
- 2. Decouple the V<sub>S</sub> and V<sub>DD</sub> pins with capacitor using recommended values from section *Power Supply Recommendations* and place them as close to the pin as possible. Make sure that the capacitor voltage rating is sufficient for the V<sub>S</sub> and V<sub>DD</sub> supplies.
- 3. Keep the input lines as short as possible.
- 4. Use a solid ground plane to help distribute heat and reduce electromagnetic interference (EMI) noise pickup.
- 5. Do not run sensitive analog traces in parallel with digital traces. Avoid crossing digital and analog traces if possible, and only make perpendicular crossings when necessary.
- 6. To achieve good thermal performance, the exposed thermal pad underneath the device must be soldered to the board and flooded with vias to ground planes. For simple double-sided PCBs where there are no internal layers, the surface layers can be used to remove heat. For multilayer PCBs, internal ground planes can be used for heat removal.
- 7. Minimize the inductive parasitic between the INx input capacitors and the thermal pad ground return.

## 12.2 Layout Example



図 12-1. Example Layout



## 13 Device and Documentation Support

## 13.1 Receiving Notification of Documentation Updates

To receive notification of documentation updates, navigate to the device product folder on ti.com. In the upper right corner, click on *Alert me* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document.

#### 13.2 Community Resources

#### 13.3 Trademarks

すべての商標は、それぞれの所有者に帰属します。

## 14 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.

Product Folder Links: TIC10024-Q1

www.ti.com 3-Jan-2022

#### PACKAGING INFORMATION

| Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan     | Lead finish/<br>Ball material | MSL Peak Temp       | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|------------------|--------|--------------|--------------------|------|----------------|--------------|-------------------------------|---------------------|--------------|-------------------------|---------|
|                  |        |              |                    |      |                |              | (6)                           |                     |              |                         |         |
| TIC10024QDCPRQ1  | ACTIVE | HTSSOP       | DCP                | 38   | 2000           | RoHS & Green | NIPDAU                        | Level-3-260C-168 HR | -40 to 125   | TIC10024Q               | Samples |

(1) The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

**Green:** TI defines "Green" to mean the content of Chlorine (Cl) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 5-Dec-2023

#### TAPE AND REEL INFORMATION





|    | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| В0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

#### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device          | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|-----------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| TIC10024QDCPRQ1 | HTSSOP          | DCP                | 38 | 2000 | 330.0                    | 16.4                     | 6.9        | 10.2       | 1.8        | 12.0       | 16.0      | Q1               |

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 5-Dec-2023



#### \*All dimensions are nominal

| Device          | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |  |
|-----------------|--------------|-----------------|------|------|-------------|------------|-------------|--|
| TIC10024QDCPRQ1 | HTSSOP       | DCP             | 38   | 2000 | 350.0       | 350.0      | 43.0        |  |

4.4 x 9.7, 0.5 mm pitch

SMALL OUTLINE PACKAGE

This image is a representation of the package family, actual package may vary. Refer to the product data sheet for package details.



# PowerPAD<sup>™</sup> TSSOP - 1.2 mm max height

SMALL OUTLINE PACKAGE



#### NOTES:

PowerPAD is a trademark of Texas Instruments.

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.

  2. This drawing is subject to change without notice.

  3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
- exceed 0.15 mm per side.
  4. Reference JEDEC registration MO-153.
- 5. Features may differ or may not be present.



SMALL OUTLINE PACKAGE



#### NOTES: (continued)

- 6. Publication IPC-7351 may have alternate designs.
- 7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.
- 8. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature numbers SLMA002 (www.ti.com/lit/slma002) and SLMA004 (www.ti.com/lit/slma004).
- 9. Size of metal pad may vary due to creepage requirement.
- 10. Vias are optional depending on application, refer to device data sheet. It is recommended that vias under paste be filled, plugged or tented.



SMALL OUTLINE PACKAGE



NOTES: (continued)

- 11. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 12. Board assembly site may have different recommendations for stencil design.



#### 重要なお知らせと免責事項

TI は、技術データと信頼性データ (データシートを含みます)、設計リソース (リファレンス・デザインを含みます)、アプリケーションや設計に関する各種アドバイス、Web ツール、安全性情報、その他のリソースを、欠陥が存在する可能性のある「現状のまま」提供しており、商品性および特定目的に対する適合性の黙示保証、第三者の知的財産権の非侵害保証を含むいかなる保証も、明示的または黙示的にかかわらず拒否します。

これらのリソースは、TI 製品を使用する設計の経験を積んだ開発者への提供を意図したものです。(1) お客様のアプリケーションに適した TI 製品の選定、(2) お客様のアプリケーションの設計、検証、試験、(3) お客様のアプリケーションに該当する各種規格や、その他のあらゆる安全性、セキュリティ、規制、または他の要件への確実な適合に関する責任を、お客様のみが単独で負うものとします。

上記の各種リソースは、予告なく変更される可能性があります。これらのリソースは、リソースで説明されている TI 製品を使用するアプリケーションの開発の目的でのみ、TI はその使用をお客様に許諾します。これらのリソースに関して、他の目的で複製することや掲載することは禁止されています。TI や第三者の知的財産権のライセンスが付与されている訳ではありません。お客様は、これらのリソースを自身で使用した結果発生するあらゆる申し立て、損害、費用、損失、責任について、TI およびその代理人を完全に補償するものとし、TI は一切の責任を拒否します。

TI の製品は、TI の販売条件、または ti.com やかかる TI 製品の関連資料などのいずれかを通じて提供する適用可能な条項の下で提供されています。TI がこれらのリソースを提供することは、適用される TI の保証または他の保証の放棄の拡大や変更を意味するものではありません。

お客様がいかなる追加条項または代替条項を提案した場合でも、TIはそれらに異議を唱え、拒否します。

郵送先住所:Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2023, Texas Instruments Incorporated