ADC14155QML-SP JAJSF36L - NOVEMBER 2008 - REVISED FEBRUARY 2019 # ADC14155QML-SP 放射線耐性の強化された 14ビット、155MSPS、 1.1GHz 帯域幅の A/D コンバータ #### 1 特長 - 5962R0626201VXC - 総照射線量(TID)耐性: 100krad (Si) - 単一イベント・ラッチアップ: 120MeV-cm²/mg (放射線耐性についてのレポートを参照) - 1.1GHzのフルパワー帯域幅 - サンプル/ホールド回路内蔵 - 低消費電力 - 1\/高精度基準電圧内蔵 - クロック・モード: シングルエンドまたは差動 - データ・レディ出力クロック - クロック・デューティ・サイクル安定化回路 - デュアル3.3Vおよび1.8V電源で動作(±10%) - パワーダウン・モード - 出力データ・フォーマットはオフセット・バイナ リまたは2の補数 - 48ピンCFPパッケージ(11.5mm×11.5mm、 0.635mmピンピッチ) - 主な仕様 - 分解能: 14ビット - 変換レート: 155MSPS - SNR (f<sub>IN</sub> = 70MHz) 70.1dBFS(標準値) - SFDR (f<sub>IN</sub> = 70MHz) 82.3dBFS(標準値) - ENOB (f<sub>IN</sub> = 70MHz) 11.3ビット(標準値) - フルパワー帯域幅: 1.1GHz (標準値) - 消費電力: 967mW (標準値) # 2 アプリケーション - 高IFサンプリング・レシーバ - パワーアンプ直線化 - マルチキャリア、マルチモード・レシーバ - 試験装置および測定機器 - 通信測定器 - レーダー・システム # VRP VRM VRN VIN SHA 14BIT HIGH SPEED PIPELINE ADC DIGITAL CORRECTION OVR DRDY CLCK+ CLCK/HUTY CYCLE STABILIZER ブロック図 #### 3 概要 ADC14155QML-SPは高性能のCMOSアナログ/デジタル・コンバータで、アナログの入力信号を14ビットのデジタル・ワードへ、最大155MSPSの速度で変換できます。デジタル・エラー訂正機能とサンプル/ホールド回路を備えた差動パイプライン型アーキテクチャを採用し、消費電力と外付け部品数を最小限に抑えながら優れた動的性能を発揮します。また独自のサンプル/ホールド段によって、1.1GHzのフルパワー帯域幅を提供します。ADC14155はデュアル3.3Vおよび1.8V電源で動作し、155MSPSでの消費電力は967mWです。 デジタル出力インターフェイス用に独立した1.8V電源を使用することで、低ノイズの低消費電力動作が可能です。パワーダウン機能は、クロック入力をディセーブルして消費電力を5mWまで低減する一方、フル動作への高速起動も可能です。差動入力により、基準電圧の2倍に相当するフルスケール差動入力振幅を実現します。ADC14155は、内蔵する安定した1Vの内部基準電圧と外部基準電圧のいずれでも動作します。クロック・モード(差動かシングルエンド)と出力データ・フォーマット(オフセット・バイナリか2の補数)はピンで選択可能です。デューティ・サイクル・スタビライザにより、広いクロック・デューティ・サイクル全体にわたって性能を維持します。 ADC14155QML-SPは、48リードの放熱特性に優れた多層セラミック・クワッド・パッケージで供給され、軍事用温度範囲の-55°C~+125°Cで動作します。 #### 製品情報(1) | SCHHIDTIK | | | | | | | | |-----------------|---------------------------------|-----------|--|--|--|--|--| | 型番 | グレード | パッケージ | | | | | | | 5962R0626201VXC | QMLV RHA(SMD部品)<br>[100krad] | CQFP (48) | | | | | | | ADC14155W-MLS | フライトRHA (SMD以外の部品)<br>[100krad] | CQFP (48) | | | | | | | ADC14155W-MPR | エンジニアリング・サンプル <sup>(2)</sup> | CQFP (48) | | | | | | | ADC14155LCVAL | 低周波セラミック評価ボード | _ | | | | | | | ADC14155HCVAL | 高周波セラミック評価ボード | _ | | | | | | - (1) 利用可能なすべてのパッケージについては、このデータシートの末 尾にある注文情報を参照してください。 - (2) これらのユニットは、技術的な評価のみを目的としています。標準とは異なるフローに従って処理されています。これらのユニットは、認定、量産、放射線テスト、航空での使用には適していません。これらの部品は、MILに規定されている温度範囲-55℃~125℃、または動作寿命全体にわたる性能を保証されていません。 | | ٠. | |---|---------------| | _ | | | е | $\mathcal{I}$ | | 1 | 特長1 | | Performance | 15 | |------|----------------------------------------------------------------------------------------------------------|-----------|---------------------------------------------|-----------------| | 2 | アプリケーション1 | 7 | Detailed Description | 18 | | 3 | 概要1 | | 7.1 Overview | 18 | | 4 | 改訂履歴2 | | 7.2 Functional Block Diagram | 18 | | 5 | Pin Configuration and Functions | | 7.3 Feature Description | 18 | | 6 | Specifications6 | | 7.4 Device Functional Modes | | | · | 6.1 Absolute Maximum Ratings 6 | 8 | Application and Implementation | 23 | | | 6.2 ESD Ratings | | 8.1 Application Information | 23 | | | 6.3 Recommended Operating Conditions | | 8.2 Typical Application | 24 | | | 6.4 Thermal Information | | 8.3 Radiation Environments | | | | 6.5 ADC14155 Converter Electrical Characteristics DC | 9 | Power Supply Recommendations | 26 | | | Parameters7 | 10 | Layout | 27 | | | 6.6 ADC14155 Converter Electrical Characteristics | | 10.1 Layout Guidelines | <mark>27</mark> | | | (Continued) DYNAMIC Parameters <sup>(1)</sup> | | 10.2 Layout Example | 28 | | | 6.7 ADC14155 Converter Electrical Characteristics | 11 | デバイスおよびドキュメントのサポート | | | | (Continued) Logic and Power Supply Electrical Characteristics <sup>(1)</sup> 10 | | 11.1 デバイス・サポート | 29 | | | 6.8 ADC14155 Converter Electrical Characteristics | | 11.2 ドキュメントの更新通知を受け取る方法 | 30 | | | (Continued) Timing and AC Characteristics (1) 11 | | 11.3 コミュニティ・リソース | 30 | | | 6.9 Timing Diagram 12 | | 11.4 商標 | 30 | | | 6.10 Transfer Characteristic | | 11.5 静電気放電に関する注意事項 | 30 | | | 6.11 Typical Performance Characteristics, DNL, INL 14 | | 11.6 Glossary | 30 | | | 6.12 Typical Performance Characteristics, Dynamic | 12 | メカニカル、パッケージ、および注文情報 | 30 | | 資料 | <b>改訂履歴</b><br>番号末尾の英字は改訂を表しています。その改訂履歴は英語版 | 反に準じて | こいます。 | | | Revi | ision K (September 2018) から Revision L に変更 | | | Page | | • / | Added Figure 20 | | | 17 | | Revi | ision J (March 2018) から Revision K に変更 | | | Page | | • [ | Deleted inconsistent footnotes | | | 6 | | • / | Added standardized thermal values | | | 6 | | | | | | | | | Changed formatting of temperature conditions in the spec tal | | | | | • / | Added subgroups to all applicable specs | | | 7 | | • ( | Changed location of 12.1- $\Omega$ capacitor on $V_{\text{IN-}}$ pin in the circuit | it diagra | m of the <i>Typical Application</i> section | 24 | | D | ining I (March 2042) かと Participa I )z亦東 | | | D | | Kev | ision I (March 2013) から Revision J に変更 | | | Page | | 2 | 「製品情報」の表、「 <i>ESD</i> 定格」の表、「機能説明」セクション、「デックション、「電源に関する推奨事項」セクション、「レイアウト」セクショカニカル、パッケージ、および注文情報」セクション 追加 | ョン、「デ | バイスおよびドキュメントのサポート」セクション、「 | -<br>* | | | | | | | # 5 Pin Configuration and Functions ### **Pin Descriptions and Equivalent Circuits** | Bullio | Pin Descriptions and Equivalent Circuits | | | | | | | | |-------------|------------------------------------------|-------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--| | PIN NO. | SYMBOL | EQUIVALENT CIRCUIT | DESCRIPTION | | | | | | | ANALOG I/O | | | | | | | | | | 4 | V <sub>IN</sub> _ | V <sub>A</sub> | Differential analog input pins. The differential full-scale input signal level is two times the reference voltage with each input pin signal | | | | | | | 5 | V <sub>IN+</sub> | AGND | centered on a common mode voltage, V <sub>CM</sub> . | | | | | | | 42, 43 | $V_{RP}$ | V <sub>A</sub> | These pins should each be bypassed to AGND with a low ESL (equivalent series inductance) 0.1-µF capacitor placed very close to | | | | | | | 46, 47 | $V_{RM}$ | Vasr o Vasr | the pin to minimize stray inductance. A 0.1- $\mu$ F capacitor should be placed between V <sub>RP</sub> and V <sub>RN</sub> as close to the pins as possible, and a 10- $\mu$ F capacitor should be placed in parallel. V <sub>RP</sub> and V <sub>RN</sub> should not be loaded. V <sub>RM</sub> may be loaded to 1mA for use as a temperature stable 1.5-V reference. It is recommended to use V <sub>RM</sub> to provide the common mode voltage, | | | | | | | 44, 45 | $V_{RN}$ | AGND V <sub>0</sub> | $V_{CM}$ , for the differential analog inputs, $V_{IN}$ + and $V_{IN}$ | | | | | | | 48 | $V_{REF}$ | V <sub>A</sub> I <sub>DC</sub> AGND | This pin can be used as either the 1-V internal reference voltage output (internal reference operation) or as the external reference voltage input (external reference operation). To use the internal reference, $V_{REF}$ should be decoupled to AGND with a 0.1- $\mu$ F, low equivalent series inductance (ESL) capacitor. In this mode, $V_{REF}$ defaults as the output for the internal 1.0-V reference. To use an external reference, overdrive this pin with a low noise external reference voltage. The output impedance of the internal reference at this pin is $9k\Omega$ . Therefore, to overdrive this pin, the impedance of the external reference source should be $<<9~k\Omega$ . This pin should not be used to source or sink current. The full scale differential input voltage range is 2 * $V_{REF}$ . | | | | | | | DIGITAL I/O | | | | | | | | | | 11 | CLK+ | V <sub>A</sub> | The clock input pins can be configured to accept either a single-ended or a differential clock input signal. When the single-ended clock mode is selected through CLK_SEL/DF (pin 8), connect the clock input signal to the CLK+ pin and connect the CLK- pin to AGND. | | | | | | | 12 | CLK- | AGND | When the differential clock mode is selected through CLK_SEL/DF (pin 8), connect the positive and negative clock inputs to the CLK+ and CLK- pins, respectively. The analog input is sampled on the falling edge of the clock input. | | | | | | # Pin Descriptions and Equivalent Circuits (continued) | PIN NO. | SYMBOL | EQUIVALENT CIRCUIT | DESCRIPTION | |------------------------|----------------|--------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 8 | CLK_SEL/DF | | This is a four-state pin controlling the input clock mode and output data format. | | 7 | PD | AGND | This is a two-state input controlling Power Down.<br>$PD = V_A$ , Power Down is enabled. In the Power Down state only the reference voltage circuitry remains active and power dissipation is reduced.<br>PD = AGND, Normal operation. | | 17-24,<br>27-32 | D0-D13 | V <sub>DR</sub> V <sub>A</sub> | Digital data output pins that make up the 14-bit conversion result. D0 (pin 17) is the LSB, while D13 (pin 32) is the MSB of the output word. Output levels are CMOS compatible. | | 33 | OVR | | Over-Range Indicator. This output is set HIGH when the input amplitude exceeds the 14-bit conversion range (0 to 16383). | | 34 | DRDY | DRGND DGND | Data Ready Strobe. This pin is used to clock the output data. It has the same frequency as the sampling clock. One word of data is output in each cycle of this signal. The rising edge of this signal should be used to capture the output data. | | ANALOG POV | VER | | | | 2, 9, 37, 40,<br>41 | V <sub>A</sub> | | Positive analog supply pins. These pins should be connected to a quiet 3.3-V source and be bypassed to AGND with 100-pF and 0.1-µF capacitors located close to the power pins. | | 1, 3, 6, 10,<br>38, 39 | AGND | | The ground return for the analog supply. | | DIGITAL POW | ER | | | | 13 | $V_D$ | | Positive digital supply pin. This pin should be connected to a quiet 3.3-V source and be bypassed to DGND with a 100-pF and 0.1-µF capacitor located close to the power pin. | | 14 | DGND | | The ground return for the digital supply. | | 16, 25, 26,<br>36 | $V_{DR}$ | | Positive driver supply pin for the output drivers. This pin should be connected to a quiet voltage source of 1.8 V and be bypassed to DRGND with 100-pF and 0.1-µF capacitors located close to the power pins. | | 15, 35 | DRGND | | The ground return for the digital output driver supply. These pins should be connected to the system digital ground. See Layout Guidelines (Layout and Grounding) for more details. | #### 6 Specifications #### 6.1 Absolute Maximum Ratings over operating free-air temperature range (unless otherwise noted) (1)(2) | | MIN | MAX | UNIT | |---------------------------------------------------|------------|----------------------|------| | Supply voltage (V <sub>A</sub> , V <sub>D</sub> ) | -0.3 | 4.2 | V | | Supply voltage (V <sub>DR</sub> ) | -0.3 | 2.35 | V | | $ V_A - V_D $ | | 100 | mV | | Voltage on any input pin (not to exceed 4.2 V) | -0.3 | V <sub>A</sub> + 0.3 | V | | Voltage on any output pin (not to exceed 2.35 V) | -0.3 | $V_{DR} + 0.2$ | V | | Input current at any pin other than supply pins | <b>-</b> 5 | 5 | mA | | Package input current | -50 | 50 | mA | | Max junction temperature, T <sub>J</sub> | | 150 | °C | | Storage temperature, T <sub>stg</sub> | -65 | 150 | °C | <sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. #### 6.2 ESD Ratings | | | | VALUE | UNIT | |-------------|-------------------------|--------------------------------------------------------|-------|------| | $V_{(ESD)}$ | Electrostatic discharge | Human-body model (HBM), per ANSI/ESDA/JEDEC JS-001 (1) | ±2500 | V | <sup>(1)</sup> JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process. #### 6.3 Recommended Operating Conditions over operating free-air temperature range (unless otherwise noted) (1) | | MIN | NOM MAX | UNIT | |---------------------------------------------------|-------------|--------------|------| | Operating temperature | <b>–</b> 55 | 125 | °C | | Supply voltage (V <sub>A</sub> , V <sub>D</sub> ) | 3 | 3.6 | V | | Output driver supply (V <sub>DR</sub> ) | 1.6 | 2 | V | | CLK | -0.05 | $V_A + 0.05$ | V | | Clock duty cycle | 30% | 70% | | | Analog input pins | 0 | 2.6 | V | | V <sub>CM</sub> | 1.4 | 1.6 | V | | AGND-DGND <sup>(2)</sup> | | 100 | mV | <sup>(1)</sup> All voltages are measured with respect to GND = AGND = DGND = DRGND = 0 V, unless otherwise specified. #### 6.4 Thermal Information | | | ADC14155QML | | |-------------------------------|----------------------------------------------|-------------|------| | | THERMAL METRIC | NBA (CFP) | UNIT | | | | 48 PINS | | | $R_{\theta JA}$ | Junction-to-ambient thermal resistance | 27.5 | °C/W | | $R_{\theta JC(top)}$ | Junction-to-case (top) thermal resistance | 11.7 | °C/W | | $R_{\theta JB}$ | Junction-to-board thermal resistance | 11.4 | °C/W | | ΨJΤ | Junction-to-top characterization parameter | 4.6 | °C/W | | ΨЈВ | Junction-to-board characterization parameter | 11.1 | °C/W | | $R_{\theta JC(bottom)}^{(1)}$ | Junction-to-case (bottom) thermal resistance | 3.0 | °C/W | For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report. <sup>2)</sup> All voltages are measured with respect to GND = AGND = DGND = DRGND = 0 V, unless otherwise specified. <sup>(2)</sup> All GND voltages should be within 100mv of each other. #### 6.5 ADC14155 Converter Electrical Characteristics DC Parameters (1) Unless otherwise specified, the following specifications apply: AGND = DGND = DRGND = 0 V, $V_A = V_D = 3.3$ V, $V_{DR} = 1.8$ V, Internal $V_{REF} = 1 \text{ V}$ , $f_{CLK} = 155 \text{ MHz}$ , $V_{CM} = V_{RM}$ , $C_L = 5 \text{ pF/pin}$ , Differential Analog Input, Single-Ended Clock Mode, Offset Binary Format. Typical values are for $T_A = 25^{\circ}\text{C}$ . $^{(2)(3)(4)(5)}$ | | PARAMETER | TEST CONDITIONS | NOTES | TYP <sup>(6)</sup> | MIN | MAX | UNITS | SUB-<br>GROUPS | |---------------------|-----------------------------------------------------|------------------------------------------------|--------------------|--------------------|-------|-------|---------|----------------| | STATIC C | CONVERTER CHARACTERIS | TICS | | | | | | | | | Resolution with no missing codes | | | | 14 | | Bits | [1, 2, 3] | | INL | Integral non linearity | | See <sup>(7)</sup> | 2.3 | -5.0 | 5.0 | LSB | [1, 2, 3] | | DNL | Differential non linearity | | | ±0.5 | -0.9 | 1.1 | LSB | [1, 2, 3] | | PGE | Maximum positive gain error | | | 0.1 | -3.3 | 3.5 | %FS | [1, 2, 3] | | NGE | Maximum negative gain error | | | 0.3 | -3.3 | 3.9 | %FS | [1, 2, 3] | | TC GE | Gain error tempco | -55°C ≤ T <sub>A</sub> ≤ +125°C | | 0.007 | | | Δ%FS/°C | | | V <sub>OFF</sub> | Offset error (V <sub>IN+</sub> = V <sub>IN-</sub> ) | | | -0.1 | 0.7 | -0.9 | %FS | [1, 2, 3] | | TC V <sub>OFF</sub> | Offset error tempco | –55°C ≤ T <sub>A</sub> ≤ +125°C | | 0.0001 | | | Δ%FS/°C | | | | Under range output code | | | 0 | 0 | 0 | | | | | Over range output code | | | 16383 | 16383 | 16383 | | | | REFERE | NCE AND ANALOG INPUT C | HARACTERISTICS | | | | | | | | $V_{CM}$ | Common mode input voltage | | | 1.5 | | | V | | | $V_{RM}$ | Reference ladder midpoint output voltage | Output load = 1 mA | | 1.5 | | | V | | | | V <sub>IN</sub> input capacitance | V <sub>IN</sub> = 1.5 Vdc ± 0.5 V(CLK<br>LOW) | See <sup>(8)</sup> | 9 | | | pF | | | C <sub>IN</sub> | (each pin to GND) | V <sub>IN</sub> = 1.5 Vdc ± 0.5 V(CLK<br>HIGH) | See <sup>(8)</sup> | 6 | | | pF | | | $V_{REF}$ | Reference voltage | | See <sup>(9)</sup> | 1.00 | | | V | | | | Reference input resistance | | | 9 | | | kΩ | | - (1) Pre and post irradiation limits are identical to those listed in the Electrical Characteristics tables. Radiation testing is performed per MIL-STD-883. Test Method 1019. - The inputs are protected as shown below. Input voltage magnitudes above V<sub>A</sub> or below GND will not damage this device, provided current is limited per Note 5. However, errors in the A/D conversion can occur if the input goes above 2.6 V or below GND as described in the Recommended Operating Conditions section. - To ensure accuracy, it is required that $|V_A V_D| \le 100$ mV and separate bypass capacitors are used at each power supply pin. - With the test condition for $V_{REF} = 1 \text{ V}$ (2- $V_{P-P}$ differential input), the 14-bit LSB is 122.1 $\mu$ V. - When the input voltage at any pin exceeds the power supplies (that is, $V_{IN} < AGND$ , or $V_{IN} > V_A$ ), the current at that pin should be limited to ±5 mA. The ±50-mA maximum package input current rating limits the number of pins that can safely exceed the power supplies with an input current of ±5 mA to 10. - (6) Typical figures are at $T_A = 25^{\circ}$ C and represent most likely parametric norms at the time of product characterization. The typical specifications are not ensured. - (7) Integral Non Linearity is defined as the deviation of the analog value, expressed in LSBs, from the straight line that passes through positive and negative full-scale. The input capacitance is the sum of the package/pin capacitance and the sample and hold circuit capacitance. - Optimum performance will be obtained by keeping the reference input in the 0.9-V to 1.1-V range. The LM4051CIM3-ADJ (SOT-23 package) is recommended for external reference applications. #### 6.6 ADC14155 Converter Electrical Characteristics (Continued) DYNAMIC Parameters (1) Unless otherwise specified, the following specifications apply: AGND = DGND = DRGND = 0 V, $V_A = V_D = 3.3$ V, $V_{DR} = 1.8$ V, Internal $V_{REF} = 1$ V, $f_{CLK} = 155$ MHz, $V_{CM} = V_{RM}$ , $C_L = 5$ pF/pin, Differential Analog Input, Single-Ended Clock Mode, Offset Binary Format. Typical values are for $T_A = 25$ °C. $^{(2)(3)(4)(5)}$ | | PARAMETER | TEST CONDITIONS | NOTES | TYP <sup>(6)</sup> | MIN | MAX | UNITS | SUB-<br>GROUPS | |-------|----------------------------------|------------------------------------|-------|--------------------|------|-----|-------|----------------| | DYNAM | IC CONVERTER CHARACTE | RISTICS, A <sub>IN</sub> = -1 dBFS | | | | | | | | FPBW | Full power bandwidth | -1 dBFS Input, -3 dB Corner | | 1.1 | | | GHz | | | | | f <sub>IN</sub> = 10 MHz | | 69 | | | dBFS | | | | | f <sub>IN</sub> = 70 MHz | | 70.1 | 66.7 | | dBFS | [4, 5, 6] | | SNR | Signal-to-noise ratio | f <sub>IN</sub> = 169 MHz | | 68.5 | | | dBFS | | | | | f <sub>IN</sub> = 238 MHz | | 68.5 | | | dBFS | | | | | f <sub>IN</sub> = 398 MHz | | 66.4 | | | dBFS | | | | | f <sub>IN</sub> = 10 MHz | | 82 | | | dBFS | | | | | f <sub>IN</sub> = 70 MHz | | 82.3 | 68.2 | | dBFS | [4, 5, 6] | | SFDR | Spurious free dynamic range | f <sub>IN</sub> = 169 MHz | | 80.5 | | | dBFS | | | | rango | f <sub>IN</sub> = 238 MHz | | 77.3 | | | dBFS | | | | | f <sub>IN</sub> = 398 MHz | | 63.5 | | | dBFS | | | | | f <sub>IN</sub> = 10 MHz | | 11.3 | | | Bits | | | | | f <sub>IN</sub> = 70 MHz | | 11.3 | 10.7 | | Bits | [4, 5, 6] | | ENOB | Effective number of bits | f <sub>IN</sub> = 169 MHz | | 11.0 | | | Bits | | | | | f <sub>IN</sub> = 238 MHz | | 11.0 | | | Bits | | | | | f <sub>IN</sub> = 398 MHz | | 10.0 | | | Bits | | | | | f <sub>IN</sub> = 10 MHz | | -81 | | | dBFS | | | | | f <sub>IN</sub> = 70 MHz | | -79.9 | | -67 | dBFS | [4, 5, 6] | | THD | Total harmonic disortion | f <sub>IN</sub> = 169 MHz | | -82.4 | | | dBFS | | | | | f <sub>IN</sub> = 238 MHz | | -76.6 | | | dBFS | | | | | f <sub>IN</sub> = 398 MHz | | -63.2 | | | dBFS | | | | | f <sub>IN</sub> = 10 MHz | | -95.4 | | | dBFS | | | | | f <sub>IN</sub> = 70 MHz | | -88.5 | | -70 | dBFS | [4, 5, 6] | | HD2 | Second-order harmonic distortion | f <sub>IN</sub> = 169 MHz | | -88.3 | | | dBFS | | | | GISTOTTIOTT | f <sub>IN</sub> = 238 MHz | | -77.3 | | | dBFS | | | | | f <sub>IN</sub> = 398 MHz | | -60.9 | | | dBFS | | - Pre and post irradiation limits are identical to those listed in the Electrical Characteristics tables. Radiation testing is performed per MIL-STD-883, Test Method 1019. - (2) The inputs are protected as shown below. Input voltage magnitudes above V<sub>A</sub> or below GND will not damage this device, provided current is limited per Note 5. However, errors in the A/D conversion can occur if the input goes above 2.6V or below GND as described in the Recommended Operating Conditions section. - (3) To ensure accuracy, it is required that $|V_A V_D| \le 100 \text{ mV}$ and separate bypass capacitors are used at each power supply pin. - (4) With the test condition for $V_{REF} = 1 \text{ V}$ (2- $V_{P-P}$ differential input), the 14-bit LSB is 122.1 $\mu$ V. - When the input voltage at any pin exceeds the power supplies (that is, V<sub>IN</sub> < AGND, or V<sub>IN</sub> > V<sub>A</sub>), the current at that pin should be limited to ±5 mA. The ±50 mA maximum package input current rating limits the number of pins that can safely exceed the power supplies with an input current of ±5 mA to 10. - (6) Typical figures are at T<sub>A</sub> = 25°C and represent most likely parametric norms at the time of product characterization. The typical specifications are not ensured. # ADC14155 Converter Electrical Characteristics (Continued) DYNAMIC Parameters<sup>(1)</sup> (continued) Unless otherwise specified, the following specifications apply: AGND = DGND = DRGND = 0 V, $V_A = V_D = 3.3$ V, $V_{DR} = 1.8$ V, Internal $V_{REF} = 1$ V, $f_{CLK} = 155$ MHz, $V_{CM} = V_{RM}$ , $C_L = 5$ pF/pin, Differential Analog Input, Single-Ended Clock Mode, Offset Binary Format. Typical values are for $T_A = 25^{\circ}$ C. $^{(2)(3)(4)(5)}$ | | PARAMETER | TEST CONDITIONS | NOTES | TYP <sup>(6)</sup> | MIN | MAX | UNITS | SUB-<br>GROUPS | |-------|--------------------------------------|---------------------------|-------|--------------------|------|-----|-------|----------------| | | | f <sub>IN</sub> = 10 MHz | | -81.6 | | | dBFS | | | | | f <sub>IN</sub> = 70 MHz | | -82.3 | | -68 | dBFS | [4, 5, 6] | | HD3 | Third-order harmonic distortion | f <sub>IN</sub> = 169 MHz | | -86.4 | | | dBFS | | | | distortion | f <sub>IN</sub> = 238 MHz | | -89.0 | | | dBFS | | | | | f <sub>IN</sub> = 398 MHz | | -80.5 | | | dBFS | | | | | f <sub>IN</sub> = 10 MHz | | 68.2 | | | dBFS | | | | | f <sub>IN</sub> = 70 MHz | | 69.9 | 66.2 | | dBFS | [4, 5, 6] | | SINAD | Signal-to-noise and distortion ratio | f <sub>IN</sub> = 169 MHz | | 68.3 | | | dBFS | | | | distortion ratio | f <sub>IN</sub> = 238 MHz | | 67.8 | | | dBFS | | | | | f <sub>IN</sub> = 398 MHz | | 61.5 | | | dBFS | | # 6.7 ADC14155 Converter Electrical Characteristics (Continued) Logic and Power Supply Electrical Characteristics<sup>(1)</sup> Unless otherwise specified, the following specifications apply: AGND = DGND = DRGND = 0 V, $V_A = V_D = 3.3$ V, $V_{DR} = 1.8$ V, Internal $V_{REF} = 1$ V, $f_{CLK} = 155$ MHz, $V_{CM} = V_{RM}$ , $C_L = 5$ pF/pin, Differential Analog Input, Single-Ended Clock Mode, Offset Binary Format. Typical values are for $T_A = 25^{\circ}$ C. Timing measurements are taken at 50% of the signal amplitude. (2)(3)(4)(5) | | PARAMETER | TEST CONDITIONS | NOTES | TYP <sup>(6)</sup> | MIN | MAX | UNITS | SUB-<br>GROUPS | |--------------------|-------------------------------------|--------------------------------------------------------|--------------------|--------------------|-----|------|-------|----------------| | DIGITAL | . INPUT CHARACTERISTICS ( | | | | | | | | | $V_{IN(1)}$ | Logical "1" input voltage | V <sub>D</sub> = 3.6 V | See <sup>(7)</sup> | | 2.0 | | V | [1, 2, 3] | | V <sub>IN(0)</sub> | Logical "0" input voltage | V <sub>D</sub> = 3.0 V | | | | 8.0 | V | [1, 2, 3] | | I <sub>IN(1)</sub> | Logical "1" input current | V <sub>IN</sub> = 3.3 V | | 10 | | | μΑ | | | I <sub>IN(0)</sub> | Logical "0" input current | V <sub>IN</sub> = 0 V | | -10 | | | μΑ | | | C <sub>IN</sub> | Digital input capacitance | | | 5 | | | pF | | | DIGITAL | OUTPUT CHARACTERISTICS | 6 (D0–D13, DRDY, OVR) | • | • | | · | | · | | V <sub>OH</sub> | Output logic high | $I_{OUT} = -0.5 \text{ mA}$ , $V_{DR} = 1.8 \text{ V}$ | See <sup>(7)</sup> | 1.55 | 1.2 | | V | [1, 2, 3] | | V <sub>OL</sub> | Output logic low | I <sub>OUT</sub> = 1.6 mA, V <sub>DR</sub> = 1.8 V | See <sup>(7)</sup> | 0.15 | | 0.4 | V | [1, 2, 3] | | +I <sub>SC</sub> | Output short circuit source current | V <sub>OUT</sub> = 0 V | | -10 | | | mA | | | -I <sub>SC</sub> | Output short circuit sink current | $V_{OUT} = V_{DR}$ | | 10 | | | mA | | | C <sub>OUT</sub> | Digital output capacitance | | | 5 | | | pF | | | POWER | SUPPLY CHARACTERISTICS | | | | | | | | | I <sub>A</sub> | Analog supply current | Full operation | | 283 | | 350 | mA | [1, 2, 3] | | $I_D$ | Digital supply current | Full operation | | 10 | | 11 | mA | [1, 2, 3] | | I <sub>DR</sub> | Digital output supply current | Full operation | See <sup>(8)</sup> | 15 | | | mA | | | | Power consumption | Excludes I <sub>DR</sub> | | 967 | | 1170 | mW | [1, 2, 3] | | | Power down power consumption | Clock disabled | | 5 | | | mW | | - (1) Pre and post irradiation limits are identical to those listed in the Electrical Characteristics tables. Radiation testing is performed per MIL-STD-883, Test Method 1019. - (2) The inputs are protected as shown below. Input voltage magnitudes above V<sub>A</sub> or below GND will not damage this device, provided current is limited per Note 5. However, errors in the A/D conversion can occur if the input goes above 2.6 V or below GND as described in the Recommended Operating Conditions section. - (3) To ensure accuracy, it is required that |V<sub>A</sub> − V<sub>D</sub>| ≤ 100 mV and separate bypass capacitors are used at each power supply pin. - (4) With the test condition for $V_{RFF} = 1 \text{ V} (2-V_{P-P} \text{ differential input})$ , the 14-bit LSB is 122.1 $\mu$ V. - (5) When the input voltage at any pin exceeds the power supplies (that is, V<sub>IN</sub> < AGND, or V<sub>IN</sub> > V<sub>A</sub>), the current at that pin should be limited to ±5 mA. The ±50-mA maximum package input current rating limits the number of pins that can safely exceed the power supplies with an input current of ±5 mA to 10. - (6) Typical figures are at T<sub>A</sub> = 25°C and represent most likely parametric norms at the time of product characterization. The typical specifications are not ensured. - (7) Specified by characterization. - (8) I<sub>DR</sub> is the current consumed by the switching of the output drivers and is primarily determined by load capacitance on the output pins, the supply voltage, V<sub>DR</sub>, and the rate at which the outputs are switching (which is signal dependent). I<sub>DR</sub> = V<sub>DR</sub>(C<sub>0</sub> × f<sub>0</sub> + C<sub>1</sub> × f<sub>1</sub> +....C<sub>11</sub> × f<sub>11</sub>) where V<sub>DR</sub> is the output driver power supply voltage, C<sub>n</sub> is total capacitance on the output pin, and f<sub>n</sub> is the average frequency at which that pin is toggling. #### 6.8 ADC14155 Converter Electrical Characteristics (Continued) Timing and AC Characteristics<sup>(1)</sup> Unless otherwise specified, the following specifications apply: AGND = DGND = DRGND = 0 V, V<sub>A</sub> = V<sub>D</sub> = 3.3 V, V<sub>DR</sub> = 1.8 V, Internal $V_{REF} = 1 \text{ V}$ , $f_{CLK} = 155 \text{ MHz}$ , $V_{CM} = V_{RM}$ , $C_L = 5 \text{ pF/pin}$ , Differential Analog Input, Single-Ended Clock Mode, Offset Binary Format. Typical values are for $T_A = 25^{\circ}\text{C}$ . Timing measurements are taken at 50% of the signal amplitude. **Boldface** limits apply for $T_{MIN} \le T_A \le T_{MAX}$ . All other limits apply for $T_A = 25^{\circ}C^{(2)(3)(4)(5)}$ | | PARAMETER | TEST CONDITIONS | NOTES | TYP <sup>(6)</sup> | MIN | MAX | UNITS | SUB-<br>GROUPS | |-----------------|-----------------------------|---------------------------------------------------------------------------------------------------------------------|--------------------|--------------------|------|-----|-----------------|----------------| | | Maximum clock frequency | | | | | 155 | MHz | [7, 8A, 8B] | | | Minimum clock frequency | | | | 5 | | MHz | | | | Clock high time | | | 3.0 | | | ns | | | | Clock low time | | | 3.0 | | | ns | | | | Conversion latency | | See <sup>(7)</sup> | | | 8 | Clock<br>cycles | [4, 5, 6] | | t <sub>OD</sub> | Output delay of CLK to DATA | Relative to falling edge of CLK | | 2.0 | | | ns | | | t <sub>SU</sub> | Data output setup time | Relative to DRDY | See <sup>(8)</sup> | 2.1 | 1.22 | | ns | | | t <sub>H</sub> | Data output hold time | Relative to DRDY | See <sup>(8)</sup> | 2.1 | 1.83 | | ns | | | $t_{AD}$ | Aperture delay | | | 0.5 | | | ns | | | $t_{AJ}$ | Aperture jitter | | | 0.08 | | | ps rms | | | | Power down recovery time | 0.1 μF to GND on pins 43, 44;<br>10 μF and 0.1 μF between<br>pins 43, 44; 0.1 μF and 10 μF<br>to GND on pins 47, 48 | | 3.0 | | | ms | | - Pre and post irradiation limits are identical to those listed in the *Electrical Characteristics* tables. Radiation testing is performed per MIL-STD-883, Test Method 1019. - The inputs are protected as shown below. Input voltage magnitudes above V<sub>A</sub> or below GND will not damage this device, provided current is limited per Note 5. However, errors in the A/D conversion can occur if the input goes above 2.6 V or below GND as described in the Recommended Operating Conditions section. - To ensure accuracy, it is required that $|V_A V_D| \le 100$ mV and separate bypass capacitors are used at each power supply pin. With the test condition for $V_{REF} = 1 \text{ V } (2 \cdot V_{P-P} \text{ differential input})$ , the 14-bit LSB is 122.1 $\mu$ V. - When the input voltage at any pin exceeds the power supplies (that is, $V_{IN} < AGND$ , or $V_{IN} > V_A$ ), the current at that pin should be limited to ±5 mA. The ±50 mA maximum package input current rating limits the number of pins that can safely exceed the power supplies with an input current of ±5 mA to 10. - Typical figures are at T<sub>A</sub> = 25°C and represent most likely parametric norms at the time of product characterization. The typical specifications are not ensured. - Specified by design. - Specified by characterization. #### 6.9 Timing Diagram Figure 1. Output Timing #### 6.10 Transfer Characteristic Figure 2. Transfer Characteristic # **Transfer Characteristic (continued)** # Table 1. Quality Conformance Inspection<sup>(1)</sup> | Subgroup | Description | Temp (°C) | |----------|---------------------|-----------| | 1 | Static tests at | 25 | | 2 | Static tests at | 125 | | 3 | Static tests at | -55 | | 4 | Dynamic tests at | 25 | | 5 | Dynamic tests at | 125 | | 6 | Dynamic tests at | -55 | | 7 | Functional tests at | 25 | | 8A | Functional tests at | 125 | | 8B | Functional tests at | -55 | | 9 | Switching tests at | 25 | | 10 | Switching tests at | 125 | | 11 | Switching tests at | -55 | <sup>(1)</sup> MIL-STD-883, Method 5005 - Group A #### 6.11 Typical Performance Characteristics, DNL, INL Unless otherwise specified, the following specifications apply: AGND = DGND = DRGND = 0 V, $V_A = V_D = 3.3$ V, $V_{DR} = 1.8$ V, Internal $V_{REF} = 1$ V, $f_{CLK} = 155$ MHz, $V_{CM} = V_{RM}$ , $C_L = 5$ pF/pin, Differential Analog Input, Single-Ended Clock Mode, Offset Binary Format. Typical values are for TA = 25°C. $^{(1)(2)(3)}$ (1) The inputs are protected as shown below. Input voltage magnitudes above V<sub>A</sub> or below GND will not damage this device, provided current is limited per Note 5. However, errors in the A/D conversion can occur if the input goes above 2.6 V or below GND as described in the Recommended Operating Conditions section. - (2) To ensure accuracy, it is required that $|V_A V_D| \le 100 \text{ mV}$ and separate bypass capacitors are used at each power supply pin. - (3) With the test condition for $V_{REF} = 1 \text{ V}$ (2- $V_{P-P}$ differential input), the 14-bit LSB is 122.1 $\mu$ V. #### 6.12 Typical Performance Characteristics, Dynamic Performance Unless otherwise specified, the following specifications apply: AGND = DGND = DRGND = 0 V, $V_A = V_D = 3.3$ V, $V_{DR} = 1.8$ V, Internal $V_{REF} = 1$ V, $f_{CLK} = 155$ MHz, $V_{CM} = V_{RM}$ , $C_L = 5$ pF/pin, Differential Analog Input, Single-Ended Clock Mode, Offset Binary Format. Typical values are for TA = 25°C #### Typical Performance Characteristics, Dynamic Performance (continued) Unless otherwise specified, the following specifications apply: AGND = DGND = DRGND = 0 V, $V_A = V_D = 3.3$ V, $V_{DR} = 1.8$ V, Internal $V_{REF} = 1$ V, $f_{CLK} = 155$ MHz, $V_{CM} = V_{RM}$ , $C_L = 5$ pF/pin, Differential Analog Input, Single-Ended Clock Mode, Offset Binary Format. Typical values are for TA = 25°C # Typical Performance Characteristics, Dynamic Performance (continued) Unless otherwise specified, the following specifications apply: AGND = DGND = DRGND = 0 V, $V_A = V_D = 3.3$ V, $V_{DR} = 1.8$ V, Internal $V_{REF} = 1$ V, $f_{CLK} = 155$ MHz, $V_{CM} = V_{RM}$ , $C_L = 5$ pF/pin, Differential Analog Input, Single-Ended Clock Mode, Offset Binary Format. Typical values are for TA = 25°C #### 7 Detailed Description #### 7.1 Overview Operating on dual 3.3-V and 1.8-V supplies, the ADC14155 digitizes a differential analog input signal to 14 bits, using a differential pipelined architecture with error correction circuitry and an on-chip sample-and-hold circuit to ensure maximum performance. The user has the choice of using an internal 1-V stable reference, or using an external reference. The ADC14155 will accept an external reference between 0.9 V and 1.1 V (1-V recommended) which is buffered on-chip to ease the task of driving that pin. The 1.8-V output driver supply reduces power consumption and decreases the noise at the output of the converter. The quad state function pin CLK\_SEL/DF (pin 8) allows the user to choose between using a single-ended or a differential clock input and between offset binary or 2's complement output data format. The digital outputs are CMOS compatible signals that are clocked by a synchronous data ready output signal (DRDY, pin 34) at the same rate as the clock input. For the ADC14155 the clock frequency can be between 5 MSPS and 155 MSPS with fully specified performance at 155 MSPS. The analog input is acquired at the falling edge of the clock and the digital data for a given sample is output on the falling edge of the DRDY signal and is delayed by the pipeline for 8 clock cycles. The data should be captured on the rising edge of the DRDY signal. Power-down is selectable using the PD pin (pin 7). A logic high on the PD pin disables everything except the voltage reference circuitry and reduces the converter power consumption to 5 mW with no clock running. For normal operation, the PD pin should be connected to the analog ground (AGND). A duty cycle stabilizer maintains performance over a wide range of clock duty cycles. #### 7.2 Functional Block Diagram #### 7.3 Feature Description #### 7.3.1 Analog Inputs #### 7.3.1.1 Differential Analog Input Pins The ADC14155QML-SP has one pair of analog signal input pins, $V_{\text{IN+}}$ and $V_{\text{IN-}}$ , which form a differential input pair. The input signal, $V_{\text{IN}}$ , is defined as $$V_{IN} = (V_{IN+}) - (V_{IN-}) \tag{1}$$ Figure 21 shows the expected input signal range. Note that the common mode input voltage, $V_{CM}$ , should be 1.5 V. Using $V_{RM}$ (pin 46 or 47) for $V_{CM}$ will ensure the proper input common mode level for the analog input signal. The peaks of the individual input signals should each never exceed 2.6 V. Each analog input pin of the differential pair should have a peak-to-peak voltage equal to the reference voltage, $V_{REF}$ , be 180° out of phase with each other and be centered around $V_{CM}$ . The peak-to-peak voltage swing at each analog input pin should not exceed the value of the reference voltage or the output data will be clipped. #### **Feature Description (continued)** Figure 21. Expected Input Signal Range For single frequency sine waves the full scale error, E<sub>FS</sub>, in LSB can be described as approximately $$E_{FS} = 16384 (1 - \sin(90^{\circ} + \text{dev}))$$ (2) Where dev is the angular difference in degrees between the two signals having a 180° relative phase relationship to each other (see Figure 22). For single frequency inputs, angular errors result in a reduction of the effective full scale input. For complex waveforms, however, angular errors will result in distortion. Figure 22. Angular Errors Between The Two Input Signals Will Reduce The Output Level Or Cause Distortion It is recommended to drive the analog inputs with a source impedance less than 100 $\Omega$ . Matching the source impedance for the differential inputs will improve even ordered harmonic performance (particularly second harmonic). Table 2 indicates the input to output relationship of the ADC14155. **Table 2. Input To Output Relationship** | V <sub>IN+</sub> | V <sub>IN</sub> | Binary Output | 2's Complement Output | | |----------------------------------------|----------------------------------------|-------------------|-----------------------|---------------------| | $V_{CM} - V_{REF} / 2$ | V <sub>CM</sub> + V <sub>REF</sub> / 2 | 00 0000 0000 0000 | 10 0000 0000 0000 | Negative Full-Scale | | V <sub>CM</sub> – V <sub>REF</sub> / 4 | V <sub>CM</sub> + V <sub>REF</sub> / 4 | 01 0000 0000 0000 | 11 0000 0000 0000 | | | $V_{CM}$ | V <sub>CM</sub> | 10 0000 0000 0000 | 00 0000 0000 0000 | Mid-Scale | | V <sub>CM</sub> + V <sub>REF</sub> / 4 | V <sub>CM</sub> – V <sub>REF</sub> / 4 | 11 0000 0000 0000 | 01 0000 0000 0000 | | | V <sub>CM</sub> + V <sub>REF</sub> / 2 | V <sub>CM</sub> – V <sub>REF</sub> / 2 | 11 1111 1111 1111 | 01 1111 1111 1111 | Positive Full-Scale | #### 7.3.1.2 Driving The Analog Inputs The $V_{IN+}$ and the $V_{IN-}$ inputs of the ADC14155QML-SP have an internal sample-and-hold circuit which consists of an analog switch followed by a switched-capacitor amplifier. The analog inputs are connected to the sampling capacitors through NMOS switches, and each analog input has parasitic capacitances associated with it. When the clock is high, the converter is in the sample phase. The analog inputs are connected to the sampling capacitor through the NMOS switches, which causes the capacitance at the analog input pins to appear as the pin capacitance plus the internal sample and hold circuit capacitance (approximately 9 pF). While the clock level remains high, the sampling capacitor will track the changing analog input voltage. When the clock transitions from high to low, the converter enters the hold phase, during which the analog inputs are disconnected from the sampling capacitor. The last voltage that appeared at the analog input before the clock transition will be held on the sampling capacitor and will be sent to the ADC core. The capacitance seen at the analog input during the hold phase appears as the sum of the pin capacitance and the parasitic capacitances associated with the sample and hold circuit of each analog input (approximately 6 pF). Once the clock signal transitions from low to high, the analog inputs will be reconnected to the sampling capacitor to capture the next sample. Usually, there will be a difference between the held voltage on the sampling capacitor and the new voltage at the analog input. This will cause a charging glitch that is proportional to the voltage difference between the two samples to appear at the analog input pin. The input circuitry must be fast enough to allow the sampling capacitor to fully charge before the clock signal goes high again, as incomplete settling can degrade the SFDR performance. A single-ended to differential conversion circuit is shown in Figure 24. A transformer is preferred for high frequency input signals. Terminating the transformer on the secondary side provides two advantages. First, it presents a real broadband impedance to the ADC inputs and second, it provides a common path for the charging glitches from each side of the differential sample-and-hold circuit. One short-coming of using a transformer to achieve the single-ended to differential conversion is that most RF transformers have poor low frequency performance. A differential amplifier can be used to drive the analog inputs for low frequency applications. The amplifier must be fast enough to settle from the charging glitches on the analog input resulting from the sample-and-hold operation before the clock goes high and the sample is passed to the ADC core. The SFDR performance of the converter depends on the external signal conditioning circuity used, as this affects how quickly the sample-and-hold charging glitch will settle. An external resistor and capacitor network as shown in Figure 24 should be used to isolate the charging glitches at the ADC input from the external driving circuit and to filter the wideband noise at the converter input. These filtering components should be placed close to the ADC inputs in order to absorb the sampling glitches as close to the source of the glitches as possible. For Nyquist applications the RC pole should be at the ADC sample rate. The ADC input capacitance in the sample mode should be considered when setting the RC pole. For wideband undersampling applications, the RC pole should be set at about 1.5 to 2 times the maximum input frequency to maintain a linear delay response. #### 7.3.1.3 Input Common Mode Voltage The input common mode voltage, $V_{CM}$ , should be in the range of 1.4 V to 1.6 V and be a value such that the peak excursions of the analog signal do not go more negative than ground or more positive than 2.6 V. It is recommended to use $V_{RM}$ (pin 46 or 47) as the input common mode voltage. #### 7.3.2 Reference Pins The ADC14155QML-SP is designed to operate with an internal 1-V reference, or an external 1-V reference, but performs well with external reference voltages in the range of 0.9 V to 1.1 V. The internal 1-V reference is the default condition when no external reference input is applied to the $V_{REF}$ pin. If a voltage in the range of 0.9 V to 1.1 V is applied to the $V_{REF}$ pin, then that voltage is used for the reference. The $V_{REF}$ pin should always be bypassed to ground with a 0.1- $\mu$ F capacitor close to the reference input pin. Lower reference voltages will decrease the signal-to-noise ratio (SNR) of the ADC14155. Increasing the reference voltage (and the input signal swing) beyond 1.1-V may degrade THD for a full-scale input, especially at higher input frequencies. It is important that all grounds associated with the reference voltage and the analog input signal make connection to the ground plane at a single, quiet point to minimize the effects of noise currents in the ground path. The Reference Bypass Pins ( $V_{RP}$ , $V_{RM}$ , and $V_{RN}$ ) are made available for bypass purposes. Each of these pins should be bypassed to ground with a 0.1- $\mu$ F capacitor. A 0.1- $\mu$ F and a 10- $\mu$ F capacitor should be placed between the $V_{RP}$ and $V_{RN}$ pins, as shown in Figure 24. This configuration is necessary to avoid reference oscillation, which could result in reduced SFDR and/or SNR. $V_{RM}$ may be loaded to 1 mA for use as a temperature stable 1.5-V reference. The $V_{RP}$ and $V_{RN}$ pins should not be loaded. Smaller capacitor values than those specified will allow faster recovery from the power down mode, but may result in degraded noise performance. Loading any of these pins, other than $V_{RM}$ , may result in performance degradation. The nominal voltages for the reference bypass pins are as follows: $$V_{RM} = 1.5 \text{ V}$$ $V_{RP} = V_{RM} + V_{REF} / 2$ $V_{RN} = V_{RM} - V_{REF} / 2$ #### 7.3.3 Digital Inputs Digital CMOS compatible inputs consist of CLK+, CLK-, PD and CLK\_SEL/DF. #### 7.3.3.1 Clock Inputs The CLK+ and CLK- signals control the timing of the sampling process. The CLK\_SEL/DF pin (pin 8) allows the user to configure the ADC for either differential or single-ended clock mode (see Clock Mode Select/Data Format (CLK\_SEL/DF)). In differential clock mode, the two clock signals should be exactly 180° out of phase from each other and of the same amplitude. In the single-ended clock mode, the clock signal should be routed to the CLK+input and the CLK- input should be tied to AGND in combination with the correct setting from Table 4. To achieve the optimum noise performance, the clock inputs should be driven with a stable, low jitter clock signal. The clock input signal should also have a short transition region. This can be achieved by passing a low-jitter sinusoidal clock source through a high speed buffer gate. This configuration is shown in Figure 24. The trace carrying the clock signal should be as short as possible and should not cross any other signal line, analog or digital, not even at 90°. Figure 24 shows the recommended clock input circuit. The clock signal also drives an internal state machine. If the clock is interrupted, or its frequency is too low, the charge on the internal capacitors can dissipate to the point where the accuracy of the output data will degrade. This will limit the minimum sample rate. The clock line should be terminated at its source in the characteristic impedance of that line. Care should be taken to maintain a constant clock line impedance throughout the length of the line. Refer to Application Note AN-905 (SNLA035) for information on setting characteristic impedance. It is highly desirable that the source driving the ADC clock pins only drive that pin. However, if that source is used to drive other devices, then each driven pin should be AC terminated with a series RC to ground, such that the resistor value is equal to the characteristic impedance of the clock line and the capacitor value is $$C \ge \frac{4 \times t_{PD} \times L}{Z_o} \tag{3}$$ where $t_{PD}$ is the signal propagation rate down the clock line, "L" is the line length and $Z_{O}$ is the characteristic impedance of the clock line. This termination should be as close as possible to the ADC clock pin but beyond it as seen from the clock source. Typical $t_{PD}$ is about 150 ps/in (60 ps/cm) on FR-4 board material. The units of "L" and $t_{PD}$ should be the same (inches or centimeters). The duty cycle of the clock signal can affect the performance of the A/D Converter. Because achieving a precise duty cycle is difficult, the ADC14155 has a Duty Cycle Stabilizer. It is designed to maintain performance over a clock duty cycle range of 30% to 70%. #### 7.3.3.2 Power-Down (PD) Power-down can be enabled through this two-state input pin. Table 3 shows how to power-down the ADC14155. **Table 3. Power Down Selection Table** | PD Input Voltage | Power State | |------------------|-------------| | V <sub>A</sub> | Power-down | | AGND | On | The power-down mode allows the user to conserve power when the converter is not being used. In the power-down state all bias currents of the analog circuitry, excluding the reference are shut down which reduces the power consumption to 5 mW with no clock running. The output data pins are undefined and the data in the pipeline is corrupted while in the power-down mode. The Power-down Mode Exit Cycle time is determined by the value of the capacitors on the $V_{RP}$ (pin 42, 43), $V_{RM}$ (pin 46, 47) and $V_{RN}$ (pin 44, 45) reference bypass pins (pins 43, 44 and 45) and is approximately 3 ms with the recommended component values. These capacitors lose their charge in the power-down mode and must be recharged by on-chip circuitry before conversions can be accurate. Smaller capacitor values allow slightly faster recovery from the power down mode, but can result in a reduction in SNR, SINAD and ENOB performance. #### 7.3.3.3 Clock Mode Select/Data Format (CLK\_SEL/DF) Single-ended versus differential clock mode and output data format are selectable using this quad-state function pin. Table 4 shows how to select between the clock modes and the output data formats. **Table 4. Clock Mode And Data Format Selection Table** | CLK_SEL/DF Input Voltage | Clock Mode | Output Data Format | |--------------------------|--------------|--------------------| | V <sub>A</sub> | Differential | 2's Complement | | (2 / 3) * V <sub>A</sub> | Differential | Offset Binary | | (1 / 3) * V <sub>A</sub> | Single-Ended | 2's Complement | | AGND | Single-Ended | Offset Binary | #### 7.4 Device Functional Modes This devices has no specific functional modes. #### 8 Application and Implementation #### NOTE Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality. #### 8.1 Application Information To achieve the best dynamic performance, the clock source driving the CLK input must have a sharp transition region and be free of jitter. Isolate the ADC clock from any digital circuitry with buffers, as with the clock tree shown in Figure 23. The gates used in the clock tree must be capable of operating at frequencies much higher than those used if added jitter is to be prevented. Best performance will be obtained with a differential clock input drive, compared with a single-ended drive. As mentioned in Power Supply Recommendations, it is good practice to keep the ADC clock line as short as possible and to keep it well away from any other signals. Other signals can introduce jitter into the clock signal, which can lead to reduced SNR performance, and the clock can introduce noise into other lines. Even lines with 90° crossings have capacitive coupling, so try to avoid even these 90° crossings of the clock line. Figure 23. Isolating the ADC Clock From Other Circuitry With a Clock Tree #### 8.2 Typical Application Figure 24. Application Circuit Using Transformer Drive Circuit #### 8.2.1 Design Requirements We recommend that the following conditions be observed for operation of the ADC14155: $3 \text{ V} \leq \text{V}_{A} \leq 3.6 \text{ V}$ $V_D = V_A$ $V_{DR} = 1.8 \text{ V}$ $5 \text{ MHz} \le f_{CLK} \le 155 \text{ MHz}$ 1-V internal reference $0.9 \text{ V} \leq \text{V}_{\text{REF}} \leq 1.1 \text{ V}$ (for an external reference) $V_{CM} = 1.5 \text{ V (from } V_{RM})$ #### 8.2.2 Detailed Design Procedure Digital outputs consist of the 1.8 V CMOS signals D0-D13, DRDY and OVR. The ADC14155 has 16 CMOS compatible data output pins: 14 data output bits corresponding to the converted input value, a data ready (DRDY) signal that should be used to capture the output data and an over-range indicator (OVR) which is set high when the sample amplitude exceeds the 14-bit conversion range. Valid data is present at these outputs while the PD pin is low. Data should be captured and latched with the rising edge of the DRDY signal. Depending on the setup and hold time requirements of the receiving circuit (ASIC), either the rising edge or the falling edge of the DRDY signal can be used to latch the data. Generally, rising-edge capture would maximize setup time with minimal hold time; while falling-edge-capture would maximize hold time with minimal setup time. However, actual timing for the falling-edge case depends greatly on the CLK frequency and both cases also depend on the delays inside the ASIC. Refer to the *ADC14155 Converter Electrical Characteristics* (Continued) Timing and AC Characteristics (1) table. Pre and post irradiation limits are identical to those listed in the Electrical Characteristics tables. Radiation testing is performed per MIL-STD-883. Test Method 1019. #### **Typical Application (continued)** Be very careful when driving a high capacitance bus. The more capacitance the output drivers must charge for each conversion, the more instantaneous digital current flows through $V_{DR}$ and DRGND. These large charging current spikes can cause on-chip ground noise and couple into the analog circuitry, degrading dynamic performance. Adequate bypassing, limiting output capacitance and careful attention to the ground plane will reduce this problem. Additionally, bus capacitance beyond the specified 5 pF/pin will cause $t_{OD}$ to increase, reducing the setup and hold time of the ADC output data. The result could be an apparent reduction in dynamic performance. To minimize noise due to output switching, the load currents at the digital outputs should be minimized. This can be done by using a programmable logic device (PLD) such as the LC4032V-25TN48C to level translate the ADC output data from 1.8 V to 3.3 V for use by any other circuitry. Only one load should be connected to each output pin. Additionally, inserting series resistors of about 22 $\Omega$ at the digital outputs, close to the ADC pins, will isolate the outputs from trace and other circuit capacitances and limit the output currents, which could otherwise result in performance degradation. See Figure 24. #### 8.2.3 Application Curve #### 8.3 Radiation Environments Careful consideration should be given to environmental conditions when using a product in a radiation environment. #### 8.3.1 Total lonizing Dose (TID) Radiation hardness assured (RHA) products are those part numbers with a total ionizing dose (TID) level specified in the table on the front page. Testing and qualification of these products is done according to MIL-STD-883, Test Method 1019. Additional information on how to download lot-specific TID data can be found in SBOA140 "QML Class V/Q and Enhanced Products Lot Documents". #### 8.3.2 Single Event Effects One time single event latch-up testing (SEL) was preformed according to EIA/JEDEC Standard, EIA/JEDEC57. The linear energy transfer threshold (LET<sub>th</sub>) shown in the Key Specifications table on the front page is the maximum LET tested. Test reports are available on the TI estore at SNAA153 and SNAA183. #### 9 Power Supply Recommendations The power supply pins should be bypassed with a 0.1-µF capacitor and with a 100-pF ceramic chip capacitor close to each power pin. Leadless chip capacitors are preferred because they have low series inductance. As is the case with all high-speed converters, the ADC14155 is sensitive to power supply noise. Accordingly, the noise on the analog supply pin should be kept below 100 mV<sub>P-P</sub>. The $V_{DR}$ pin provides power for the output drivers and may be operated from a supply in the range of 1.6 V to 2 V. This enables lower power operation, reduces the noise coupling effects from the digital outputs to the analog circuitry and simplifies interfacing to lower voltage devices and systems. Note, however, that $t_{OD}$ increases with reduced $V_{DR}$ . A level translator may be required to interface the digital output signals of the ADC14155 to non-1.8-V CMOS devices. Care should be taken to avoid extremely rapid power supply ramp up rate. Excessive power supply ramp up rate may damage the device. #### 10 Layout #### 10.1 Layout Guidelines For best dynamic performance, the center die attach pad of the device should be connected to ground with low inductive path. Proper grounding and proper routing of all signals are essential to ensure accurate conversion. Maintaining separate analog and digital areas of the board, with the ADC14155 between these areas, is required to achieve specified performance. The ground return for the data outputs (DRGND) carries the ground current for the output drivers. The output current can exhibit high transients that could add noise to the conversion process. To prevent this from happening, it is recommended to use a single common ground plane with managed return current paths instead of a split ground plane. The key is to make sure that the supply current in the ground plane does not return under a sensitive node (e.g., caps to ground in the analog input network). This is done by routing a trace from the ADC to the regulator / bulk capacitor for the supply so that it does not run under a critical node. Capacitive coupling between the typically noisy digital circuitry and the sensitive analog circuitry can lead to poor performance. The solution is to keep the analog circuitry separated from the digital circuitry, and to keep the clock line as short as possible. The effects of the noise generated from the ADC output switching can be minimized through the use of $22-\Omega$ resistors in series with each data output line. Locate these resistors as close to the ADC output pins as possible. Since digital switching transients are composed largely of high frequency components, total ground plane copper weight will have little effect upon the logic-generated noise. This is because of the skin effect. Total surface area is more important than is total ground plane area. Generally, analog and digital lines should cross each other at 90° to avoid crosstalk. To maximize accuracy in high speed, high resolution systems, however, avoid crossing analog and digital lines altogether. It is important to keep clock lines as short as possible and isolated from ALL other lines, including other digital lines. Even the generally accepted 90° crossing should be avoided with the clock line as even a little coupling can cause problems at high frequencies. This is because other lines can introduce jitter into the clock line, which can lead to degradation of SNR. Also, the high speed clock can introduce noise into the analog chain. Best performance at high frequencies and at high resolution is obtained with a straight signal path. That is, the signal path through all components should form a straight line wherever possible. Be especially careful with the layout of inductors and transformers. Mutual inductance can change the characteristics of the circuit in which they are used. Inductors and transformers should *not* be placed side by side, even with just a small part of their bodies beside each other. For instance, place transformers for the analog input and the clock input at 90° to one another to avoid magnetic coupling. The analog input should be isolated from noisy signal traces to avoid coupling of spurious signals into the input. Any external component (e.g., a filter capacitor) connected between the converter's input pins and ground or to the reference input pin and ground should be connected to a very clean point in the ground plane. All analog circuitry (input amplifiers, filters, reference components, etc.) should be placed in the analog area of the board. All digital circuitry and dynamic I/O lines should be placed in the digital area of the board. The ADC14155 should be between these two areas. Furthermore, all components in the reference circuitry and the input signal chain that are connected to ground should be connected together with short traces and enter the ground plane at a single, quiet point. All ground connections should have a low inductance path to ground. # 10.2 Layout Example Figure 26. ADC14155QML Layout # 11 デバイスおよびドキュメントのサポート #### 11.1 デバイス・サポート #### 11.1.1 デバイスの項目表記 アパーチャ遅延は、クロックの立ち下がりエッジから、変換を行うために入力信号が取り込まれるか保持されるまでの時間です。 アパーチャ・ジッタ(アパーチャ不確定性)は、サンプル間のアパーチャ遅延のばらつきです。アパーチャ・ジッタは、出力に ノイズとして現れます。 クロック・デューティ・サイクルは、繰り返しデジタル波形の1周期に対するHIGH期間の割合です。本データシートに記載する仕様は、ADCのクロック入力信号に適用されます。 同相電圧(V<sub>CM</sub>)は、ADCの両方の入力端子に印加される共通のDC電圧です。 **変換レイテンシ**は、変換開始からその変換データが出力ドライバ段で得られるまでの期間をクロック・サイクル数で表したものです。各サンプリングに対するデータは、そのサンプリングが行われた後、パイプライン遅延および出力遅延の経過後に出力ピン上で有効になります。新しいデータはクロック・サイクルごとに有効ですが、その出力データは変換からパイプライン遅延の分だけ遅れます。 微分非直線性(DNL)は、理想的なステップ・サイズである1LSBからの最大偏差として表します。 有効ビット数(ENOB)は、信号/(ノイズ+歪み)比(SINAD)を別の方法で規定したものです。ENOBは(SINAD-1.76)/6.02 として定義され、この値のビット数を持つ完全なADCと等価なコンバータであることを意味します。 フルパワー帯域幅は、再構築された出力基本波が、フルスケール入力について、低周波数の値より3dB低下する周波数の 測定値です。 ゲイン誤差は、伝達関数の理想的な勾配からの偏差です。次の式で計算できます。 ゲイン誤差 = 正側フルスケール誤差 - 負側フルスケール誤差 (4) 正側ゲイン誤差と負側ゲイン誤差として、次のように表すこともできます。 正側ゲイン誤差=正側フルスケール誤差ーオフセット誤差、負側ゲイン誤差=オフセット誤差-負側フルスケール誤差 (5) 積分非直線性(INL)は、負のフルスケール(最初のコード遷移の1/2LSB下)から正のフルスケール(最後のコード遷移の1/2LSB上)まで引いた直線からの個々のコードの偏差として表します。この直線からの各コードの偏差は、そのコード値の中央から測定します。 相互変調歪み(IMD)は、ADCの入力に2つの正弦波周波数を同時に入力した結果、新たなスペクトル成分が生じる現象です。元の周波数の総電力に対する相互変調成分の電力の比として定義されます。IMDは通常dBFSで表します。 最下位ビット(LSB)は、すべてのビットのうち値または重みが最も小さいビットです。この値は $V_{FS}/2^n$ であり、「 $V_{FS}$ 」はフルスケール入力電圧、「n」はADCの分解能(ビット)です。 ミッシング・コードは、ADCの出力に現れることのない出力コードです。ADC14155QMLにはミッシング・コードがないことが保証されています。 最上位ビット(MSB)は、値または重みが最も大きいビットです。このビットの値は、フルスケールの半分です。 **負側フルスケール誤差**は、最初のコード遷移点の実測値と負側フルスケールから1/2LSB高いところにある理想値との差です。 オフセット誤差は、コード8191から8192~と遷移させるために必要な2つの入力電圧の差[ $(V_{IN}+)-(V_{IN}-)$ ]です。 出力遅延は、クロックの立ち下がりエッジから、出力ピンに更新されたデータが現れるまでの遅延時間です。 パイプライン遅延(レイテンシ)「変換レイテンシ」を参照してください。 正側フルスケール誤差は、最後のコード遷移点の実測値と正側フルスケールから1.5LSB低いところにある理想値との差です。 電源電圧変動除去比(PSRR)は、電源電圧の変動をADCでどの程度除去できるかを表したものです。PSRRは、最大DC電源限界値でのADCのフルスケールの出力に対する、最小DC電源限界値でのADCのフルスケールの出力の比であり、dBで表します。 信号/ノイズ比(SNR)は、サンプリング周波数の半分を下回る、高調波やDCを除いた、その他すべてのスペクトル成分の実効値に対する入力信号の実効値の比であり、dBで表します。 #### デバイス・サポート (continued) 信号/(ノイズ+歪み)比(S/(N+D)またはSINAD)は、クロック周波数の半分を下回る、高調波を含み、DCを除いた、その他すべてのスペクトル成分の実効値に対する入力信号の実効値の比であり、dBで表します。 スプリアス・フリー・ダイナミック・レンジ(SFDR)は、入力信号の実効値とピーク・スプリアス信号との差であり、dBで表します。ここで言うスプリアス信号とは、出力スペクトルに現れる信号であり、入力に現れるものではありません。 全高調波歪み(THD)は、基本周波数の出力レベルに対する、最初の9つの高調波の合計出力レベルの実効値の比であり、dBで表します。THDは次の式で計算されます。 THD = $$20 \times \log \sqrt{\frac{f_2^2 + \dots + f_{10}^2}{f_1^2}}$$ (6) ここで $f_1$ は基本(出力)周波数のRMS電力であり、 $f_2$ から $f_{10}$ は出力スペクトルに現れる最初のgつの高調波周波数のRMS電力です。 2次高調波歪み(2ND HARM)は、出力に現れる入力周波数のRMS電力と2次高調波レベルの電力との差であり、dBで表します。 3次高調波歪み(3RD HARM)は、出力に現れる入力周波数のRMS電力と3次高調波レベルの電力との差であり、dBで表します。 #### 11.2 ドキュメントの更新通知を受け取る方法 ドキュメントの更新についての通知を受け取るには、ti.comのデバイス製品フォルダを開いてください。右上の「アラートを受け取る」をクリックして登録すると、変更されたすべての製品情報に関するダイジェストを毎週受け取れます。変更の詳細については、修正されたドキュメントに含まれている改訂履歴をご覧ください。 #### 11.3 コミュニティ・リソース The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use. TI E2E™ Online Community TI's Engineer-to-Engineer (E2E) Community. Created to foster collaboration among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas and help solve problems with fellow engineers. **Design Support** *TI's Design Support* Quickly find helpful E2E forums along with design support tools and contact information for technical support. #### 11.4 商標 E2E is a trademark of Texas Instruments. All other trademarks are the property of their respective owners. #### 11.5 静電気放電に関する注意事項 すべての集積回路は、適切なESD保護方法を用いて、取扱いと保存を行うようにして下さい。 静電気放電はわずかな性能の低下から完全なデバイスの故障に至るまで、様々な損傷を与えます。高精度の集積回路は、損傷に対して敏感であり、極めてわずかなパラメータの変化により、デバイスに規定された仕様に適合しなくなる場合があります。 #### 11.6 Glossary SLYZ022 — TI Glossary. This glossary lists and explains terms, acronyms, and definitions. #### 12 メカニカル、パッケージ、および注文情報 以降のページには、メカニカル、パッケージ、および注文に関する情報が記載されています。この情報は、そのデバイスについて利用可能な最新のデータです。このデータは予告なく変更されることがあり、ドキュメントが改訂される場合もあります。本データシートのブラウザ版を使用されている場合は、画面左側の説明をご覧ください。 www.ti.com 8-Jun-2022 #### PACKAGING INFORMATION | Orderable Device | Status (1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan | Lead finish/<br>Ball material | MSL Peak Temp | Op Temp (°C) | Device Marking (4/5) | Samples | |------------------|------------|--------------|--------------------|------|----------------|--------------|-------------------------------|------------------|--------------|-------------------------------------|---------| | 5962R0626201VXC | ACTIVE | CFP | NBA | 48 | 14 | RoHS & Green | (6)<br>Call TI | Level-1-NA-UNLIM | -55 to 125 | 5962<br>R0626201VXC<br>ADC14155-RHA | Samples | | ADC14155W-MLS | ACTIVE | CFP | NBA | 48 | 14 | RoHS & Green | Call TI | Level-1-NA-UNLIM | -55 to 125 | ADC14155W<br>-MLS | Samples | | ADC14155W-MPR | ACTIVE | CFP | NBA | 48 | 14 | RoHS & Green | Call TI | Level-1-NA-UNLIM | 25 to 25 | ADC14155W<br>-MPR ES | Samples | (1) The marketing status values are defined as follows: **ACTIVE:** Product device recommended for new designs. LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect. NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design. PREVIEW: Device has been announced but is not in production. Samples may or may not be available. **OBSOLETE:** TI has discontinued the production of the device. (2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free". RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption. Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement. - (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature. - (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device. - (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device. - (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width. Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and # PACKAGE OPTION ADDENDUM www.ti.com 8-Jun-2022 continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. # **PACKAGE MATERIALS INFORMATION** www.ti.com 23-Jun-2023 #### **TUBE** \*All dimensions are nominal | Device | Package Name | Package Type | Pins | SPQ | L (mm) | W (mm) | T (µm) | B (mm) | |-----------------|--------------|--------------|------|-----|--------|--------|--------|--------| | 5962R0626201VXC | NBA | CFP | 48 | 14 | 495 | 33 | 11176 | 16.51 | | ADC14155W-MLS | NBA | CFP | 48 | 14 | 495 | 33 | 11176 | 16.51 | | ADC14155W-MPR | NBA | CFP | 48 | 14 | 495 | 33 | 11176 | 16.51 | CERAMIC FLATPACK #### NOTES: - 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. #### 重要なお知らせと免責事項 TI は、技術データと信頼性データ (データシートを含みます)、設計リソース (リファレンス・デザインを含みます)、アプリケーションや設計に関する各種アドバイス、Web ツール、安全性情報、その他のリソースを、欠陥が存在する可能性のある「現状のまま」提供しており、商品性および特定目的に対する適合性の黙示保証、第三者の知的財産権の非侵害保証を含むいかなる保証も、明示的または黙示的にかかわらず拒否します。 これらのリソースは、TI 製品を使用する設計の経験を積んだ開発者への提供を意図したものです。(1) お客様のアプリケーションに適した TI 製品の選定、(2) お客様のアプリケーションの設計、検証、試験、(3) お客様のアプリケーションに該当する各種規格や、その他のあらゆる安全性、セキュリティ、規制、または他の要件への確実な適合に関する責任を、お客様のみが単独で負うものとします。 上記の各種リソースは、予告なく変更される可能性があります。これらのリソースは、リソースで説明されている TI 製品を使用するアプリケーションの開発の目的でのみ、TI はその使用をお客様に許諾します。これらのリソースに関して、他の目的で複製することや掲載することは禁止されています。TI や第三者の知的財産権のライセンスが付与されている訳ではありません。お客様は、これらのリソースを自身で使用した結果発生するあらゆる申し立て、損害、費用、損失、責任について、TI およびその代理人を完全に補償するものとし、TI は一切の責任を拒否します。 TI の製品は、TI の販売条件、または ti.com やかかる TI 製品の関連資料などのいずれかを通じて提供する適用可能な条項の下で提供されています。TI がこれらのリソースを提供することは、適用される TI の保証または他の保証の放棄の拡大や変更を意味するものではありません。 お客様がいかなる追加条項または代替条項を提案した場合でも、TIはそれらに異議を唱え、拒否します。 郵送先住所:Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2023, Texas Instruments Incorporated