**BQ25172** JAJSNV4 – JUNE 2022 # BQ25172: 1~6 セル NiMH バッテリ向け 800mA リニア・バッテリ・チャージャ # 1 特長 - 最大 30V の入力電圧に対応 - 自動スリープ・モードによる消費電力低減 - バッテリ・リーク電流:350nA - 充電ディセーブル時の入力リーク電流 85µA - 1~6 セル NiMH の間欠充電をサポート - 外付け抵抗でプログラム可能な動作 - VSET により NiMH 直列スタックを 1s~6s に設定 - ISET による充電電流の設定 (10mA~800mA) - TMR により、充電安全タイマの動作時間を4時間~22時間に設定 - 高精度 - ±0.5% の充電電圧精度 - ±10% の充電電流精度 - 充電機能 - NTC サーミスタ入力によるバッテリ温度監視 - 低温および高温時の充電無効化 - 低温時には V<sub>OUT OVP</sub> が低下 - TSピンによる充電機能制御 - ステータスおよびフォルト通知用のオープン・ドレイン出力 - フォルト保護機能内蔵 - 18VのIN過電圧保護 - VSET に基づく OUT 過電圧保護 - 1000mA の過電流保護機能 - 125℃のサーマル・レギュレーション、150℃のサーマル・シャットダウン保護 - OUT 短絡保護 - VSET、ISET、TMR ピンの短絡 / 開放保護 # 2 アプリケーション - フリート管理、アセット追跡 - ガス検出器 - 電子 POS (ePOS) - 美容および理容 - 電動歯ブラシ - ・ パルス・オキシメータ (血中酸素飽和度計) - 血糖值測定器 - 赤外線温度計 # 3 概要 BQ25172 は、産業用および医療用アプリケーション向けの 1~6 セル NiMH バッテリに対応する統合型 800mA リニア・チャージャです。このデバイスには、バッテリを充電する電源出力が 1 つあります。バッテリと並列にシステム負荷を接続できますが、平均システム負荷によって安全タイマ設定時間内でのバッテリのフル充電を妨げないという条件があります。システム負荷をバッテリと並列に配置した場合、充電電流はシステムとバッテリの間で共有されます。 このデバイスは、定電流モードでのみ NiMH セルを充電し、プログラム可能なタイマが完了するか、またはバッテリ電圧が Vour\_ovp スレッショルドを超えると、充電サイクルを終了します。 すべての充電フェーズで、内部制御ループが IC 接合部の温度を監視して、内部の温度スレッショルド (TRFG) を超えた場合は、充電電流を減少させます。 充電器の電源段および充電電流センス機能がすべて統合されています。この充電器には、高精度電流、充電ステータスの表示、およびタイマによる充電終了の機能があります。直列セルの数、充電電流、充電タイマは、外付けの抵抗によりプログラムできます。間欠充電を使用すると、NiMH バッテリの電圧が再充電スレッショルドを下回ったときに、タイマの時間を短縮して自動的に再充電します。 #### 製品情報 | SCHAID TK | | | | | | |-----------|----------------------|---------------|--|--|--| | 部品番号 | パッケージ <sup>(1)</sup> | 本体サイズ (公称) | | | | | BQ25172 | WSON (8) | 2.0mm × 2.0mm | | | | (1) 利用可能なパッケージについては、このデータシートの末尾にある注文情報を参照してください。 概略回路図 # **Table of Contents** | 1 特長 | 1 | 7.4 Device Functional Modes | 16 | |--------------------------------------|---|--------------------------------------------------|------------------| | 2アプリケーション | | 8 Application and Implementation | 17 | | 3 概要 | | 8.1 Application Information | 17 | | 4 Revision History | | 8.2 Typical Applications | 17 | | 5 Pin Configuration and Functions | | 9 Power Supply Recommendations | <mark>2</mark> 0 | | 6 Specifications | | 10 Layout | <mark>20</mark> | | 6.1 Absolute Maximum Ratings | | 10.1 Layout Guidelines | 20 | | 6.2 ESD Ratings | | 10.2 Layout Example | 20 | | 6.3 Recommended Operating Conditions | | 11 Device and Documentation Support | <mark>2</mark> 1 | | 6.4 Thermal Information | | 11.1 Device Support | <mark>2</mark> 1 | | 6.5 Electrical Characteristics | | 11.2 Receiving Notification of Documentation Upo | | | 6.6 Timing Requirements | | <b>11.3</b> サポート・リソース | <mark>2</mark> 1 | | 6.7 Typical Characteristics | | 11.4 Trademarks | 21 | | 7 Detailed Description | | 11.5 Electrostatic Discharge Caution | 21 | | 7.1 Overview | | 11.6 Glossary | 21 | | 7.2 Functional Block Diagram | | 12 Mechanical, Packaging, and Orderable | | | 7.3 Feature Description | | Information | 22 | | · | | | | **4 Revision History** 資料番号末尾の英字は改訂を表しています。その改訂履歴は英語版に準じています。 | DATE | REVISION | NOTES | |-----------|----------|-----------------| | June 2022 | * | Initial Release | # **5 Pin Configuration and Functions** 図 5-1. DSG Package WSON 8-Pin Top View 表 5-1. Pin Functions | PIN | | I/O | DESCRIPTION | | |-------------|--------|-----|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | NAME | NUMBER | "0 | DESCRIPTION | | | IN | 1 | Р | Input power, connected to external DC supply. Bypass IN with a ≥1-μF capacitor to GND, placed close to the IC. | | | ISET | 2 | I | rograms the device charge current. External resistor from ISET to GND defines charge current alue. Expected range is 30 k $\Omega$ (10 mA) to 375 $\Omega$ (800 mA). ICHG = $K_{ISET}$ / $R_{ISET}$ . | | | TS | 3 | I | emperature qualification voltage input. Connect a negative temperature coefficient (NTC) ermistor directly from TS to GND (AT103-2 recommended). Charge suspends when the TS pin oltage is out of range. VOUT_OVP is reduced in cool region. If TS function is not needed, connect a external 10-k $\Omega$ resistor from this pin to GND. Pulling $V_{TS} < V_{TS} _{ENZ}$ disables the charger. | | | GND | 4 | _ | Ground pin | | | STAT | 5 | 0 | Open drain charge status indication output. Connect to the pullup rail via a $10-k\Omega$ resistor. LOW indicates charge in progress. HIGH indicates charge complete or charge disabled. When a fault condition is detected, the STAT pin blinks at 1 Hz. | | | TMR | 6 | I | Connect to a pulldown resistor to program charge safety timer duration. Valid resistor range is 3.6 kΩ to 36 kΩ. Refer to セクション 7.3.1.2. | | | VSET | 7 | I | Programs the number of series NiMH cells. Valid resistor range is 3.6 k $\Omega$ to 62 k $\Omega$ . Recommend using a ±1% tolerance resistor with <200 ppm/°C temperature coefficient. Refer to セクション 7.3.1.3. | | | OUT | 8 | Р | Battery connection. System load may be connected in parallel to the battery. Bypass OUT with a ≥1-µF capacitor to GND, placed close to the IC. | | | Thermal Pad | _ | _ | Exposed pad beneath the IC for heat dissipation. Solder thermal pad to the board with vias connecting to solid GND plane. | | # **6 Specifications** # 6.1 Absolute Maximum Ratings over operating free-air temperature range (unless otherwise noted)(1) | | | MIN | MAX | UNIT | |---------------------------------------|---------------------------|------|-----|------| | Voltage | IN | -0.3 | 30 | V | | Voltage | OUT | -0.3 | 13 | V | | Voltage | ISET, STAT, TMR, TS, VSET | -0.3 | 5.5 | V | | Output Sink Current | STAT | | 5 | mA | | Junction temperature, T <sub>J</sub> | | -40 | 150 | °C | | Storage temperature, T <sub>stg</sub> | | -65 | 150 | °C | (1) Operation outside the Absolute Maximum Ratings may cause permanent device damage. Absolute maximum ratings do not imply functional operation of the device at these or any other conditions beyond those listed under Recommended Operating Conditions. If briefly operating outside the Recommended Operating Conditions but within the Absolute Maximum Ratings, the device may not sustain damage, but it may not be fully functional. Operating the device in this manner may affect device reliability, functionality, performance, and shorten the device lifetime. # 6.2 ESD Ratings | | | | VALUE | UNIT | |--------------------|-------------------------|------------------------------------------------------------------------------------------|-------|------| | | Electrostatic discharge | Human body model (HBM), per ANSI/ESDA/<br>JEDEC JS-001, all pins <sup>(1)</sup> | ±2500 | ., | | V <sub>(ESD)</sub> | Electrostatic discrarge | Charged device model (CDM), per JEDEC specification JESD22-C101, all pins <sup>(2)</sup> | ±1500 | V | - (1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process. - JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process. # **6.3 Recommended Operating Conditions** over operating free-air temperature range (unless otherwise noted) | | | MIN | NOM MAX | UNIT | |------------------------------|-----------------------------------------------------|-------|---------|--------| | V <sub>IN</sub> | Input voltage | 3.0 | 18 | V | | V <sub>OUT</sub> | Output voltage | | 10.5 | V | | I <sub>OUT</sub> | Output current | | 0.8 | А | | T <sub>J</sub> | Junction temperature | -40 | 125 | °C | | C <sub>IN</sub> | IN capacitor | 1 | | μF | | C <sub>OUT</sub> | OUT capacitor | 1 | | μF | | R <sub>TMR</sub> | TMR resistor | 3.6 | 36 | kΩ | | R <sub>VSET</sub> | VSET resistor | 3.6 | 62 | kΩ | | R <sub>TMR_VSET_TOL</sub> | Tolerance for TMR, and VSET resistors | -1 | 1 | % | | R <sub>TMR_VSET_TEMPCO</sub> | Temperature coefficient for TMR, and VSET resistors | | 200 | ppm/°C | | R <sub>ISET</sub> | ISET resistor | 0.375 | 30 | kΩ | | R <sub>TS</sub> | TS thermistor resistor (recommend 103AT-2) | | 10 | kΩ | Submit Document Feedback Copyright © 2022 Texas Instruments Incorporated # **6.4 Thermal Information** | | | BQ25172 | | |-----------------------|----------------------------------------------------------------|-----------|------| | | THERMAL METRIC(1) | DSG(WSON) | UNIT | | | | 8 PINS | | | R <sub>θJA</sub> | Junction-to-ambient thermal resistance (JEDEC <sup>(1)</sup> ) | 75.2 | °C/W | | $R_{\theta JC(top)}$ | Junction-to-case (top) thermal resistance | 93.4 | °C/W | | $R_{\theta JB}$ | Junction-to-board thermal resistance | 41.8 | °C/W | | $\Psi_{JT}$ | Junction-to-top characterization parameter | 3.8 | °C/W | | $\Psi_{JB}$ | Junction-to-board characterization parameter | 41.7 | °C/W | | R <sub>θJC(bot)</sub> | Junction-to-case (bottom) thermal resistance | 17.0 | °C/W | <sup>(1)</sup> For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report. # **6.5 Electrical Characteristics** $3.0 \text{V} < \text{V}_{\text{IN}} < 18 \text{V}$ and $\text{V}_{\text{IN}} > \text{V}_{\text{OUT}} + \text{V}_{\text{SLEEP}}$ , $\text{T}_{\text{J}} = -40 ^{\circ} \text{C}$ to +125 $^{\circ} \text{C}$ , and $\text{T}_{\text{J}} = 25 ^{\circ} \text{C}$ for typical values (unless otherwise noted) | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |-------------------------|-----------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------|------|-------|------|------| | QUIESCENT C | URRENTS | | | | | | | 1 | Ouiseaget output gurrent (OLIT) | OUT= 4.2V, IN floating or IN = 0V - 5V,<br>Charge Disabled, T <sub>J</sub> = 25 °C | | 0.350 | 0.6 | μA | | I <sub>Q_OUT</sub> | Quiescent output current (OUT) | OUT= 4.2V, IN floating or IN = 0V - 5V,<br>Charge Disabled, T <sub>J</sub> < 105 °C | | 0.350 | 0.8 | μA | | 1 | Ouigocont output ourront (OUT) | OUT = 8.4V, IN floating or IN = 0V - 14V,<br>Charge Disabled, T <sub>J</sub> = 25 °C | | 0.8 | 1.2 | μA | | I <sub>Q_OUT</sub> | Quiescent output current (OUT) | OUT = 8.4V, IN floating or IN = 0V - 14V,<br>Charge Disabled, T <sub>J</sub> < 105 °C | | 0.8 | 1.5 | μA | | I <sub>SD_IN_TS</sub> | Shutdown input current (IN) with charge disabled via TS pin | IN = 5V, Charge Disabled (V <sub>TS</sub> < V <sub>TS_ENZ</sub> ), no battery | | 80 | 110 | μA | | I <sub>STANDBY_IN</sub> | Standby input current (IN) with charge terminated | IN = 5V, Charge Enabled, charge terminated | | 190 | | μA | | I <sub>STANDBY_IN</sub> | Standby input current (IN) with charge terminated | IN = 14V, Charge Enabled, charge terminated | | 230 | | μA | | I <sub>Q_IN</sub> | Quiescent input current (IN) | IN = 5V, OUT = 3.8V, Charge Enabled, ICHG = 0A | | 0.45 | 0.6 | mA | | I <sub>Q_IN</sub> | Quiescent input current (IN) | IN = 14V, OUT = 7.6V, Charge Enabled, ICHG = 0A | | 0.45 | 0.6 | mA | | INPUT | , | | | | | | | V <sub>IN_OP</sub> | IN operating range | | 3.0 | | 18 | V | | V <sub>IN_LOWV</sub> | IN voltage to start charging | IN rising | 3.05 | 3.09 | 3.15 | V | | $V_{\text{IN\_LOWV}}$ | IN voltage to stop charging | IN falling | 2.80 | 2.95 | 3.10 | V | | V <sub>SLEEPZ</sub> | Exit sleep mode threshold | IN rising, V <sub>IN</sub> - V <sub>OUT</sub> , OUT = 4V | 95 | 135 | 175 | mV | | V <sub>SLEEP</sub> | Sleep mode threshold hysteresis | IN falling, V <sub>IN</sub> - V <sub>OUT</sub> , OUT = 4V | | 80 | | mV | | V <sub>IN_OV</sub> | VIN overvoltage rising threshold | IN rising | 18.1 | 18.4 | 18.7 | V | | V <sub>IN_OVZ</sub> | VIN overvoltage falling threshold | IN falling | | 18.2 | | V | | | ON PINS SHORT/OPEN PROTECTION | - | | | | | | R <sub>ISET_SHORT</sub> | Resistor value considered short | R <sub>ISET</sub> below this at startup, charger does not initiate charge, power cycle or TS toggle to reset | | | 350 | Ω | | R <sub>VSET_SHORT</sub> | Resistor value considered short | R <sub>VSET</sub> below this at startup, charger does not initiate charge, power cycle or toggle to reset | | | 2.8 | kΩ | | R <sub>VSET_OPEN</sub> | Resistor value considered open | R <sub>VSET</sub> above this at startup, charger does not initiate charge, power cycle or toggle to reset | 80 | | | kΩ | | R <sub>TMR_SHORT</sub> | Resistor value considered short | R <sub>TMR</sub> below this at startup, charger latches off, power cycle or TS toggle to reset | | | 2.8 | kΩ | | R <sub>TMR_OPEN</sub> | Resistor value considered open | R <sub>TMR</sub> above this at startup, charger latches off, power cycle or TS toggle to reset | 45 | | | kΩ | | BATTERY CHA | RGER | | | | | | | I <sub>CHG_RANGE</sub> | Typical charge current regulation range | | 10 | | 800 | mA | | K <sub>ISET</sub> | Charge current setting factor, I <sub>CHG</sub> = K <sub>ISET</sub> / R <sub>ISET</sub> | 10mA < ICHG < 800mA | 270 | 300 | 330 | ΑΩ | | | | $R_{ISET}$ = 375 $\Omega$ , OUT = 3.8V | 720 | 800 | 880 | mA | | 1 | Charge current assuras: | $R_{ISET}$ = 600 $\Omega$ , OUT = 3.8V | 450 | 500 | 550 | mA | | I <sub>CHG_ACC</sub> | Charge current accuracy | $R_{ISET}$ = 3.0kΩ, OUT = 3.8V | 90 | 100 | 110 | mA | | | | $R_{ISET} = 30k\Omega$ , OUT = 3.8V | 9 | 10 | 11 | mA | # **6.5 Electrical Characteristics (continued)** $3.0 \text{V} < \text{V}_{\text{IN}} < 18 \text{V}$ and $\text{V}_{\text{IN}} > \text{V}_{\text{OUT}} + \text{V}_{\text{SLEEP}}$ , $\text{T}_{\text{J}} = -40 ^{\circ} \text{C}$ to +125 $^{\circ} \text{C}$ , and $\text{T}_{\text{J}} = 25 ^{\circ} \text{C}$ for typical values (unless otherwise noted) | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |-----------------------------|-----------------------------------------------------------------------------|--------------------------------------------|-------|-------|-------|------| | V <sub>RECHG</sub> | Battery recharge threshold, per cell | OUT falling, VSET configured for 2-cell | 1.305 | 1.330 | 1.355 | V | | | Charries and FFT as assistance | IOUT = 400mA, T <sub>J</sub> = 25°C | | 845 | 1000 | mΩ | | R <sub>ON</sub> | Charging path FET on-resistance | IOUT = 400mA, T <sub>J</sub> = -40 - 125°C | | 845 | 1450 | mΩ | | BATTERY CHAP | RGER PROTECTION | | | | | | | V <sub>OUT_OVP</sub> | OUT overvoltage rising threshold, per cell | VOUT rising, TS normal | 1.65 | 1.70 | 1.75 | V | | V <sub>OUT_OVP</sub> | OUT overvoltage falling threshold, per cell | VOUT falling, TS normal | 1.40 | 1.45 | 1.50 | V | | V <sub>OUT_OVP_TSCOOL</sub> | OUT overvoltage rising threshold, per cell | VOUT rising, TS in cool range | 1.45 | 1.50 | 1.55 | V | | V <sub>OUT_OVP_TSCOOL</sub> | OUT overvoltage falling threshold, per cell | VOUT falling, TS in cool range | 1.30 | 1.35 | 1.40 | V | | I <sub>OUT_OCP</sub> | Output current limit threshold | IOUT rising | 0.9 | 1 | 1.1 | Α | | TEMPERATURE | REGULATION AND TEMPERATURE S | HUTDOWN | | | | | | T <sub>REG</sub> | Typical junction temperature regulation | | | 125 | | °C | | | Thermal shutdown rising threshold | Temperature increasing | | 150 | | °C | | T <sub>SHUT</sub> | Thermal shutdown falling threshold | Temperature decreasing | | 135 | | °C | | BATTERY-PACK | NTC MONITOR | | | | | | | I <sub>TS_BIAS</sub> | TS nominal bias current | | 36.5 | 38 | 39.5 | μΑ | | | Cold temperature threshold | TS pin voltage rising (approx. 0°C) | 0.99 | 1.04 | 1.09 | V | | $V_{COLD}$ | Cold temperature exit threshold | TS pin voltage falling (approx. 4°C) | 0.83 | 0.88 | 0.93 | V | | V | Cool temperature threshold; V <sub>OUT_OVP</sub> reduced | TS pin voltage rising (approx. 10°C) | 650 | 680 | 710 | mV | | V <sub>COOL</sub> | Cool temperature exit threshold; V <sub>OUT_OVP</sub> returns to normal | TS pin voltage falling (approx. 13°C) | 580 | 610 | 640 | mV | | \/ | Hot temperature threshold | TS pin voltage falling (approx. 45°C) | 176 | 188 | 200 | mV | | $V_{HOT}$ | Hot temperature exit threshold | TS pin voltage rising (approx. 40°C) | 208 | 220 | 232 | mV | | V <sub>TS_ENZ</sub> | Charge Disable threshold. Crossing this threshold shall shutdown IC | TS pin voltage falling | 40 | 50 | 60 | mV | | V <sub>TS_EN</sub> | Charge Enable threshold. Crossing this threshold shall restart IC operation | TS pin voltage rising | 65 | 75 | 85 | mV | | V <sub>TS_CLAMP</sub> | TS maximum voltage clamp | TS pin open-circuit (float) | 2.3 | 2.6 | 2.9 | V | | LOGIC OUTPUT | PIN (STAT) | | | | | | | V <sub>OL</sub> | Output low threshold level | Sink current = 5mA | | | 0.4 | V | | I <sub>OUT_BIAS</sub> | High-level leakage current | Pull up rail 3.3V | | | 1 | μA | # **6.6 Timing Requirements** | | | MIN | NOM | MAX | UNIT | |---------------------------|------------------------------------------------------------------------------------------|-----|-----|------|------| | BATTERY CHARGER | | | | • | | | t <sub>TS_DUTY_ON</sub> | TS turn-on time during TS duty cycle mode | | 100 | | ms | | t <sub>TS_DUTY_OFF</sub> | TS turn-off time during TS duty cycle mode | | 2 | | s | | t <sub>OUT_OCP_DGL</sub> | Deglitch time for I <sub>OUT_OCP</sub> , IOUT rising | | 100 | | μs | | t <sub>SAFETY</sub> | Charge safety timer accuracy, $R_{TMR} = 18k\Omega$ | 9.5 | 10 | 10.5 | hr | | t <sub>INTERMITTENT</sub> | Commercial Intermittent charge safety timer (NiMH), as percentage of t <sub>SAFETY</sub> | | 20 | | % | # 6.7 Typical Characteristics $C_{IN}$ = 1 $\mu$ F, $C_{OUT}$ = 1 $\mu$ F, $V_{IN}$ = 5 V, $V_{OUT}$ = 3.8 V, Temperature = Ambient (unless otherwise specified) # 7 Detailed Description #### 7.1 Overview The BQ25172 is an integrated 800-mA linear charger for 1-cell to 6-cell NiMH battery applications. The device has a single power output that charges the battery. When the system load is placed in parallel with the battery, the input current is shared between the system and the battery. The device charges a NiMH battery in constant current mode only and terminates the charge cycle when the programmable timer, $t_{SAFETY}$ , expires or the battery voltage exceeds the $V_{OUT\_OVP}$ threshold. An optional intermittent charging phase can be programmed to automatically recharge the NiMH battery for a reduced timer duration once its voltage falls below $V_{RECHG}$ . The charger includes flexibility in programming of the charge current, charge safety timer duration, and series cell-count. This charger is designed to work with a standard USB connection or dedicated charging adapter (DC output). The charger also comes with a full set of safety features: battery temperature monitoring, overvoltage protection, charge safety timer, and configuration pin (VSET, ISET, TMR) short and open protection. Upon application of a valid input power source, the configuration pins are checked for short and open circuits. All of these features and more are described in detail in the following sections. The charger is designed for a single path from the input to the output to charge the battery. Once the input adapter has been connected, the charge current is applied and the safety timer is started. The charge current is programmed using the ISET pin. The safety timer is programmed by the TMR pin. Power dissipation in the IC is greatest at high charge currents and low battery voltages. If the IC temperature reaches T<sub>REG</sub>, the IC enters thermal regulation, slows the timer clock by half, and reduces the charge current as needed to keep the temperature from rising any further. Further details are described in セクション 7.3. # 7.2 Functional Block Diagram # 7.3 Feature Description #### 7.3.1 Device Power Up from Input Source When an input source is plugged in and charge is enabled ( $V_{TS} > V_{TS\_EN}$ ), the device checks the input source voltage to turn on all the bias circuits. It detects and sets the charge current, safety timer length, and series cell-count before the linear regulator is started. The power-up sequence from input source is as listed: - 1. ISET pin detection - 2. TMR pin detection to select charge timer - 3. VSET pin detection to select battery stack configuration - 4. Charger power up #### 7.3.1.1 ISET Pin Detection After a valid VIN is plugged in and $V_{TS} > V_{TS\_EN}$ , the device checks the resistor on the ISET pin for a short circuit ( $R_{ISET\_SHORT}$ ). If a short condition is detected, the charger remains in the FAULT state until the input or TS pin is toggled. If the ISET pin is open-circuit, the charger proceeds through pin detection and starts the charger with no charge current. The ISET pin is monitored while charging and changes in $R_{ISET}$ while the charger is operating immediately translates to changes in charge current. An external pulldown resistor (±1% or better is recommended to minimize charge current error) from the ISET pin to GND sets the charge current as: $$I_{CHG} = \frac{K_{ISET}}{R_{ISET}}$$ (1) #### where: - I<sub>CHG</sub> is the desired charge current - K<sub>ISET</sub> is a gain factor found in the electrical characteristics - R<sub>ISFT</sub> is the pulldown resistor from the ISET pin to GND For charge currents below 50 mA, an extra RC circuit is recommended on ISET to achieve a more stable current signal. For greater accuracy at lower currents, part of the current-sensing FET is disabled to give better resolution. #### 7.3.1.2 TMR Pin Detection The TMR pin is used to program the safety timer using a $\pm 1\%$ pulldown resistor. The available pulldown resistors and corresponding timer lengths are listed in the following table. 表 7-1. TMR Pin Resistor Value Table | RESISTOR | CHARGE TIMER (HR) | |----------|--------------------------| | > 45 kΩ | No charge (open-circuit) | | 36 kΩ | 4 hr | | 27 kΩ | 6 hr | | 24 kΩ | 8 hr | | 18 kΩ | 10 hr | | 15 kΩ | 12 hr | | 11 kΩ | 14 hr | | 8.2 kΩ | 16 hr | | 6.2 kΩ | 18 hr | | 4.7 kΩ | 20 hr | | 3.6 kΩ | 22 hr | Copyright © 2022 Texas Instruments Incorporated Submit Document Feedback #### 表 7-1. TMR Pin Resistor Value Table (continued) | RESISTOR | CHARGE TIMER (HR) | | | | | |----------|---------------------------|--|--|--|--| | < 3.0 kΩ | No charge (short-circuit) | | | | | If either a short- or open-circuit condition is detected, the charger stops operation and remains in the FAULT state until the input or TS pin is toggled. Once a value has been detected, it is latched in and the pin is not continuously monitored during operation. A change in this pin is not acknowledged by the IC until the input supply or TS pin is toggled. #### 7.3.1.3 VSET Pin Detection The VSET pin is used to program the device cell configuration using a ±1% pulldown resistor. The available pulldown resistors and corresponding cell configurations are listed in the following table. RESISTOR **CELL COUNT** > 80 Ω No charge (open-circuit) $62 k\Omega$ 1-cell $47 k\Omega$ 1-cell + intermittent charge 36 kΩ 2-cell $27 k\Omega$ 2-cell + intermittent charge $24 k\Omega$ 3-cell $18 k\Omega$ 3-cell + intermittent charge 15 kΩ 4-cell 11 kΩ 4-cell + intermittent charge $8.2 k\Omega$ 5-cell $6.2 \text{ k}\Omega$ 5-cell + intermittent charge $4.7 k\Omega$ 6-cell $3.6 k\Omega$ 6-cell + intermittent charge $< 3.0 \text{ k}\Omega$ No charge (short-circuit) 表 7-2. VSET Pin Resistor Value Table If either a short- or open-circuit condition is detected, the charger stops operation and remains in the FAULT state until the input or TS pin is toggled. Once a valid resistor value has been detected, the corresponding cell configuration is latched in and the pin is not continuously monitored during operation. A change in this pin is not acknowledged by the IC until the input supply or TS pin is toggled. # 7.3.1.4 Charger Power Up After ISET, TMR, and VSET pin resistor values have been validated, the device proceeds to enable the charger. For more info see セクション 7.3.2.1. #### 7.3.2 Battery Charging Features When charge is enabled (V<sub>TS</sub> > V<sub>TS</sub> <sub>EN</sub>), the device automatically completes a charging cycle according to the settings on the ISET, TMR, and VSET pins. Charging is terminated when the charge safety timer expires or battery voltage exceeds V<sub>OUT OVP</sub>. # 7.3.2.1 NiMH Battery Charging Profile The device charges NiMH batteries in constant current mode only. The charge current programmed by ISET is the only current applied over the charging cycle, as shown in Z 7-1. The charge termination method for the device is timer-based. The charge safety timer, t<sub>SAFETY</sub>, sets the charging duration. Programming the charge safety timer is done with a pulldown resistor on the TMR pin. Submit Document Feedback Intermittent charging is designed to replenish the natural self-discharge of NiMH cells by restarting a short charge cycle (20% of $t_{SAFFTY}$ ) when the output voltage falls below the $V_{RECHG}$ threshold. If the intermittent charging function is disabled and a full charge cycle has been completed (safety timer expired with V<sub>OUT</sub> above V<sub>RECHG</sub>), the device does not start a new charge cycle automatically and requires input supply or TS pin toggle to initiate a new charge cycle. If battery voltage is above V<sub>RECHG</sub> at power up, the battery is considered full and the device does not charge. Once the battery voltage falls below V<sub>RFCHG</sub>, the device automatically begins charging. If the intermittent charging function is disabled, a single charge cycle is initiated with the safety timer duration programmed by the TMR pin. If intermittent charging is enabled, an intermittent charge cycle is initiated for 20% of the TMR programmed value. When the charge timer (full-length or intermittent) expires, the battery voltage is checked again. If the battery voltage is below V<sub>RECHG</sub>, a fault is reported through the STAT pin and further charging is prevented. If the charge timer expires with V<sub>OUT</sub> above V<sub>RECHG</sub>, the STAT pin indicates charge completed. In the case where the TS fault is within the cool threshold, V<sub>OUT</sub> ovP is automatically reduced to V<sub>OUT</sub> ovP TSCOOL voltage. If the charger is in thermal regulation during charging, the actual charging current will be less than the programmed value. Termination by timer is still enabled, but the charging safety timer is counted at half the clock rate. For more information, refer to セクション 7.3.2.2. 図 7-1. NiMH Battery Charging Profile with Intermittent Charging Disabled 図 7-2. NiMH Battery Charging Profile with Intermittent Charging Enabled #### 7.3.2.2 Charging Safety Timers The device has built-in safety timers to prevent an extended charging cycle due to abnormal battery conditions. When the safety timer expires, the charge cycle ends. During thermal regulation, the safety timer counts at half the clock rate as the actual charge current is likely to be below the ISET setting. For example, if the charger is in thermal regulation throughout the whole charging cycle and the safety timer is 10 hours, then the timer will expire in 20 hours. During faults which disable charging, such as VIN OVP, BAT OVP, TSHUT, or TS faults, the timer is suspended. If the charging cycle is stopped and started again, the timer is reset (toggle of the TS pin restarts the timer). The safety timer restarts counting when the charging cycle stops and restarts. This can occur as a result of the TS pin being toggled, the battery falling below the recharge threshold, or the input supply being toggled. #### 7.3.2.3 Battery Cold, Hot Temperature Qualification (TS Pin) While charging, the device continuously monitors battery temperature by sensing the voltage at the TS pin. A negative temperature coefficient (NTC) thermistor should be connected between the TS and GND pins (recommend: 103AT-2). If temperature sensing is not required in the application, connect a fixed 10-k $\Omega$ resistor from the TS pin to GND to allow normal operation. Battery charging is allowed when the TS pin voltage falls between the $V_{COLD}$ and $V_{HOT}$ thresholds (typically 0°C to 45°C). If the TS pin indicates battery temperature is outside this range, the device stops charging and enters the Standby state. Once battery temperature returns to normal conditions, charging resumes automatically. In addition to battery temperature sensing, the TS pin can be used to disable the charger at any time by pulling TS voltage below $V_{TS\_ENZ}$ . The device disables the charger and consumes $I_{SD\_IN\_TS}$ from the input supply. In order to minimize quiescent current, the TS current source ( $I_{TS\_BIAS}$ ) is duty-cycled, with an on time of $t_{TS\_DUTY\_ON}$ and an off time of $t_{TS\_DUTY\_OFF}$ . After the TS pin pulldown is released, the device may take up to $t_{TS\_DUTY\_OFF}$ to turn $I_{TS\_BIAS}$ back on. After the source is turned on, the TS pin voltage goes above $V_{TS\_EN}$ and reenables charger operation. The device treats this TS pin toggle as an input supply toggle, triggering a device power up from input source (see 272227.3.1). # 7.3.3 Status Outputs (STAT) ### 7.3.3.1 Charging Status Indicator (STAT) The device indicates the charging state on the open-drain STAT pin as listed in the following table. This pin can drive an LED. 表 7-3. STAT Pin States | CHARGING STATE | STAT PIN STATE | | | | | |-------------------------------------------------------------------------|----------------|--|--|--|--| | Charge completed (TMR_EXP), charger in Sleep mode or charge disabled | High | | | | | | Charge in progress (including intermittent charge active) | Low | | | | | | Fault (VIN OVP, BAT OVP, BAT OCP, or VSET, ISET, TMR pin short or open) | Blink at 1 Hz | | | | | #### 7.3.4 Protection Features The device closely monitors input and output voltages, as well as internal FET current and temperature for safe linear regulator operation. # 7.3.4.1 Input Overvoltage Protection (VIN OVP) If the voltage at the IN pin exceeds $V_{IN\_OV}$ , the device turns off, the safety timer suspends counting, and the device enters Standby mode. Once the $\overline{IN}$ voltage recovers to a normal level, the charge cycle and the safety timer automatically resume operation. #### 7.3.4.2 Output Overvoltage Protection (BAT OVP) If the voltage at the OUT pin exceeds $V_{OUT\_OVP}$ , the device immediately stops charging, the safety timer suspends counting, and the device enters Standby mode. Once the OUT voltage recovers to a normal level, the charge cycle and the safety timer resume operation. #### 7.3.4.3 Output Overcurrent Protection (BAT OCP) During normal operation, the OUT current should be regulated to the ISET programmed value. However, if a short circuit occurs on the ISET pin, the OUT current may rise to an unintended level. If the current at the OUT pin exceeds $I_{OUT\_OCP}$ , the device turns off after a deglitch, $t_{OUT\_OCP\_DGL}$ , the safety timer resets the count, and the device remains latched off. An input supply or pin toggle is required to restart operation. 図 7-3. Overcurrent Protection #### 7.3.4.4 Thermal Regulation and Thermal Shutdown (TREG and TSHUT) The device monitors its internal junction temperature $(T_J)$ to avoid overheating and to limit the IC surface temperature. When the internal junction temperature exceeds the thermal regulation limit, the device automatically reduces the charge current to maintain the junction temperature at the thermal regulation limit (TREG). During thermal regulation, the safety timer runs at half the clock rate and the actual charging current is reduced below the programmed value on the ISET pin. Additionally, the device has thermal shutdown to turn off the linear regulator when the IC junction temperature exceeds the TSHUT threshold. The charger resumes operation when the IC die temperature decreases below the TSHUT falling threshold. #### 7.4 Device Functional Modes # 7.4.1 Shutdown or Undervoltage Lockout (UVLO) The device is in the shutdown state if the IN pin voltage is less than $V_{IN\_LOWV}$ . The internal circuitry is powered down, all the pins are high impedance, and the device draws from the input supply. Once the IN voltage rises above the $V_{IN\_LOWV}$ threshold, the IC enters Sleep mode or Active mode depending on the OUT pin voltage. #### 7.4.2 Sleep Mode The device is in Sleep mode when $V_{IN\_LOWV} < V_{IN} < V_{OUT} + V_{SLEEPZ}$ . The device waits for the input voltage to rise above $V_{OUT} + V_{SLEEPZ}$ to start operation. #### 7.4.3 Active Mode The device is powered up and charges the battery when the TS pin is above $V_{TS\_ENZ}$ and the IN voltage ramps above both $V_{IN\_LOWV}$ and $V_{OUT} + V_{SLEEPZ}$ . The device draws $I_{Q\_IN}$ from the supply to bias the internal circuitry. For details on the device power-up sequence, refer to $299 \times 7.3.1$ . #### 7.4.3.1 Standby Mode The device is in Standby mode if a valid input supply is present and charge is terminated or if a recoverable fault is detected. The internal circuitry is partially biased, and the device continues to monitor for either $V_{OUT}$ to drop below $V_{RECHG}$ or the recoverable fault to be removed. #### 7.4.4 Fault Mode The fault conditions are categorized into recoverable and nonrecoverable as follows: - Recoverable, from which the device should automatically recover once the fault condition is removed: - VIN OVP - BAT OVP - TS HOT - TS COLD - Nonrecoverable, requiring pin or input supply toggle to resume operation: - BAT OCP - ISET pin short detected - Charge timer expires with V<sub>OUT</sub> below V<sub>RECHG</sub> 8 Application and Implementation 注 以下のアプリケーション情報は、TIの製品仕様に含まれるものではなく、TIではその正確性または完全性を保証いたしません。個々の目的に対する製品の適合性については、お客様の責任で判断していただくことになります。お客様は自身の設計実装を検証しテストすることで、システムの機能を確認する必要があります。 # 8.1 Application Information A typical application consists of the device configured as a standalone battery charger for a 1-cell to 6-cell NiMH battery. The charge voltage and number of cells is configured using a pulldown resistor on the VSET pin. The charge current is configured using a pulldown resistor on the ISET pin. A battery thermistor may be connected to the TS pin to allow the device to monitor battery temperature and control charging. Pulling the TS pin below $V_{TS\_ENZ}$ disables the charging function. The safety timer is programmable through a pullown resistor on the TMR pin. Faults are indicated through the STAT pin. # 8.2 Typical Applications #### 8.2.1 NiMH Charger Design Example 図 8-1. BQ25172 Simple Schematic #### 8.2.1.1 Design Requirements The design requirements include the following: - Input supply up to 18 V - Battery: 4-cell NiMH, R<sub>VSET</sub> = 11 kΩ - Fast charge current: I<sub>CHG</sub> = 30 mA - Recharge voltage for intermittent cycles: V<sub>RFCHG</sub> = 1.33V x 4 = 5.32 V - Charge safety timer: R<sub>TMR</sub> = 8.2 kΩ, t<sub>SAFETY</sub>: 16 hr - TS Battery temperature sense = 10-kΩ NTC (103AT-2) - TS can be pulled low to disable charging #### 8.2.1.2 Detailed Design Procedure The regulation voltage is set via the VSET pin to 2s NiMH, the input voltage is 5 V and the charge current is programmed via the ISET pin to 500 mA. $R_{ISET} = [K_{ISET} / I_{CHG}]$ from electrical characteristics table. . . $K_{ISET}$ = 300 A $\Omega$ $R_{ISET} = [300 \text{ A}\Omega/0.5 \text{ A}] = 600 \Omega$ Selecting the closest 1% resistor standard value, use a 604- $\Omega$ resistor between ISET and GND, for an expected I<sub>CHG</sub> 497 mA. ### 8.2.1.3 Application Curves $C_{IN}$ = 1 $\mu$ F, $C_{OUT}$ = 1 $\mu$ F, $V_{IN}$ = 5 V, $V_{OUT}$ = 3.8 V (unless otherwise specified) # 9 Power Supply Recommendations The device is designed to operate from an input voltage supply range between 3 V and 18 V (tolerant up to 30 V) and current capability of at least the maximum designed charge current. If located more than a few inches from the IN and GND pins, a larger capacitor is recommended. # 10 Layout #### 10.1 Layout Guidelines To obtain optimal performance, the decoupling capacitor from the IN pin to the GND pin and the output filter capacitor from the OUT pin to the GND pin should be placed as close as possible to the device, with short trace runs to both IN, OUT, and GND. - All low current GND connections should be kept separate from the high current charge or discharge paths from the battery. Use a single-point ground technique incorporating both the small signal ground path and the power ground path. - The high current charge paths into the IN pin and from the OUT pin must be sized appropriately for the maximum charge current in order to avoid voltage drops in these traces. # 10.2 Layout Example 図 10-1. BQ25172 Layout Example # 11 Device and Documentation Support # 11.1 Device Support #### 11.1.1 Third-Party Products Disclaimer TI'S PUBLICATION OF INFORMATION REGARDING THIRD-PARTY PRODUCTS OR SERVICES DOES NOT CONSTITUTE AN ENDORSEMENT REGARDING THE SUITABILITY OF SUCH PRODUCTS OR SERVICES OR A WARRANTY, REPRESENTATION OR ENDORSEMENT OF SUCH PRODUCTS OR SERVICES, EITHER ALONE OR IN COMBINATION WITH ANY TI PRODUCT OR SERVICE. ### 11.2 Receiving Notification of Documentation Updates To receive notification of documentation updates, navigate to the device product folder on ti.com. Click on *Subscribe to updates* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document. #### 11.3 サポート・リソース TI E2E<sup>™</sup> サポート・フォーラムは、エンジニアが検証済みの回答と設計に関するヒントをエキスパートから迅速かつ直接得ることができる場所です。既存の回答を検索したり、独自の質問をしたりすることで、設計で必要な支援を迅速に得ることができます。 リンクされているコンテンツは、該当する貢献者により、現状のまま提供されるものです。これらは TI の仕様を構成するものではなく、必ずしも TI の見解を反映したものではありません。 TI の使用条件を参照してください。 #### 11.4 Trademarks TI E2E<sup>™</sup> is a trademark of Texas Instruments. すべての商標は、それぞれの所有者に帰属します。 ### 11.5 Electrostatic Discharge Caution This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage. ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications. #### 11.6 Glossary TI Glossary This glossary lists and explains terms, acronyms, and definitions. JAJSNV4 – JUNE 2022 # 12 Mechanical, Packaging, and Orderable Information The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation. Submit Document Feedback www.ti.com 12-Apr-2023 #### PACKAGING INFORMATION | Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan | Lead finish/<br>Ball material | MSL Peak Temp | Op Temp (°C) | Device Marking (4/5) | Samples | |------------------|--------|--------------|--------------------|------|----------------|--------------|-------------------------------|--------------------|--------------|----------------------|---------| | | | | | | | | (6) | | | | | | BQ25172DSGR | ACTIVE | WSON | DSG | 8 | 3000 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | B172 | Samples | (1) The marketing status values are defined as follows: **ACTIVE:** Product device recommended for new designs. LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect. NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design. PREVIEW: Device has been announced but is not in production. Samples may or may not be available. **OBSOLETE:** TI has discontinued the production of the device. (2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free". RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption. Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement. - (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature. - (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device. - (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device. - (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width. **Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. 2 x 2, 0.5 mm pitch PLASTIC SMALL OUTLINE - NO LEAD This image is a representation of the package family, actual package may vary. Refer to the product data sheet for package details. PLASTIC SMALL OUTLINE - NO LEAD #### NOTES: - All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. - 2. This drawing is subject to change without notice. - 3. The package thermal pad must be soldered to the printed circuit board for thermal and mechanical performance. PLASTIC SMALL OUTLINE - NO LEAD NOTES: (continued) - 4. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271). - Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented. PLASTIC SMALL OUTLINE - NO LEAD NOTES: (continued) 6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. # 重要なお知らせと免責事項 TI は、技術データと信頼性データ (データシートを含みます)、設計リソース (リファレンス・デザインを含みます)、アプリケーションや設計に関する各種アドバイス、Web ツール、安全性情報、その他のリソースを、欠陥が存在する可能性のある「現状のまま」提供しており、商品性および特定目的に対する適合性の黙示保証、第三者の知的財産権の非侵害保証を含むいかなる保証も、明示的または黙示的にかかわらず拒否します。 これらのリソースは、TI 製品を使用する設計の経験を積んだ開発者への提供を意図したものです。(1) お客様のアプリケーションに適した TI 製品の選定、(2) お客様のアプリケーションの設計、検証、試験、(3) お客様のアプリケーションに該当する各種規格や、その他のあらゆる安全性、セキュリティ、規制、または他の要件への確実な適合に関する責任を、お客様のみが単独で負うものとします。 上記の各種リソースは、予告なく変更される可能性があります。これらのリソースは、リソースで説明されている TI 製品を使用するアプリケーションの開発の目的でのみ、TI はその使用をお客様に許諾します。これらのリソースに関して、他の目的で複製することや掲載することは禁止されています。TI や第三者の知的財産権のライセンスが付与されている訳ではありません。お客様は、これらのリソースを自身で使用した結果発生するあらゆる申し立て、損害、費用、損失、責任について、TI およびその代理人を完全に補償するものとし、TI は一切の責任を拒否します。 TI の製品は、TI の販売条件、または ti.com やかかる TI 製品の関連資料などのいずれかを通じて提供する適用可能な条項の下で提供されています。TI がこれらのリソースを提供することは、適用される TI の保証または他の保証の放棄の拡大や変更を意味するものではありません。 お客様がいかなる追加条項または代替条項を提案した場合でも、TIはそれらに異議を唱え、拒否します。 郵送先住所:Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2023, Texas Instruments Incorporated