# BQ25180 I<sup>2</sup>C 制御、1 セル、1A リニア・バッテリ・チャージャ、パワー・パ スおよび出荷モード付き # 1 特長 - 1A パワー・パス・リニア・バッテリ・チャージャ - バッテリ間充電とUSBアダプタ用に最適化された 入力動作電圧範囲:3.0V~5.9V - 許容入力電圧 25V - 精度 0.5% のバッテリ・レギュレーション電圧を 3.6V~4.65V の間で 10mV 刻みで設定可能 - 5mA~1Aの設定可能な高速充電電流 - 55mΩ バッテリー FET オン抵抗 - 最大 2.5A の放電電流で高いシステム負荷に対応 - 終止電流を最小 0.5mA まで設定可能 - JEITA サポートを含む NTC 充電プロファイルのス レッショルドを設定可能 - システムを回復させるためのパワー・サイクルおよ び先進リセット機能 - システム電源およびバッテリ充電用のパワー・パス管理 - バッテリ電圧トラッキングと入力パススルーのオプシ ョンに加えて、4.4V~4.9V の範囲でレギュレートさ れたシステム電圧 (SYS) - 設定可能な入力電流制限 - システム用にアダプタ電源またはバッテリ電源を選 択可能 - 動的なパワー・パス管理により、弱いアダプタからの 充電を最適化 - 超低静止電流モード - 15nA シャットダウン・モード - 3.2µA 出荷モード、ボタン・プレス・ウェイク付き - 3µA バッテリ単独モード - 30µA 入力アダプタ Iq (スリープ・モード) - 1 つの押しボタンによるウェイクアップおよびリセット入 力 - フォルト保護機能内蔵 - 入力過電圧保護 (V<sub>IN OVP</sub>) - バッテリ低電圧保護 (V<sub>BUVLO</sub>) - バッテリ短絡保護 (BATSC) - バッテリ過電流保護 (BATOCP) - 入力電流制限保護 (ILIM) - サーマル・レギュレーション (TREG) およびサーマ ル・シャットダウン (TSHUT) - バッテリ過熱フォルト保護 (TS) - ウォッチドッグおよび安全タイマ・フォルト - システム短絡保護 - システム過電圧保護 # 2 アプリケーション - TWS ヘッドセットと充電ケース - スマート眼鏡、AR、VR - スマート・ウォッチ、その他のウェアラブル・デバイス - リテール・オートメーションおよびペイメント - ビル・オートメーション # 3 概要 BQ25180 は、小さなソリューション・サイズと、バッテリ寿 命を延長するための低い静止電流に重点を置いたリニア・ バッテリ・チャージャ IC です。このデバイスは8ボール・ チップスケール・パッケージで供給され、製造での HDI PCB プロセスの必要がないため、PCB コストを削減でき ます。このデバイスは、最大 1A の充電および最大 2.5A のシステム負荷をサポートできます。 #### 製品情報 | 部品番号 | パッケージ <sup>(1)</sup> | 本体サイズ (公称) | |---------|----------------------|---------------| | BQ25180 | DSBGA (8) | 1.6mm × 1.1mm | 利用可能なパッケージについては、このデータシートの末尾にあ る注文情報を参照してください。 概略回路図 # **Table of Contents** | 1 特長1 | 8.4 Device Functional Modes | 25 | |--------------------------------------|-----------------------------------------|------------------| | 2 アプリケーション1 | 8.5 Register Maps | 26 | | 3 概要1 | 9 Application and Implementation | 41 | | 4 Revision History2 | 9.1 Application Information | 41 | | 5 概要 (続き)3 | 9.2 Typical Application | 41 | | 6 Pin Configuration and Functions4 | 10 Power Supply Recommendations | 48 | | 7 Specifications5 | 11 Layout | | | 7.1 Absolute Maximum Ratings5 | 11.1 Layout Guidelines | | | 7.2 ESD Ratings | 11.2 Layout Example | 49 | | 7.3 Thermal Information | 12 Device and Documentation Support | <mark>5</mark> 0 | | 7.4 Recommended Operating Conditions | 12.1 Device Support | <mark>5</mark> 0 | | 7.5 Electrical Characteristics | 12.2ドキュメントの更新通知を受け取る方法 | <mark>5</mark> 0 | | 7.6 Timing Requirements | 12.3 サポート・リソース | 50 | | 7.7 Typical Characteristics | 12.4 Trademarks | 50 | | 8 Detailed Description12 | 12.5 静電気放電に関する注意事項 | 50 | | 8.1 Overview12 | 12.6 用語集 | 50 | | 8.2 Functional Block Diagram16 | 13 Mechanical, Packaging, and Orderable | | | 8.3 Feature Description16 | Information | 51 | | <u> </u> | | | | 4 Revision History | | | 資料番号末尾の英字は改訂を表しています。その改訂履歴は英語版に準じています。 | 16 | |------| | Page | | 5 | | 6 | | 6 | | 6 | | 10 | | 11 | | 11 | | 21 | | 25 | | 26 | | 26 | | Page | | | # 5 概要 (続き) バッテリは、標準のリチウムイオンまたは LiFePO4 充電プロファイルを使用して、プリチャージ、定電流、定電圧の 3 つのフェーズで充電されます。サーマル・レギュレーションにより、デバイス温度を管理しながら最大充電電流を供給できます。また、このチャージャは、3V の最小入力電圧で動作するバッテリ間充電に最適化されており、25V の絶対最大ライン過渡電圧に耐えられます。このデバイスには、1 つの押しボタン入力とリセット回路が内蔵されているため、ソリューション全体の占有面積を減らすことができます。 # **6 Pin Configuration and Functions** 図 6-1. YBG Package 8-Pin DSBGA (Top View) 表 6-1. Pin Functions | | | 1 | | |-------|-----|--------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | PIN | 1 | I/O <sup>(1)</sup> | DESCRIPTION | | NAME | NO. | | DECOM TION | | IN | A2 | Р | DC Input Power Supply. IN is connected to the external DC supply. Bypass IN to GND with at least 1 µF of capacitance using a ceramic capacitor. | | SYS | B2 | Р | Regulated System Output. Connect at least 10- $\mu$ F ceramic capacitor (at least >1 $\mu$ F of ceramic capacitance with DC bias derating) from SYS to GND as close to the SYS and GND pins as possible. | | BAT | C2 | Р | Battery Connection. Connect to the positive terminal of the battery. Bypass BAT to GND with at least 1 $\mu$ F of ceramic capacitance. | | GND | D2 | - | Ground connection. Connect to the ground plane of the circuit. | | SCL | B1 | I/O | $I^2$ C Interface Clock. Connect SCL to the logic rail through a 10-kΩ pullup resistor. | | SDA | C1 | I/O | l <sup>2</sup> C Interface Data. Connect SDA to the logic rail through a 10-kΩ pullup resistor. | | /INT | A1 | 0 | INT is an open-drain output that signals fault interrupts. When a fault occurs, a 128- $\mu$ s active low pulse is sent out as an interrupt for the host. INT is enabled/disabled using the MASK_INT bit in the control register. Can be pulled up to the logic rail through a 1-k $\Omega$ to 20-k $\Omega$ resistor. | | TS/MR | D1 | I/O | Manual Reset Input/ NTC thermistor pin. TS/MR is a general purpose input that must be held low for greater than $t_{LPRESS}$ to go into Ship mode or perform a hardware reset. It can also be used to detect shorter button press durations such as $t_{WAKE1}$ and $t_{WAKE2}$ TSMR may be driven by a momentary push-button or a MOS switch. The TSMR pin can also have an NTC thermistor connected on to it. | (1) I = Input, O = Output, I/O = Input or Output, G = Ground, P = Power. Submit Document Feedback Copyright © 2023 Texas Instruments Incorporated # 7 Specifications #### 7.1 Absolute Maximum Ratings over operating free-air temperature range (unless otherwise noted)(1) | | | MIN | MAX | UNIT | |--------------------------------------|----------------------|------|-----|------| | Input Voltage | IN | -0.3 | 25 | V | | Voltage | All other pins | -0.3 | 5.5 | V | | Input Current (DC) | IN | | 1.1 | Α | | SYS Discharge Current(DC) | SYS | | 1.5 | Α | | SYS Discharge Current (tpulse <20ms) | SYS | | 2.5 | А | | Output Sink Current | /INT | | 20 | mA | | T <sub>J</sub> | Junction temperature | -40 | 150 | °C | | T <sub>stg</sub> | Storage temperature | -65 | 150 | °C | <sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Rating may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Condition. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. # 7.2 ESD Ratings | | | | VALUE | UNIT | |--------------------|--------------------------|-------------------------------------------------------------------------------------|-------|------| | V | Electrostatic discharge | Human body model (HBM), per ANSI/ESDA/<br>JEDEC JS-001, all pins <sup>(1)</sup> | ±2500 | V | | V <sub>(ESD)</sub> | Lieutiostatic discriarge | Charged device model (CDM), per ANSI/ESDA/<br>JEDEC JS-002, all pins <sup>(2)</sup> | ±1500 | V | <sup>(1)</sup> JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process. #### 7.3 Thermal Information | | | BQ25180 | | |-----------------------|----------------------------------------------------------------|-------------|------| | | THERMAL METRIC | YBG (DSBGA) | UNIT | | | | 8 PIN | | | $R_{\theta JA}$ | Junction-to-ambient thermal resistance (EVM <sup>(2)</sup> ) | 65 | °C/W | | $R_{\theta JA}$ | Junction-to-ambient thermal resistance (JEDEC <sup>(1)</sup> ) | 107.1 | °C/W | | R <sub>0JC(top)</sub> | Junction-to-case (top) thermal resistance | 0.9 | °C/W | | R <sub>0JB</sub> | Junction-to-board thermal resistance | 30.3 | °C/W | | $\Psi_{JT}$ | Junction-to-top characterization parameter | 0.3 | °C/W | | $\Psi_{JB}$ | Junction-to-board characterization parameter | 30.3 | °C/W | | R <sub>0JC(bot)</sub> | Junction-to-case (bottom) thermal resistance | N/A | °C/W | For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report. # 7.4 Recommended Operating Conditions over operating free-air temperature range (unless otherwise noted) | | | MIN | NOM MAX | UNIT | |------|-----------------------|-----|---------|------| | VBAT | Battery Voltage Range | 2.2 | 4.6 | V | | VIN | Input Voltage Range | 2.7 | 5.5 | V | Copyright © 2023 Texas Instruments Incorporated <sup>(2)</sup> JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process. <sup>(2) 1</sup>oz Copper, 2-layer board # 7.4 Recommended Operating Conditions (continued) over operating free-air temperature range (unless otherwise noted) | | | MIN | NOM | MAX | UNIT | |------|----------------------------------------|-----|-----|-----|------| | IIN | Input Current Range (IN to SYS) | | | 1.1 | Α | | IBAT | Battery Discharge Current (BAT to SYS) | | | 1.5 | Α | | TJ | Operating Junction Temperature Range | -40 | | 125 | °C | # 7.5 Electrical Characteristics VIN = 5V, VBAT = 3.6V. -40°C < TJ < 125°C unless otherwise noted. Typical data at TJ = 25°C | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |----------------------------|----------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------|------|----------|-------|------| | INPUT C | JRRENTS | | | | | | | I <sub>Q_IN</sub> | Input supply quiescent current | VBAT = 3.6V, VIN = 5V, Charge enabled, ICHG = 0mA, SYSREG = 4.5V | | 0.75 | 1 | mA | | I <sub>Q_IN</sub> | Input supply quiescent current | VBAT = 3.6V, VIN = 5V, Charge enabled, ICHG = 0mA, SYSREG = Passthrough | | 0.660 | 0.850 | mA | | I <sub>SLEEP_IN</sub> | SLEEP input current | VIN = 3.6V, VBAT = 3.7V | | 30 | | μΑ | | I <sub>Q_BAT</sub> | Battery quiescent current | V <sub>IN</sub> <v<sub>UVLO or floating, Watchdog<br/>disabled, Push button disabled, I2C<br/>functional. VBAT =3.6V T<sub>J</sub> = 25°C</v<sub> | | 3 | 3.5 | μΑ | | I <sub>Q_BAT</sub> | Battery quiescent current | V <sub>IN</sub> <v<sub>UVLO , VBAT =3.6V, Push-button function enabled, 0°C &lt; T<sub>J</sub> &lt; 85°C</v<sub> | | 4 | 5 | μΑ | | I <sub>BAT_SHUT</sub> | Battery discharge current in Ship Mode | VIN = 0V, Ship Mode, VBAT = 3.6V,<br>Adapter Sense wake enabled. | | 15 | | nA | | I <sub>BAT_SHIP</sub> | Battery discharge current in Ship Mode | VBAT = 3.6V, Push button function<br>enabled (average current), 0°C < T <sub>J</sub> <<br>85°C | | 3.2 | 4.5 | μΑ | | POWER-I | PATH MANAGEMENT AND INPUT | | | , | | | | V <sub>IN_OP</sub> | Input voltage operating range | | 3 | | 5.5 | V | | V <sub>IN_UVLO</sub><br>z | Exit IN undervoltage lock-out | IN rising | | | 3 | V | | V <sub>IN_UVLO</sub> | Enter IN undervoltage lock-out | IN falling | | | 2.7 | V | | V <sub>IN_LOWV</sub> | IN voltage to start charging | IN rising | | 3 | 3.15 | V | | V <sub>IN_LOWV</sub><br>z | IN voltage to stop charging | IN falling | | 2.95 | 3.1 | V | | V <sub>IN_PORZ</sub> | IN voltage threshold to enter shipmode | IN falling | 1.09 | 1.3 | 1.66 | V | | V <sub>SLEEPZ</sub> | Exit sleep mode threshold | IN rising, VIN - VBAT, VBAT= 4V | 100 | 135 | 185 | mV | | V <sub>SLEEP</sub> | Sleep mode threshold hysteresis | IN falling, VIN - VBAT, VBAT= 4V | | 72 | | mV | | V <sub>IN_OVP</sub> | VIN overvoltage rising threshold | IN rising | 5.5 | 5.7 | 5.9 | V | | V <sub>IN_OV_H</sub><br>ys | IN overvoltage hysteresis | IN falling | | 125 | | mV | | | | VBAT = 3.6V, IBAT_OCP= 00 | | 0.5 | | Α | | ı | BATOCP(Reverse OCP only) | VBAT = 3.6V, IBAT_OCP= 01 | | 1 | | Α | | I <sub>BAT_OCP</sub> | DATOOI (INEVELSE OUT UTILY) | VBAT = 3.6V, IBAT_OCP= 10 | | 1.5 | | Α | | | | VBAT = 3.6V, IBAT_OCP= 11 | I | Disabled | | Α | | VBSUP1 | Enter supplement mode threshold | VBAT = 3.6V, VBAT > V <sub>BUVLO</sub> , VSYS<<br>VBAT-VBSUP1 | | 40 | | mV | | VBSUP2 | Exit supplement mode threshold | V <sub>BAT</sub> > V <sub>BUVLO</sub> , VSYS>VBAT-VBSUP2 | | 20 | | mV | # 7.5 Electrical Characteristics (continued) VIN = 5V, VBAT = 3.6V. -40°C < TJ < 125°C unless otherwise noted. Typical data at TJ = 25°C | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |---------------------------------------|-------------------------------------------------------------------------------|--------------------------------------------------------------------------------|------|------|------|-----------------| | | | VIN = 5V, ILIM =50mA | 40 | 50 | 60 | mA | | | | VIN = 5V, ILIM =100mA | 80 | 90 | 98 | mA | | | | VIN = 5V, ILIM= 200mA | 180 | 200 | 220 | mA | | | | VIN = 5V, ILIM= 300mA | 270 | 300 | 330 | mA | | LIM | Input Current Limit | VIN = 5V, ILIM= 380mA | 360 | 380 | 400 | mA | | | | VIN = 5V, ILIM= 500mA | 450 | 475 | 498 | mA | | | | VIN = 5V, ILIM =665mA | 630 | 665 | 700 | mA | | | | VIN = 5V, ILIM= 1050mA | 995 | 1050 | 1100 | mA | | V <sub>INDPM_</sub> A | VINDPM accuracy | VINDPM target is not disabled | -3 | | 3 | % | | | Input voltage threshold when input current is reduced | VINDPM target =4.2V | | 4.2 | | V | | V <sub>INDPM</sub> | Input voltage threshold when input current is reduced | VINDPM target =4.5V | | 4.5 | | ٧ | | | Input voltage threshold when input current is reduced | VINDPM target =4.7V | | 4.7 | | V | | $V_{DPPM}$ | SYS voltage threshold when charge current is reduced | VBAT = 3.6V, VSYS = V <sub>DPPM</sub> + VBAT before charge current is reduced. | | 0.1 | | V | | V <sub>SYS_REG</sub><br>_ACCURAC<br>Y | Programmable SYS voltage regulation accuracy | VIN = 5V, VBAT = 3.6V, RSYS = 100ohm,<br>SYS regulation target = 4.4V to 4.9V | -2 | | 2 | % | | V <sub>MINSYS</sub> | Minimum SYS voltage when in battery tracking mode | VBAT < 3.6V | | 3.8 | | V | | V <sub>SYS_TRA</sub><br>CK | Voltage regulation threshold for SYS when VBAT >3.6V in battery tracking mode | VBAT = 4V, VSYS = VBAT + V <sub>SYS_TRACK</sub> | | 225 | | mV | | R <sub>SYS_PD</sub> | SYS pull down resistance | V <sub>SYS</sub> = 3.6V | | 25 | | Ω | | BATTERY | CHARGER | | | | | | | R <sub>ON_BAT</sub> | Battery FET on-resistance | VBAT = 4.5V, IBAT =500mA | | 55 | 90 | mΩ | | R <sub>ON_IN</sub> | Input FET on-resistance | IN = 5V, IIN = 1A | | 270 | 470 | mΩ | | V <sub>REG_RA</sub><br>NGE | Typical BAT charge voltage regulation range | 10mV steps, programmabe through I <sup>2</sup> C | 3.5 | | 4.65 | V | | V <sub>REG_AC</sub> | BAT charge voltage accuracy, summary for all settings | All VBATREG settings, typical measurement at VBATREG = 4.2V | -0.5 | | 0.5 | % | | I <sub>CHG_RAN</sub><br>ge | Typical charge current regulation range | V <sub>OUT</sub> > V <sub>LOWV</sub> | 5 | | 1000 | mA | | CHG_ACC | Charge current accuracy | VIN = 5V, Fastcharge >=40mA | -10 | | 10 | % | | CHG_ACC | Charge current accuracy | Fastcharge current = 40mA | 36 | 40 | 44 | mA | | CHG_ACC | Charge current accuracy | Fastcharge current = 630mA | 567 | 630 | 693 | mA | | PRECHG | Typical pre-charge current, as percentage of ICHG | V <sub>OUT</sub> < V <sub>LOWV</sub> | | 20 | | % | | PRECHG_<br>ACC | Precharge current accuracy | Fastcharge current >=40mA | -10 | | 10 | % | | I <sub>TERM</sub> | Typical termination current, as percentage of ICHG | V <sub>OUT</sub> = VBATREG | | 10 | | % of<br>Icharge | | TERM_AC | Termination current accuracy | IBAT = 3mA (IFCHG = 30mA) Tj = 25°C | -10 | | 10 | % | | TERM_AC | Termination current accuracy | IBAT = 3mA (IFCHG = 30mA) Tj = 25°C | 2.7 | | 3.3 | mA | # 7.5 Electrical Characteristics (continued) VIN = 5V, VBAT = 3.6V. -40°C < TJ < 125°C unless otherwise noted. Typical data at TJ = 25°C | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------|-----------------------------------------------| | $V_{LOWV}$ | Pre-charge to fast-charge transition threshold | VLOWVSEL = 3.0V, VBAT rising | 2.9 | 3 | 3.1 | V | | $V_{LOWV}$ | Pre-charge to fast-charge transition threshold | VLOWVSEL = 2.8V, VBAT rising | 2.7 | 2.8 | 2.9 | V | | V <sub>LOWV_H</sub><br>∕s | Battery LOWV hysteresis | All settings | | 100 | | mV | | | Battery UVLO, VBAT falling | BUVLO setting = b000 | | 3 | | V | | | Battery UVLO, VBAT falling | BUVLO setting = b011 | | 2.8 | | V | | , | Battery UVLO, VBAT falling | BUVLO setting = b100 | | 2.6 | | V | | V <sub>BUVLO</sub> | Battery UVLO, VBAT falling | BUVLO setting = b101 | | 2.4 | | V | | | Battery UVLO, VBAT falling | BUVLO setting = b110 | | 2.2 | | V | | | Battery UVLO, VBAT falling | BUVLO setting = b111 | | 2.0 | | V | | V <sub>BUVLO_H</sub><br>∕s | Battery UVLO hysteresis, VBAT rising | Any BUVLO Setting, value above VBAT, VIN = 5V | 110 | 150 | 190 | mV | | V <sub>BATPOR</sub> | Battery only power up voltage, VBAT rising | -40C < Tj < 125C | 3.08 | 3.21 | 3.46 | V | | ., | | BAT falling, VRCH bit = 0 | 75 | 100 | 130 | mV | | V <sub>RCH</sub> | | BAT falling, VRCH bit = 1 | 175 | 200 | 230 | mV | | V <sub>BATSC</sub> | Short on battery threshold for trickle charge, VBAT rising | | 1.6 | 1.8 | 2.0 | V | | V <sub>BATSC_H</sub> | Battery short circuit voltage hysteresis | | | 200 | | mV | | I <sub>BATSC</sub> | Trickle Charge Current | VBAT <v<sub>BATSC</v<sub> | | 8 | | mA | | TERMPE | RATURE REGULATION AND TEMPERAT | TURE SHUTDOWN | | | | | | T <sub>REG</sub> | Typical junction temperature regulation | THERM_REG = 00 | | 100 | | °C | | T <sub>REG</sub> | Typical junction temperature regulation | THERM_REG = 11 | | Disabled | | | | T <sub>SHUT_RI</sub><br>SING | Thermal shutdown rising threshold | Temperature increasing | | 450 | | °C | | | | Tomporatare increasing | | 150 | | _ | | | · · | Temperature decreasing | | 135 | | °C | | LING | | | | | | | | LING<br>BATTER | Thermal shutdown falling threshold | | 36.5 | | 39.5 | | | LING BATTER | Thermal shutdown falling threshold Y NTC MONITOR | | 36.5<br>0.9575 | 135 | 39.5<br>1.0575 | °C | | LLING BATTER TS_BIAS V <sub>T1_Entry</sub> | Thermal shutdown falling threshold Y NTC MONITOR TS nominal bias current | Temperature decreasing | | 135 | | °C<br>µA | | BATTERY TS_BIAS VT1_Entry VT2_Entry | Thermal shutdown falling threshold Y NTC MONITOR TS nominal bias current Cold - 00 @ Approx. 0°C, default | Temperature decreasing VIN = 5V | 0.9575 | 135<br>38<br>1.0075 | 1.0575 | °C<br>µA<br>V | | BATTERY TS_BIAS VT1_Entry VT2_Entry VT3_Entry | Thermal shutdown falling threshold Y NTC MONITOR TS nominal bias current Cold - 00 @ Approx. 0°C, default Cold - 01 @ Approx. 3°C | Temperature decreasing VIN = 5V VIN = 5V | 0.9575<br>0.8450 | 135<br>38<br>1.0075<br>0.8900 | 1.0575<br>0.9325 | °C<br>µA<br>V | | BATTERY TS_BIAS VT1_Entry VT2_Entry VT3_Entry VT4_Entry | Thermal shutdown falling threshold Y NTC MONITOR TS nominal bias current Cold - 00 @ Approx. 0°C, default Cold - 01 @ Approx. 3°C Cold - 10 @ Approx. 5°C | Temperature decreasing VIN = 5V VIN = 5V VIN = 5V | 0.9575<br>0.8450<br>0.7775 | 135<br>38<br>1.0075<br>0.8900<br>0.8200 | 1.0575<br>0.9325<br>0.8600 | °C μΑ V | | ELING BATTER TS_BIAS VT1_Entry VT2_Entry VT3_Entry VT4_Entry VT5_Entry | Thermal shutdown falling threshold Y NTC MONITOR TS nominal bias current Cold - 00 @ Approx. 0°C, default Cold - 01 @ Approx. 3°C Cold - 10 @ Approx. 5°C Cold - 11 @ Approx3°C | Temperature decreasing VIN = 5V VIN = 5V VIN = 5V VIN = 5V | 0.9575<br>0.8450<br>0.7775<br>1.0850 | 38<br>1.0075<br>0.8900<br>0.8200<br>1.1425 | 1.0575<br>0.9325<br>0.8600<br>1.2000 | °C μA V V V V | | TS_BIAS VT1_Entry VT2_Entry VT3_Entry VT4_Entry VT5_Entry VT6_Entry | Thermal shutdown falling threshold Y NTC MONITOR TS nominal bias current Cold - 00 @ Approx. 0°C, default Cold - 01 @ Approx. 3°C Cold - 10 @ Approx. 5°C Cold - 11 @ Approx3°C Cool - 00 @ Approx. 10°C, default | Temperature decreasing VIN = 5V VIN = 5V VIN = 5V VIN = 5V VIN = 5V | 0.9575<br>0.8450<br>0.7775<br>1.0850<br>0.6350 | 38<br>1.0075<br>0.8900<br>0.8200<br>1.1425<br>0.6700 | 1.0575<br>0.9325<br>0.8600<br>1.2000<br>0.7025 | °C μA V V V V | | TS_BIAS VT1_Entry VT2_Entry VT3_Entry VT4_Entry VT6_Entry VT6_Entry | Thermal shutdown falling threshold Y NTC MONITOR TS nominal bias current Cold - 00 @ Approx. 0°C, default Cold - 01 @ Approx. 3°C Cold - 10 @ Approx. 5°C Cold - 11 @ Approx3°C Cool - 00 @ Approx. 10°C, default Warm - 00 @ Approx. 45°C, default | Temperature decreasing VIN = 5V VIN = 5V VIN = 5V VIN = 5V VIN = 5V VIN = 5V | 0.9575<br>0.8450<br>0.7775<br>1.0850<br>0.6350<br>0.1730 | 135<br>38<br>1.0075<br>0.8900<br>0.8200<br>1.1425<br>0.6700<br>0.1850 | 1.0575<br>0.9325<br>0.8600<br>1.2000<br>0.7025<br>0.198 | °C μA V V V V V | | TS_BIAS VT1_Entry VT2_Entry VT3_Entry VT4_Entry VT5_Entry VT6_Entry VT7_Entry VT8_Entry | Thermal shutdown falling threshold Y NTC MONITOR TS nominal bias current Cold - 00 @ Approx. 0°C, default Cold - 01 @ Approx. 3°C Cold - 10 @ Approx. 5°C Cold - 11 @ Approx3°C Cool - 00 @ Approx. 10°C, default Warm - 00 @ Approx. 45°C, default Hot - 00 @ Approx. 60°C, default | Temperature decreasing VIN = 5V | 0.9575<br>0.8450<br>0.7775<br>1.0850<br>0.6350<br>0.1730<br>0.1050 | 38<br>1.0075<br>0.8900<br>0.8200<br>1.1425<br>0.6700<br>0.1850<br>0.1150 | 1.0575<br>0.9325<br>0.8600<br>1.2000<br>0.7025<br>0.198<br>0.1250 | °C μA V V V V V V V | | TS_BIAS VT1_Entry VT2_Entry VT3_Entry VT4_Entry VT5_Entry VT6_Entry VT7_Entry VT7_Entry VT7_Entry | Thermal shutdown falling threshold Y NTC MONITOR TS nominal bias current Cold - 00 @ Approx. 0°C, default Cold - 01 @ Approx. 3°C Cold - 10 @ Approx. 5°C Cold - 11 @ Approx3°C Cool - 00 @ Approx. 10°C, default Warm - 00 @ Approx. 45°C, default Hot - 00 @ Approx. 60°C, default Hot - 01 @ Approx. 65°C Hot - 10 @ Approx. 50°C | Temperature decreasing VIN = 5V | 0.9575<br>0.8450<br>0.7775<br>1.0850<br>0.6350<br>0.1730<br>0.1050<br>0.0875 | 38<br>1.0075<br>0.8900<br>0.8200<br>1.1425<br>0.6700<br>0.1850<br>0.1150<br>0.0975 | 1.0575<br>0.9325<br>0.8600<br>1.2000<br>0.7025<br>0.198<br>0.1250<br>0.1075 | °С | | TS_BIAS VT1_Entry VT2_Entry VT4_Entry VT5_Entry VT6_Entry VT7_Entry VT7_Entry VT7_Entry VT7_Entry VT8_Entry | Thermal shutdown falling threshold Y NTC MONITOR TS nominal bias current Cold - 00 @ Approx. 0°C, default Cold - 01 @ Approx. 3°C Cold - 10 @ Approx. 5°C Cold - 11 @ Approx3°C Cool - 00 @ Approx. 10°C, default Warm - 00 @ Approx. 45°C, default Hot - 00 @ Approx. 60°C, default Hot - 01 @ Approx. 65°C Hot - 10 @ Approx. 50°C | Temperature decreasing VIN = 5V | 0.9575<br>0.8450<br>0.7775<br>1.0850<br>0.6350<br>0.1730<br>0.1050<br>0.0875<br>0.1475 | 135<br>38<br>1.0075<br>0.8900<br>0.8200<br>1.1425<br>0.6700<br>0.1850<br>0.1150<br>0.0975<br>0.1575 | 1.0575<br>0.9325<br>0.8600<br>1.2000<br>0.7025<br>0.198<br>0.1250<br>0.1075<br>0.1675 | °C μA V V V V V V V V V V V V V V V V V V | | VT1_Entry VT2_Entry VT3_Entry VT4_Entry VT5_Entry VT6_Entry VT7_Entry VT8_Entry VT9_Entry VT10_Entry | Thermal shutdown falling threshold Y NTC MONITOR TS nominal bias current Cold - 00 @ Approx. 0°C, default Cold - 01 @ Approx. 5°C Cold - 10 @ Approx3°C Cool - 11 @ Approx3°C Cool - 00 @ Approx. 10°C, default Warm - 00 @ Approx. 45°C, default Hot - 00 @ Approx. 60°C, default Hot - 01 @ Approx. 65°C Hot - 10 @ Approx. 50°C | Temperature decreasing VIN = 5V | 0.9575<br>0.8450<br>0.7775<br>1.0850<br>0.6350<br>0.1730<br>0.1050<br>0.0875<br>0.1475<br>0.1750 | 38<br>1.0075<br>0.8900<br>0.8200<br>1.1425<br>0.6700<br>0.1850<br>0.0975<br>0.1575<br>0.1850 | 1.0575<br>0.9325<br>0.8600<br>1.2000<br>0.7025<br>0.198<br>0.1250<br>0.1075<br>0.1675<br>0.1950 | °C | | TS_BIAS VT1_Entry VT2_Entry VT3_Entry VT4_Entry VT6_Entry VT6_Entry VT7_Entry VT7_Entry VT8_Entry VT9_Entry VT9_Entry VT10_Entry VT1_Exit VT2_Exit | Thermal shutdown falling threshold Y NTC MONITOR TS nominal bias current Cold - 00 @ Approx. 0°C, default Cold - 01 @ Approx. 3°C Cold - 10 @ Approx. 5°C Cold - 11 @ Approx3°C Cool - 00 @ Approx. 10°C, default Warm - 00 @ Approx. 45°C, default Hot - 00 @ Approx. 60°C, default Hot - 01 @ Approx. 65°C Hot - 10 @ Approx. 50°C Hot - 11 @ Approx. 45°C Cold - 00 @ Approx. 5°C, default | Temperature decreasing VIN = 5V | 0.9575<br>0.8450<br>0.7775<br>1.0850<br>0.6350<br>0.1730<br>0.1050<br>0.0875<br>0.1475<br>0.1750<br>0.7775 | 38<br>1.0075<br>0.8900<br>0.8200<br>1.1425<br>0.6700<br>0.1850<br>0.1150<br>0.0975<br>0.1575<br>0.1850<br>0.8200 | 1.0575<br>0.9325<br>0.8600<br>1.2000<br>0.7025<br>0.198<br>0.1250<br>0.1075<br>0.1675<br>0.1950<br>0.8600 | °C μA ∨ ∨ ∨ ∨ ∨ ∨ ∨ ∨ ∨ ∨ ∨ ∨ ∨ | | TS_BIAS VT1_Entry VT2_Entry VT3_Entry VT4_Entry VT5_Entry VT6_Entry VT7_Entry VT8_Entry VT9_Entry VT10_Entry VT1_Exit | Thermal shutdown falling threshold Y NTC MONITOR TS nominal bias current Cold - 00 @ Approx. 0°C, default Cold - 01 @ Approx. 3°C Cold - 10 @ Approx. 5°C Cold - 11 @ Approx3°C Cool - 00 @ Approx. 10°C, default Warm - 00 @ Approx. 45°C, default Hot - 00 @ Approx. 60°C, default Hot - 01 @ Approx. 50°C Hot - 11 @ Approx. 50°C Cold - 00 @ Approx. 5°C, default Cold - 00 @ Approx. 5°C, default | Temperature decreasing VIN = 5V | 0.9575<br>0.8450<br>0.7775<br>1.0850<br>0.6350<br>0.1730<br>0.1050<br>0.0875<br>0.1475<br>0.1750<br>0.7775<br>0.6875 | 135<br>38<br>1.0075<br>0.8900<br>0.8200<br>1.1425<br>0.6700<br>0.1850<br>0.0975<br>0.1575<br>0.1850<br>0.8200<br>0.7250 | 1.0575<br>0.9325<br>0.8600<br>1.2000<br>0.7025<br>0.198<br>0.1250<br>0.1075<br>0.1675<br>0.1950<br>0.8600<br>0.7600 | °С | # 7.5 Electrical Characteristics (continued) VIN = 5V, VBAT = 3.6V. -40°C < TJ < 125°C unless otherwise noted. Typical data at TJ = 25°C | VIIV - OV, | , VD/(1 - 0.0 V+0 0 · 10 · 120 0 uiii | coo officiwioc flotod. Typical data at 10 | _0 0 | | | | |------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------|--------|-------------------------|--------|------| | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | | V <sub>T6_Exit</sub> | Warm - 00 @ Approx. 41°C, default | VIN = 5V | 0.2080 | 0.2200 | 0.235 | V | | V <sub>T7_Exit</sub> | Hot - 00 @ Approx. 55°C, default | VIN = 5V | 0.1250 | 0.1350 | 0.1450 | V | | V <sub>T8_Exit</sub> | Hot - 01 @ Approx. 60°C | VIN = 5V | 0.1050 | 0.1150 | 0.1250 | V | | V <sub>T9_Exit</sub> | Hot - 10 @ Approx. 45°C | VIN = 5V | 0.1750 | 0.1850 | 0.1950 | V | | V <sub>T10_Exit</sub> | Hot - 11 @ Approx. 40°C | VIN = 5V | 0.2100 | 0.2200 | 0.23 | V | | V <sub>TS_ENZ</sub> | TS monitoring enable threshold VTSMR <vts_enz be="" enabled<="" for="" function="" td="" to="" ts=""><td>TS Rising, VIN = 5V</td><td>1.8</td><td>2.1</td><td>2.8</td><td>V</td></vts_enz> | TS Rising, VIN = 5V | 1.8 | 2.1 | 2.8 | V | | V <sub>TS_CLAM</sub> | TS maximum voltage clamp | TS open-circuit (float), VIN = 5V | 2.2 | 2.8 | 3.3 | V | | PUSH BU | TTON TIMERS AND THRESHOLDS | | | | | | | I <sub>TSMR</sub> | Adapter present | | 36.5 | 38 | 39.5 | μΑ | | I <sub>TSMR</sub> | Battery only mode | | | 60 | | μA | | V <sub>TSMR</sub> | TSMR voltage to detect a button press event, battery only mode | | | | 90 | mV | | $V_{TSMR}$ | TSMR voltage to detect a button press event, adapter present | | | | 90 | mV | | t | WAKE1 Timer. Time from TSMR low | MR_WAKE1_TIMER = 0 | | 300 | | ms | | t <sub>WAKE1</sub> | detection | MR_WAKE1_TIMER = 1 | | 1 | | s | | t | WAKE2 Timer. Time from TSMR low | MR_WAKE2_TIMER = 0 | | 2 | | s | | t <sub>WAKE2</sub> detection | | MR_WAKE2_TIMER = 1 | | 3 | | S | | t <sub>RESET_W</sub> | RESET_WARN Timer. Time prior to HW RESET | MR_RESET_WARN = 0 | 0.9 | 1 | 1.1 | s | | | | MR_LPRESS = 00 | 4.5 | 5 | 5.5 | s | | t | Long Press timer. Time from button press | MR_LPRESS = 01 | 9 | 10 | 11 | s | | t <sub>LPRESS</sub> | detection to long press action. | MR_LPRESS = 10 | 13.5 | 15 | 16.5 | S | | | | MR_LPRESS = 11 | 18 | 20 | 22 | S | | | | AUTOWAKE = 00 | | 0.5 | | S | | t <sub>RESTART(</sub> | TALO IAINT TIMO. TIMO HOMETW NOSCI IO | AUTOWAKE = 01 | | 1 | | S | | AUTOWAKE ) | SYS power up | AUTOWAKE = 10 | | 2 | | s | | | | AUTOWAKE = 11 | | 4 | | S | | BATTERY | CHARGING TIMERS | | | | | | | t <sub>MAXCHG</sub> | Charge safety timer | Programmable range | 180 | | 720 | min | | t <sub>PRECHG</sub> | Precharge safety timer | | 0.2 | 5 * t <sub>MAXCHG</sub> | | | | I2C INTER | RFACE | | | | | | | V <sub>IL</sub> | Input low threshold level | VPULLUP = 1.8V, SDA and SCL | | | 0.4 | V | | V <sub>IH</sub> | Input high threshold level | VPULLUP = 1.8V, SDA and SCL | 1.3 | | | V | | V <sub>OL</sub> | Output low threshold level | IL = 5mA, sink current, V <sub>PULLUP</sub> =1.8V | | | 0.4 | V | | I <sub>LKG</sub> | High-Level leakage current | V <sub>PULLUP</sub> = 1.8V | | | 1 | μΑ | | LOGIC PI | NS | | | | | | | V <sub>OL</sub> | Output low threshold level | IL = 5mA, sink current, V <sub>PULLUP</sub> =3.3V, /INT pin | | | 0.4 | V | | I <sub>LKG</sub> | High-Level leakage current | V <sub>PULLUP</sub> = 3.3V, /INT pin | | | 1 | μΑ | | | • | | | | | | # 7.6 Timing Requirements | | | MIN | NOM | MAX | UNIT | |------------------------------------------------------------------|-------------------------------------------------------------------------------|-----------------------------------------|----------|-----|------| | INPUT | | | | | | | t <sub>VIN_OVPZ_DGL</sub> | VIN_OVP deglitch, VIN falling | 30 | | | ms | | t <sub>SLEEP_DGL</sub> | Deglitch time to enter SLEEP, VIN falling | | 64 | | μs | | BATTERY CHARGER | | | | | | | t <sub>REC_SC</sub> | Recovery time, BATOCP during Discharge Mode | | 250 | | ms | | t <sub>RETRY_SC</sub> | Retry window for SYS or BAT short circuit recovery(BATOCP) | | | s | | | t <sub>BUVLO</sub> | Deglitch time to disconnect the BATFET when VBAT < V <sub>BUVLO</sub> setting | 60 | | μs | | | t <sub>TS_DUTY_ON</sub> | TS turnon-time (battery only mode) | 4 | | ms | | | t <sub>TS_DUTY_OFF</sub> | TS turnoff time (battery only mode) | TS turnoff time (battery only mode) 196 | | ms | | | DIGITAL CLOCK, WAT | CHDOG and PUSHBUTTON | | | | | | t <sub>WDOG</sub> | I2C interface reset timer, adjustable 40 160 Disabled | | Disabled | s | | | t <sub>I2CRESET</sub> | I2C interface inactive reset timer | 500 | | | ms | | SHIPWAKE Wake timer to count for shipmode (WAKE2 DefaultTimer) 2 | | | | s | | # 7.7 Typical Characteristics VIN = 5 V, $C_{IN}$ = 2.2 $\mu$ F, $C_{OUT}$ = 10 $\mu$ F, $C_{BAT}$ = 1 $\mu$ F (unless otherwise specified) Copyright © 2023 Texas Instruments Incorporated # 8 Detailed Description #### 8.1 Overview The BQ25180 integrates a linear charger that allows the battery to be charged with a programmable charge current of up to 1 A. In addition to the charge current, other charging parameters can be programmed through I<sup>2</sup>C such as the precharge, termination, battery regulation voltage, and input current limit. The power path allows the system to be powered from a regulated output, SYS, even when the battery is deeply discharged or charging, by drawing power from IN pin. It also prioritizes the system load in SYS, reducing the charging current, if necessary, in order support the load when input power is limited. If the input supply is removed and the battery voltage level is above $V_{BUVLO}$ , SYS will automatically and seamlessly switch to battery power. Charging is done through the internal battery MOSFET. There are several loops that influence the charge current: constant current loop (CC), constant voltage loop (CV), input current limit, thermal regulation, $V_{DPPM}$ , and $V_{INDPM}$ . During the charging process, all loops are enabled and the one that is dominant takes control. The device supports multiple battery chemistries for single-cell applications, through adjustable battery regulation voltage regulation ( $V_{BATREG}$ ) and charge current ( $I_{CHG}$ ) options. #### 8.1.1 Battery Charging Process When a valid input source is connected ( $V_{IN} > V_{UVLO}$ and $V_{BAT} + V_{SLEEPZ} \le V_{IN} < V_{IN\_OVP}$ ), the state of the CHARGE\_DISABLE bit and the TSMR pin determines whether a charge cycle is initiated. When the CHARGE\_DISABLE bit is set to disable charging, $V_{HOT} < V_{TS} < V_{COLD}$ and a valid input source is connected, the battery discharge FET is turned off, preventing any charging of the battery. Note that supplement behavior is independent of the CHARGE\_DISABLE bit. The following figure illustrates a typical charge cycle. Submit Document Feedback Copyright © 2023 Texas Instruments Incorporated 図 8-1. Charger Flow Diagram #### 8.1.1.1 Trickle Charge In order to prevent damage to the battery, the device will charge the battery at a much lower current level (IBATSC) when the battery voltage (VBAT) is below the VBATSC threshold. During trickle charge, the device still counts against the precharge safety timer. Rather trickle charge and precharge are counting against the same duration of 25% of the fast charge timer. #### 8.1.1.2 Precharge When battery voltage is above the $V_{BATSC}$ but lower than $V_{LOWV}$ threshold, the battery is charged with the precharge current level. The precharge current (IPRECHARGE) can be programmed through I<sup>2</sup>C and can be adjusted by the host. Once the battery voltage reaches $V_{LOWV}$ , the charger will then operate in Fast Charge mode, charging the battery at ICHG. During precharge, the safety timer is set to 25% of the safety timer value during fast charge. In the case where termination is disabled, precharge current is set to 20% of fast charge current setting. #### 8.1.1.3 Fast Charge The charger has two main control loops that control charging when $V_{BAT} > V_{LOWV}$ : the Constant Current (CC) and Constant Voltage (CV) loops. When the CC loop is dominant, the battery is charged at the maximum charge current level $I_{CHG}$ , unless there is a TS fault condition (JEITA operation), VINDPM is active, thermal regulation or DPPM is active. (See respective sections for details on these modes of operation). Once the battery voltage approaches the battery regulation target, the CV loops becomes more dominant and the charging current starts tapering off. Once the charging current reaches the termination current ( $I_{TERM}$ ) the charge is done, Charge\_done status is set. If the $I^2$ C setting of VBATREG is set higher than 4.65 V, the battery regulation voltage is still maintained at 4.65 V. The device will switch to fastcharge mode based on VLOWV setting on the register map. #### 8.1.1.4 Termination The device will automatically terminate charging once the charge current reaches ITERM, which is programmable through I<sup>2</sup>C. After termination the charger will operate in high impedance mode, disabling the BATFET to disconnect the battery. Power is provided to the system (SYS) by IN supply as long as $V_{IN} > V_{UVLO}$ , $V_{IN} > V_{BAT} + V_{SLEEPZ}$ and $V_{IN} < V_{IN}$ ovp. Termination is only enabled when the charger CV loop is active in fast charge operation. Termination is disabled if the charge current reaches I<sub>TERM</sub> while the VINDPM, DPPM, or thermal regulation loops are active. The charger will only go into the termination when the current drops to I<sub>TERM</sub> due to the battery reaching the target voltage and not due to the charge current limitation imposed by the previously mentioned controlled loops. Post termination, the battery FET is disabled and the voltage on BAT pin is monitored to check if it has dropped to the VRCH threshold. If it does, a new charge cycle is established. The safety timers are reset. During charging or even when charge is done, a higher SYS load will be supported through the supplement operation. Submit Document Feedback Copyright © 2023 Texas Instruments Incorporated 図 8-2. Typical Charging Profile of a Battery #### 8.2 Functional Block Diagram 図 8-3. Functional Block Diagram #### 8.3 Feature Description ### 8.3.1 Input Voltage Based Dynamic Power Management (VINDPM) The VINDPM loop prevents the input voltage from collapsing to a point where charging could be interrupted due to adapter voltage crashing below VINDPM value. This is done by reducing the current drawn by the charger enough to keep $V_{IN} > VINDPM$ setting. During the normal charging process, if the input power source is not able to support the programmed or default charging current and system load, the supply voltage decreases. Once the supply drops to VINDPM, the input DPM current and voltage loops will reduce the input current through the blocking FETs Q1 and Q2 to prevent the further drop of the supply. The VINDPM threshold is programmable through the I<sup>2</sup>C register and can be completely disabled. This is set through the VINDPM\_0 and VINDPM\_1 selection bits. When the device enters this mode, the charge current may be lower than the set value and the VINDPM\_ACTIVE\_STAT bit is set. If the 2x timer is set through the 2XTMR\_EN bit, the safety timer is extended while VINDPM is active. Additionally, termination is disabled when VINDPM is active. #### 8.3.2 Dynamic Power Path Management Mode (DPPM) With a valid input source connected, the power path management circuitry monitors the input voltage and current continuously. The current into IN is shared at SYS between charging the battery and powering the system load at SYS. If the sum of the charging and load currents exceeds the preset maximum input current, the input DPM loop reduces input current. If SYS drops below the DPPM voltage threshold, the charging current is reduced by the DPPM loop through the BATFET (Q3). If SYS falls below the supplement mode threshold after BATFET charging current is reduced to zero, the part will enter supplement mode. SYS voltage is maintained above battery voltage when the DPPM loop is in control. Battery termination is disabled when the DPPM loop is active. The VDPPM threshold is typically 100 mV above VBAT. The VDPPM disable bit (VDPPM\_DIS = b1) will allow the charger to operate with lower headroom on VSYS. In VBAT tracking mode where VSYS is VBAT+225 mV, disabling this bit will have no effect. #### 8.3.3 Battery Supplement Mode While in DPPM mode, if the charging current falls to zero and the system load current increases beyond the programmed input current limit, the voltage at SYS reduces further. When the SYS voltage drops below the battery voltage to $V_{BSUP1}$ , the battery supplements the system load. The battery stops supplementing the system load when the voltage on the SYS pin rises within the battery voltage to $V_{BSUP2}$ . During supplement mode, the battery supplement current is not regulated, however, the BATOCP protection circuit is active if enabled. Battery termination is disabled while in supplement mode. Battery voltage has to be higher than the battery undervoltage lockout threshold (VBUVLO) in order to supplement the system. #### 8.3.4 SYS Power Control (SYS\_MODE bit control) The device also offers the option to control SYS through the I $^2$ C SYS\_MODE bits. These bits can force SYS to be supplied by BAT instead of IN (even if $V_{IN} > V_{BAT} + V_{SLEEP}$ ), disconnect SYS from either supply, pull SYS down or leave it floating. The table below shows the device behavior based on SYS\_MODE setting: | SYS_MODE | DESCRIPTION | SYS SUPPLY | SYS PULLDOWN | |----------|-----------------------------------|------------|----------------------------| | 00 | Normal Operation | IN or BAT | Off except during HW reset | | 01 | Force BAT power (IN disconnected) | BAT | Off except during HW reset | | 10 | SYS Off –Floating | None | Off | | 11 | SYS Off – Pulled Down | None | On | 表 8-1. Settings #### SYS MODE = 00 This is the default state/normal operation of the device. SYS will be powered from IN if $V_{IN} > V_{UVLO}$ , $V_{IN} > VBAT + V_{SLEEPZ}$ , and $V_{IN} < V_{IN\_OVP}$ . SYS will powered by BAT if these conditions are not met. SYS will only be disconnected from IN or BAT and pulled down when a HW Reset occurs or the device goes into Ship mode. #### $SYS_MODE = 01$ When this configuration is set, SYS will be powered by BAT if $V_{BAT} > V_{BUVLO}$ regardless of $V_{IN}$ state. This allows the host to minimize the current draw from the adapter while it is still connected as needed in the system. If SYS\_MODE = 01 is set while $V_{BAT} < V_{BUVLO}$ , the SYS\_MODE = 01 setting will be ignored and the device will go to SYS\_MODE = 00. In the same manner, if the adapter $(V_{IN})$ is removed and then connected the device will also switch to SYS\_MODE = 00. This prevents the device from needing a POR in order to restore power to the system thereby allowing battery charging. If SYS\_MODE = 01 is set during charging, charging will be stopped and the battery will start to provide power to SYS as needed. The behavior is similar to that when the input adapter is disconnected. #### SYS\_MODE = 10 When this configuration is set, SYS will be disconnected and left floating. The device remains on and active. Toggling $V_{IN}(V_{IN} < V_{INUVLO})$ will reset SYS\_MODE to 00. #### SYS\_MODE = 11 When this configuration is set, SYS will be disconnected and pulled down to ground. Toggling $V_{\text{IN}}$ will reset SYS\_MODE to 00. #### 8.3.4.1 SYS Pulldown Control The device has an internal pulldown on the SYS pin which is enabled in the following cases: 表 8-2. States | STATE | NOTES | |-----------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Shipmode | Pulldown on SYS is enabled once the device enters shipmode and after disconnecting the BATFET | | HW_RESET | Pulldown on SYS is enabled after the BATFET and input blocking FETs are disconnected and retained until the autowake timer expires | | SYS_MODE = 11 (SYS pulldown mode) | Pulldown on SYS is enabled after the BATFET and input blocking FETs are disconnected and retained until either an I <sup>2</sup> C transaction is issued to change SYS_MODE or VIN is toggled. | #### 8.3.5 SYS Regulation The device includes a SYS voltage regulation loop. By regulating the SYS voltage the device prevents downstream devices connected to SYS from being exposed to voltages as high as $V_{IN\_OVP}$ . SYS regulation is only active when $V_{IN} > V_{UVLO}$ , $V_{IN} > V_{BAT} + V_{SLEEPZ}$ and $V_{IN} < V_{IN\_OVP}$ rather than meeting the VIN\_Powergood condition. The SYS voltage regulation target can be controlled through the SYS\_REG\_CTRL\_2:0 bits in the SYS\_REG register to either track the battery, set to a fixed voltage, or enable pass through modes. In battery tracking mode, the minimum voltage is at the $V_{MINSYS}$ value for a battery < 3.6 V. As battery voltage increases VSYS is regulated to 225 mV above battery. If $V_{IN} < V_{MINSYS}$ and VIN\_Powergood is still active, then SYS will be in dropout. In fixed voltage mode, SYS voltage is regulated to a target set by the host ranging from 4.4 V to 4.9 V. If $V_{IN}$ voltage is less than the SYS target voltage, then the device will be in dropout mode. In pass through mode, the SYS path is unregulated and the $V_{SYS}$ voltage is equal to $V_{IN}$ . 表 8-3. SYS Voltage Regulation Settings | SYS_REG_CTRL | VSYS TARGET | |---------------|-------------------------------| | 000 | VBAT + 225 mV (3.8 V minimum) | | 001 | 4.4 | | 010 (default) | 4.5 | | 011 | 4.6 | | 100 | 4.7 | | 101 | 4.8 | | 110 | 4.9 | | 111 | Pass through | #### 8.3.6 ILIM Control The input current limit can be controlled through I<sup>2</sup>C by selecting the the ILIM bits. If the ILIM clamp is active, the ILIM\_ACTIVE\_STAT bit is set. MASK\_ILIM will prevent an interrupt from being issued but does not override the ILIM behavior itself. The ILIM value can be programmed dynamically through the I<sup>2</sup>C by the host. The ILIM settings of 100mA and 500mA are designed to be the maximum value to support standard systems. #### 8.3.7 Protection Mechanisms #### 8.3.7.1 Input Overvoltage Protection Input overvoltage protection protects the device and downstream components connected to SYS, and BAT against damage from overvoltage on the input supply. When VIN > $V_{IN\_OVP}$ , a VIN overvoltage condition is determined to exist. During the VIN overvoltage condition, the device turns the input FET OFF, battery discharge FET ON, sends a single 128-µs pulse on INT, and the fault bit (VIN\_OVP\_FAULT\_FLAG) is updated over I<sup>2</sup>C. The VIN\_PGOOD\_STAT bit also is affected by the VIN overvoltage condition as the VIN powergood condition will fail. Once the VIN overvoltage condition is removed ( $V_{IN} \le V_{IN\_OVP} - V_{IN\_OV\_HYS}$ ), the VIN\_OVP\_STAT bit is cleared and the device returns to normal operation. Thereafter, a VIN powergood condition is determined if VIN > VBAT + $V_{SLEEPZ}$ and VIN > $V_{IN\_UVLO}$ . #### 8.3.7.2 Battery Undervoltage Lockout In order to prevent deep discharge of the battery the device integrates a battery undervoltage lockout feature which will disengage the BAT to SYS path when voltage at the battery drops below the programmed BUVLO setting present in the CHARGERCTRL1 register. BUVLO status can also be read when a valid voltage on VIN is present. #### 8.3.7.3 System Overvoltage Protection The system overvoltage protection is to prevent SYS from overshooting to a high voltage due to the input supply. SYS\_OVP will momentarily disconnect the blocking FETs and re-engage when the thresholds have dropped to less than the SYS\_OVP\_FALLING threshold. The SYS\_OVP\_RISING threshold is typically 105% of the target SYS voltage and the SYS\_OVP\_FALLING threshold is 102.5% of the target SYS voltage. #### 8.3.7.4 System Short Protection When a valid adapter is connected to the device, the device turns ON the input blocking FET for 5 ms and it detects the SYS pin to be shorted (voltage on SYS <1.6V). In this scenario, the device will turn OFF the input FET for ~200 µs and turn it back ON for 5 ms for SYS to rise above 1.6V. If after 10 tries, the SYS short still persists, the device will turn OFF SYS until adapter is connected again. #### 8.3.7.5 Battery Overcurrent Protection In order to protect the device from overcurrent and prevent excessive battery discharge current, the device detects if the current on the battery FET exceeds IBAT\_OCP. If the BATOCP limit is reached, the battery discharge FET is turned off and the device starts operating in hiccup mode, re-enabling the BATFET $t_{REC\_SC}$ (250 ms) after being turned OFF by the overcurrent condition. If the overcurrent condition is triggered upon retry for 4 to 7 consecutive times in a 2-s window, the BATFET shall then remain off until a valid VIN is connected (VIN = VIN\_POWERGOOD). If the overcurrent condition and hiccup operation occur while in supplement mode where VIN is already present, VIN must be toggled in order for the BATFET to be enabled and start another detection cycle. # 8.3.7.6 Safety Timer and Watchdog Timer At the beginning of each charge cycle mode (Precharge or Fast Charge), the device starts the respective mode safety timer. If charging has not terminated before the programmed safety time, $t_{MAXCHG}$ expires or the device does not exit the precharge mode before $t_{PRECHG}$ expires, charging is disabled. The precharge safety time, $t_{PRECHG}$ , is 25% of $t_{MAXCHG}$ . When a safety timer fault occurs, a single 128-µs pulse is sent on the INT pin and the STAT and FAULT bits of the status registers are updated over $I^2C$ . The charge enable bit or input power must be toggled in order to clear the safety timer fault. If the safety timer has expired, the device will produce an interrupt and update the SAFETY\_TMR\_FAULT\_FLAG bit on the register map. The safety timer duration is programmable using the SAFETY\_TIMER\_1:0 bits. When the safety timer is active, changing the safety timer duration resets the safety timer. The device also contains a 2XTMR\_EN bit that doubles the safety timer duration to prevent premature safety timer expiration when the charge current is reduced by a high load on SYS (DPM operation- causing VDPPM to be enabled), VINDPM, thermal regulation, or a NTC (JEITA) condition. When the 2XTMR\_EN bit is set, the timer is allowed to run at half speed when any loop is active other than CC or CV. In the event where during CC mode the battery voltage drops to push the charger into precharge mode, (due to a large load on battery, thermal events, and so forth) the safety timer will reset counting through precharge and then resetting the fast charge safety timer. If the device entered battery supplement mode while in precharge, CC or CV mode, while the charger is not disabled, the device will suspend the safety timer until charging can resume again. This prevents the safety timer from resetting when a supplement condition is caused. In addition to the safety timer, the device contains a watchdog timer that monitors the host through the I<sup>2</sup>C interface. The watchdog timer is enabled by default and may be disabled by the host through an I<sup>2</sup>C transaction. Once the initial transaction is received, the watchdog timer is started. The watchdog timer is reset by any transaction by the host using the I<sup>2</sup>C interface. If the watchdog timer expires without a reset from the I<sup>2</sup>C interface, all charger parameters registers (ICHG, IPRECHARGE, ITERM,VLOWV, and so forth) are reset to the default values. The watchdog timer can be set through the WATCHDOG\_SEL\_1:0 bits either in battery only mode or when an adapter is present. | 2 0 4. Watchady Cottings | | | | | |--------------------------|-----------------------------------------------------------------------------------------------|--|--|--| | WATCHDOG_SEL_1:0 | ACTION | | | | | 00 | Device will only perform a software reset after 160s of the last I <sup>2</sup> C transaction | | | | | 01 | Device will issue a HW_Reset after 160s of last I <sup>2</sup> C transation | | | | | 10 | Device will issue a HW_Reset after 40s of the last I <sup>2</sup> C transaction | | | | | 11 | Watchdog functionality is completely disabled | | | | 表 8-4. Watchdog Settings #### 8.3.7.7 Thermal Protection and Thermal Regulation During operation, to protect the device from damage due to overheating, the junction temperature of the die, $T_J$ , is monitored. When $T_J$ reaches $T_{SHUT\_RISING}$ , the device stops charging operation and VSYS is shutdown. If in the case where $T_J > T_{SHUT\_RISING}$ prior to power being applied to the device (either battery or adapter), the input FET or BATFET will not turn ON, regardless of the TSMR pin. Thereafter if temperature falls below $T_{SHUT\_FALLING}$ , the device will automatically power up if VIN is present or if in battery only mode. During the charging process, to prevent overheating in the device, the device monitors the junction temperature of the die and reduces the charging current once $T_J$ reaches the thermal regulation threshold ( $T_{REG}$ ) based on bits set by the THERM\_REG setting. If the charge current is reduced to 0, the battery supplies the current needed to supply the SYS output. Thermal regulation can be disabled through $I^2C$ . Ensure that system power dissipation is under the limit of the device. The power dissipated by the device can be calculated using the following equation: $$P_{DISS} = P_{SYS} + P_{BAT}$$ Where: $$P_{SYS} = (V_{IN} - V_{SYS}) * I_{IN}$$ $$P_{BAT} = (V_{SYS} - V_{BAT}) * I_{BAT}$$ The die junction temperature, $T_J$ , can be estimated based on the expected board performance using the following equation: $$T_J = T_A + \theta_{JA} * P_{DISS}$$ $\theta_{JA}$ is largely driven by board layout. For more information about traditional and new thermal metrics, see the *IC Package Thermal Metrics Application Report*. Under typical conditions, the time spent in this state is very short. # 8.3.8 Pushbutton Wake and Reset Input The pushbutton function implemented through the TSMR pin has three main functions. First, it serves as a means to wake the device from ultra-low power modes like ship mode. Second, it serves as a short button press detector, sending an interrupt to the host when the button driving the TSMR pin has been pressed for Wake1, Wake2, or long press durations. This allows the implementation of different functions in the end application such as menu selection and control. Finally it serves as a means to get the device into ship mode or reset the system by performing a power cycle/ hardware reset (shut down SYS and automatically powering it back on) after detecting a long button press. The timing for the short and long button press duration is programmable through I²C for added flexibility and allows system designers to customize the end user experience of a specific application. Note that if a specific timer duration is changed through I²C while that timer is active and has not expired, the new programmed value will be ignored until the timer expires and/or is reset by new push button action. In battery only mode the device will automatically pulse the TSMR current source ON for t<sub>TS\_DUTY\_ON</sub> duration and turn it OFF for t<sub>TS\_DUTY\_OFF</sub> duration to check if a button is pressed. If a button press is registered, the device will begin counting against Wake1, Wake2 or long press durations. This button press detection routine in battery only mode is run as long as it is enabled by the EN\_PUSH bit. When a valid adapter is present, the TSMR current source is always ON to monitor charging. #### 8.3.8.1 Pushbutton Wake or Short Button Press Functions There are two programmable wake or short button press timers, WAKE1 and WAKE2. There are no specific actions taken by the $t_{WAKE1}$ or $t_{WAKE2}$ durations other than issuing an interrupt and updating the wake registers. For a wake from shipmode event when the button press is enabled, the push button has to be low for $t_{shipwake}$ before the device can turn ON the SYS rail. #### 8.3.8.2 Pushbutton Reset or Long Button Press Functions Depending on the configuration set on the pushbutton long press action register bits, the device will perform a shipmode entry or hardware reset or completely ignore the long button press action. 図 8-4. Pushbutton Long Press Reset 図 8-5. Pushbutton Long Press Shipmode #### 8.3.9 15-Second Timeout for HW Reset Based on the $I^2C$ register bit WATCHDOG\_15S\_ENABLE the device can perform a HW reset/power cycle in the same manner a long button press or HW\_RESET would. This 15-second watchdog or timeout is gated upon $V_{IN} > V_{VBAT} + V_{SLEEPZ}$ so that the HW reset would only occur if the host does not respond after a charger is connected and VIN\_PGOOD\_STAT is set. If the charger is connected and the host responds before the 15-second watchdog expires, the part continues in normal operation and starts the normal 50-second watchdog timer if enabled. The 15-second watchdog may be enabled/disabled through I<sup>2</sup>C with the WATCHDOG 15S ENABLE bit. #### 8.3.10 Hardware Reset The device is capable of a hardware reset to completely powercycle the system. This is partcularly useful when a soft reset on the MCU or host fails to work. Below is a sequence of events during a hadware reset: - 1. Turn OFF (if adapter is present) input blocking FET (Q1/Q2) - 2. Turn OFF battery FET (Q3) - 3. Engage pulldown on SYS - 4. Start the Autowake timer - 5. Once the Autowake timer expires, disconnect the pulldown on SYS - 6. Reset all registers to default - 7. Turn ON battery FET and input FET (if applicable) #### 8.3.11 Software Reset When a software reset is issued either through a watchdog action configurable through the WATCHDOG\_SEL bits or register reset configurable through the REG\_RST bit, the device will reset all of the registers to the defaults. Any bits loaded through OTP memory are also loaded. If the device was waiting to go to shipmode (all conditions for entering ship are fulfilled except adapter removal), a hardware or software reset will cancel the pending shipmode request. If the shipmode request was written through I<sup>2</sup>C, the host can cancel the ship entry by clearing the bit before shipmode entry has happened. #### 8.3.12 Interrupt Indicator (/INT) Pin The device contains an open-drain output that signals its status and is valid only after the device has completed start-up into a valid state. If the part starts into a fault, interrupts will not be sent. Submit Document Feedback Copyright © 2023 Texas Instruments Incorporated The /INT pin is normally in high impedance and is pulled low for 128 $\mu$ s when an interrupt condition occurs. When a fault or status change occurs or any other condition that generates an interrupt, a 128- $\mu$ s pulse (/INT pin pulled down) is sent on /INT to notify the host. Interrupts can be masked through I<sup>2</sup>C. If the interrupt condition occurs while the interrupt is masked an interrupt pulse will not be sent. If the interrupt is unmasked while the fault condition is still present, an interrupt pulse will not be sent until the /INT trigger condition occurs while unmasked. Below are a list of interrupts that can be masked through I<sup>2</sup>C. | 致 0-5. IVIdSK BIL | | | | |---------------------|-----------------------------------------------------------------------|--|--| | MASK BIT | ACTION | | | | ILIM_INT_MASK | Do not issue an /INT pulse when ILIM limiting occurs | | | | VDPM_INT_MASK | Do not issue an /INT pulse when VINDPM or DDPM is active | | | | TS_INT_MASK | Do not issue an /INT pulse when any of the TS events have occured. | | | | TREG_INT_MASK | Do not issue an /INT pulse when TREG is actively reducing the current | | | | PG_INT_MASK | Do not issue an /INT pulse when VIN meets VIN_PG condition | | | | BAT_INT_MASK | Do not issue an /INT pulse when BATOCP or BUVLO event is triggered | | | | CHG_STATUS_INT_MASK | Do not send an interrupt anytime there is a charging status change. | | | 表 8-5. Mask Bit #### 8.3.13 External NTC Monitoring (TS) #### 8.3.13.1 TS Biasing and Function The device can be configured to meet JEITA requirements or a simpler HOT/COLD function only. Additionally, the TS charger control function can be disabled through the TS\_EN bit. This will only disable the TS charge action but the faults are still reported based on the TS voltage. To satisfy the JEITA requirements, four temperature thresholds are monitored: cold battery threshold, cool battery threshold, warm battery threshold, and hot battery threshold. These temperatures correspond to the VCOLD, VCOOL, VWARM, and VHOT thresholds in the Electrical Characteristics table. Charging and safety timers are suspended when $V_{TS} < V_{HOT}$ or $V_{TS} > V_{COLD}$ . When $V_{COOL} < V_{TS} < V_{COLD}$ , the charging current is reduced to the value programmed in the TS\_Setting register/bit TS\_ICHG\_0. When $V_{HOT} < V_{TS} < V_{WARM}$ , the battery regulation voltage is reduced by 100 mV or 200 mV based on the value programmed in the TS\_VRCG\_0 bit within the TS\_Setting register. For devices where the TS function is not needed, tie a $10-k\Omega$ resistor to the TS pin. There is an active voltage clamp present on this device which will prevent the voltage on the TSMR pin from rising above the VTS\_CLAMP threshold. This will particularly be ON when the TSMR pin is floating. The bit TS\_OPEN\_STAT is set when this clamp is active. This will also be ON regardless of the TS\_EN bit. The interrupt is asserted as long as the TS\_INT mask is not written. The bits TS\_HOT/TS\_COLD, TS\_WARM, and TS\_COOL will allow these thresholds to be adjusted. The hysteresis will also move along with these thresholds. When the TS\_WARM condition occurs, the device will lower the battery target regulation voltage by TS\_VRCG but will not modify the VBAT\_CTRL register. The TS\_ICHG bit will reduce charging current based on the factor described in the register map when the TSMR pin hits a TS\_COOL condition. The TREG function will still be based on this reduced threshold. The TS\_VRCG\_0 bit will reduce the charging voltage when the TSMR pin hits the TS\_WARM threshold. The factor will be based on the register map. When the button is detected as pressed (TSMR pin low) during the charging process, charging will be momentarily suspended until the button is high again. When charging is disabled in any of the TS faults, trickle charging is also disabled. In a TS fault where the current is reduced (COOL), the trickle charging current is not altered. Copyright © 2023 Texas Instruments Incorporated #### 8.3.14 I<sup>2</sup>C Interface The device uses an $I^2C$ compatible interface to program and read control parameters, status bits, and so forth. $I^2C$ $^{\text{TM}}$ is a 2-wire serial interface developed by Philips Semiconductor (see $I^2C$ -Bus Specification, Version 2.1, January 2000). The bus consists of a data line (SDA) and a clock line (SCL) with pullup structures. When the bus is idle, both SDA and SCL lines are pulled high. All of the $I^2C$ compatible devices connect to the $I^2C$ bus through open drain I/O pins, SDA and SCL. A master device, usually a microcontroller or a digital signal processor, controls the bus. The master is responsible for generating the SCL signal and device addresses. The master also generates specific conditions that indicate the START and STOP of data transfer. A slave device receives and/or transmits data on the bus under control of the master device. The device works as a preipheral and supports the following data transfer modes, as defined in the I<sup>2</sup>C Bus™ Specification: standard mode (100 kbps) and fast mode (400 kbps). The interface adds flexibility to the battery charge solution, enabling most functions to be programmed to new values depending on the instantaneous application requirements. Register contents remain intact as long as $V_{BAT}$ or $V_{IN}$ voltages remain above their respective undervoltage lockout thresholds and the device is not in shutdown mode. The data transfer protocol for standard and fast modes is exactly the same; therefore, they are referred to as the F/S-mode in this document. The device only supports 7-bit addressing. The device 7-bit address is 0x6A (8-bit shifted address is 0xD4). #### 8.3.14.1 F/S Mode Protocol The master initiates a data transfer by generating a start condition. The start condition is when a high-to-low transition occurs on the SDA line while SCL is high, as shown in $\boxtimes$ 8-6. All I<sup>2</sup>C-compatible devices should recognize a start condition. 図 8-6. START and STOP Condition The master then generates the SCL pulses, and transmits the 8-bit address and the read/write direction bit R/W on the SDA line. During all transmissions, the master ensures that data is valid. A valid data condition requires the SDA line to be stable during the entire high period of the clock pulse (see $\boxtimes$ 8-7). All devices recognize the address sent by the master and compare it to their internal fixed addresses. Only the slave device with a matching address generates an acknowledge (see $\boxtimes$ 8-8) by pulling the SDA line low during the entire high period of the ninth SCL cycle. Upon detecting this acknowledge, the master knows that communication link with a slave has been established. 図 8-7. Bit Transfer on the Serial Interface Submit Document Feedback Copyright © 2023 Texas Instruments Incorporated The master generates further SCL cycles to either transmit data to the slave (R/W bit 1) or receive data from the slave (R/W bit 0). In either case, the receiver needs to acknowledge the data sent by the transmitter. So an acknowledge signal can either be generated by the master or by the slave, depending on which one is the receiver. The 9-bit valid data sequences consisting of 8-bit data and 1-bit acknowledge can continue as long as necessary. To signal the end of the data transfer, the master generates a stop condition by pulling the SDA line from low to high while the SCL line is high (see 🗵 8-6). This releases the bus and stops the communication link with the addressed slave. All I<sup>2</sup>C compatible devices must recognize the stop condition. Upon the receipt of a stop condition, all devices know that the bus is released, and wait for a start condition followed by a matching address. If a transaction is terminated prematurely, the master needs to send a STOP condition to prevent the slave I<sup>2</sup>C logic from remaining in an incorrect state. Attempting to read data from register addresses not listed in this section will result in FFh being read out. 図 8-8. Ackowledge on the I<sup>2</sup>C Bus 図 8-9. Bus Protocol #### 8.4 Device Functional Modes The BQ25180 has four main modes of operation: Battery Mode, Ship Mode, Charge/Adapter Mode when a supply is connected to IN, and Shutdown mode. The table below summarizes the functions that are active for each operation mode. Copyright © 2023 Texas Instruments Incorporated # 表 8-6. Function Availability Based on Primary Mode of Operation | FUNCTION | CHARGE/ADAPTER MODE | BATTERY MODE | SHIP MODE | SHUTDOWN MODE | |-------------------------------|----------------------|-----------------|-----------------|---------------| | Input overvoltage | Yes | Yes | No | No | | Input undervoltage | Yes | Yes | Yes | Yes | | Battery overcurrent | Yes, if enabled | Yes | Yes, if enabled | No | | Battery undervoltage | Yes | Yes | No | No | | Input DPM | Yes, if enabled | No | No | No | | Dynamic power path management | Yes, if enabled | No | No | No | | BATFET | Yes | Yes | No | No | | TS measurement | Yes | No | No | No | | Battery charging | Yes, if enabled | No | No | No | | ILIM | Yes (Register Value) | No | No | No | | Pushbutton input | Yes | Yes, if enabled | Yes | No | | INT output | Yes | Yes | No | No | | I <sup>2</sup> C | Yes | Yes | No | No | # 8.5 Register Maps # 8.5.1 I2C Registers 表 8-7 lists the memory-mapped registers for the I2C registers. All register offset addresses not listed in 表 8-7 should be considered as reserved locations and the register contents should not be modified. 表 8-7. I2C Registers | Offset | Acronym | Register Name | Section | |--------|-------------|----------------------------------------|---------| | 0x0 | STAT0 | Charger Status | Go | | 0x1 | STAT1 | Charger Status and Faults | Go | | 0x2 | FLAG0 | Charger Flag Registers | Go | | 0x3 | VBAT_CTRL | Battery Voltage Control | Go | | 0x4 | ICHG_CTRL | Fast Charge Current Control | Go | | 0x5 | CHARGECTRL0 | Charger Control 0 | | | 0x6 | CHARGECTRL1 | Charger Control 1 | | | 0x7 | IC_CTRL | IC Control | | | 0x8 | TMR_ILIM | Timer and Input Current Limit Control | | | 0x9 | SHIP_RST | Shipmode, Reset and Pushbutton Control | Go | | 0xA | SYS_REG | SYS Regulation Voltage Control | Go | | 0xB | TS_CONTROL | TS Control | Go | | 0xC | MASK_ID | MASK and Device ID | Go | Complex bit access types are encoded to fit into small table cells. $\frac{1}{2}$ 8-8 shows the codes that are used for access types in this section. 表 8-8. I2C Access Type Codes | Access Type Code Description | | | | | |----------------------------------|---|------|--|--| | Read Type | | | | | | R | R | Read | | | 表 8-8. I2C Access Type Codes (continued) | Access Type | Code | Description | | | |------------------------|--------|----------------------------------------|--|--| | RC | R<br>C | Read<br>to Clear | | | | Write Type | | | | | | W | W | Write | | | | Reset or Default Value | | | | | | -n | | Value after reset or the default value | | | # 8.5.1.1 STAT0 Register (Offset = 0x0) [Reset = X] STAT0 is shown in $\boxtimes$ 8-10 and described in $\bigstar$ 8-9. Return to the Summary Table. # 図 8-10. STAT0 Register #### 表 8-9. STAT0 Register Field Descriptions | at a contraction of the property proper | | | | | | |--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------|------|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | Bit | Field | Туре | Reset | Description | | | 7 | TS_OPEN_STAT | R | X | TS Open Status 1b0 = TSMR pin is not Open 1b1 = TSMR pin is Open | | | 6-5 | CHG_STAT_1:0 | R | X | Charging Status Indicator 2b00 = Not Charging while charging is enabled. 2b01 = Constant Current Charging (Trickle Charge/ Pre Charge or in Fast Charge Mode) 2b10 = Constant Voltage Charging 2b11 = Charge Done or charging is disabled by the host. | | | 4 | ILIM_ACTIVE_STAT | R | Х | Input Curent Limit Active 1b0 = Not Active 1b1 = Active | | | 3 | VDPPM_ACTIVE_STAT | R | Х | VDPPM Mode Active 1b0 = Not Active 1b1 = Active | | | 2 | VINDPM_ACTIVE_STAT | R | Х | VINDPM Mode Active<br>1b0 = Not Active<br>1b1 = Active | | | 1 | THERMREG_ACTIVE_ST<br>AT | R | Х | Thermal Regulation Active 1b0 = Not Active 1b1 = Active | | | 0 | VIN_PGOOD_STAT | R | Х | VIN Power Good<br>1b0 = VIN Power Not Good<br>1b1 = VIN Power Good | | Product Folder Links: BQ25180 # 8.5.1.2 STAT1 Register (Offset = 0x1) [Reset = X] STAT1 is shown in $\boxtimes$ 8-11 and described in $\bigstar$ 8-10. Return to the Summary Table. # 図 8-11. STAT1 Register # 表 8-10. STAT1 Register Field Descriptions | Bit | Field | Туре | Reset | Description | |-----|---------------------------|------|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7 | VIN_OVP_STAT | R | 1b0 | VIN_OVP Fault 1b0 = Not Active 1b1 = Active | | 6 | BUVLO_STAT | R | X | Battery UVLO Status 1b0 = Not Active 1b1 = Active | | 5 | RESERVED | R | X | Reserved | | 4-3 | TS_STAT_1:0 | R | 2b00 | TS Status 2b00 = Normal 2b01 = VTS < VHOT or VTS > VCOLD(charging suspended) 2b10 = VCOOL < VTS < VCOLD (Charging current reduced by value set by TS_Registers) 2b11 = VWARM > VTS > VHOT (Charging voltage reduced by value set by TS_Registers) | | 2 | SAFETY_TMR_FAULT_F<br>LAG | RC | 1b0 | Safety Timer Expired Fault Cleared only after CE is toggled. 1b0 = Not Active 1b1 = Active | | 1 | WAKE1_FLAG | RC | 1b0 | Wake 1 Timer Flag 1b0 = Does not meet Wake 1 Condition 1b1 = Met Wake 1 Condition | | 0 | WAKE2_FLAG | RC | 1b0 | Wake 2 Timer Flag 1b0 = Does not meet Wake 2 Condition 1b1 = Met Wake2 Condition | Copyright © 2023 Texas Instruments Incorporated # 8.5.1.3 FLAG0 Register (Offset = 0x2) [Reset = X] FLAG0 is shown in 図 8-12 and described in 表 8-11. Return to the Summary Table. # 図 8-12. FLAG0 Register #### 表 8-11. FLAG0 Register Field Descriptions | Bit | Field | Туре | Reset | Description | |-----|--------------------------|------|-------|------------------------------------------------------------------------------------------------------------------------------| | 7 | TS_FAULT | RC | Х | TS_Fault 1b0 = No TS Fault detected 1b1 = TS Fault detected | | 6 | ILIM_ACTIVE_FLAG | RC | X | ILIM Active 1b0 = NO ILIM Fault detected 1b1 = ILIM Fault detected | | 5 | VDPPM_ACTIVE_FLAG | RC | X | VDPPM FLAG 1b0 = VDPPM fault not detected 1b1 = VDPPM fault detected | | 4 | VINDPM_ACTIVE_FLAG | RC | X | VINDPM FLAG 1b0 = VINDPM fault not detected 1b1 = VINDPM fault detected | | 3 | THERMREG_ACTIVE_FL<br>AG | RC | Х | Thermal Regulation FLAG 1b0 = No thermal regulation detected 1b1 = Thermal regulation has occured | | 2 | VIN_OVP_FAULT_FLAG | RC | Х | VIN_OVP FLAG 1b0 = VIN_OVP fault not detected 1b1 = VIN_OVP fault detected | | 1 | BUVLO_FAULT_FLAG | RC | Х | Battery undervoltage FLAG 1b0 = Battery undervoltage fault not detected 1b1 = Battery undervoltage fault detected | | 0 | BAT_OCP_FAULT | RC | X | Battery overcurrent protection 1b0 = Battery overcurrent condition not detected 1b1 = Battery overcurrent condition detected | Product Folder Links: BQ25180 # 8.5.1.4 VBAT\_CTRL Register (Offset = 0x3) [Reset = 0x46] VBAT\_CTRL is shown in 図 8-13 and described in 表 8-12. Return to the Summary Table. # 図 8-13. VBAT\_CTRL Register # 表 8-12. VBAT\_CTRL Register Field Descriptions | Bit | Field | Туре | Reset | Description | | |-----|-------------|------|-------|-------------------------------------------------------------------------------------------------------|--| | 7 | RESERVED | R/W | 1b0 | Reserved | | | 6-0 | VBATREG_6:0 | R/W | | Battery Regulation Voltage VBATREG= 3.5V + VBATREG_CODE * 10mV. Maximum programmable voltage = 4.65V | | # 8.5.1.5 ICHG\_CTRL Register (Offset = 0x4) [Reset = 0x05] ICHG\_CTRL is shown in 図 8-14 and described in 表 8-13. Return to the Summary Table. # 図 8-14. ICHG\_CTRL Register #### 表 8-13. ICHG\_CTRL Register Field Descriptions | Bit | Field | Туре | Reset | Description | |-----|----------|------|-----------|---------------------------------------------------------------------------------------------------------------------| | 7 | CHG_DIS | R/W | 1b0 | Charge Disable 1b0 = Battery Charging Enabled 1b1 = Battery Charging Disabled | | 6-0 | ICHG_6:0 | R/W | 7b0000101 | For ICHG <= 35mA = ICHGCODE +5mA For ICHG > 35mA = 40+ ((ICHGCODE-31)*10)mA. Maximum programmable current = 1000mA | Product Folder Links: BQ25180 # 8.5.1.6 CHARGECTRL0 Register (Offset = 0x5) [Reset = 0x2C] CHARGECTRL0 is shown in 図 8-15 and described in 表 8-14. Return to the Summary Table. # 図 8-15. CHARGECTRL0 Register # 表 8-14. CHARGECTRL0 Register Field Descriptions | Bit | Field | Туре | Reset | Description | |-----|---------------|------|-------|-----------------------------------------------------------------------------------------------------------------------| | 7 | RESERVED | R/W | 1b0 | Reserved | | 6 | IPRECHG | R/W | 1b0 | Precharge current = x times of term 1b0 = Precharge is 2x Term 1b1 = Precharge is Term | | 5-4 | ITERM_1:0 | R/W | 2b10 | Termination current = % of Icharge<br>2b00 = Disable<br>2b01 = 5% of ICHG<br>2b10 = 10% of ICHG<br>2b11 = 20% of ICHG | | 3-2 | VINDPM_1:0 | R/W | 2b11 | VINDPM Level Selection<br>2b00 = 4.2 V<br>2b01 = 4.5 V<br>2b10 = 4.7 V<br>2b11 = Disabled | | 1-0 | THERM_REG_1:0 | R/W | 2b00 | Thermal Regulation Threshold<br>2b00 = 100C<br>2b11 = Disabled | # 8.5.1.7 CHARGECTRL1 Register (Offset = 0x6) [Reset = 0x56] CHARGECTRL1 is shown in 図 8-16 and described in 表 8-15. Return to the Summary Table. # 図 8-16. CHARGECTRL1 Register # 表 8-15. CHARGECTRL1 Register Field Descriptions | Bit | Field | Туре | Reset | Description | |-----|--------------------|------|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------| | 7-6 | IBAT_OCP_1:0 | R/W | 2b01 | Battery Discharge Current Limit<br>2b00 = 500mA<br>2b01 = 1000mA<br>2b10 = 1500mA<br>2b11 = Disabled | | 5-3 | BUVLO_2:0 | R/W | 3b010 | Battery Undervoltage LockOut Falling Threshold. 3b000 = 3.0V 3b001 = 3.0V 3b010 = 3.0V 3b011 = 2.8V 3b100 = 2.6V 3b101 = 2.4V 3b110 = 2.2V 3b111 = 2.0V | | 2 | CHG_STATUS_INT_MAS | R/W | 1b1 | Mask Charging Status Interrupt 1b0 = Enable Charging Status Interrupt anytime there is a charging status change. 1b1 = Mask Charging Status Interrupt | | 1 | ILIM_INT_MASK | R/W | 1b1 | Mask ILIM Fault Interrupt 1b0 = Enable ILIM Interrupt 1b1 = Mask ILIM Interrupt | | 0 | VDPM_INT_MASK | R/W | 1b0 | Mask VINDPM and VDPPM Interrupt 1b0 = Enable VINDPM and VDPPM Interrupt 1b1 = Mask VINDPM and VDPPM Interrupt | Product Folder Links: BQ25180 # 8.5.1.8 IC\_CTRL Register (Offset = 0x7) [Reset = 0x84] IC\_CTRL is shown in 図 8-17 and described in 表 8-16. Return to the Summary Table. # 図 8-17. IC\_CTRL Register | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---------|-----------|---------|----------|----------|-----------|---------|-----------| | TS_EN | VLOWV_SEL | VRCH_0 | 2XTMR_EN | SAFETY_T | TIMER_1:0 | WATCHDO | G_SEL_1:0 | | R/W-1b1 | R/W-1b0 | R/W-1b0 | R/W-1b0 | R/W- | 2b01 | R/W-2 | 2b00 | # 表 8-16. IC\_CTRL Register Field Descriptions | Bit | it Field Type Res | | Reset | Description | |-----|-------------------|-----|-------|---------------------------------------------------------------------------------------------------------------------------------------------| | 7 | TS_EN | R/W | 1b1 | TS Auto Function 1b0 = TS auto function disabled (Only charge control is disabled. TS monitoring is enabled) 1b1 = TS auto function enabled | | 6 | VLOWV_SEL | R/W | 1b0 | Precharge Voltage Threshold (VLOWV) 1b0 = 3V 1b1 = 2.8V | | 5 | VRCH_0 | R/W | 1b0 | Recharge Voltage Threshold<br>1b0 = 100mV<br>1b1 = 200 mV | | 4 | 2XTMR_EN | R/W | 1b0 | Timer Slow 1b0 = The timer is not slowed at any time 1b1 = The timer is slowed by 2x when in any control other than CC or CV | | 3-2 | SAFETY_TIMER_1:0 | R/W | 2b01 | Fast Charge Timer 2b00 = 3 hour fast charge 2b01 = 6 hour fast charge 2b10 = 12 hour fast charge 2b11 = Disable safety timer | | 1-0 | WATCHDOG_SEL_1:0 | R/W | 2b00 | Watchdog Selection 2b00 = 160s default register values 2b01 = 160s HW_RESET 2b10 = 40s HW_RESET 2b11 = Disable watchdog function | # 8.5.1.9 TMR\_ILIM Register (Offset = 0x8) [Reset = 0x4D] TMR\_ILIM is shown in $ext{ } ext{ ext{$ Return to the Summary Table. # 図 8-18. TMR\_ILIM Register # 表 8-17. TMR\_ILIM Register Field Descriptions | Bit | Field | Туре | Reset | Description | |-----|---------------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7-6 | MR_LPRESS_1:0 | R/W | 2b01 | Push button Long Press duration timer<br>2b00 = 5s<br>2b01 = 10s<br>2b10 = 15s<br>2b11 = 20s | | 5 | MR_RESET_VIN | R/W | 1b0 | Hardware reset condition 1b0 = Reset sent when long press duration is met 1b1 = Reset sent when long press duration is met and VIN_Powergood | | 4-3 | AUTOWAKE_1:0 | R/W | 2b01 | Auto Wake Up Timer Restart<br>2b00 = 0.5s<br>2b01 = 1s<br>2b10 = 2s<br>2b11 = 4s | | 2-0 | ILIM_2:0 | R/W | 3b101 | Input Current Limit Setting 3b000 = 50mA 3b001 = 100mA(max.) 3b010 = 200mA 3b011 = 300mA 3b101 = 400mA 3b100 = 400mA 3b101 = 500mA(max.) 3b110 = 700mA 3b111 = 1100mA | Submit Document Feedback Product Folder Links: BQ25180 # 8.5.1.10 SHIP\_RST Register (Offset = 0x9) [Reset = 0x11] SHIP\_RST is shown in 図 8-19 and described in 表 8-18. Return to the Summary Table. # 図 8-19. SHIP\_RST Register | 7 6 | | 5 | 4 | 3 | 2 | 1 | 0 | | |---------|---------|----------|-------------|------------|-----------|-----------|---------|--| | REG_RST | EN_RST_ | SHIP_1:0 | PB_LPRESS_/ | ACTION_1:0 | WAKE1_TMR | WAKE2_TMR | EN_PUSH | | | R/W-1b0 | R/W-2 | 2b00 | R/W-2 | 2b10 | R/W-1b0 | R/W-1b0 | R/W-1b1 | | | | | | | | | | | | ## 表 8-18. SHIP\_RST Register Field Descriptions | Bit | Field | Туре | Reset | Description | | | |-----|---------------------|-------------------------------------------------------------------------------------------------------------------------------------------|-------|-------------------------------------------------------------------------------------------------------------------------|--|--| | 7 | REG_RST | R/W | 1b0 | Software Reset<br>1b0 = Do nothing<br>1b1 = Software Reset | | | | 6-5 | EN_RST_SHIP_1:0 | 2b00 = Do nothing<br>2b01 = Enable shutdown mode with wake on ac<br>2b10 = Enable shipmode with wake on button p<br>2b11 = Hardware Reset | | | | | | 4-3 | PB_LPRESS_ACTION_1: | R/W | 2b10 | Pushbutton long press action 2b00 = Do nothing 2b01 = Hardware Reset 2b10 = Enable shipmode 2b11 = Enable shutdown mode | | | | 2 | WAKE1_TMR | R/W | 1b0 | Wake 1 Timer Set<br>1b0 = 300ms<br>1b1 = 1s | | | | 1 | WAKE2_TMR | R/W | 1b0 | Wake 2 Timer Set<br>1b0 = 2s<br>1b1 = 3s | | | | 0 | EN_PUSH | R/W | 1b1 | Enable Push Button and Reset Function on Battery Only 1b0 = Disable 1b1 = Enable | | | # 8.5.1.11 SYS\_REG Register (Offset = 0xA) [Reset = 0x40] Return to the Summary Table. # 図 8-20. SYS\_REG Register ## 表 8-19. SYS\_REG Register Field Descriptions | Bit | Field | Туре | Reset | Description | | | | | |-----|-------------------------|-----------------------------------------------------------------------------------------------------------------------------------------|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--| | 7-5 | SYS_REG_CTRL_2:0 | 3b000 = Battery Tr<br>3b001 = 4.4V<br>3b010 = 4.5V<br>3b011 = 4.6V<br>3b100 = 4.7V<br>3b101 = 4.8V<br>3b110 = 4.9V<br>3b111 = Pass-Thro | | 3b010 = 4.5V<br>3b011 = 4.6V<br>3b100 = 4.7V<br>3b101 = 4.8V | | | | | | 4 | RESERVED | R/W | 1b0 | Reserved | | | | | | 3-2 | SYS_MODE_1:0 | R/W | 2b00 | Sets how SYS is powered in any state, except SHIPMODE 2b00 = SYS powered from VIN if present or VBAT 2b01 = SYS powered from VBAT only, even if VIN present 2b10 = SYS disconnected and left floating 2b11 = SYS disconnected with pulldown | | | | | | 1 | WATCHDOG_15S_ENAB<br>LE | R/W | 1b0 | I2C Watchdog 1b0 = Mode Disabled 1b1 = Do a HW reset after 15s if no I2C transaction after VIN plugged | | | | | | 0 | VDPPM_DIS | R/W | 1b0 | Disable VDPPM 1b0 = Enable VDPPM 1b1 = Disable VDPPM | | | | | Product Folder Links: BQ25180 # 8.5.1.12 TS\_CONTROL Register (Offset = 0xB) [Reset = 0x00] TS\_CONTROL is shown in 図 8-21 and described in 表 8-20. Return to the Summary Table. # 図 8-21. TS\_CONTROL Register ## 表 8-20. TS\_CONTROL Register Field Descriptions | Bit | Field | Type | Reset | Description | | | |-----|---------|------|-----------------------------------------------------------|---------------------------------------------------------------------------------------|--|--| | 7-6 | тѕ_нот | R/W | 2b00 | TS Hot threshold register 2b00 = Default 60C 2b01 = 65C 2b10 = 50C 2b11 = 45C | | | | 5-4 | TS_COLD | R/W | 2b00 = Default 0C<br>2b01 = 3C<br>2b10 = 5C<br>2b11 = -3C | | | | | 3 | TS_WARM | R/W | 1b0 | TS Warm threshold<br>1b0 = Default 45C<br>1b1 = Disabled | | | | 2 | TS_COOL | R/W | 1b0 | TS Cool threshold register 1b0 = Default 10C 1b1 = Disabled | | | | 1 | TS_ICHG | R/W | 1b0 | Fast charge current when decreased by TS function<br>1b0 = 0.5*ICHG<br>1b1 = 0.2*ICHG | | | | 0 | TS_VRCG | R/W | 1b0 | Reduced target battery voltage during Warm 1b0 = VBATREG -100mV 1b1 = VBATREG -200mV | | | # 8.5.1.13 MASK\_ID Register (Offset = 0xC) [Reset = 0xC0] MASK\_ID is shown in 図 8-22 and described in 表 8-21. Return to the Summary Table. # 図 8-22. MASK\_ID Register ## 表 8-21. MASK\_ID Register Field Descriptions | Bit | Field | Туре | Reset | Description | |-----|---------------|------|--------|-------------------------------------------------------------------------------------------------| | 7 | TS_INT_MASK | R/W | 1b1 | Mask TS 1b0 = Enable TS Interrupt 1b1 = Mask TS Interrupt | | 6 | TREG_INT_MASK | R/W | 1b1 | Mask TREG 1b0 = Enable TREG Interrupt 1b1 = Mask TREG Interrupt | | 5 | BAT_INT_MASK | R/W | 1b0 | Mask BATOCP and BUVLO 1b0 = Enable BOCP and BUVLO Interrupt 1b1 = Mask BOCP and BUVLO Interrupt | | 4 | PG_INT_MASK | R/W | 1b0 | Mask PG and VINOVP 1b0 = Enable PG and VINOVP Interrupt 1b1 = Mask PG and VINOVP Interrupt | | 3-0 | Device_ID | R | 4b0000 | Device ID<br>4b0000 = BQ25180 | Product Folder Links: BQ25180 # 9 Application and Implementation 注 以下のアプリケーション情報は、TIの製品仕様に含まれるものではなく、TIではその正確性または完全性を保証いたしません。個々の目的に対する製品の適合性については、お客様の責任で判断していただくことになります。お客様は自身の設計実装を検証しテストすることで、システムの機能を確認する必要があります。 ### 9.1 Application Information A typical application of the BQ25180 consists of the device configured as an I<sup>2</sup>C controlled single cell Li-ion battery charger and power path manager or battery applications such as smart watches and wireless headsets. A battery thermistor may be connected to the TS pin to allow the device to monitor the battery temperature and control charging as desired. The system designer may connect the TS/MR pin input to a push button to send interrupts to the host as a button is pressed or to allow the application end user to reset the system. ## 9.2 Typical Application 図 9-1. Typical Application #### 9.2.1 Design Requirements The design requirements for the following design example are shown in 表 9-1. 表 9-1. Design Parameters | PARAMETER | VALUE | |----------------------------|-------| | IN supply voltage | 5 V | | Battery regulation voltage | 4.2 V | #### 9.2.2 Detailed Design Procedure Copyright © 2023 Texas Instruments Incorporated Submit Document Feedback #### 9.2.2.1 Input (IN/SYS) Capacitors Low ESR ceramic capacitors such as X7R or X5R are preferred for input decoupling capacitors and should be placed as close as possible to the supply and ground pins for the IC. Due to the voltage derating of the capacitors, it is recommended that 25-V rated capacitors are used for the IN and SYS pins which can normally operate at 5 V. After derating the minimum capacitance must be higher than 1 $\mu$ F. #### 9.2.2.2 TS The ground connection for the NTC must be made as close as possible to the GND pin of the device or kelvin connected to it to minimize any error in TS measurement due to IR drops on the ground board lines. If the system designer does not wish to use the TS function for charging control, a $10-k\Omega$ resistor must be connected from TS to ground. ## 9.2.2.3 Recommended Passive Components ### 表 9-2. Passive Components | | | | · · • | | | |------------------|-----------------------------|-----|-------|-----|------| | | | MIN | NOM | MAX | UNIT | | C <sub>SYS</sub> | Capacitance on SYS pin | 1 | 10 | 100 | μF | | C <sub>BAT</sub> | Capacitance on BAT pin | 1 | 1 | - | μF | | C <sub>IN</sub> | IN input bypass capacitance | 1 | 1 | 10 | μF | Product Folder Links: BQ25180 #### 9.2.3 Application Curves $C_{IN}$ = 1 $\mu$ F, $C_{OUT}$ = 10 $\mu$ F, $V_{IN}$ = 5 V, $V_{OUT}$ = 3.8 V, $I_{CHG}$ = 10 mA (unless otherwise specified) MR\_LPRESS = 00 (5s Long Press Timer) PB LPRESS ACTION = 01 (Hardware Reset) #### 図 9-6. Hardware Reset with /TSMR Press MR\_LPRESS = 00 (5s Long Press Timer) PB LPRESS ACTION = 10 ### 図 9-7. Enter Shipmode with Push Button Long Press 図 9-8. Hardware Reset Through I<sup>2</sup>C EN\_RST\_SHIP = 01 (enable shutdown with wake on adapter insert only) 図 9-9. Shutdown Entry on VIN Removal # www.tij.co.jp EN\_RST\_SHIP = 10 (enable shutdown with wake on adapter # 図 9-10. Shipmode Entry on VIN Removal 図 9-11. Power Good Interrupt on /INT VIN = 0 V PB\_LPRESS\_ACTION = 11 (enable shutown mode) MR\_LPRESS = 00 (5 seconds) 図 9-12. Shutdown Mode Entry with Push Button **Long Press** SYS\_REG\_CTRL = $000 \rightarrow 111$ in steps 図 9-13. SYS Regulation Sweep # 10 Power Supply Recommendations The BQ25180 requires the adapter or IN supply to be between 2.7 V and 5.5 V. The battery voltage must be higher than $3.15 \, \text{V}$ or $V_{\text{BUVLO}}$ to ensure proper operation. # 11 Layout # 11.1 Layout Guidelines - To obtain optimal performance, the decoupling capacitor from IN to GND, the capacitor from SYS to GND and BAT to GND should be placed as close as possible to the device, with short trace runs to IN, SYS, BAT and GND. Have solid ground plane that is tied to the GND bump - The pushbutton GND should be connected close to the device as possible. - The high current charge paths into IN, SYS and BAT pins must be sized appropriately for the maximum charge current in order to avoid voltage drops in these traces. ## 11.2 Layout Example 図 11-1. Layout Example # 12 Device and Documentation Support ### 12.1 Device Support #### 12.1.1 サード・パーティ製品に関する免責事項 サード・パーティ製品またはサービスに関するテキサス・インスツルメンツの出版物は、単独またはテキサス・インスツルメンツの製品、サービスと一緒に提供される場合に関係なく、サード・パーティ製品またはサービスの適合性に関する是認、サード・パーティ製品またはサービスの是認の表明を意味するものではありません。 #### 12.2 ドキュメントの更新通知を受け取る方法 ドキュメントの更新についての通知を受け取るには、ti.com のデバイス製品フォルダを開いてください。「更新の通知を受け取る」をクリックして登録すると、変更されたすべての製品情報に関するダイジェストを毎週受け取れます。変更の詳細については、修正されたドキュメントに含まれている改訂履歴をご覧ください。 #### 12.3 サポート・リソース TI E2E™ サポート・フォーラムは、エンジニアが検証済みの回答と設計に関するヒントをエキスパートから迅速かつ直接得ることができる場所です。既存の回答を検索したり、独自の質問をしたりすることで、設計で必要な支援を迅速に得ることができます。 リンクされているコンテンツは、該当する貢献者により、現状のまま提供されるものです。これらは TI の仕様を構成するものではなく、必ずしも TI の見解を反映したものではありません。TI の使用条件を参照してください。 #### 12.4 Trademarks TI E2E™ is a trademark of Texas Instruments. すべての商標は、それぞれの所有者に帰属します。 #### 12.5 静電気放電に関する注意事項 この IC は、ESD によって破損する可能性があります。テキサス・インスツルメンツは、IC を取り扱う際には常に適切な注意を払うことを推奨します。正しい取り扱いおよび設置手順に従わない場合、デバイスを破損するおそれがあります。 ESD による破損は、わずかな性能低下からデバイスの完全な故障まで多岐にわたります。精密な IC の場合、パラメータがわずかに変化するだけで公表されている仕様から外れる可能性があるため、破損が発生しやすくなっています。 #### 12.6 用語集 テキサス・インスツルメンツ用語集 この用語集には、用語や略語の一覧および定義が記載されています。 # 13 Mechanical, Packaging, and Orderable Information The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation. Copyright © 2023 Texas Instruments Incorporated Submit Document Feedback YBG0008-C01 ## **PACKAGE OUTLINE** # DSBGA - 0.5 mm max height DIE SIZE BALL GRID ARRAY ### NOTES: - All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. This drawing is subject to change without notice. # **EXAMPLE BOARD LAYOUT** # YBG0008-C01 # DSBGA - 0.5 mm max height DIE SIZE BALL GRID ARRAY NOTES: (continued) Final dimensions may vary due to manufacturing tolerance considerations and also routing constraints. See Texas Instruments Literature No. SNVA009 (www.ti.com/lit/snva009). # **EXAMPLE STENCIL DESIGN** # YBG0008-C01 # DSBGA - 0.5 mm max height DIE SIZE BALL GRID ARRAY NOTES: (continued) 4. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. www.ti.com 20-Jan-2023 #### PACKAGING INFORMATION | Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan | Lead finish/<br>Ball material | MSL Peak Temp | Op Temp (°C) | Device Marking<br>(4/5) | Samples | |------------------|--------|--------------|--------------------|------|----------------|--------------|-------------------------------|--------------------|--------------|-------------------------|---------| | BQ25180YBGR | ACTIVE | DSBGA | YBG | 8 | 3000 | RoHS & Green | SNAGCU | Level-1-260C-UNLIM | -40 to 85 | B180 | Samples | (1) The marketing status values are defined as follows: ACTIVE: Product device recommended for new designs. LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect. NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design. PREVIEW: Device has been announced but is not in production. Samples may or may not be available. **OBSOLETE:** TI has discontinued the production of the device. (2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free". RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption. Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement. - (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature. - (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device. - (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device. - (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width. **Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. # **PACKAGE MATERIALS INFORMATION** www.ti.com 20-Jan-2023 ## TAPE AND REEL INFORMATION | A0 | Dimension designed to accommodate the component width | |----|-----------------------------------------------------------| | В0 | Dimension designed to accommodate the component length | | K0 | Dimension designed to accommodate the component thickness | | W | Overall width of the carrier tape | | P1 | Pitch between successive cavity centers | #### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE #### \*All dimensions are nominal | Device | Package<br>Type | Package<br>Drawing | | SPQ | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant | |-------------|-----------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------| | BQ25180YBGR | DSBGA | YBG | 8 | 3000 | 180.0 | 8.4 | 1.15 | 1.75 | 0.65 | 4.0 | 8.0 | Q1 | # **PACKAGE MATERIALS INFORMATION** www.ti.com 20-Jan-2023 #### \*All dimensions are nominal | Ì | Device | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) | |---|-------------|--------------|-----------------|------|------|-------------|------------|-------------| | ı | BQ25180YBGR | DSBGA | YBG | 8 | 3000 | 182.0 | 182.0 | 20.0 | ## 重要なお知らせと免責事項 TI は、技術データと信頼性データ (データシートを含みます)、設計リソース (リファレンス・デザインを含みます)、アプリケーションや設計に関する各種アドバイス、Web ツール、安全性情報、その他のリソースを、欠陥が存在する可能性のある「現状のまま」提供しており、商品性および特定目的に対する適合性の黙示保証、第三者の知的財産権の非侵害保証を含むいかなる保証も、明示的または黙示的にかかわらず拒否します。 これらのリソースは、TI 製品を使用する設計の経験を積んだ開発者への提供を意図したものです。(1) お客様のアプリケーションに適した TI 製品の選定、(2) お客様のアプリケーションの設計、検証、試験、(3) お客様のアプリケーションに該当する各種規格や、その他のあらゆる安全性、セキュリティ、規制、または他の要件への確実な適合に関する責任を、お客様のみが単独で負うものとします。 上記の各種リソースは、予告なく変更される可能性があります。これらのリソースは、リソースで説明されている TI 製品を使用するアプリケーションの開発の目的でのみ、TI はその使用をお客様に許諾します。これらのリソースに関して、他の目的で複製することや掲載することは禁止されています。TI や第三者の知的財産権のライセンスが付与されている訳ではありません。お客様は、これらのリソースを自身で使用した結果発生するあらゆる申し立て、損害、費用、損失、責任について、TI およびその代理人を完全に補償するものとし、TI は一切の責任を拒否します。 TI の製品は、TI の販売条件、または ti.com やかかる TI 製品の関連資料などのいずれかを通じて提供する適用可能な条項の下で提供されています。TI がこれらのリソースを提供することは、適用される TI の保証または他の保証の放棄の拡大や変更を意味するものではありません。 お客様がいかなる追加条項または代替条項を提案した場合でも、TIはそれらに異議を唱え、拒否します。 郵送先住所:Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2023, Texas Instruments Incorporated