BQ25620, BQ25622 JAJSKU7C - SEPTEMBER 2022 - REVISED FEBRUARY 2024 # BQ25620/BQ25622 I<sup>2</sup>C 制御、1 セル、3.5A、最大 18V 入力、降圧バッテリ チャ ージャ、NVDC パワー パス管理および OTG 出力付き ## 1 特長 - シングル セル バッテリ向けの高効率、1.5MHz、同期 スイッチング モード降圧チャージャ - 5V 入力から 90% を上回る効率で 25mA の出力 電流を供給 - 10mA~620mA、10mA ステップの充電終了 - フレキシブルな JEITA プロファイルにより温度範囲 全体にわたって安全に充電 - BATFET 制御によりシャットダウン、出荷モード、完全 システム リセットをサポート - バッテリのみモードで 1.5µA の静止電流 - 出荷モードで 0.15µA のバッテリリーク電流 - シャットダウンで 0.1µA のバッテリリーク電流 - USB On-The-Go (OTG) をサポート - 3.84V~9.6V の出力をサポートする昇圧モード - 5V の VBUS、最小 100mA の OTG 電流で 90% を上回る昇圧効率 - 幅広い入力電源をサポート - 3.9V~18V の広い入力動作電圧範囲、26V の絶 対最大入力電圧 - 入力電圧レギュレーション (VINDPM) と入力電流 レギュレーション (IINDPM) によりソース電力を最 大化 - バッテリ電圧を自動的に追従する VINDPM スレッ ショルド - 15mΩ の BATFET による高効率のバッテリ動作 - Narrow VDC (NVDC) パワー パス管理 - 消耗したバッテリまたはバッテリ未接続でもシステム を即時オン - アダプタが全負荷になったときのバッテリ補完 - フレキシブルな自律または I<sup>2</sup>C 制御モード - 電圧、電流、温度を監視するための 12 ビット ADC を 内蔵 - 高精度 - ±0.5% の充電電圧レギュレーション - ±5% の充電電流レギュレーション - ±5% の入力電流レギュレーション - 安全 - サーマルレギュレーションおよびサーマルシャット ダウン - 入力、システム、バッテリの過電圧保護 - バッテリ、コンバータの過電流保護 - 充電安全タイマ - 安全性関連の認定 - IEC 62368-1 CB 認定 # 2 アプリケーション - タブレット - ゲームおよびコンピュータ用アクセサリ - IP カメラ、EPOS - 携帯医療機器 ## 3 概要 BQ25620 と BQ25622 は、シングル セル リチウムイオン およびリチウムポリマー バッテリ用の高度に統合された 3.5A スイッチモード バッテリ充電管理およびシステム パ ワー パス管理デバイスです。このソリューションは、内蔵電 流検出、ループ補償、入力逆電流ブロック FET (RBFET、Q1)、ハイサイド スイッチング FET (HSFET、 Q2)、ローサイドスイッチング FET (LSFET、Q3)、および システムとバッテリの間にあるバッテリ FET (BATFET、 Q4) を高度に統合しています。システム電圧が設定可能 な最小値を下回らないように、本デバイスは Narrow VDC パワー パス マネージメント機能を使用してシステム電圧を バッテリ電圧よりわずかに高い値にレギュレートします。低 インピーダンスのパワー パスはスイッチ モード動作効率を 最適化し、バッテリ充電時間を短縮し、放電フェーズ中の バッテリ寿命を延長します。また、非常に小さい 0.15µA の出荷モード電流はバッテリの保存性を高めます。充電 およびシステムの設定に I<sup>2</sup>C シリアル インターフェイスを 使用できるため、BQ25620 と BQ25622 は真に柔軟なソ リューションとなります。 ## 製品情報 | 部品番号 | パッケージ <sup>(1)</sup> | 本体サイズ (公称) | |---------|----------------------|-----------------| | BQ25620 | RYK (WQFN 18) | 2.50mm × 3.00mm | | BQ25622 | RYK (WQFN 18) | 2.50mm × 3.00mm | 供給されているすべてのパッケージについては、セクション 14 を 参照してください。 BQ25620/2 のアプリケーション概略図 # **Table of Contents** | 1 特長 | 1 | |--------------------------------------|------------------| | 2 アプリケーション | 1 | | 3 概要 | | | 4 概要 (続き) | 3 | | 5 Device Comparison | | | 6 Pin Configuration and Functions | | | 7 Specifications | | | 7.1 Absolute Maximum Ratings | | | 7.2 ESD Ratings | | | 7.3 Recommended Operating Conditions | 7 | | 7.4 Thermal Information | 8 | | 7.5 Electrical Characteristics | 8 | | 7.6 Timing Requirements | 16 | | 7.7 Typical Characteristics | 17 | | 8 Detailed Description | 19 | | 8.1 Overview | 19 | | 8.2 Functional Block Diagram | 20 | | 8.3 Feature Description | <mark>2</mark> 1 | | 8.4 Device Functional Modes | 35 | | 8.5 Programming | 37 | | 8.6 Register Maps | | |-----------------------------------------|-----------------| | 9 Application and Implementation | 67 | | 9.1 Application Information | 67 | | 9.2 Typical Application | | | 10 Power Supply Recommendations | 73 | | 11 Layout | | | 11.1 Layout Guidelines | | | 11.2 Layout Example | | | 12 Device and Documentation Support | | | 12.1 Device Support | | | 12.2 Documentation Support | 77 | | 12.3ドキュメントの更新通知を受け取る方法 | <mark>77</mark> | | 12.4 サポート・リソース | <mark>77</mark> | | 12.5 Trademarks | | | 12.6 静電気放電に関する注意事項 | 77 | | 12.7 用語集 | 77 | | 13 Revision History | | | 14 Mechanical, Packaging, and Orderable | | | Information | 80 | | | | ## 4 概要 (続き) BQ25620 は、標準の USB ホストポート、USB 充電ポート、USB 対応高電圧アダプタなど、幅広い入力ソースをサポートしています。本デバイスは、内蔵の D+/D- USB アダプタ検出インターフェイスに基づいて、デフォルトの入力電流制限値を設定します。BQ25622 は、デフォルトの入力電流制限値を設定するための ILIM ピンと、サーミスタのバイアスを制御するための TS\_BIAS ピンを持っています。本デバイスは、入力電流および電圧レギュレーションのための USB 2.0 および USB 3.0 電源仕様に準拠しており、最大 2.4A の定電流制限値を使った USB On-the-Go (OTG) 動作の電源定格仕様を満たしています。 パワー パス管理により、システムはバッテリ電圧より少し高くなるように、かつプログラム可能な最低システム電圧より低くならないようにレギュレートされます。この機能により、システムはバッテリが完全に消耗したとき、または取り外したときでも、動作を継続できます。入力の電流または電圧が制限値に達すると、パワー パス管理機能が自動的に充電電流を低下させます。システム負荷が引き続き増大すると、バッテリは放電を開始し、システムの電力要件が満たされるまで放電を続けます。この補助モードにより入力ソースの過負荷を防止します。 BQ25620 および BQ25622 は、ホスト制御なしで、充電サイクルの開始から完了までを実行できます。バッテリ電圧を検知することで、本デバイスは 4 つの段階 (トリクル充電、予備充電、定電流 (CC) 充電、定電圧 (CV) 充電) でバッテリを充電します。充電サイクルの終わりに、充電電流があらかじめ設定されたスレッショルドを下回り、かつバッテリ電圧が再充電スレッショルドを上回ると、充電器は自動的に処理を終了します。終了は、TS ピンの全温度範囲でサポートされています。 BQ25620 および BQ25622 は、負温度係数サーミスタによるバッテリの監視、充電安全タイマ、過電圧および過電流保護など、バッテリ充電とシステム運用のための多様な安全機能を備えています。接合部温度がプログラム可能なスレッショルド値を超えると、サーマルレギュレーションにより充電電流が低下します。STAT 出力は、充電状態と任意のフォルト状態を通知します。その他の安全機能としては、充電モードと OTG 昇圧モードでのバッテリ温度センシング、サーマルシャットダウン、入力 UVLO および過電圧保護も装備しています。 PG 出力は、良好な電源が存在するかどうかを示します。 INT 出力は、フォルトの発生とステータスの変化をホストに通知します。 BQ25620 および BQ25622 は 18 ピン、2.5mm × 3.0mm の WQFN パッケージで供給されます。 # **5 Device Comparison** # 表 5-1. Device Comparison | FUNCTION | BQ25611D | BQ25616 | BQ25620 | BQ25622 | |--------------------------------|----------------------------------------------------------------|-----------------------------|-------------------------------|-------------------------------| | Input Voltage Range | 4V - 13.5V | 4V - 13.5V | 3.9V - 18V | 3.9V - 18V | | Part Configuration | I2C | Standalone | I2C | I2C | | Programmable Charge<br>Voltage | 3.5 - 4.3V (100mV per<br>step); 4.3 - 4.52V (10mV<br>per step) | 4.1V / 4.2V / 4.35V | 3.5 - 4.8V (10mV per step) | 3.5 - 4.8V (10mV per step) | | D+/D- USB Detection | Yes | Yes | Yes | No | | ILIM Pin | No | Yes | No | Yes | | TS Profile | JEITA | HOT/COLD | JEITA | JEITA | | Quiescent Battery Current | 9.5µA | 9.5µA | 1.5µA | 1.5µA | | OTG | Yes | Yes | Yes | Yes | | OTG Current Limit | 1.2A | 1.2A | 2.4A | 2.4A | | ADC | None | None | 12-bit ADC | 12-bit ADC | | Package | 4x4mm <sup>2</sup> QFN (24) | 4x4mm <sup>2</sup> QFN (24) | 2.5x3mm <sup>2</sup> QFN (18) | 2.5x3mm <sup>2</sup> QFN (18) | # **6 Pin Configuration and Functions** 図 6-1. BQ25620 Pinout, 18-Pin WQFN Top View 図 6-2. BQ25622 Pinout, 18-Pin WQFN Top View 表 6-1. Pin Functions | NA<br>BQ25622 | ME<br>BQ25620 | NO. | TYPE <sup>(1)</sup> | DESCRIPTION | |---------------|---------------|-----|---------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | ВТ | ST | 1 | Р | <b>High Side Switching MOSFET Gate Driver Power Supply –</b> Connect a 10 V or higher rating, 47-nF ceramic capacitor between SW and BTST as the bootstrap capacitor for driving high side switching MOSFET (Q2). | # 表 6-1. Pin Functions (続き) | N.A | AME | | | -1. Pili Functions (版色) | |---------|----------|-------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | BQ25622 | BQ25620 | NO. | TYPE <sup>(1)</sup> | DESCRIPTION | | REGN | | 2 | Р | The Charger Internal Linear Regulator Output – Internally, REGN is connected to the anode of the boost-strap diode. Connect a 10 V or higher rating, 4.7-µF ceramic capacitor from REGN to power ground, The capacitor should be placed close to the IC. The REGN LDO output is used for the internal MOSFETs gate driving voltage and for biasing the external TS pin thermistor in BQ25620. | | F | PG | | Open Drain Active Low Power Good Indicator – Connect to resistor. LOW indicates an input source of V <sub>VBUS_UVLO</sub> < VBU source detection or triggering the sleep comparator ( VBUS < PG to transition HIGH. | | | ILIM | LIM D- 4 | | AIO | Input Current Limit Setting Input Pin – ILIM pin sets the input current limit as $I_{INREG} = K_{ILIM} / R_{ILIM}$ , where $R_{ILIM}$ is connected from ILIM pin to GND. The input current is limited to the lower of the two values set by ILIM pin and IINDPM register bits. The ILIM pin can also be used to monitor input current. The input current is proportional to the voltage on ILIM pin and can be calculated by $I_{IN} = (K_{ILIM} \times V_{ILIM}) / (R_{ILIM} \times 0.8)$ . The ILIM pin function is disabled when EN_EXTILIM bit is set to 0. | | | | | | <b>Negative Line of the USB Data Line Pair –</b> D+/D- based USB host/charging port detection. The detection includes data contact detection (DCD), primary and secondary detection in BC1.2. | | | | | Р | Bias for the TS Resistor Voltage Divider – Provides the bias voltage for the TS resistor voltage divider. | | TS_BIAS | D+ | 5 | AIO | Positive Line of the USB Data Line Pair – D+/D- based USB host/charging port detection. The detection includes data contact detection (DCD), primary and secondary detection in BC1.2. | | 1 | TS | | Femperature Qualification Voltage Input – Connect a negative temperature thermistor. Program temperature window with a resistor divider from TS pin bia (REGN in BQ25620, TS_BIAS in BQ25622) to TS, then to GND. Charge suspensive pin voltage is out of range. Recommend a 103AT-2 10-kΩ thermistor. | | | Q | ON | 7 | DI | BATFET Enable or System Power Reset Control Input – If the charger is in ship mode, a logic low on this pin with t <sub>SM_EXIT</sub> duration forces the device to exit ship mode. If the charger is not in ship mode, a logic low on this pin with t <sub>QON_RST</sub> initiates a full system power reset if either V <sub>VBUS</sub> < V <sub>VBUS_UVLO</sub> or BATFET_CTRL_WVBUS = 1. QON has no effect during shutdown mode. The pin contains an internal pull-up to maintain default high logic. | | В | AT | 8 | Р | The Battery Charging Power Connection – Connect to the positive terminal of the battery pack. The internal BATFET is connected between SYS and BAT. | | | | The Charger Output Voltage to System –The Buck converter output connection point to the system. The internal BATFET is connected between SYS and BAT. | | | | S | TAT | 10 | DO | Open Drain Charge Status Output – It indicates various charger operations. Connect to the pull up rail via 10-kΩ resistor. LOW indicates charging in progress. HIGH indicates charging completed or charging disabled. When any fault condition occurs, STAT pin blinks at 1Hz. Setting DIS_STAT = 1 disables the STAT pin function, causing the pin to be pulled HIGH. Leave floating if unused. | | П | NT | 11 | DO | Open Drain Interrupt Output. – Connect to the pull up rail via 10-k $\Omega$ resistor. The $\overline{\text{INT}}$ pin sends an active low, 256- $\mu$ s pulse to the host to report the charger device status and faults. | | S | DA | 12 | DIO | l <sup>2</sup> C Interface Data – Connect SDA to the logic rail through a 10-kΩ resistor. | | S | CL | 13 | DI | l <sup>2</sup> C Interface Clock – Connect SCL to the logic rail through a 10-kΩ resistor. | | 7 | Œ | 14 | DI | Active Low Charge Enable Pin – Battery charging is enabled when EN_CHG bit is 1 and CE pin is LOW. CE pin must be pulled HIGH or LOW, do not leave floating. | | G | GND 15 | | Р | Ground Return | | S | SW | 16 | Р | Switching Node Connecting to Output Inductor – Internally SW is connected to the source of the n-channel HSFET and the drain of the n-channel LSFET. Connect the 47-nF bootstrap capacitor from SW to BTST. | | PI | MID | 17 | Р | HSFET Drain Connection – Internally PMID is connected to the drain of the reverse blocking MOSFET (RBFET) and the drain of HSFET. | | VE | BUS | 18 | Р | Charger Input Voltage – The internal n-channel reverse block MOSFET (RBFET) is connected between VBUS and PMID with VBUS on source. | <sup>(1)</sup> Al = Analog input, AO = Analog Output, AIO = Analog input Output, DI = Digital input, DO = Digital Output, DIO = Digital input Output, P = Power # 7 Specifications ## 7.1 Absolute Maximum Ratings over operating free-air temperature range (unless otherwise noted)(1) | | | MIN | MAX | UNIT | |-------------------------------------|---------------------------------------------|-----------|-----|------| | Voltage range (with respect to GND) | VBUS (converter not switching) | -2 | 26 | V | | | PMID (converter not switching) | -0.3 | 26 | V | | | BAT, SYS (converter not switching) | -0.3 | 6 | V | | | SW | -2 (50ns) | 21 | V | | | BTST (when converter switching) | -0.3 | 27 | V | | | CE, STAT, SCL, SDA, ĪNT, REGN, QON | -0.3 | 6 | V | | | D+, D-, ILIM, $\overline{PG}$ , TS, TS_BIAS | -0.3 | 6 | V | | Output Sink Current | ĪNT, STAT, PG | | 6 | mA | | respect to GND) | BTST-SW | -0.3 | 6 | V | | | PMID-VBUS | -0.3 | 6 | V | | | SYS-BAT | -0.3 | 6 | V | | T <sub>J</sub> | Junction temperature | -40 | 150 | °C | | T <sub>stg</sub> | Storage temperature | -55 | 150 | °C | <sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Rating may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Condition. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. # 7.2 ESD Ratings | | | | VALUE | UNIT | |--------------------|-------------------------|------------------------------------------------------------------------------------------|-------|------| | | | Human body model (HBM), per ANSI/ESDA/JEDEC JS-001, all pins <sup>(1)</sup> | ±2000 | | | V <sub>(ESD)</sub> | Electrostatic discharge | Charged device model (CDM), per JEDEC specification JESD22-C101, all pins <sup>(2)</sup> | ±250 | V | <sup>(1)</sup> JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process. # 7.3 Recommended Operating Conditions over operating free-air temperature range (unless otherwise noted) | | , | MIN NOM | MAX | UNIT | |-------------------|--------------------------------------|---------|-----|------| | V <sub>VBUS</sub> | Input voltage | 3.9 | 18 | V | | V <sub>BAT</sub> | Battery voltage | | 4.8 | V | | I <sub>VBUS</sub> | Input current | | 3.2 | Α | | I <sub>SW</sub> | Output current (SW) | | 3.5 | Α | | I <sub>BAT</sub> | Fast charging current | | 3.5 | Α | | | RMS discharge current (continuously) | | 6 | Α | | | Peak discharge current (up to 50ms) | | 10 | Α | | I <sub>REGN</sub> | Maximum REGN Current | | 20 | mA | | T <sub>A</sub> | Ambient temperature | -40 | 85 | °C | | T <sub>J</sub> | Junction temperature | -40 | 125 | °C | | L <sub>SW</sub> | Inductor for the switching regulator | 0.68 | 2.2 | μH | | C <sub>VBUS</sub> | VBUS capacitor (without de-rating) | 1 | | μF | | C <sub>PMID</sub> | PMID capacitor (without de-rating) | 10 | | μF | <sup>(2)</sup> JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process. # 7.3 Recommended Operating Conditions (続き) over operating free-air temperature range (unless otherwise noted) | | | MIN | NOM MAX | UNIT | |------------------|-----------------------------------|-----|---------|------| | C <sub>SYS</sub> | SYS capacitor (without de-rating) | 20 | 500 | μF | | C <sub>BAT</sub> | BAT capacitor (without de-rating) | 10 | | μF | ## 7.4 Thermal Information | | | BQ25620, BQ25622 | | |-----------------------|----------------------------------------------|------------------|------| | | THERMAL METRIC <sup>(1)</sup> | RYK (QFN) | UNIT | | | | 18 pins | | | $R_{\theta JA}$ | Junction-to-ambient thermal resistance | 60.1 | °C/W | | R <sub>θJC(top)</sub> | Junction-to-case (top) thermal resistance | 42.1 | °C/W | | $R_{\theta JB}$ | Junction-to-board thermal resistance | 13.0 | °C/W | | $\Psi_{JT}$ | Junction-to-top characterization parameter | 1.3 | °C/W | | $\Psi_{JB}$ | Junction-to-board characterization parameter | 12.8 | °C/W | <sup>(1)</sup> For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report. ## 7.5 Electrical Characteristics $V_{VBUS\ UVLOZ} < V_{VBUS\ OVP}, T_J = -40^{\circ}C$ to +125°C, and $T_J = 25^{\circ}C$ for typical values (unless otherwise noted) | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |-------------------------|---------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------|-----|------|-----|------| | QUIESCENT C | URRENTS | | | | | | | I <sub>Q_BAT</sub> | Quiescent battery current (BAT, SYS, SW) when the charger is in the battery only mode, BATFET is enabled, ADC is disabled | VBAT = 4V, No VBUS, BATFET is enabled, I2C enabled, ADC disabled, system is powered by battery40 °C < T <sub>J</sub> < 60 °C | | 1.5 | 3 | μA | | I <sub>Q_BAT_ADC</sub> | Quiescent battery current (BAT, SYS, SW) when the charger is in the battery only mode, BATFET is enabled, ADC is enabled | VBAT = 4V, No VBUS, BATFET is<br>enabled, I2C enabled, ADC enabled,<br>system is powered by battery40 °C < T <sub>J</sub><br>< 60 °C | | 260 | | μA | | I <sub>Q_BAT_SD</sub> | Quiescent battery current (BAT) when the charger is in shutdown mode, BATFET is disabled, ADC is disabled | VBAT = 4V, No VBUS, BATFET is disabled, I2C disabled, in shutdown mode, ADC disabled, T <sub>J</sub> < 60 °C | | 0.1 | 0.2 | μA | | I <sub>Q_BAT_SHIP</sub> | Quiescent battery current (BAT) when the charger is in ship mode, BATFET is disabled, ADC is disabled | VBAT = 4V, No VBUS, BATFET is disabled, I2C disabled, in ship mode, ADC disabled, T <sub>J</sub> < 60 °C | | 0.15 | 0.5 | μA | | I <sub>Q_VBUS</sub> | Quiescent input current (VBUS) | VBUS = 5V, VBAT = 4V, charge disabled, converter switching, ISYS = 0A, PFM enabled | | 450 | | μA | | 1 | Quiescent input current (VBUS) in | VBUS = 5V, VBAT = 4V, HIZ mode, ADC disabled | | 5 | 20 | μA | | I <sub>Q_VBUS_HIZ</sub> | HIZ | VBUS = 15V, VBAT = 4V, HIZ mode, ADC disabled | | 20 | 35 | μA | | I <sub>Q_OTG</sub> | Quiescent battery current (BAT, SYS, SW) in boost OTG mode | VBAT = 4.2V, VBUS = 5V, OTG mode enabled, converter switching, PFM enabled, I <sub>VBUS</sub> = 0A, TS float, TS_IGNORE = 1 | | 250 | | μA | | VBUS / VBAT S | UPPLY | | | | | | | V <sub>VBUS_OP</sub> | VBUS operating range | | 3.9 | | 18 | V | $V_{VBUS\_UVLOZ} < V_{VBUS\_OVP}, T_J = -40^{\circ}C$ to +125°C, and $T_J = 25^{\circ}C$ for typical values (unless otherwise noted) | V VBUS_UVLOZ V VE | <del>-</del> | 123 C, and 1j = 23 C for typical values | | | | | |------------------------------|----------------------------------------------------------|---------------------------------------------------------------------------------|------|------|------|------| | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | | V <sub>VBUS_UVLO</sub> | VBUS falling to turn off I2C, no battery | VBUS falling | 3.0 | 3.15 | 3.3 | V | | V <sub>VBUS_UVLOZ</sub> | VBUS rising for active I2C, no battery | VBUS rising | 3.2 | 3.35 | 3.5 | V | | V <sub>VBUS_OVP</sub> | VBUS overvoltage rising threshold | VBUS rising, VBUS_OVP = 0 | 6.1 | 6.4 | 6.7 | V | | V <sub>VBUS_OVPZ</sub> | VBUS overvoltage falling hreshold | VBUS rising, VBUS_OVP = 0 | 5.8 | 6.0 | 6.2 | V | | V <sub>VBUS_OVP</sub> | VBUS overvoltage rising threshold | VBUS rising, VBUS_OVP = 1 | 18.2 | 18.5 | 18.8 | V | | V <sub>VBUS_OVPZ</sub> | VBUS overvoltage falling threshold | VBUS falling, VBUS_OVP = 1 | 17.4 | 17.7 | 18.0 | V | | V <sub>SLEEP</sub> | Enter Sleep mode threshold | (VBUS - VBAT), VBUS falling | 9 | 45 | 85 | mV | | V <sub>SLEEPZ</sub> | Exit Sleep mode threshold | (VBUS - VBAT), VBUS rising | 115 | 220 | 340 | mV | | V <sub>BAT_UVLOZ</sub> | BAT voltage for active I2C, turn on BATFET, no VBUS | VBAT rising | 2.3 | 2.4 | 2.5 | V | | \/ | BAT voltage to turnoff I2C, turn off | VBAT falling, VBAT_UVLO = 0 | 2.1 | 2.2 | 2.3 | V | | V <sub>BAT_UVLO</sub> | BATFET, no VBUS | VBAT falling, VBAT_UVLO = 1 | 1.7 | 1.8 | 1.9 | V | | | BAT voltage rising threshold to | VBAT rising, VBAT_OTG_MIN = 0 | 2.9 | 3.0 | 3.1 | V | | $V_{BAT\_OTG}$ | enable OTG mode | VBAT rising, VBAT_OTG_MIN = 1 | 2.5 | 2.6 | 2.7 | V | | ., | BAT voltage falling threshold to | VBAT falling, VBAT_OTG_MIN = 0 | 2.7 | 2.8 | 2.9 | V | | $V_{BAT\_OTGZ}$ | disable OTG mode | VBAT falling, VBAT_OTG_MIN = 1 | 2.3 | 2.4 | 2.5 | V | | V <sub>POORSRC</sub> | Bad adapter detection threshold | VBUS falling | 3.6 | 3.7 | 3.75 | V | | I <sub>POORSRC</sub> | Bad adapter detection current source | | | 10 | | mA | | POWER-PATH MAN | NAGEMENT | | | | | | | N/ | Turisal sustana valtana na mulatian | ISYS = 0A, VBAT > VSYSMIN, Charge<br>Disabled. Offset above VBAT | | 50 | | mV | | V <sub>SYS_REG_ACC</sub> | Typical system voltage regulation | ISYS = 0A, V <sub>BAT</sub> < VSYSMIN, Charge<br>Disabled. Offset above VSYSMIN | | 230 | | mV | | V <sub>SYSMIN_RNG</sub> | VSYSMIN register range | | 2.56 | , | 3.84 | V | | V <sub>SYSMIN_REG_STEP</sub> | VSYSMIN register step size | | | 80 | | mV | | V <sub>SYSMIN_REG_ACC</sub> | Minimum DC system voltage output | ISYS = 0A, V <sub>BAT</sub> < VSYSMIN = B00h<br>(3.52V), Charge Disabled | 3.52 | 3.75 | | V | | V <sub>SYS_SHORT</sub> | VSYS short voltage falling threshold to enter forced PFM | | | 0.9 | | V | | V <sub>SYS_SHORTZ</sub> | VSYS short voltage rising threshold to exit forced PFM | | | 1.1 | | V | | BATTERY CHARGE | ER . | | | | | | | V <sub>REG_RANGE</sub> | Typical charge voltage regulation range | | 3.50 | | 4.80 | V | | V <sub>REG_STEP</sub> | Typical charge voltage step | | | 10 | | mV | | V | Charge voltage accuracy | T <sub>J</sub> = 25°C | -0.3 | | 0.3 | % | | V <sub>REG_ACC</sub> | Charge voltage accuracy | T <sub>J</sub> = -10°C - 85°C | -0.4 | | 0.4 | % | | I <sub>CHG_RANGE</sub> | Typical charge current regulation range | | 0.08 | | 3.52 | Α | | I <sub>CHG_STEP</sub> | Typical charge current regulation step | | | 80 | | mA | $V_{VBUS\_UVLOZ} < V_{VBUS\_OVP}, T_J = -40^{\circ}C$ to +125°C, and $T_J = 25^{\circ}C$ for typical values (unless otherwise noted) | VB03_0VL0Z | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |---------------------------|-------------------------------------------------------------------------------------|-------------------------------------------------------------------|------------|------|-----|------| | | | VBAT = 3.1V or 3.8V, ICHG = 1760mA, T <sub>J</sub> = -10°C - 85°C | <b>–</b> 5 | | 5 | % | | I <sub>CHG_ACC</sub> | Charge current accuracy | VBAT = 3.1V or 3.8V, ICHG = 1040mA, T <sub>J</sub> = -10°C - 85°C | -5.5 | | 5.5 | % | | | | VBAT = 3.1V or 3.8V, ICHG = 320mA, T <sub>J</sub> = -10°C - 85°C | -5.5 | | 5.5 | % | | I <sub>PRECHG_RANGE</sub> | Typical pre-charge current range | | 20 | | 620 | mA | | I <sub>PRECHG_STEP</sub> | Typical pre-charge current step | | | 20 | | mA | | | | VBAT = 2.5V, IPRECHG = 500mA, T <sub>J</sub> = -<br>10°C - 85°C | -12 | | 12 | % | | I <sub>PRECHG_ACC</sub> | Pre-charge current accuracy when V <sub>BAT</sub> below V <sub>SYSMIN</sub> setting | VBAT = 2.5V, IPRECHG = 200mA, T <sub>J</sub> = – 10°C - 85°C | -12 | | 12 | % | | | | VBAT = 2.5V, IPRECHG = 100mA, T <sub>J</sub> = – 10°C - 85°C | <b>–15</b> | | 15 | % | | I <sub>TERM_RANGE</sub> | Typical termination current range | | 10 | | 620 | mA | | I <sub>TERM_STEP</sub> | Typical termination current step | | | 10 | | mA | | | | ITERM = 20mA, T <sub>J</sub> = -10°C - 85°C | -60 | | 60 | % | | I <sub>TERM_ACC</sub> | Termination current accuracy | ITERM = 100mA, T <sub>J</sub> = -10°C - 85°C | -15 | | 15 | % | | _ | | ITERM = 300mA, T <sub>J</sub> = -10°C - 85°C | -13 | | 13 | % | | V <sub>BAT_SHORTZ</sub> | Battery short voltage rising threshold to start pre-charge | VBAT rising | | 2.25 | | V | | V <sub>BAT_SHORT</sub> | Battery short voltage falling threshold to stop pre-charge | VBAT falling, VBAT_UVLO=0 | | 2.05 | | V | | V <sub>BAT_SHORT</sub> | Battery short voltage falling threshold to stop pre-charge | VBAT falling, VBAT_UVLO=1 | 1.85 | | | ٧ | | | Battery short trickle charging | VBAT < V <sub>BAT_SHORTZ</sub> , ITRICKLE = 0 | 15 | 25 | 35 | mA | | I <sub>BAT_SHORT</sub> | current | VBAT < V <sub>BAT_SHORTZ</sub> , ITRICKLE = 1 | 62 | 82 | 102 | mA | | V <sub>BAT_LOWVZ</sub> | Battery voltage rising threshold | Transition from pre-charge to fast charge | 2.9 | 3.0 | 3.1 | V | | V <sub>BAT_LOWV</sub> | Battery voltage falling threshold | Transition from fast charge to pre-charge | 2.7 | 2.8 | 2.9 | V | | | Battery recharge threshold below | VBAT falling, VRECHG = 0 | | 100 | | mV | | V <sub>RECHG</sub> | V <sub>REG</sub> | VBAT falling, VRECHG = 1 | | 200 | | mV | | I <sub>PMID LOAD</sub> | PMID discharge load current | | 20 | 30 | | mA | | I <sub>BAT_LOAD</sub> | Battery discharge load current | | 20 | 30 | | mA | | I <sub>SYS_LOAD</sub> | System discharge load current | | 20 | 30 | | mA | | BATFET | | | | | | | | R <sub>BATFET</sub> | MOSFET on resistance from SYS to BAT | | | 15 | 25 | mΩ | | BATTERY PROT | ECTIONS | | | | | | | V <sub>BAT_OVP</sub> | Battery overvoltage rising threshold | As percentage of VREG | 103 | 104 | 105 | % | | V <sub>BAT_OVPZ</sub> | Battery overvoltage falling threshold | As percentage of VREG | 101 | 102 | 103 | % | | I <sub>BATFET_OCP</sub> | BATFET over-current rising threshold | | 6 | | | Α | | | | IBAT_PK = 00 | 1.5 | | | Α | | | Battery discharging peak current | IBAT_PK = 01 | 3 | | | Α | | I <sub>BAT_PK</sub> | rising threshold | IBAT_PK = 10 | 6 | | | Α | | | | <br>IBAT_PK = 11 | 12 | | | Α | Copyright © 2024 Texas Instruments Incorporated 10 Product Folder Links: BQ25620 BQ25622 $V_{VBUS\_UVLOZ} < V_{VBUS\_OVP}, T_J = -40^{\circ}C$ to +125°C, and $T_J = 25^{\circ}C$ for typical values (unless otherwise noted) | VBUS_UVLUZ · VV | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |------------------------------|-----------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------|------|------|------|------| | INPUT VOLTAGE / | CURRENT REGULATION | | | | | | | V <sub>INDPM_RANGE</sub> | Typical input voltage regulation range | | 3.8 | | 16.8 | V | | V <sub>INDPM_STEP</sub> | Typical input voltage regulation step | | | 40 | | mV | | | | VINDPM=4.6V | -4 | | 4 | % | | V <sub>INDPM_ACC</sub> | Input voltage regulation accuracy | VINDPM=8V | -3 | | 3 | % | | | | VINDPM=16V | -2 | | 2 | % | | V <sub>INDPM_BAT_TRACK</sub> | Battery tracking VINDPM accuracy | VBAT = 3.9V, VINDPM_BAT_TRACK=1, VINDPM = 4V | 4.15 | 4.3 | 4.45 | V | | I <sub>INDPM_RANGE</sub> | Typical input current regulation range | | 0.04 | | 3.2 | Α | | I <sub>INDPM_STEP</sub> | Typical input current regulation step | | | 20 | | mA | | | | IINDPM = 500mA, VBUS=5V | 450 | 475 | 500 | mA | | I <sub>INDPM_ACC</sub> | Input current regulation accuracy | IINDPM = 900mA, VBUS=5V | 810 | 855 | 900 | mA | | | | IINDPM = 1500mA, VBUS=5V | 1350 | 1425 | 1500 | mA | | K <sub>ILIM</sub> | ILIM Pin Scale Factor, IINREG = K <sub>ILIM</sub> / R <sub>ILIM</sub> | INREG = 1.6 A | 2250 | 2500 | 2750 | ΑΩ | | D+ / D- DETECTIO | N | | | | | | | $V_{D+D0p6V\_SRC}$ | D+/D- voltage source (600 mV) | 1 mA load on D+/D- | 400 | 600 | 800 | mV | | I <sub>D+DLKG</sub> | Leakage current into D+/D- | HiZ mode | -1 | | 1 | μA | | V <sub>D+D2p8</sub> | D+/D- comparator threshold for non-standard adapter | | 2.55 | | 2.85 | ٧ | | V <sub>D+D2p0</sub> | D+/D- comparator threshold for non-standard adapter | | 1.85 | | 2.15 | V | | THERMAL REGUL | ATION AND THERMAL SHUTDOWN | · · | | , | | | | T | Junction temperature regulation | TREG = 1 | | 120 | | °C | | T <sub>REG</sub> | accuracy | TREG = 0 | | 60 | | °C | | T <sub>SHUT</sub> | Thermal Shutdown Rising<br>Threshold | Temperature Increasing | | 140 | | °C | | T <sub>SHUT_HYS</sub> | Thermal Shutdown Falling<br>Hysteresis | Temperature Decreasing by T <sub>SHUT_HYS</sub> | | 30 | | °C | | THERMISTOR COI | MPARATORS (CHARGE MODE) | | | | | | | V | TS pin rising voltage threshold for TH1 comparator to transition | As Percentage to TS pin bias reference (-5°C w/ 103AT), TS_TH1_TH2_TH3 = 100, 101, 110 | 75.0 | 75.5 | 76.0 | % | | V <sub>TS_COLD</sub> | from TS_COOL to TS_COLD. Charge suspended above this voltage. | As Percentage to TS pin bias reference (0°C w/ 103AT), TS_TH1_TH2_TH3 = 000, 001, 010, 011, 111 | 72.8 | 73.3 | 73.8 | % | | V | TS pin falling voltage threshold for TH1 comparator to transition | As Percentage to TS pin bias reference (-2.5°C w/ 103AT), TS_TH1_TH2_TH3 = 100, 101, 110 | 73.9 | 74.4 | 74.9 | % | | V <sub>TS_</sub> COLDZ | from TS_COLD to TS_COOL. TS_COOL charge settings resume below this voltage. | As Percentage to TS pin bias reference (2.5°C w/ 103AT), TS_TH1_TH2_TH3 = 000, 001, 010, 011, 111 | 71.7 | 72.2 | 72.7 | % | $V_{VBUS\_UVLOZ} < V_{VBUS\_OVP}, T_J = -40^{\circ}C$ to +125°C, and $T_J = 25^{\circ}C$ for typical values (unless otherwise noted) | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |--------------------------|-------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------|------|------|------|------| | | | As Percentage to TS pin bias reference (5°C w/ 103AT), TS_TH1_TH2_TH3 = 000, 100 | 70.6 | 71.1 | 71.6 | % | | V <sub>TS_COOL</sub> | TS pin rising voltage threshold for TH2 comparator to transition from TS PRECOOL to | As Percentage to TS pin bias reference<br>(10°C w/ 103AT), TS_TH1_TH2_TH3 =<br>001, 101, 110, 111 | 67.9 | 68.4 | 68.9 | % | | VIS_COOL | TS_COOL TS_COOL charging settings used above this voltage. | As Percentage to TS pin bias reference (15°C w/ 103AT), TS_TH1_TH2_TH3 = 010 | 65.0 | 65.5 | 66.0 | % | | | | As Percentage to TS pin bias reference (20°C w/ 103AT), TS_TH1_TH2_TH3 = 011 | 61.9 | 62.4 | 62.9 | % | | | | As Percentage to TS pin bias reference (7.5°C w/ 103AT), TS_TH1_TH2_TH3 = 000, 100 | 69.3 | 69.8 | 70.3 | % | | V70 00017 | TS pin falling voltage threshold for TH2 comparator to transition from TS_COOL to | As Percentage to TS pin bias reference (12.5°C w/ 103AT), TS_TH1_TH2_TH3 = 001, 101, 110, 111 | 66.6 | 67.1 | 67.6 | % | | Vts_coolz | TS_PRECOOL. TS_PRECOOL charging settings resume below this voltage. | As Percentage to TS pin bias reference (17.5°C w/ 103AT), TS_TH1_TH2_TH3 = 010 | 63.7 | 64.2 | 64.7 | % | | | | As Percentage to TS pin bias reference (22.5°C w/ 103AT), TS_TH1_TH2_TH3 = 011 | 60.6 | 61.1 | 61.6 | % | | V | TS pin rising voltage threshold for TH3 comparator to transition from TS_NORMAL to | As Percentage to TS pin bias reference (15°C w/ 103AT), TS_TH1_TH2_TH3 = 000, 001, 100, 101 | 65.0 | 65.5 | 66.0 | % | | V <sub>TS_PRECOOL</sub> | TS_PRECOOL. TS_PRECOOL charge settings used above this voltage. | As Percentage to TS pin bias reference (20°C w/ 103AT), TS_TH1_TH2_TH3 = 010, 011, 110, 111 | 61.9 | 62.4 | 62.9 | % | | V | TS pin falling voltage threshold for TH3 comparator to transition | As Percentage to TS pin bias reference (17.5°C w/ 103AT), TS_TH1_TH2_TH3 = 000, 001, 100, 101 | 63.7 | 64.2 | 64.7 | % | | V <sub>TS_PRECOOLZ</sub> | from TS_PRECOOL to TS_NORMAL. Normal charging resumes below this voltage. | As Percentage to TS pin bias reference (22.5°C w/ 103AT), TS_TH1_TH2_TH3 = 010, 011, 110, 111 | 60.6 | 61.1 | 61.6 | % | | | TS pin falling voltage threshold for TH4 comparator to transition from TS NORMAL to | As Percentage to TS pin bias reference (35°C w/ 103AT), TS_TH4_TH5_TH6 = 000, 001, 010, 100, 101 | 51.5 | 52.0 | 52.5 | % | | V <sub>TS_PREWARM</sub> | TS_PREWARM. TS_PREWARM charging settings used below this voltage. | As Percentage to TS pin bias reference (40°C w/ 103AT), TS_TH4_TH5_TH6 = 011, 110, 111 | 47.9 | 48.4 | 48.9 | % | | V | TS pin rising voltage threshold for TH4 comparator to transition | As Percentage to TS pin bias reference (32.5°C w/ 103AT), TS_TH4_TH5_TH6 = 000, 001, 010, 100, 101 | 53.3 | 53.8 | 54.3 | % | | V <sub>TS_PREWARMZ</sub> | from TS_PREWARM to TS_NORMAL. Normal charging resumes above this voltage. | As Percentage to TS pin bias reference (37.5°C w/ 103AT), TS_TH4_TH5_TH6 = 011, 110, 111 | 49.2 | 49.7 | 50.2 | % | $V_{VBUS\ UVLOZ} < V_{VBUS\ OVP}, T_J = -40^{\circ}\text{C}$ to +125°C, and $T_J = 25^{\circ}\text{C}$ for typical values (unless otherwise noted) | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |---------------------------|--------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------|------|------|------|------| | | | As Percentage to TS pin bias reference (40°C w/ 103AT), TS_TH4_TH5_TH6 = 000, 100 | 47.9 | 48.4 | 48.9 | % | | V <sub>TS_WARM</sub> | TS pin falling voltage threshold for TH5 comparator to transition from TS PREWARM to | As Percentage to TS pin bias reference (45°C w/ 103AT), TS_TH4_TH5_TH6 = 001, 101, 110 | 44.3 | 44.8 | 45.3 | % | | | TS_WARM. TS_WARM charging settings used below this voltage. | As Percentage to TS pin bias reference (50°C w/ 103AT), TS_TH4_TH5_TH6 = 010, 111 | 40.7 | 41.2 | 41.7 | % | | | | As Percentage to TS pin bias reference (55°C w/ 103AT), TS_TH4_TH5_TH6 = 011 | 37.2 | 37.7 | 38.2 | % | | | | As Percentage to TS pin bias reference (37.5°C w/ 103AT), TS_TH4_TH5_TH6 = 000, 100 | 49.2 | 49.7 | 50.2 | % | | V | TS pin rising voltage threshold for TH5 comparator to transition from TS_WARM to | As Percentage to TS pin bias reference (42.5°C w/ 103AT), TS_TH4_TH5_TH6 = 001, 101, 110 | 45.6 | 46.1 | 46.6 | % | | Vts_warmz | TS_PREWARM. TS_PREWARM charging settings resume above this voltage. | As Percentage to TS pin bias reference (47.5°C w/ 103AT), TS_TH4_TH5_TH6 = 010, 111 | 42.0 | 42.5 | 43.0 | % | | | | As Percentage to TS pin bias reference (52.5°C w/ 103AT), TS_TH4_TH5_TH6 = 011 | 38.5 | 39 | 39.5 | % | | V | TS pin falling voltage threshold for TH6 comparator to transition | As Percentage to TS pin bias reference (50°C w/ 103AT), TS_TH4_TH5_TH6 = 100 or 101 | 40.7 | 41.2 | 41.7 | % | | V <sub>TS_HOT</sub> | from TS_WARM to TS_HOT. Charging is suspended below this voltage. | As Percentage to TS pin bias reference (60°C w/ 103AT), TS_TH4_TH5_TH6 = 000, 001, 010, 011, 110 or 111 | 33.9 | 34.4 | 34.9 | % | | \ <u>/</u> | TS pin rising voltage threshold for TH6 comparator to transition from TS HOT to | As Percentage to TS pin bias reference (47.5°C w/ 103AT), TS_TH4_TH5_TH6 = 100 or 101 | 42.0 | 42.5 | 43.0 | % | | V <sub>TS_HOTZ</sub> | TS_WARM. TS_WARM charging settings resume above this voltage. | As Percentage to TS pin bias reference (57.5°C w/ 103AT), TS_TH4_TH5_TH6 = 000, 001, 010, 011, 110 or 111 | 35.2 | 35.7 | 36.2 | % | | THERMISTOR CO | OMPARATORS (OTG MODE) | | | | | | | V | TS pin rising voltage threshold to transition from TS OTG NORMAL to | As Percentage to TS pin bias reference (– 20°C w/ 103AT), TS_TH_OTG_COLD = 0 | 79.5 | 80.0 | 80.5 | % | | V <sub>TS_OTG_COLD</sub> | TS_OTG_COLD. OTG suspended above this voltage. | As Percentage to TS pin bias reference (– 10°C w/ 103AT), TS_TH_OTG_COLD = 1 | 76.6 | 77.1 | 77.6 | % | | V <sub>TS_OTG_COLDZ</sub> | TS pin falling voltage threshold to transition from TS_OTG_COLD to | As Percentage to TS pin bias reference (–<br>15°C w/ 103AT), TS_TH_OTG_COLD = 0 | 78.2 | 78.7 | 79.2 | % | | 13_01G_00LDZ | TS_OTG_NORMAL. OTG resumes below this voltage. | As Percentage to TS pin bias reference (– 5°C w/ 103AT), TS_TH_OTG_COLD = 1 | 75.0 | 75.5 | 76.5 | % | | | TS pin falling voltage threshold to transition from | As Percentage to TS pin bias reference (55°C w/ 103AT), TS_OTG_HOT = 00 | 37.2 | 37.7 | 38.2 | % | | V <sub>TS_OTG_HOT</sub> | TS_OTG_NORMAL to TS_OTG_HOT. OTG suspended | As Percentage to TS pin bias reference (60°C w/ 103AT), TS_OTG_HOT = 01 | 33.9 | 34.4 | 34.9 | % | | | below this voltage. | As Percentage to TS pin bias reference (65°C w/ 103AT), TS_OTG_HOT = 10 | 30.8 | 31.3 | 31.8 | % | $V_{VBUS\ UVLOZ} < V_{VBUS\ OVP}, T_J = -40^{\circ}C$ to +125°C, and $T_J = 25^{\circ}C$ for typical values (unless otherwise noted) | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |-----------------------------|-------------------------------------------------------------------------------------|---------------------------------------------------------------------------|------|------|------|------| | | | As Percentage to TS pin bias reference (52.5°C w/ 103AT), TS_OTG_HOT = 00 | 38.5 | 39.0 | 39.5 | % | | V <sub>TS_OTG_HOTZ</sub> | TS pin rising voltage threshold to transition from TS_OTG_HOT to TS_OTG_NORMAL. OTG | As Percentage to TS pin bias reference (57.5°C w/ 103AT), TS_OTG_HOT = 01 | 35.2 | 35.7 | 36.2 | % | | | resumes above this threshold. | As Percentage to TS pin bias reference (62.5°C w/ 103AT), TS_OTG_HOT = 10 | 32.0 | 32.5 | 33.0 | % | | SWITCHING CON | IVERTER | | | | | | | F <sub>SW</sub> | PWM switching frequency | Oscillator frequency | 1.35 | 1.5 | 1.65 | MHz | | MOSFET TURN-C | ON RESISTANCE | | | | | | | R <sub>Q1_ON</sub> | VBUS to PMID on resistance | T <sub>j</sub> = -40°C-85°C | | 26 | 34 | mΩ | | R <sub>Q2_ON</sub> | Buck high-side switching MOSFET turn on resistance between PMID and SW | T <sub>j</sub> = -40°C-85°C | | 55 | 78 | mΩ | | R <sub>Q3_ON</sub> | Buck low-side switching MOSFET turn on resistance between SW and PGND | T <sub>j</sub> = -40°C-85°C | | 60 | 90 | mΩ | | OTG MODE CON | VERTER | | | | | | | V <sub>OTG_RANGE</sub> | Typical OTG mode voltage regulation range | | 3.8 | | 9.6 | V | | V <sub>OTG_STEP</sub> | Typical OTG mode voltage regulation step | | | 80 | | mV | | V <sub>OTG_ACC</sub> | OTG mode voltage regulation accuracy | IVBUS = 0A, VOTG = 9V | -2 | | 2 | % | | V <sub>OTG_ACC</sub> | OTG mode voltage regulation accuracy | IVBUS = 0A, VOTG = 5V | -3 | | 3 | % | | I <sub>OTG_RANGE</sub> | Typical OTG mode current regulation range | | 0.1 | | 2.4 | Α | | I <sub>OTG_STEP</sub> | Typical OTG mode current regulation step | | | 20 | | mA | | | OTG mode current regulation | IOTG = 1.8A | -3 | | 3 | % | | I <sub>OTG_ACC</sub> | accuracy | IOTG = 1.5A | -5 | | 5 | % | | | | IOTG = 0.5A | -10 | | 10 | % | | V <sub>OTG_UVP</sub> | OTG mode undervoltage falling threshold at PMID | | | 3.4 | | V | | V <sub>OTG_VBUS_OVP</sub> | OTG mode overvoltage rising threshold at VBUS | | 10.5 | 11.0 | 11.5 | V | | REGN LDO | | | | | | | | $V_{REGN}$ | REGN LDO output voltage | V <sub>VBUS</sub> = 5V, I <sub>REGN</sub> = 20mA | 4.4 | 4.6 | | ٧ | | * REGN | 1.2011 200 output voltage | V <sub>VBUS</sub> = 9V, I <sub>REGN</sub> = 20mA | 4.8 | 5.0 | 5.2 | V | | V <sub>REGNZ OK</sub> | REGN not good falling threshold | Converter switching | | 3.2 | | V | | NEGIVE_OR | | Converter not switching | | 2.3 | | V | | I <sub>REGN_LIM</sub> | REGN LDO current limit | V <sub>VBUS</sub> = 5V, VREGN = 4.3V | 20 | | | mA | | I <sub>TS_BIAS_FAULT</sub> | Rising threshold to transition from TSBIAS good condition to fault condition | REGN=5V; ISINK applied on TS_BIAS pin | 2.5 | 4.5 | 8 | mA | | I <sub>TS_BIAS_FAULTZ</sub> | Falling threshold to transition from TSBIAS fault condition to good condition | REGN=5V; ISINK applied on TS_BIAS pin | 2 | 3.85 | 7 | mA | Copyright © 2024 Texas Instruments Incorporated $\underline{V_{VBUS\_UVLOZ}} < V_{VBUS\_OVP}, \ T_J = -40^{\circ}C \ to \ +125^{\circ}C, \ and \ T_J = 25^{\circ}C \ for \ typical \ values \ (unless \ otherwise \ noted)$ | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |-------------------------|-----------------------------------------|--------------------------------------------------------|------|--------|-------|------| | ADC MEASURE | MENT ACCURACY AND PERFORMAN | ICE | | | | | | | | ADC_SAMPLE = 00 | | 24 | | ms | | | Conversion-time, Each | ADC_SAMPLE = 01 | | 12 | | ms | | t <sub>ADC_CONV</sub> | Measurement | ADC_SAMPLE = 10 | | 6 | | ms | | | | ADC_SAMPLE = 11 | | 3 | | ms | | | | ADC_SAMPLE = 00 | 11 | 12 | | bits | | 400 | Effective Developing | ADC_SAMPLE = 01 | 10 | 11 | | bits | | ADC <sub>RES</sub> | Effective Resolution | ADC_SAMPLE = 10 | 9 | 10 | | bits | | | | ADC_SAMPLE = 11 | 8 | 9 | | bits | | ADC MEASURE | MENT RANGE AND LSB | | | | | | | IDUO ADO | ADC Bus Current Reading (both | Range | -4 | | 4 | Α | | IBUS_ADC | forward and OTG) | LSB | | 2 | | mA | | VDUO ADO | ADOMETICA / 1/2 D. 1/2 | Range | 0 | | 18.00 | V | | VBUS_ADC | ADC VBUS Voltage Reading | LSB | | 3.97 | | mV | | | | Range | 0 | | 18.00 | V | | VPMID_ADC | ADC PMID Voltage Reading | LSB | | 3.97 | | mV | | | | Range | 0 | | 5.572 | V | | VBAT_ADC | ADC BAT Voltage Reading | LSB | | 1.99 | | mV | | | | Range | 0 | | 5.572 | V | | VSYS_ADC | ADC SYS Voltage Reading | LSB | | 1.99 | | mV | | | ADODATO (D. II | Range | -7.5 | | 4.0 | Α | | IBAT_ADC | ADC BAT Current Reading | LSB | | 4 | | mA | | TS_ADC | ADC TS Voltage Reading | Range as a percent of REGN (-40 °C to 85 °C for 103AT) | 20.9 | | 83.2 | % | | | ADC TS Voltage Reading | LSB | | 0.0961 | | % | | TDIE ADO | 450 B; T | Range | -40 | | 140 | °C | | TDIE_ADC | ADC Die Temperature Reading | LSB | | 0.5 | | °C | | I2C INTERFACE | (SCL, SDA) | | | | | | | V <sub>IH</sub> | Input high threshold level, SDA and SCL | | 0.78 | | | V | | V <sub>IL</sub> | Input low threshold level, SDA and SCL | | | | 0.42 | ٧ | | V <sub>OL_SDA</sub> | Output low threshold level | Sink current = 5mA, 1.2V VDD | | | 0.3 | ٧ | | I <sub>BIAS</sub> | High-level leakage current | Pull up rail 1.8V | | | 1 | μΑ | | C <sub>BUS</sub> | Capacitive load for each bus line | | | | 400 | pF | | LOGIC OUTPUT | PIN (INT , PG, STAT) | | | | | | | V <sub>OL</sub> | Output low threshold level | Sink current = 5mA | | | 0.3 | V | | I <sub>OUT_BIAS</sub> | High-level leakage current | Pull up rail 1.8V | | | 1 | μΑ | | LOGIC INPUT PI | N (CE, QON) | | | | | | | V <sub>IH_CE</sub> | Input high threshold level, /CE | | 0.78 | | | V | | V <sub>IL_CE</sub> | Input low threshold level, /CE | | | , | 0.4 | V | | I <sub>IN_BIAS_CE</sub> | High-level leakage current, /CE | Pull up rail 1.8V | | | 1 | μA | | V <sub>IH_QON</sub> | Input high threshold level, /QON | | 1.3 | | | V | | V <sub>IL_QON</sub> | Input low threshold level, /QON | | | | 0.4 | V | $V_{VBUS\_UVLOZ} < V_{VBUS\_OVP}, T_J = -40^{\circ}C$ to +125°C, and $T_J = 25^{\circ}C$ for typical values (unless otherwise noted) | | PARAMETER | TEST CONDITIONS | MIN TYF | MAX | UNIT | |------------------|----------------------------------|------------------------------|---------|-----|------| | $V_{QON}$ | Internal /QON pull up | /QON is pulled up internally | Ę | j | V | | R <sub>QON</sub> | Internal /QON pull up resistance | | 250 | ) | kΩ | # 7.6 Timing Requirements | | PARAMETER | TEST CONDITIONS | MIN | NOM | MAX | UNIT | |----------------------------|------------------------------------------------------------------------|------------------------------------------------|------|------|------|------| | VBUS / VBAT PO | WER UP | | | | | | | t <sub>VBUS_OVP</sub> | VBUS OVP deglitch time to set VBUS_OVP_STAT and VBUS_OVP_FLAG | | | 200 | | μs | | t <sub>POORSRC</sub> | Bad adapter detection duration | | | 30 | | ms | | BATTERY CHAR | GER | | | | | | | | | TOPOFF_TMR = 01 | 12 | 17 | 21 | min | | t <sub>TOP_OFF</sub> | Typical top-off timer accuracy | TOPOFF_TMR = 10 | 24 | 35 | 41 | min | | | | TOPOFF_TMR = 11 | 36 | 52 | 61 | min | | t <sub>SAFETY_TRKCHG</sub> | Charge safety timer accuracy in trickle charge | | 0.85 | 1.25 | 1.35 | hr | | t <sub>SAFETY</sub> PRECHG | Charge safety timer accuracy in | PRECHG_TMR = 0 | 1.75 | 2.5 | 2.75 | hr | | <sup>I</sup> SAFETY_PRECHG | pre-charge | PRECHG_TMR = 1 | 0.43 | 0.62 | 0.68 | hr | | t <sub>SAFETY</sub> | Charge safety timer accuracy in | CHG_TMR = 0 | 10.5 | 14.5 | 15.5 | hr | | <sup>I</sup> SAFETY | fast charge | CHG_TMR = 1 | 21.0 | 28 | 31 | hr | | BATFET CONTRO | OL OL | | | | | | | | Time after writing to | BATFET_DLY = 1 | | 12.5 | | s | | t <sub>BATFET_DLY</sub> | BATFET_CTRL before BATFET turned off for ship mode or shutdown | BATFET_DLY = 0 | | 25 | | ms | | t <sub>SM_EXIT</sub> | Deglitch time for QON to be pulled low in order to exit from Ship Mode | | 0.55 | 0.8 | 0.93 | s | | t <sub>QON_RST</sub> | Time QON is held low to initiate system power reset | | 9.0 | 12.5 | 14.5 | s | | t <sub>BATFET_RST</sub> | Duration that BATFET is disabled during system power reset | | | 430 | | ms | | I2C INTERFACE | , | | | | | | | f <sub>SCL</sub> | SCL clock frequency | See Serial Interface section for more details. | | | 1.0 | MHz | | DIGITAL CLOCK | AND WATCHDOG | | | | | | | t <sub>LP_WDT</sub> | Watchdog Reset time (EN_HIZ = 1, WATCHDOG = 11) | | 100 | 200 | | s | | t <sub>WDT</sub> | Watchdog Reset time (EN_HIZ = 0, WATCHDOG = 11) | | 136 | 200 | | s | # 7.7 Typical Characteristics $C_{VBUS}$ = 1 $\mu$ F, $C_{PMID}$ = 10 $\mu$ F, $C_{SYS}$ = 20 $\mu$ F, $C_{BAT}$ = 1 $\mu$ F, L= 1 $\mu$ H (unless otherwise specified) # 7.7 Typical Characteristics (continued) $C_{VBUS}$ = 1 $\mu$ F, $C_{PMID}$ = 10 $\mu$ F, $C_{SYS}$ = 20 $\mu$ F, $C_{BAT}$ = 1 $\mu$ F, L= 1 $\mu$ H (unless otherwise specified) # **8 Detailed Description** ## 8.1 Overview The BQ25620 and BQ25622 are highly-integrated 3.5-A switch-mode battery chargers for single-cell Li-ion and Li-polymer batteries. The device includes input reverse-blocking FET (RBFET, Q1), high-side switching FET (HSFET, Q2), low-side switching FET (LSFET, Q3), battery FET (BATFET, Q4), and bootstrap diode for the high-side gate driver. ## 8.2 Functional Block Diagram ## 8.3 Feature Description #### 8.3.1 Power-On-Reset (POR) The BQ25620 and BQ25622 power internal bias circuits from the higher voltage of VBUS and BAT. When either voltage rises above its undervoltage lockout (UVLO) threshold, all registers are reset to their POR values and the I<sup>2</sup>C interface is enabled for communication. A non-maskable $\overline{\text{INT}}$ pulse is generated, after which the host can access all of the registers. #### 8.3.2 Device Power Up from Battery If only the battery is present and the VBAT is above depletion threshold ( $V_{BAT\_UVLOZ}$ ), the BQ25620 and BQ25622 perform a power-on reset then turns on the BATFET to connect the battery to system. The REGN LDO output remains off to minimize the quiescent current. The low RDSON of BATFET and the low quiescent current on BAT minimize the conduction loss and maximize the battery run time. ### 8.3.3 Device Power Up from Input Source When a valid input source is plugged in with VBAT < $V_{BAT\_UVLOZ}$ , the BQ25620 and BQ25622 perform a power-on reset then checks the input source voltage to turn on the REGN LDO and all the bias circuits. It detects and sets the input current limit before the buck converter is started. The power up sequence from input source is as listed: - 1. REGN LDO power up (セクション 8.3.3.1) - 2. Poor source qualification (セクション 8.3.3.2) - 3. Input source type detection using D+/D– to set input current limit (IINDPM) register and input source type (セクション 8.3.3.3) - 4. Input voltage limit threshold setting (セクション 8.3.3.5) - 5. Converter power-up (セクション 8.3.3.6) #### 8.3.3.1 REGN LDO Power Up The REGN LDO regulator supplies internal bias circuits as well as the HSFET and LSFET gate drive. The REGN LDO also provides bias rail to TS external resistors. The pull-up rail of STAT can be connected to REGN as well. The REGN is enabled when all the below conditions are valid: - VBUS above V<sub>VBUS\_UVLOZ</sub> - VBUS above V<sub>BAT</sub> + V<sub>SLEEPZ</sub> - EN HIZ = 0 - After 220-ms delay is completed If any one of the above conditions is not valid, the REGN LDO and the converter power stage remain off with the converter disabled. In this state, the battery supplies power to the system. #### 8.3.3.2 Poor Source Qualification After the REGN LDO powers up, the device checks the current capability of the input source. The input source has to meet the following requirements in order to move forward to the next power on steps. - 1. VBUS voltage below V<sub>VBUS OVP</sub> - 2. VBUS voltage above V<sub>POORSRC</sub> when pulling I<sub>POORSRC</sub> Once these conditions are met, the device proceeds to input source type detection. #### 8.3.3.3 D+/D- Detection Sets Input Current Limit (BQ25620 Only) After the REGN LDO is powered, the adapter has been qualified as a good source, and AUTO\_INDET\_EN bit = 1 (POR default), BQ25620 runs input source detection through D+/D− lines to detect USB Battery Charging Specification 1.2 (BC1.2) input sources (CDP / SDP / DCP) and non-standard adapters. If DCP is detected, BQ25620 runs HVDCP detection if either EN\_9V or EN\_12V is 1. The detection algorithm runs automatically each time that VBUS is plugged in, updating the IINDPM according to ₹ 8-2. If AUTO\_INDET\_EN = 0, the Copyright © 2024 Texas Instruments Incorporated 資料に関するフィードバック(ご意見やお問い合わせ)を送信 21 detection algorithm is not run and IINDPM remains unchanged. The host can force the detection algorithm to run and update IINDPM by setting FORCE\_INDET to 1. The USB BC1.2 is able to identify Standard Downstream Port (SDP), Charging Downstream Port (CDP), and Dedicated Charging Port (DCP). When the Data Contact Detection (DCD) timer of 500ms is expired, the non-standard adapter detection is applied to set the input current limit. The secondary detection is used to distinguish two types of charging ports (CDP and DCP). Most of the time, a CDP requires the portable device (such as smart phone, tablet) to send back an enumeration within 2.5 seconds of CDP plug-in. Otherwise, the port reverts back to SDP even though the D+/D- detection indicates CDP. Upon the completion of input source type detection, the following registers are changed: - 1. Input Current Limit (IINDPM) register is changed to set current limit - 2. VBUS\_STAT bits are updated to indicate the detected input source type After detection completes, the host can over-write the IINDPM register to change the input current limit if needed. 図 8-1. D+/D- Detection Flow If DCP is detected (VBUS\_STAT = 011), BQ25620 turns on $V_{D+D-_{0p6V}\_SRC}$ on D+ if EN\_DCP\_BIAS is set to 1. Setting EN\_DCP\_BIAS to 0 while VBUS\_STAT = 011 disables the $V_{D+D-_{0p6V}\_SRC}$ on D+ pin, and setting EN\_DCP\_BIAS to 1 while VBUS\_STAT = 011 enables the $V_{D+D-_{0p6V}\_SRC}$ on D+ pin. The EN\_HIZ bit has priority over EN\_DCP\_BIAS. High Voltage Dedicated Charging Port (HVDCP) is used to negotiate either 9V or 12V from the power source if BC1.2 DCP support is detected. In order to remain in 9V or 12V HVDCP, BQ25620 must maintain a bias on D+ and D-, resulting in higher quiescent current. The host may remove this bias and associated quiescent current by setting EN\_9V and EN\_12V to 0 at any time. Setting EN\_9V and EN\_12V to 0 when an HVDCP adapter is providing either 9V or 12V causes the adapter to revert to 5V DCP operation. The non-standard detection is used to distinguish vendor specific adapters based on their unique dividers on the D+/D- pins. Comparators detect the voltage applied on each pin and determine the input current limit according to 表 8-1. | NON-STANDARD ADAPTER | D+ THRESHOLD | D- THRESHOLD | INPUT CURRENT<br>LIMIT (A) | |----------------------|--------------------------------------------|---------------------------------------------|----------------------------| | Divider 1 | $V_{D+}$ within $V_{D+D-2p0}$ | V <sub>D</sub> _ within V <sub>D+D2p8</sub> | 1 | | Divider 2 | V <sub>D+</sub> within V <sub>D+D2p8</sub> | V <sub>D</sub> _ within V <sub>D+D2p0</sub> | 2.1 | | Divider 3 | V <sub>D+</sub> within V <sub>D+D2p8</sub> | V <sub>D</sub> _ within V <sub>D+D2p8</sub> | 2.4 | 表 8-1. Non-Standard Adapter Detection 0x4 | ax o-≥. input o | 3 0-2. Input ourrent Limit Octaing from 5.75- Detection | | | | | | | |------------------|---------------------------------------------------------|-----------|--|--|--|--|--| | D+/D- DETECTION | INPUT CURRENT LIMIT (IINLIM) | VBUS_STAT | | | | | | | USB SDP (USB500) | 500 mA | 0x1 | | | | | | | USB CDP | 1.5 A | 0x2 | | | | | | | USB DCP | 1.5 A | 0x3 | | | | | | | Divider 1 | 1 A | 0x5 | | | | | | | Divider 2 | 2.1 A | 0x5 | | | | | | | Divider 3 | 2.4 A | 0x5 | | | | | | | HVDCP | 1.5 A | 0x6 | | | | | | 500mA 表 8-2. Input Current Limit Setting from D+/D- Detection ### 8.3.3.4 ILIM Pin (BQ25622 Only) The ILIM pin clamps the input current limit to IINREG = $K_{ILIM}$ / $R_{ILIM}$ , where $R_{ILIM}$ is connected from the ILIM pin to GND. The ILIM pin can be used to limit the input current limit from 100 mA - 3.2 A. The input current is limited to the lower of the two values set by the ILIM pin and IINDPM register bits. The ILIM pin can also be used to monitor input current. The input current is proportional to the voltage on the ILIM pin and can be calculated by IIN = $(K_{ILIM} \times V_{ILIM})$ / $(R_{ILIM} \times 0.8)$ . The ILIM pin function is disabled when the EN\_EXTILIM bit is set to 0. An RC filter in parallel with R<sub>ILIM</sub> is required when the input current setting on the ILIM pin is either: - · below 400 mA or - above 2 A when using a 2.2-µH inductor The value for the RC filter is 1.2 k $\Omega$ and 330 nF, respectively. Unknown 5-V Adapter ### 8.3.3.5 Input Voltage Limit Threshold Setting (VINDPM Threshold) The BQ25620 and BQ25622 support a wide range of input voltage limit (3.8 V - 16.8 V). Its POR default VINDPM threshold is set at 4.6 V. The BQ25620 and BQ25622 also support dynamic VINDPM tracking, which tracks the battery voltage to ensure a sufficient margin between input and battery voltages for proper operation of the buck converter. This function is enabled via the VINDPM\_BAT\_TRACK register bit. When enabled, the actual input voltage limit is the higher of the VINDPM register or $V_{INDPM\_BAT\_TRACK}$ (VBAT + 400-mV typical offset.) #### 8.3.3.6 Converter Power-Up After the input current and voltage limits are set, the converter is enabled and the HSFET and LSFET start switching. If battery charging is disabled, the BATFET turns off. Otherwise, the BATFET stays on to charge the battery. Converter startup requires the following conditions: - VBUS has passed poor source qualification (refer to セクション 8.3.3.2) - VBUS > V<sub>BAT</sub> + V<sub>SLEEPZ</sub> - V<sub>VBUS</sub> < V<sub>VBUS</sub> OVP - EN\_HIZ = 0 - V<sub>SYS</sub> < V<sub>SYS</sub> OVP - T<sub>J</sub> < T<sub>SHUT</sub> The BQ25620 and BQ25622 provide soft start when the system rail is ramped up by setting IINDPM to its lowest programmable value and stepping up through each available setting until reaching the value set by IINDPM register. Concurrently, the system short protection limits the output current to approximately 0.5~A when the system rail is below $V_{SYS\ SHORT}$ . The device uses a highly efficient 1.5-MHz, fixed frequency pulse width modulated (PWM) step-down switching regulator. The internally compensated feedback loop keep tight control of the switching frequency under all conditions of input voltage, battery voltage, charge current and temperature, simplifying output filter design. The device switches to pulse frequency modulation (PFM) control at light load condition. The PFM\_FWD\_DIS and PFM\_OTG\_DIS bits can be used to disable the PFM operation in buck and boost respectively. Copyright © 2024 Texas Instruments Incorporated 資料に関するフィードバック(ご意見やお問い合わせ) を送信 23 ### 8.3.4 Power Path Management The BQ25620 and BQ25622 accommodate a wide range of input sources from a USB, wall adapter, wireless charger, to car charger. They provide automatic power path selection to supply the system from an input source, battery, or both. #### 8.3.4.1 Narrow VDC Architecture The BQ25620 and BQ25622 use the Narrow VDC architecture (NVDC) with BATFET separating system from battery. The minimum system voltage is set by VSYSMIN register setting. Even with a fully depleted battery, the system is regulated to the minimum system voltage. If charging is enabled, the BATFET operates in linear mode (LDO mode). The default minimum system voltage at POR is 3.52 V. As the battery voltage rises above the minimum system voltage, the BATFET is turned fully on. When battery charging is disabled and $V_{BAT}$ is above the minimum system voltage setting, or charging is terminated, the system is regulated 50 mV (typical) above battery voltage. #### 8.3.4.2 Dynamic Power Management To meet the USB maximum current limit and avoid overloading the adapter, the device features Dynamic Power Management (DPM), which continuously monitors the input current and input voltage. When the input source is overloaded, either the current exceeds the input current limit (IINDPM) or the voltage falls below the input voltage limit (VINDPM). The device then reduces the charge current until the input current falls below the input current limit and the input voltage rises above the input voltage limit. When the charge current is reduced to zero, but the input source is still overloaded, the system voltage starts to drop. Once the system voltage falls below the battery voltage by V<sub>SUPP</sub>, the device automatically enters the supplement mode where the BATFET turns on and the battery starts discharging so that the system is supported from both the input source and battery. ### 8.3.4.3 High Impedance Mode The host may place the BQ25620 and BQ25622 into high impedance mode by writing EN\_HIZ = 1. In high impedance mode, RBFET (Q1), HSFET (Q2) and LSFET (Q3) are turned off. The RBFET and HSFET block current flow to and from VBUS, putting the VBUS pin into a high impedance state. The BATFET (Q4) is turned on to connect the BAT to SYS. During high impedance mode, REGN is disabled and the digital clock is slowed to conserve power. #### 8.3.5 Battery Charging Management The BQ25620 and BQ25622 charge a 1-cell Li-lon battery with up to a 3.5-A charge current. The 15-m $\Omega$ BATFET improves charging efficiency and minimizes the voltage drop during discharging. ### 8.3.5.1 Autonomous Charging Cycle When battery charging is enabled (EN\_CHG bit = 1 and $\overline{\text{CE}}$ pin is LOW), the BQ25620 and BQ25622 autonomously complete a charging cycle without host involvement. The device default charging parameters are listed in $\frac{1}{2}$ 8-3. The host can always control the charging operations and optimize the charging parameters by writing to the corresponding registers through I<sup>2</sup>C. 表 8-3. Charging Parameter Default Setting | | VREG | VRECHG | ITRICKLE | IPRECHG | ICHG | ITERM | TOPOFF<br>TIMER | |---------|-------|---------------|----------|---------|---------|-------|-----------------| | BQ25620 | 4.2 V | VREG - 100 mV | 20 mA | 100 mA | 1040 mA | 60 mA | Disabled | | BQ25622 | 4.2 V | VREG - 100 mV | 20 mA | 100 mA | 1040 mA | 60 mA | Disabled | A new charge cycle starts when the following conditions are valid: - Converter starts per the conditions in セクション 8.3.3.6 - EN\_CHG = 1 - CE pin is low Copyright © 2024 Texas Instruments Incorporated - No thermistor fault on TS - · No safety timer fault The BQ25620 and BQ25622 automatically terminate the charging cycle when the charging current is below termination threshold, battery voltage is above recharge threshold, and device not is in DPM or thermal regulation. When a fully charged battery is discharged below VRECHG, the device automatically starts a new charging cycle. After charging terminates, toggling $\overline{\text{CE}}$ pin or EN\_CHG bit also initiates a new charging cycle. The STAT output indicates the charging status. Refer to セクション 8.3.8.3 for details of STAT pin operation. In addition, the status register (CHG\_STAT) indicates the different charging phases: 00-charging disabled or terminated, 01-constant current, 10 constant voltage, 11-topoff charging. ## 8.3.5.2 Battery Charging Profile The BQ25620 and BQ25622 charge the battery in five phases: trickle charge, pre-charge, constant current, constant voltage and an optional top-off charging phase. At the beginning of a charging cycle, the device checks the battery voltage and regulates current and voltage accordingly. 図 8-2. Battery Charging Profile ## 8.3.5.3 Charging Termination The BQ25620 and BQ25622 terminate a charge cycle when the battery voltage is above recharge threshold, the converter is in constant-voltage regulation and the current is below ITERM. Because constant-voltage regulation is required for termination, the BQ25620 and BQ25622 do not terminate while IINDPM, VINDPM or thermal regulation loops are active. After the charging cycle is completed, the BATFET turns off. The converter keeps running to power the system, and the BATFET can turn on again to engage supplement mode. Termination can be permanently disabled by writing 0 to EN TERM bit prior to charge termination. At low termination currents, due to the comparator offset, the actual termination current may be 10 mA to 20 mA higher than the termination target. In order to compensate for comparator offset, a programmable top-off timer can be applied after termination is detected. The top-off timer follows safety timer constraints, such that if the safety timers suspend, so does the top-off timer. Similarly, if the safety timers count at half-clock rate, so does the top-off timer. Refer to セクション 8.3.5.5 for the list of conditions. The host can read CHG\_STAT to find out the termination status. Top-off timer gets reset by any of the following conditions: - Charging cycle stop and restart (toggle CE pin, toggle EN\_CHG bit, charged battery falls below recharge threshold or adapter removed and replugged) - 2. Termination status low to high - 3. REG\_RST register bit is set The top-off timer settings are read in after is detected by the charger. Programming a top-off timer value after termination has no effect unless a recharge cycle is initiated. CHG\_FLAG is set to 1 when entering top-off timer segment and again when the top-off timer expires. #### 8.3.5.4 Thermistor Qualification The BQ25620 and BQ25622 provide a single thermistor input for battery temperature monitoring. The TS pin input of the battery temperature can be ignored by the charger if TS\_IGNORE = 1. When the TS pin feedback is ignored, the charger considers the TS to always be valid for charging mode and OTG mode, and TS\_STAT always reports 000. The TS pin may be left floating if TS\_IGNORE is set to 1. When TS\_IGNORE=1, the TS\_ADC channel is disabled, with TS\_ADC\_DIS forced to 1; Attempting to write to 0 is ignored. When TS\_IGNORE = 0, the charger adjusts the charging profile based on the TS pin feedback information according to the configurable profile described in 29928.3.5.4.1. When the battery temperature crosses from one temperature range to another, TS\_STAT is updated accordingly, and the charger sets the FLAG bit for the newly-entered temperature range. If TS\_MASK is set to 0, any change to TS\_STAT, including a transition to TS\_NORMAL, generates an $\overline{\text{INT}}$ pulse. #### 8.3.5.4.1 Advanced Temperature Profile in Charge Mode To improve the safety of charging Li-ion batteries, JEITA guideline was released on April 20, 2007. The guideline emphasized the importance of avoiding a high charge current and high charge voltage at certain low and high temperature ranges. As battery technology continues to evolve, battery manufacturers have released temperature safety specifications that extend beyond the JEITA standard. The BQ25620 and BQ25622 feature a highly flexible temperature-based charging profile to meet these advanced specifications while remaining backwards compatible with the original JEITA standard. $\boxtimes$ 8-3 shows the programmability for charger behavior under different battery temperature (TS) operating regions. 図 8-3. TS Charging Values Charging safety timer is adjusted within the temperature zones to reflect changes to the charging current. When IPRECHG and ICHG are reduced to 20% or 40% in the cool or warm temperature zones, the charging safety timer counts at half rate. If charging is suspended, the safety timer is suspended, the STAT pin blinks and CHG STAT is set to 00 (not charging or charge terminated.) ### 8.3.5.4.2 TS Pin Thermistor Configuration The typical TS resistor network is illustrated below. Copyright © 2024 Texas Instruments Incorporated 図 8-4. TS Resistor Network The value of RT1 and RT2 are determined from the resistance of the thermistor at 0 and 60°C (RTH $_{0degC}$ and RTH $_{60degC}$ ) and the corresponding voltage thresholds $V_{TS\_0degC}$ and $V_{TS\_60degC}$ (expressed as percentage of REGN with value between 0 and 1). For the most accurate thermistor curve fitting, use the rising threshold for $V_{TS\_COLD}$ at 0°C and the falling threshold for $V_{TS\_HOT}$ at 60°C, regardless of the actual register settings for TS\_TH1\_TH2\_TH3 and TS\_TH4\_TH5\_TH6. $$RT2 = \frac{RTH_{0degC} \times RTH_{60degC} \times \left(\frac{1}{V_{TS\_0degC}} - \frac{1}{V_{TS\_60degC}}\right)}{RTH_{60degC} \times \left(\frac{1}{V_{TS\_60degC}} - 1\right) - RTH_{0degC} \times \left(\frac{1}{V_{TS\_0degC}} - 1\right)}$$ (1) $$RT1 = \frac{\frac{1}{V_{TS\_0degC}} - 1}{\frac{1}{R_{T2}} + \frac{1}{RTH_{0degC}}}$$ (2) Assuming a 103AT NTC thermistor on the battery pack, the RT1 and RT2 are calculated to be 5.32 k $\Omega$ and 30.1 k $\Omega$ respectively. ## 8.3.5.4.3 Cold/Hot Temperature Window in OTG Mode For battery protection during boost OTG, BQ25620 and BQ25622 monitor the battery temperature to be within the TS\_TH\_OTG\_COLD to TS\_TH\_OTG\_HOT register settings. For a 103AT NTC thermistor with RT1 of 5.3 k $\Omega$ and RT2 of 31.1 k $\Omega$ , TS\_TH\_OTG\_COLD default is -10°C and TS\_TH\_OTG\_HOT default is 60°C. When temperature is outside of this range, the OTG mode is suspended with REGN remaining on. In addition, VBUS\_STAT bits are set to 000, TS\_STAT is set to 001 (TS\_OTG\_COLD) or 010 (TS\_OTG\_HOT), and TS\_FLAG is set. Once the battery temperature returns to normal temperature, the boost OTG is restarted and TS\_STAT returns to 000 (TS\_NORMAL). 図 8-5. TS Pin Thermistor Sense Threshold in Boost Mode #### 8.3.5.4.4 JEITA Charge Rate Scaling The TS\_ISET\_PRECOOL, TS\_ISET\_COOL, TS\_ISET\_PREWARM and TS\_ISET\_WARM cool and warm charge current fold backs are based on a 1C charging rate. The 1C rate is the battery capacity in mA-hours divided by 1 hour, so that a 500 mA-hour battery would have a 1C charging rate of 500 mA. The same battery would have a 2C charging rate of 1,000 mA. In order to convert the charging foldback, the host must set the CHG\_RATE register to the C rate for the battery. This scales the foldback accordingly. When TS\_ISET\_PRECOOL, TS\_ISET\_COOL, TS\_ISET\_PREWARM or TS\_ISET\_WARM is set to either 00 (suspend) or 11 (unchanged), the CHG\_RATE setting has no effect. A summary is provided in 表 8-4. | ₽X 0-4. ICHG FOIU BACK | | | | | | | |----------------------------------------------------------------|----------|-----------------------------------------|--|--|--|--| | TS_ISET_PRECOOL, TS_ISET_COOL, TS_ISET_PREWARM or TS_ISET_WARM | CHG_RATE | FOLD-BACK CURRENT AS PERCENTAGE OF ICHG | | | | | | 00 | Any | 0% (Suspended) | | | | | | 01 (20%) | 00 (1C) | 20% | | | | | | | 01 (2C) | 10% | | | | | | | 10 (4C) | 5% | | | | | | | 11 (6C) | 3.3% | | | | | | 10 (40%) | 00 (1C) | 40% | | | | | | | 01 (2C) | 20% | | | | | | | 10 (4C) | 10% | | | | | | | 11 (6C) | 6.6% | | | | | | 11 | Any | 100% | | | | | 表 8-4 ICHG Fold Back ## 8.3.5.4.5 TS\_BIAS Pin (BQ25622 Only) The The BQ25622 has the TS\_BIAS pin to isolate the battery temperature sensing thermistor and associated resistor-divider from REGN. The 103AT thermistor with typical resistor-divider network requires about 400 $\mu$ A to bias. The BQ25622 provides the TS\_BIAS pin, which is internally connected to the REGN LDO via a back-to-back MOSFET switch. When no temperature measurement is being taken, the switch is disabled to disconnect the thermistor and resistor-divider from the REGN LDO, saving the 400- $\mu$ A bias current from being expended unnecessarily. The TS\_BIAS pin has short-circuit protection. If a short is detected on the TS\_BIAS pin, the switch is disabled to disconnect the short from REGN. If this condition occurs, TS\_STAT register is set to 0x3. Charging and OTG modes are suspended until the short is removed. ## 8.3.5.5 Charging Safety Timers The BQ25620 and BQ25622 have three built-in safety timers to prevent extended charging cycle due to abnormal battery conditions. The fast charge safety timer and pre-charge safety timers are set through I<sup>2</sup>C CHG\_TMR and PRECHG\_TMR fields, respectively. The trickle charge timer is fixed at 1 hour. The trickle charging, pre-charging and fast charging safety timers can be disabled by setting EN\_SAFETY\_TMRS = 0. EN\_SAFETY\_TMRS can be enabled anytime regardless of which charging stage the charger is in. Each timer starts to count as soon as the following two conditions are simultaneously true: EN SAFETY TMRS=1 and the corresponding charging stage is active. When either the fast charging, trickle charging or pre-charging safety timer expires, the SAFETY\_TMR\_STAT and SAFETY\_TMR\_FLAG bits are set to 1. Events that cause a reduction in charging current also cause the charging safety timer to count at half-clock rate if TMR2X EN bit is set. During faults which suspend charging, the charge, pre-charge and trickle safety timers are also suspended, regardless of the state of the TMR2X\_EN bit. Once the fault goes away, charging resumes and the safety timer resumes from where it stopped. The charging safety timer and the charging termination can be disabled at the same time. Under this condition, the charging keeps running until it is disabled by the host. ### 8.3.6 USB On-The-Go (OTG) #### 8.3.6.1 Boost OTG Mode BQ25620 and BQ25622 support boost converter operation to deliver power from the battery to VBUS. The output voltage and maximum current are set in the VOTG and IOTG registers, respectively. VBUS\_STAT is set to 111 upon a successful entry into boost OTG. The boost operation is enabled when the following conditions are met: - 1. BAT above V<sub>BAT\_OTG</sub> - 2. VBUS less than $\overline{V}_{BAT}+V_{SIFFP}$ - 3. Boost mode operation is enabled (EN\_OTG = 1) - 4. V<sub>TS OTG HOT</sub> < V<sub>TS</sub> < V<sub>TS OTG COLD</sub> - 5. V<sub>REGN</sub> > V<sub>REGN</sub> OK - 6. 30 ms delay after EN OTG = 1 - 7. Boost mode regulation voltage in REG0x0C is greater than 105% of battery voltage. ## 8.3.7 Integrated 12-Bit ADC for Monitoring The BQ25620 and BQ25622 provide an integrated 12-bit ADC for the host to monitor various system parameters. To enable the ADC, the ADC\_EN bit must be set to '1'. The ADC is disabled by default (ADC\_EN = 0) to conserve power. The ADC is allowed to operate if either VBUS > $V_{POORSRC}$ or VBAT > $V_{BAT\_LOWV}$ is valid. If ADC\_EN is set to '1' before VBUS or VBAT reach their respective valid thresholds, then ADC\_EN stays '0'. The host can enable the ADC during HIZ mode by setting ADC\_EN = 1. At battery only condition, if the TS\_ADC channel is enabled, the ADC only operates when the battery voltage is higher than 3.2 V (the minimal value to turn on REGN), otherwise, the ADC operates when the battery voltage is higher than $V_{BAT\ LOWV}$ . The ADC\_DONE\_STAT, ADC\_DONE\_FLAG bits are set when a conversion is complete in one-shot mode only. During continuous conversion mode, the ADC\_DONE\_STAT, ADC\_DONE\_FLAG bits have no meaning and remain at 0. In one-shot mode, the ADC\_EN bit is set to 0 at the completion of the conversion, at the same time as the ADC\_DONE\_FLAG bit is set. In continuous mode, the ADC\_EN bit remains at 1 until the user disables the ADC by setting it to 0. #### 8.3.8 Status Outputs ( PG, STAT, INT) #### 8.3.8.1 PG Pin Power Good Indicator The PG pin goes LOW to indicate a good input source when: - V<sub>VBUS</sub> is above V<sub>VBUS</sub> UVLOZ - V<sub>VBUS</sub> is above battery (not in sleep) - V<sub>VBUS</sub> is below V<sub>VBUS</sub> OVP threshold - V<sub>VBUS</sub> is above V<sub>POORSRC</sub> when I<sub>POORSRC</sub> current is applied (not a poor source) #### 8.3.8.2 Interrupts and Status, Flag and Mask Bits The device incorporates an interrupt pin (INT) to inform a host microcontroller of status changes without requiring microcontroller polling. Each reported event has a status field, a flag bit and a mask bit. The status field reports the status at the time that it is read. The flag bit is latched and, once set to 1, will remain at 1 until the Copyright © 2024 Texas Instruments Incorporated 資料に関するフィードバック(ご意見やお問い合わせ)を送信 29 host reads the bit, which will clear it to 0. The mask bit determines whether or not an interrupt pulse will be generated when the flag bit is set. 図 8-6. Relationship Between STAT, FLAG, and MASK The flag bit is set upon certain transitions of the status field. These transitions also generate an $\overline{\text{INT}}$ pulse if the associated mask bit is set to 0. Because the $\overline{\text{INT}}$ is generated from the status field transition and not the flag bit, an $\overline{\text{INT}}$ pulse is sent to the host even if the associated flag is already set to 1 when the status transition occurs. Details of this behavior are shown in $\boxtimes$ 8-6. The default behavior is to generate a 256- $\mu$ s $\overline{\text{INT}}$ pulse when any flag bit is set to 1. These pulses may be masked out on a flag-by-flag basis by setting a flag's mask bit to 1. Setting the mask bit does not affect the transition of the flag bit from 0 to 1, only the generation of the 256- $\mu$ s $\overline{\text{INT}}$ pulse. ### 8.3.8.3 Charging Status Indicator (STAT) The BQ25620 and BQ25622 indicates charging state on the open drain STAT pin. The STAT pin can drive an LED. The STAT pin function can be disabled via the DIS STAT bit. | ₹ 0-0. OTALL IIII Otate | | | | | | |------------------------------------------------------------------------------------------------------------------|------------------|--|--|--|--| | CHARGING STATE | STAT INDICATOR | | | | | | Charging in progress (including recharge) | LOW | | | | | | Not charging, no fault detected. (Includes charging complete, Charge Disabled, no adapter present, in OTG mode.) | HIGH | | | | | | Charge suspend | Blinking at 1 Hz | | | | | 表 8-5. STAT Pin State ## 8.3.8.4 Interrupt to Host ( INT) In many applications, the host does not continually poll the charger status registers. Instead, the INT pin may be used to notify the host of a status change with a 256-µs $\overline{\text{INT}}$ pulse. Upon receiving the interrupt pulse, the host may read the flag registers (Charger\_Flag\_X and FAULT\_Flag\_X) to determine the event that caused the interrupt, and for each flagged event, read the corresponding status registers (Charger\_Status\_X and FAULT\_Status\_X) to determine the current state. Once set to 1, the flag bits remain latched at 1 until they are read by the host, which clears them. The status bits, however, are updated whenever there is a change to status and always represent the current state of the system. All of the $\overline{\text{INT}}$ events can be masked off to prevent $\overline{\text{INT}}$ pulses from being sent out when they occur, with the exception of the initial power-up interrupt. Interrupt events are masked by setting their mask bit in registers (Charger\_Mask\_X and FAULT\_Mask\_X). Events always cause the corresponding flag bit to be set to 1, regardless of whether or not the interrupt pulse has been masked. #### 8.3.9 BATFET Control The BQ25620 and BQ25622 have an integrated, bi-directionally blocking BATFET that can be turned off to remove leakage current from the battery to the system. The BATFET is controlled by the BATFET\_CTRL register bits, and supports shutdown mode, ship mode and system power reset. #### 表 8-6. BATFET Control Modes | MODE | BATFET | l <sup>2</sup> C | ENTRY, NO ADAPTER | ENTRY, WITH ADAPTER, BATFET_CTRL_WVBUS = 0 | ENTRY, WITH ADAPTER,<br>BATFET_CTRL_WVBUS<br>= 1 | EXIT | |---------------|--------------------|------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------| | Normal | On | Active | N/A | N/A | N/A | N/A | | Ship mode | Off | Off | Writing BATFET_CTRL = 10 turns off BATFET after BATFET_DLY and enters ship mode. | Writing BATFET_CTRL = 10 has no effect while adapter is present. When both BATFET_DLY has expired and the adapter is removed, the device turns off BATFET and enters ship mode. Writing BATFET_CTRL = 00 before adapter is removed aborts ship mode. | Writing BATFET_CTRL = 10 turns off BATFET after BATFET_DLY. When both BATFET_DLY has expired and adapter is removed, the device enters ship mode. Writing BATFET_CTRL = 00 before adapter is removed turns BATFET on and aborts ship mode. | QON or<br>adapter<br>plug-in | | System reset | On to Off<br>to On | Active | Writing BATFET_CTRL = 11 initiates system reset after BATFET_DLY. Holding QON low for t <sub>QON_RST</sub> initiates immediate reset (BATFET_DLY is not applied.) | Writing BATFET_CTRL = 11 is ignored and BATFET_CTRL resets to 00. Holding QON low for t <sub>QON_RST</sub> is ignored. | Writing BATFET_CTRL = 11 initiates system reset after BATFET_DLY. Holding QON low for t <sub>QON_RST</sub> initiates immediate reset. Converter is placed in HIZ during system reset and exits HIZ when system reset completes. | N/A | | Shutdown mode | Off | Off | Writing BATFET_CTRL = 01 turns off BATFET after BATFET_DLY and enters shutdown. | Writing BATFET_CTRL = 0 ignored, regardless of BATF setting, and BATFET_CTRL | ET_CTRL_WVBUS | Adapter<br>plug-in | #### 8.3.9.1 Shutdown Mode For the lowest battery leakage current, the host can shut down the BQ25620 and BQ25622 by setting the register bits BATFET\_CTRL to 01. In this mode, the BATFET is turned off to prevent the battery from powering the system, the I<sup>2</sup>C is disabled and the charger is totally shut down. The BQ25620 and BQ25622 can only be woken up by plugging in an adapter. When the adapter is plugged in, the BQ25620 and BQ25622 start back up with all register settings in their POR default. After the host sets BATFET\_CTRL to 01, the BATFET turns off after waiting either 20 ms or 10 s as configured by BATFET\_DLY register bit. Shutdown mode can only be entered when $V_{VBUS} < V_{VBUS\_UVLO}$ , regardless of the BATFET\_CTRL\_WVBUS setting, which has no effect on shutdown mode entry. If the host writes BATFET\_CTRL = 01 with $V_{VBUS} > V_{VBUS\_UVLOZ}$ , the request is ignored and the BATFET\_CTRL bits are set back to 00. If the host writes BATFET\_CTRL to 01 while boost OTG, the BQ25620 and BQ25622 first exit from boost OTG by setting EN OTG = 0 and then enters shutdown mode. $\overline{\text{QON}}$ has no effect during shutdown mode. The internal pull-up on the $\overline{\text{QON}}$ pin is disabled during shutdown to prevent leakage through the pin. ## 8.3.9.2 Ship Mode The host may place the BQ25620 and BQ25622 into ship mode by setting BATFET\_CTRL = 10. In ship mode, the BATFET is turned off to prevent the battery from powering the system, and the $I^2C$ is disabled. Ship mode English Data Sheet: SLUSEG2 has slightly higher quiescent current than shutdown mode, but $\overline{\text{QON}}$ may be used to exit from ship mode. The BQ25620 and BQ25622 are taken out of ship mode by either of these methods: - Pulling the QON pin low for t<sub>SM EXIT</sub> - V<sub>VBUS</sub> > V<sub>VBUS</sub> <sub>UVLOZ</sub> (adapter plug-in) When the BQ25620 and BQ25622 exit from ship mode, the registers are reset to their POR values. Ship mode is only entered when the adapter is not present. Setting BATFET\_CTRL = 10 while $V_{VBUS} > V_{VBUS\_UVLOZ}$ (adapter present) either disables the BATFET or has no immediate effect depending on the setting of BATFET\_CTRL\_WVBUS. When BATFET\_CTRL\_WVBUS is set to 0 and $V_{VBUS} > V_{VBUS\_UVLO}$ (adapter present), setting BATFET\_CTRL = 10 has no immediate effect. If the adapter is removed while BATFET\_CTRL is set to 10, then the BATFET is disabled and the device enters ship mode. The BATFET turns off either after $t_{BATFET\_DLY}$ or when the adapter is removed, whichever comes later. When BATFET\_CTRL\_WVBUS is set to 1 and $V_{VBUS} > V_{VBUS\_UVLO}$ (adapter present), setting BATFET\_CTRL = 10 turns off the BATFET after $t_{BATFET\_DLY}$ . The converter continues to run while the adapter is present, supplying SYS power from the adapter. If the adapter is removed while BATFET\_CTRL is set to 10, the BQ25620 and BQ25622 enters ship mode. Ship mode is entered either after $t_{BATFET\_DLY}$ or when the adapter is removed, whichever comes later. #### 8.3.9.3 System Power Reset The BATFET functions as a load switch between battery and system when the converter is not running. By changing the state of BATFET from on to off, systems connected to SYS can be power cycled. Any of the following conditions initiates a system power reset: - BATFET CTRL WVBUS = 1 and QON is pulled low for tQON RST - BATFET CTRL WVBUS = 1 and BATFET CTRL = 11 - BATFET\_CTRL\_WVBUS = 0 and VBUS < V<sub>VBUS</sub> UVLO simultaneously with QON pulled low for tQON\_RST - BATFET\_CTRL\_WVBUS = 0 and VBUS < V<sub>VBUS\_UVLO</sub> and BATFET\_CTRL = 11 図 8-7. System Power Reset Timing When BATFET\_CTRL\_WVBUS is set to 1, system power reset proceeds if either BATFET\_CTRL is set to 11 or $\overline{QON}$ is pulled low for $t_{QON\_RST}$ , regardless of whether VBUS is present or not . There is a delay of $t_{BATFET\_DLY}$ before initiating the system power reset. If $\overline{QON}$ is pulled low, there is no delay after the tQON\_RST completes, regardless of BATFET\_DLY setting. The system power reset can be initiated from the battery only condition, from OTG mode or from the forward charging mode with adapter present. If the system power is reset when the charger is in boost OTG mode, the boost OTG mode is first stopped by setting EN\_OTG = 0. 資料に関するフィードバック(ご意見やお問い合わせ)を送信 Copyright © 2024 Texas Instruments Incorporated #### 8.3.10 Protections ## 8.3.10.1 Voltage and Current Monitoring in Battery Only and HIZ Modes The BQ25620 monitors a reduced set of voltages and currents when operating from battery without an adapter or when operating from battery in high impedance mode. #### 8.3.10.1.1 Battery Undervoltage Lockout In battery-only mode, the BQ25620 disables the BATFET if $V_{BAT}$ falls below $V_{BAT\_UVLO}$ , separating the system from the battery. $I^2C$ is disabled as well. Upon exit from the undervoltage lockout condition when either $V_{BAT}$ rises above $V_{BAT\_UVLOZ}$ or $V_{VBUS}$ rises above $V_{VBUS\_UVLOZ}$ , $I^2C$ will be re-enabled and the registers are reset to their POR values. ### 8.3.10.1.2 Battery Overcurrent Protection The BQ25620 has a two-level battery overcurrent protection. The $I_{BAT\_PK}$ threshold is set by IBAT\_PK and provides a fast (100 µs) protection for the battery discharging. $I_{BATFET\_OCP}$ provides a slower (50 ms), fixed-threshold protection for the BATFET. If the battery discharge current becomes higher than either threshold for its protection timer, the BAT\_FAULT\_STAT and BAT\_FAULT\_FLAG fault register bits are set to 1, and the BATFET enters hiccup mode with 100-ms off-time and ~1% on-time. The BAT\_FAULT\_STAT will return to 0 once the BATFET is disabled for the hiccup mode. Once the BATFET is turned back on, the $I_{BAT\_PK}$ and $I_{BATFET\_OCP}$ thresholds are re-evaluated. In boost OTG mode, if the battery discharging current is higher than either $I_{BAT\_PK}$ or $I_{BATFET\_OCP}$ for their respective protection timers, the charger exits OTG mode by clearing the EN\_OTG bit. ### 8.3.10.2 Voltage and Current Monitoring in Buck Mode #### 8.3.10.2.1 Input Overvoltage If VBUS voltage rises above $V_{VBUS\_OVP}$ , the converter stops switching to protect the internal power MOSFETs and $I_{PMID\_LOAD}$ discharge current is applied to bring down VBUS voltage. VBUS\_FAULT\_FLAG and VBUS\_FAULT\_STAT are set to 1. When VBUS falls back below $V_{VBUS\_OVPZ}$ , VBUS\_OVP\_STAT will transition to 0 and the converter will resume switching. #### 8.3.10.2.2 System Overvoltage Protection (SYSOVP) When VSYS rises above the $V_{SYS\_OVP}$ threshold (around 250 mV above VBAT when not charging) in forward converter operation, the converter stops switching to limit voltage overshoot and applies $I_{SYS\_LOAD}$ to pull down the system voltage. VSYS\_FAULT\_FLAG and VSYS\_FAULT\_STAT are set to 1. Once VSYS drops below $V_{SYS\_OVP}$ , the converter resumes switching, the 30 mA discharge current is removed and VSYS\_FAULT\_STAT transitions to 0. ### 8.3.10.2.3 Forward Converter Cycle-by-Cycle Current Limit The converter has cycle-by-cycle peak overcurrent protection in the switching MOSFETs. In forward mode, if the current through Q2 exceeds I<sub>HSFET\_OCP</sub>, the converter will immediately turn off the high-side gate drive for the remainder of the switching cycle. Normal switching resumes on the next switching cycle. #### 8.3.10.2.4 System Short When the SYS voltage falls below $V_{SYS\_SHORT}$ , the charger enters PFM operation to limit the output current to approximately 0.5 A or less. SYS\_FAULT\_STAT and SYS\_FAULT\_FLAG bits are set to 1. If $V_{SYS}$ rises above $V_{SYS\_SHORTZ}$ , the converter exits forced PFM mode, and the SYS\_FAULT\_STAT bit is set to 0. #### 8.3.10.2.5 Battery Overvoltage Protection (BATOVP) When $V_{BAT}$ transitions above $V_{BAT\_OVP}$ , the BQ25620 disables charging by disabling the BATFET and applies $I_{BAT\_LOAD}$ current source to discharge excess BAT voltage. If battery voltage remains above the threshold , BAT\_FAULT\_FLAG is set to 1 and BAT\_FAULT\_STAT transitions to 1. Once $V_{BAT}$ falls below $V_{BAT\_OVPZ}$ , charging resumes and BAT\_FAULT\_STAT transitions back to 0. Copyright © 2024 Texas Instruments Incorporated 資料に関するフィードバック(ご意見やお問い合わせ) を送信 33 #### 8.3.10.2.6 Sleep and Poor Source Comparators The sleep comparator is used to suspend the converter if the adapter voltage is insufficient to maintain buck converter operation while charging the battery. If $V_{VBUS}$ falls below $V_{BAT} + V_{SLEEP}$ , the converter stops switching, the $\overline{PG}$ pin transitions high, and $VBUS_{AULT}STAT$ and $VBUS_{AULT}STAT$ and $VBUS_{AULT}STAT$ are set to 1. If $V_{VBUS}$ rises back above $V_{BAT} + V_{SLEEPZ}$ , the converter restarts, and the $\overline{PG}$ pin transitions low. If $V_{VBUS}$ falls below $V_{POORSRC}$ , the converter stops switching and the $\overline{PG}$ pin transitions high (if not already suspended and high due to the sleep comparator), and the VBUS\_STAT transitions to 000 and the device transitions to battery-only mode. If $V_{VBUS}$ rises above $V_{POORSRC}$ , it is a new adapter attach, and poor source qualification will be run in addition to D+/D- detection if enabled. VBUS\_STAT and the $\overline{PG}$ pin state will be determined by the adapter attach sequence as outlined in $\overline{P}$ 8.3.3. ### 8.3.10.3 Voltage and Current Monitoring in Boost Mode BQ25620 closely monitors VBUS, SYS and BAT voltages, as well as VBUS, BAT and LSFET currents to ensure safe boost mode operation. #### 8.3.10.3.1 Boost Mode Overvoltage Protection During OTG operation, BQ25620 uses two comparators to sense output overvoltage at VBUS and PMID. If either VBUS or PMID voltage rises above their OVP threshholds, the converter stops switching and attempts to discharge the voltage. If the OVP condition persists (200 $\mu$ s), OTG\_FAULT\_FLAG is set to 1, OTG\_FAULT\_STAT transitions to 1 and the converter powers down into a fault condition. #### 8.3.10.3.2 Boost Mode Duty Cycle Protection After an initial startup blanking period, BQ25620 monitors the PMID voltage during boost OTG mode to ensure that PMID voltage remains sufficiently above VSYS to maintain the minimum duty cycle. If $V_{PMID}$ falls below $V_{BOOST\ DUTY}$ (105% $V_{SYS}$ typical), the converter stops and enters hiccup mode. If the boost converter cannot recover from hiccup mode, EN\_OTG bit is cleared and the device exits boost mode. The host may attempt to restart boost OTG mode by setting EN\_OTG = 1. #### 8.3.10.3.3 Boost Mode PMID Undervoltage Protection During boost OTG mode, BQ25620 converter monitors PMID for undervoltage. If the PMID voltage falls below $V_{OTG\ UVP}$ , the converter stops and enters hiccup mode. If the boost converter cannot recover from hiccup mode, EN\_OTG bit is cleared and the device exits boost mode. The host may attempt to restart boost OTG mode by setting EN\_OTG = 1. #### 8.3.10.3.4 Boost Mode Battery Undervoltage If $V_{BAT}$ falls below $V_{BAT\_OTGZ}$ during OTG mode, the charger exits OTG mode by setting EN\_OTG = 0, and BAT\_FAULT\_STAT and BAT\_FAULT\_FLAG are set to 1. Setting EN\_OTG = 1 while $V_{BAT\_OTG}$ will not enter OTG and the EN\_OTG bit will be cleared to 0. When the battery is charged above $V_{BAT\_OTG}$ , OTG mode may be entered by setting EN\_OTG = 1. #### 8.3.10.3.5 Boost Converter Cycle-by-Cycle Current Limit The converter has cycle-by-cycle peak overcurrent protection in the switching MOSFETs. In OTG mode, if the current through Q3 exceeds I<sub>LSFET\_OCP</sub>, the converter will immediately turn off the low-side gate drive for the remainder of the switching cycle. Normal switching resumes on the next switching cycle. #### 8.3.10.3.6 Boost Mode SYS Short If VSYS falls below VSYS\_SHORT in boost OTG mode, BQ25620 immediately stops the boost converter, enters hiccup mode, and sets SYS\_FAULT\_FLAG to 1. If the boost converter cannot recover from hiccup mode, EN\_OTG bit is cleared and the device exits boost mode. The host may attempt to restart boost OTG mode by setting EN\_OTG = 1. Copyright © 2024 Texas Instruments Incorporated ### 8.3.10.4 Thermal Regulation and Thermal Shutdown #### 8.3.10.4.1 Thermal Protection in Buck Mode The BQ25620 monitors the internal junction temperature $T_J$ to avoid overheating the chip and limits the IC junction temperature in buck mode. When the internal junction temperature exceeds the $T_{REG}$ thermal regulation limit (TREG register configuration), the device lowers the charging current. During thermal regulation, the safety timer runs at half the clock rate, and the TREG\_FLAG and TREG\_STAT bits are set to 1. Additionally, the device has thermal shutdown to turn off the converter and BATFET when IC junction temperature exceeds $T_{SHUT}$ . The fault bit TSHUT\_FLAG is set to 1 and TSHUT\_STAT transitions to 1. The BATFET and converter are re-enabled when IC temperature is $T_{SHUT}$ HYS below $T_{SHUT}$ , and TSHUT\_STAT transitions to 0. #### 8.3.10.4.2 Thermal Protection in Boost Mode The device monitors the internal junction temperature to provide thermal shutdown during boost mode. When IC junction temperature exceeds $T_{SHUT}$ , the boost mode is disabled by setting EN\_OTG bit low and BATFET is turned off, and TSHUT\_FLAG is set to 1. When IC junction temperature is below $T_{SHUT}$ - $T_{SHUT\_HYS}$ , the BATFET is enabled automatically to allow system to restore and the host can re-enable EN\_OTG bit to recover. ### 8.3.10.4.3 Thermal Protection in Battery-Only Mode The BQ25620 monitors the internal junction temperature $T_J$ to avoid overheating the chip and limits the IC junction temperature in battery-only mode. The device has thermal shutdown to turn off the BATFET when IC junction temperature exceeds $T_{SHUT}$ . The fault bit TSHUT\_FLAG is set to 1 and TSHUT\_STAT transitions to 1. The BATFET is re-enabled when IC temperature is $T_{SHUT}$ HYS below $T_{SHUT}$ , and TSHUT\_STAT transitions to 0. ### 8.4 Device Functional Modes #### 8.4.1 Host Mode and Default Mode The device is a host controlled charger, but it can operate in default mode without host management. In default mode, the device can be used as an autonomous charger with no host or while host is in sleep mode. When the charger is in default mode, WD\_STAT bit becomes HIGH, WD\_FLAG is set to 1, and an $\overline{\text{INT}}$ is asserted low to alert the host (unless masked by WD\_MASK). The WD\_FLAG bit would read as 1 upon the first read and then 0 upon subsequent reads. When the charger is in host mode, WD\_STAT bit is LOW. After power-on-reset, the device starts in default mode with watchdog timer expired. All the registers are in the default settings. In default mode, the device keeps charging the battery with default 1-hour trickle charging safety timer, 2-hour pre-charging safety timer and the 12-hour fast charging safety timer. At the end of the 1-hour or 2-hour or 12-hour timer expired, the charging is stopped and the buck converter continues to operate to supply system load. A write to any $I^2C$ register transitions the charger from default mode to host mode, and initiates the watchdog timer. All the device parameters can be programmed by the host. To keep the device in host mode, the host has to reset the watchdog timer by writing 1 to WD\_RST bit before the watchdog timer expires (WD\_STAT bit is set), or disable watchdog timer by setting WATCHDOG bits = 00. When the watchdog expires, the device returns to default mode. The ICHG value is divided in half when the watchdog timer expires, and a number of other fields are reset to their POR default values as shown in the notes column of the register tables in セクション 8.6. When watchdog timer expires, WD\_STAT and WD\_FLAG is set to 1, and an INT is asserted low to alert the host (unless masked by WD MASK). Product Folder Links: BQ25620 BQ25622 Copyright © 2024 Texas Instruments Incorporated 資料に関するフィードバック(ご意見やお問い合わせ)を送信 35 図 8-8. Watchdog Timer Flow Chart ## 8.4.2 Register Bit Reset Beside a register reset by the watchdog timer in default mode, the register and the timer can be reset to the default value by writing the REG\_RST bit to 1. The register bits, which can be reset by the REG\_RST bit, are noted in the Register Map section. After the register reset, the REG\_RST bit goes back from 1 to 0 automatically. ## 8.5 Programming #### 8.5.1 Serial Interface The BQ25620 and BQ25622 uses an I<sup>2</sup>C compatible interface for flexible charging parameter programming and instantaneous device status reporting. I<sup>2</sup>C is a bi-directional 2-wire serial interface. Only two open-drain bus lines are required: a serial data line (SDA), and a serial clock line (SCL). The device has 7-bit I<sup>2</sup>C address 0x6B, receiving control inputs from a host device such as a micro-controller or digital signal processor through register addresses 0x02 – 0x38. The host device initiates all transfers and the charger responds. Register reads outside of these addresses return 0xFF. When the bus is free, both SDA and SCL lines are HIGH. The I<sup>2</sup>C interface supports standard mode (up to 100 kbits/s), fast mode (up to 400 kbits/s) and fast mode plus (up to 1 Mbits/s.) These lines are pulled up to a reference voltage via pull-up resistor. The device I<sup>2</sup>C detection thresholds support a communication reference voltage from 1.2 V to 5 V. Due to the ultra low $I_Q$ when the device operates in low power mode, it is necessary ensure a minimum of 128µs between a START command and any subsequent START command on the $I^2C$ bus. The recommended minimum $t_{huf}$ (bus free time between a STOP and START condition) depends on the $I^2C$ mode: - Standard mode (100 kbits/s): - No additional requirements - Fast mode (400 kbits/s): - Increase I<sup>2</sup>C t<sub>buf</sub> to at least 80 μs - If using repeated start commands, ensure I<sup>2</sup>C tsu:STA is at least 80 μs - Fast mode plus (1 Mbits/s): - Increase I<sup>2</sup>C t<sub>buf</sub> to at least 120 μs - If using repeated start commands, ensure I<sup>2</sup>C tsu:STA is at least 120 μs These recommendations assume a successful I<sup>2</sup>C transaction. It is also necessary to ensure a minimum 128µs time between two START commands in the case of a NACK. #### 8.5.1.1 Data Validity The data on the SDA line must be stable during the HIGH period of the clock. The HIGH or LOW state of the data line can only change when the clock signal on the SCL line is LOW. One clock pulse is generated for each data bit transferred. 図 8-9. Bit Transfer on the I<sup>2</sup>C Bus #### 8.5.1.2 START and STOP Conditions All transactions begin with a START (S) and are terminated with a STOP (P). A HIGH to LOW transition on the SDA line while SCL is HIGH defines a START condition. A LOW to HIGH transition on the SDA line when the SCL is HIGH defines a STOP condition. Copyright © 2024 Texas Instruments Incorporated 資料に関するフィードバック(ご意見やお問い合わせ)を送信 START and STOP conditions are always generated by the host. The bus is considered busy after the START condition, and free after the STOP condition. 図 8-10. START and STOP Conditions on the I<sup>2</sup>C Bus #### 8.5.1.3 Byte Format Every byte on the SDA line must be 8 bits long. The number of bytes to be transmitted per transfer is unrestricted. Each byte has to be followed by an ACKNOWLEDGE (ACK) bit. Data is transferred with the Most Significant Bit (MSB) first. If target cannot receive or transmit another complete byte of data until it has performed some other function, it can hold the SCL line low to force the host into a wait state (clock stretching). Data transfer then continues when the target is ready for another byte of data and releases the SCL line. 図 8-11. Data Transfer on the I<sup>2</sup>C Bus #### 8.5.1.4 Acknowledge (ACK) and Not Acknowledge (NACK) The ACK signaling takes place after each transmitted byte. The ACK bit allows the target to signal the host that the byte was successfully received and another byte may be sent. All clock pulses, including the acknowledge $9^{th}$ clock pulse, are generated by the host. The host releases the SDA line during the acknowledge clock pulse so the target can pull the SDA line LOW and it remains stable LOW during the HIGH period of this 9<sup>th</sup> clock pulse. A NACK is signaled when the SDA line remains HIGH during the 9<sup>th</sup> clock pulse. The host can then generate either a STOP to abort the transfer or a repeated START to start a new transfer. #### 8.5.1.5 Target Address and Data Direction Bit After the START signal, a target address is sent. This address is 7 bits long, followed by the 8 bit as a data direction bit (bit R/ $\overline{W}$ ). A zero indicates a transmission (WRITE) and a one indicates a request for data (READ). The device 7-bit address is defined as 1101 011' (0x6B). 図 8-12. Complete Data Transfer on the I<sup>2</sup>C Bus #### 8.5.1.6 Single Write and Read 図 8-13. Single Write 図 8-14. Single Read If the register address is not defined, the charger IC sends back NACK and returns to the idle state. #### 8.5.1.7 Multi-Write and Multi-Read The charger device supports multi-byte read and multi-byte write of all registers. These multi-byte operations are allowed to cross register boundaries. For instance, the entire register map may be read in a single operation with a 39-byte read that starts at register address 0x01. 図 8-15. Multi-Write 図 8-16. Multi-Read Copyright © 2024 Texas Instruments Incorporated 資料に関するフィードバック(ご意見やお問い合わせ) を送信 39 ## 8.6 Register Maps I<sup>2</sup>C Device Address: 0x6B. # 8.6.1 Register Programming The BQ25620 and BQ25622 contain 8-bit and 16-bit registers. When writing to 16-bit registers, I<sup>2</sup>C transactions follow the little endian format, starting at the address of the least significant byte and writing both register bytes in a single 16-bit transaction. # 8.6.2 BQ25620 Registers $\frac{1}{8}$ 8-7 lists the memory-mapped registers for the BQ25620 registers. All register offset addresses not listed in $\frac{1}{8}$ 8-7 should be considered as reserved locations and the register contents should not be modified. 表 8-7. BQ25620 Registers | Address | Acronym | Register Name | Section | |---------|--------------------------------|------------------------|---------| | 2h | REG0x02_Charge_Current_Limit | Charge Current Limit | Go | | 4h | REG0x04_Charge_Voltage_Limit | Charge Voltage Limit | Go | | 6h | REG0x06_Input_Current_Limit | Input Current Limit | Go | | 8h | REG0x08_Input_Voltage_Limit | Input Voltage Limit | Go | | Ah | REG0x0A_IOTG_regulation | IOTG regulation | Go | | Ch | REG0x0C_VOTG_regulation | VOTG regulation | Go | | Eh | REG0x0E_Minimal_System_Voltage | Minimal System Voltage | Go | | 10h | REG0x10_Pre-charge_Control | Pre-charge Control | Go | | 12h | REG0x12_Termination_Control | Termination Control | Go | | 14h | REG0x14_Charge_Control_0 | Charge Control 0 | Go | | 15h | REG0x15_Charge_Timer_Control | Charge Timer Control | Go | | 16h | REG0x16_Charger_Control_1 | Charger Control 1 | Go | | 17h | REG0x17_Charger_Control_2 | Charger Control 2 | Go | | 18h | REG0x18_Charger_Control_3 | Charger Control 3 | Go | | 19h | REG0x19_Charger_Control_4 | Charger Control 4 | Go | | 1Ah | REG0x1A_NTC_Control_0 | NTC Control 0 | Go | | 1Bh | REG0x1B_NTC_Control_1 | NTC Control 1 | Go | | 1Ch | REG0x1C_NTC_Control_2 | NTC Control 2 | Go | | 1Dh | REG0x1D_Charger_Status_0 | Charger Status 0 | Go | | 1Eh | REG0x1E_Charger_Status_1 | Charger Status 1 | Go | | 1Fh | REG0x1F_FAULT_Status_0 | FAULT Status 0 | Go | | 20h | REG0x20_Charger_Flag_0 | Charger Flag 0 | Go | | 21h | REG0x21_Charger_Flag_1 | Charger Flag 1 | Go | | 22h | REG0x22_FAULT_Flag_0 | FAULT Flag 0 | Go | | 23h | REG0x23_Charger_Mask_0 | Charger Mask 0 | Go | | 24h | REG0x24_Charger_Mask_1 | Charger Mask 1 | Go | | 25h | REG0x25_FAULT_Mask_0 | FAULT Mask 0 | Go | | 26h | REG0x26_ADC_Control | ADC Control | Go | | 27h | REG0x27_ADC_Function_Disable_0 | ADC Function Disable 0 | Go | | 28h | REG0x28_IBUS_ADC | IBUS ADC | Go | | 2Ah | REG0x2A_IBAT_ADC | IBAT ADC | Go | | 2Ch | REG0x2C_VBUS_ADC | VBUS ADC | Go | | 2Eh | REG0x2E_VPMID_ADC | VPMID ADC | Go | | 30h | REG0x30_VBAT_ADC | VBAT ADC | Go | | 32h | REG0x32_VSYS_ADC | VSYS ADC | Go | | 34h | REG0x34_TS_ADC | TS ADC | Go | | 36h | REG0x36_TDIE_ADC | TDIE ADC | Go | | 38h | REG0x38_Part_Information | Part Information | Go | Complex bit access types are encoded to fit into small table cells. $\frac{1}{2}$ 8-8 shows the codes that are used for access types in this section. 表 8-8. BQ25620 Access Type Codes | 2001 2 420020 1900 00000 | | | | | | | | | |--------------------------|------------------------|----------------------------------------|--|--|--|--|--|--| | Access Type | Code | Description | | | | | | | | Read Type | | | | | | | | | | R | R | Read | | | | | | | | Write Type | Write Type | | | | | | | | | W | W | Write | | | | | | | | Reset or Default | Reset or Default Value | | | | | | | | | -n | | Value after reset or the default value | | | | | | | # 8.6.2.1 REG0x02\_Charge\_Current\_Limit Register (Address = 2h) [Reset = 0340h] REG0x02\_Charge\_Current\_Limit is shown in 図 8-17 and described in 表 8-9. Return to the Summary Table. Charge Current Limit 図 8-17. REG0x02\_Charge\_Current\_Limit Register 表 8-9. REG0x02\_Charge\_Current\_Limit Register Field Descriptions | Bit | Field | Туре | Reset | Description | | | | | |-------|----------|------|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--| | 15:12 | RESERVED | R | 0h | Reserved | | | | | | 11:6 | ICHG | R/W | Dh | Charge Current Regulation Limit: This 16-bit register follows the little-endian convention. ICHG[5:2] falls in REG0x03[3:0], and ICHG[1:0] falls in REG0x02[7:6]. POR: 1040mA (Dh) Range: 80mA-3520mA (1h-2Ch) Clamped Low Clamped High Bit Step: 80mA (1h) NOTE: When Q4_FULLON=1, this register has a minimum value of 160mA | | | | | | 5:0 | RESERVED | R | 0h | Reserved | | | | | #### 8.6.2.2 REG0x04\_Charge\_Voltage\_Limit Register (Address = 4h) [Reset = 0D20h] REG0x04\_Charge\_Voltage\_Limit is shown in 図 8-18 and described in 表 8-10. Return to the Summary Table. Charge Voltage Limit 図 8-18. REG0x04\_Charge\_Voltage\_Limit Register 資料に関するフィードバック(ご意見やお問い合わせ) を送信 ## 図 8-18. REG0x04\_Charge\_Voltage\_Limit Register (続き) R/W-1A4h R-0h ## 表 8-10. REG0x04\_Charge\_Voltage\_Limit Register Field Descriptions | Bit | Field | Туре | Reset | Description | |-------|----------|------|-------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 15:12 | RESERVED | R | 0h | Reserved | | 11:3 | VREG | R/W | 1A4h | Battery Voltage Regulation Limit: This 16-bit register follows the little-endian convention. VREG[8:5] falls in REG0x05[3:0], and VREG[4:0] falls in REG0x04[7:3]. POR: 4200mV (1A4h) Range: 3500mV-4800mV (15Eh-1E0h) Clamped Low Clamped High Bit Step: 10mV | | 2:0 | RESERVED | R | 0h | Reserved | ## 8.6.2.3 REG0x06\_Input\_Current\_Limit Register (Address = 6h) [Reset = 0A00h] REG0x06\_Input\_Current\_Limit is shown in 図 8-19 and described in 表 8-11. Return to the Summary Table. Input Current Limit #### 図 8-19. REG0x06\_Input\_Current\_Limit Register | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | |----|------|-------|----|--------|-------|------|---|--| | | RESE | RVED | | IINDPM | | | | | | | R | -0h | | | R/W- | A0h | | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | IIN | DPM | | | RESEF | ₹VED | | | | | R/W | /-A0h | | | R-0 | ih | | | | | | | | | | | | | #### 表 8-11. REG0x06\_Input\_Current\_Limit Register Field Descriptions | Bit | Field | Туре | Reset | Description | |-------|----------|------|-------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 15:12 | RESERVED | R | 0h | Reserved | | 11:4 | IINDPM | R/W | A0h | Input Current Regulation Limit: This 16-bit register follows the little-endian convention. IINDPM[7:4] falls in REG0x07[3:0], and IINDPM[3:0] falls in REG0x06[7:4]. BQ25620: Based on D+/D- detection results: USB SDP = 500mA USB CDP = 1.5A USB DCP = 1.5A USB HVDCP = 1.5A USB HVDCP = 1.5A Unknown Adapter = 500mA Non-Standard Adapter = 1A/2.1A/2.4A POR: 3200mA (A0h) Range: 100mA-3200mA (5h-A0h) Clamped Low Clamped High Bit Step: 20mA When the adapter is removed, IINDPM is reset to its POR value of 3.2 A. | | 3:0 | RESERVED | R | 0h | Reserved | ## 8.6.2.4 REG0x08\_Input\_Voltage\_Limit Register (Address = 8h) [Reset = 0E60h] REG0x08\_Input\_Voltage\_Limit is shown in 図 8-20 and described in 表 8-12. Return to the Summary Table. Input Voltage Limit #### 図 8-20. REG0x08\_Input\_Voltage\_Limit Register | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | |----------|---------|----|----|--------|----------|---|---|--| | RESERVED | | | | VINDPM | | | | | | R | -0h | | | R/W- | 73h | | | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | VINDPM | | | | RESERVED | | | | | | R/W-73h | | | | R-0h | | | | | | | | | | | | | | ## 表 8-12. REG0x08\_Input\_Voltage\_Limit Register Field Descriptions | Bit | Field | Туре | Reset | Description | |-------|----------|------|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 15:14 | RESERVED | R | 0h | Reserved | | 13:5 | VINDPM | R/W | 73h | Absolute Input Voltage Regulation Limit: This 16-bit register follows the little-endian convention. VINDPM[8:3] falls in REG0x09[5:0], and VINDPM[2:0] falls in REG0x08[7:5]. POR: 4600mV (73h) Range: 3800mV-16800mV (5Fh-1A4h) Clamped Low Clamped High Bit Step: 40mV | | 4:0 | RESERVED | R | 0h | Reserved | ## 8.6.2.5 REG0x0A\_IOTG\_regulation Register (Address = Ah) [Reset = 0320h] REG0x0A\_IOTG\_regulation is shown in 図 8-21 and described in 表 8-13. Return to the Summary Table. **IOTG** regulation ## 図 8-21. REG0x0A\_IOTG\_regulation Register | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | |----|------|------|----|------|-------|------|---| | | RESE | RVED | | IOTG | | | | | | R- | 0h | | | R/W- | 32h | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | 10 | ГG | | | RESEF | RVED | | | | R/W | -32h | | | R-0 | )h | | | | | | | | | | | # 表 8-13. REG0x0A\_IOTG\_regulation Register Field Descriptions | Bit | Field | Туре | Reset | Description | |-------|----------|------|-------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 15:12 | RESERVED | R | 0h | Reserved | | 11:4 | IOTG | R/W | 32h | OTG mode current regulation limit: This 16-bit register follows the little-endian convention. IOTG[7:4] falls in REG0x0B[3:0], and IOTG[3:0] falls in REG0x0A[7:4]. POR: 1000mA (32h) Range: 100mA-2400mA (5h-78h) Clamped Low Clamped High Bit Step: 20mA | | 3:0 | RESERVED | R | 0h | Reserved | ## 8.6.2.6 REG0x0C\_VOTG\_regulation Register (Address = Ch) [Reset = 0FC0h] REG0x0C\_VOTG\_regulation is shown in 図 8-22 and described in 表 8-14. Return to the Summary Table. VOTG regulation ## 図 8-22. REG0x0C\_VOTG\_regulation Register | | | | | <u> </u> | | | | | |------|----------|----|------|----------|---------|---|---|--| | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | | RESERVED | | VOTG | | | | | | | R-0h | | | | | R/W-3Fh | | | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | VC | OTG | | | RESE | RVED | | | | | R/W | /-3Fh | | | R | -0h | | | | #### 表 8-14. REG0x0C\_VOTG\_regulation Register Field Descriptions | Bit | Field | Туре | Reset | Description | |-------|----------|------|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 15:13 | RESERVED | R | 0h | Reserved | | 12:6 | VOTG | R/W | 3Fh | OTG mode regulation voltage: This 16-bit register follows the little-endian convention. VOTG[6:2] falls in REG0x0D[4:0], and VOTG[1:0] falls in REG0x0C[7:6]. POR: 5040mV (3Fh) Range: 3840mV-9600mV (30h-78h) Clamped Low Clamped High Bit Step: 80mV | | 5:0 | RESERVED | R | 0h | Reserved | # 8.6.2.7 REG0x0E\_Minimal\_System\_Voltage Register (Address = Eh) [Reset = 0B00h] REG0x0E\_Minimal\_System\_Voltage is shown in 図 8-23 and described in 表 8-15. Return to the Summary Table. Minimal System Voltage # 図 8-23. REG0x0E\_Minimal\_System\_Voltage Register #### 表 8-15. REG0x0E\_Minimal\_System\_Voltage Register Field Descriptions | Bit | Field | Туре | Reset | Description | |-------|----------|------|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 15:12 | RESERVED | R | 0h | Reserved | | 11:6 | VSYSMIN | R/W | 2Ch | Minimal System Voltage: This 16-bit register follows the little-endian convention. VSYSMIN[5:2] falls in REG0x0F[3:0], and VSYSMIN[1:0] falls in REG0x0E[7:6]. POR: 3520mV (2Ch) Range: 2560mV-3840mV (20h-30h) Clamped Low Clamped High Bit Step: 80mV | Copyright © 2024 Texas Instruments Incorporated 資料に関するフィードバック(ご意見やお問い合わせ)を送信 45 表 8-15. REG0x0E\_Minimal\_System\_Voltage Register Field Descriptions (続き) | | | | - | • • • • • • • • • • • • • • • • • • • • | |-----|----------|------|-------|-----------------------------------------| | Bit | Field | Туре | Reset | Description | | 5:0 | RESERVED | R | 0h | Reserved | ## 8.6.2.8 REG0x10\_Pre-charge\_Control Register (Address = 10h) [Reset = 0050h] REG0x10\_Pre-charge\_Control is shown in 図 8-24 and described in 表 8-16. Return to the Summary Table. Pre-charge Control 図 8-24. REG0x10\_Pre-charge\_Control Register 表 8-16. REG0x10 Pre-charge Control Register Field Descriptions | Bit | Field | Туре | Reset | Description | |------|----------|------|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 15:9 | RESERVED | R | 0h | Reserved | | 8:4 | IPRECHG | R/W | 5h | Pre-charge current regulation limit: This 16-bit register follows the little-endian convention. IPRECHG[4] falls in REG0x11[0], and IPRECHG[3:0] falls in REG0x10[7:4] POR: 100mA (5h) Range: 20mA-620mA (1h-1Fh) Clamped Low Bit Step: 20mA (1h) NOTE: When Q4_FULLON=1, this register has a minimum value of 80mA | | 3:0 | RESERVED | R | 0h | Reserved | # 8.6.2.9 REG0x12\_Termination\_Control Register (Address = 12h) [Reset = 0030h] REG0x12\_Termination\_Control is shown in 図 8-25 and described in 表 8-17. Return to the Summary Table. **Termination Control** #### 図 8-25. REG0x12\_Termination\_Control Register | | | _ | _ | - · · · - | | | | |----|----|--------|----------|-----------|----|----------|--------| | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | | | RESERVED | | | | ITERM | | | | | R-0h | | | | R/W-6h | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | ITERM | | | | RESERVED | | | | | R/W-6h | | | | R-0h | | | | | | | | | | | #### 表 8-17. REG0x12\_Termination\_Control Register Field Descriptions | Bit | Field | Туре | Reset | Description | |------|----------|------|-------|-------------| | 15:9 | RESERVED | R | 0h | Reserved | 表 8-17. REG0x12\_Termination\_Control Register Field Descriptions (続き) | | 2 o m kizok iz Tommadon zonator Rogistar i loid zoodnipalona (1986) | | | | | | | | |-----|---------------------------------------------------------------------|------|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--| | Bit | Field | Туре | Reset | Description | | | | | | 8:3 | ITERM | R/W | 6h | Termination Current Threshold: This 16-bit register follows the little-endian convention. ITERM[5] falls in REG0x13[0], and ITERM[4:0] falls in REG0x12[7:3]. POR: 60mA (6h) Range: 10mA-620mA (1h-3Eh) Clamped Low Bit Step: 10mA (1h) NOTE: When Q4_FULLON=1, this register has a minimum value of 120mA, so Reset value becomes 120mA in this case | | | | | | 2:0 | RESERVED | R | 0h | Reserved | | | | | # 8.6.2.10 REG0x14\_Charge\_Control\_0 Register (Address = 14h) [Reset = 06h] REG0x14\_Charge\_Control\_0 is shown in 図 8-26 and described in 表 8-18. Return to the Summary Table. Charge Control 0 ## 図 8-26. REG0x14\_Charge\_Control\_0 Register | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-----------|-----------|----------|------------|---|---------|----------------------|--------| | Q1_FULLON | Q4_FULLON | ITRICKLE | TOPOFF_TMR | | EN_TERM | VINDPM_BAT_TRAC<br>K | VRECHG | | R/W-0h | R/W-0h | R/W-0h | R/W-0 | h | R/W-1h | R/W-1h | R/W-0h | # 表 8-18. REG0x14\_Charge\_Control\_0 Register Field Descriptions | Bit | Field | Туре | Reset | Description | |-----|------------------|------|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7 | Q1_FULLON | R/W | Oh | Forces RBFET (Q1) into low resistance state (26 m $\Omega$ ), regardless of IINDPM setting. Oh = RBFET RDSON determined by IINDPM setting (default) 1h = RBFET RDSON is always 26 m $\Omega$ | | 6 | Q4_FULLON | R/W | Oh | Forces BATFET (Q4) into low resistance state (15 mΩ), regardless of ICHG setting. (Only applies when VBAT > VSYSMIN. Otherwise BATFET operates in linear mode.) 0h = BATFET RDSON determined by charge current (default) 1h = BATFET RDSON is always 15 mΩ | | 5 | ITRICKLE | R/W | 0h | Trickle charging current setting: 0b = 20mA (default) 1b = 80mA | | 4:3 | TOPOFF_TMR | R/W | 0h | Top-off timer control: 0h = Disabled (default) 1h = 17 mins 2h = 35 mins 3h = 52 mins | | 2 | EN_TERM | R/W | 1h | Enable termination 0h = Disable 1h = Enable (default) | | 1 | VINDPM_BAT_TRACK | R/W | 1h | Sets VINDPM to track BAT voltage. Actual VINDPM is higher of the VINDPM register value and VBAT + VINDPM_BAT_TRACK. 0h = Disable function (VINDPM set by register) 1h = VBAT + 400 mV (default) | | 0 | VRECHG | R/W | Oh | Battery Recharge Threshold Offset (Below VREG) 0h = 100mV (default) 1h = 200mV | ## 8.6.2.11 REG0x15\_Charge\_Timer\_Control Register (Address = 15h) [Reset = 5Ch] REG0x15\_Charge\_Timer\_Control is shown in 図 8-27 and described in 表 8-19. Return to the Summary Table. **Charge Timer Control** # 図 8-27. REG0x15\_Charge\_Timer\_Control Register | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |----------|---------------|-------------|-------------|----------|----------------|------------|---------| | DIS_STAT | EN_AUTO_INDET | FORCE_INDET | EN_DCP_BIAS | TMR2X_EN | EN_SAFETY_TMRS | PRECHG_TMR | CHG_TMR | | R/W-0h | R/W-1h | R/W-0h | R/W-1h | R/W-1h | R/W-1h | R/W-0h | R/W-0h | 表 8-19. REG0x15\_Charge\_Timer\_Control Register Field Descriptions | Bit | Field | Туре | Reset | Description | |-----|----------------|------|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7 | DIS_STAT | R/W | Oh | Disable the STAT pin output 0h = Enable (default) 1h = Disable | | 6 | EN_AUTO_INDET | R/W | 1h | Automatic D+/D- Detection Enable 0h = Disable DPDM detection when VBUS is plugged-in 1h = Enable DPDM detection when VBUS is plugged-in (default) | | 5 | FORCE_INDET | R/W | Oh | Force D+/D- detection 0h = Do not force DPDM detection (default) 1h = Force DPDM algorithm, when DPDM detection is done, this bit is reset to 0 | | 4 | EN_DCP_BIAS | R/W | 1h | Enable 600 mV bias on D+ pin whenever DCP is detected by BC1.2 detection algorithm (VBUS_STAT = 011b.) 0h = Disable 600 mV bias on D+ pin 1h = Enable 600 mV bias on D+ pin if DCP detected | | 3 | TMR2X_EN | R/W | 1h | 2X charging timer control 0h = Trickle charge, pre-charge and fast charge timer not slowed by 2X during input DPM or thermal regulation. 1h = Trickle charge, pre-charge and fast charge timer slowed by 2X during input DPM or thermal regulation (default) | | 2 | EN_SAFETY_TMRS | R/W | 1h | Enable fast charge, pre-charge and trickle charge timers 0h = Disable 1h = Enable (default) | | 1 | PRECHG_TMR | R/W | 0h | Pre-charge safety timer setting 0h = 2.5 hrs (default) 1h = 0.62 hrs | | 0 | CHG_TMR | R/W | 0h | Fast charge safety timer setting 0h = 14.5 hrs (default) 1h = 28 hrs | ## 8.6.2.12 REG0x16\_Charger\_Control\_1 Register (Address = 16h) [Reset = A1h] REG0x16\_Charger\_Control\_1 is shown in 図 8-28 and described in 表 8-20. Return to the Summary Table. Charger Control 1 #### 図 8-28. REG0x16\_Charger\_Control\_1 Register | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-----------------|---------------|--------|--------|----------------|--------|-------|-----| | EN_AUTO_IBATDIS | FORCE_IBATDIS | EN_CHG | EN_HIZ | FORCE_PMID_DIS | WD_RST | WATCH | DOG | | R/W-1h | R/W-0h | R/W-1h | R/W-0h | R/W-0h | R/W-0h | R/W- | 1h | 資料に関するフィードバック (ご意見やお問い合わせ) を送信 # 表 8-20. REG0x16\_Charger\_Control\_1 Register Field Descriptions | Bit | Field | Туре | Reset | Description | |-----|-----------------|------|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7 | EN_AUTO_IBATDIS | R/W | 1h | Enable the auto battery discharging during the battery OVP fault 0h = The charger does NOT apply a discharging current on BAT during battery OVP triggered 1h = The charger does apply a discharging current on BAT during battery OVP triggered (default) | | 6 | FORCE_IBATDIS | R/W | 0h | Force a battery discharging current (~30mA) 0h = IDLE (default) 1h = Force the charger to apply a discharging current on BAT | | 5 | EN_CHG | R/W | 1h | Charger enable configuration 0h = Charge Disable 1h = Charge Enable (default) | | 4 | EN_HIZ | R/W | 0h | Enable HIZ mode. 0h = Disable (default) 1h = Enable | | 3 | FORCE_PMID_DIS | R/W | 0h | Force a PMID discharge current (~30mA.) 0h = Disable (default) 1h = Enable | | 2 | WD_RST | R/W | 0h | I2C watch dog timer reset 0h = Normal (default) 1h = Reset (this bit goes back to 0 after timer reset) | | 1:0 | WATCHDOG | R/W | 1h | Watchdog timer setting 0h = Disable 1h = 50s (default) 2h = 100s 3h = 200s | ## 8.6.2.13 REG0x17\_Charger\_Control\_2 Register (Address = 17h) [Reset = 4Fh] REG0x17\_Charger\_Control\_2 is shown in 図 8-29 and described in 表 8-21. Return to the Summary Table. Charger Control 2 ## 図 8-29. REG0x17\_Charger\_Control\_2 Register | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---------|--------|---------------|---|--------|---------|----------|----------| | REG_RST | TREG | SET_CONV_FREQ | | SET_CO | NV_STRN | RESERVED | VBUS_OVP | | R/W-0h | R/W-1h | R/W-0h | | R/V | V-3h | R-0h | R/W-1h | ## 表 8-21. REG0x17\_Charger\_Control\_2 Register Field Descriptions | Bit | Field | Туре | Reset | Description | |-----|---------------|------|-------|---------------------------------------------------------------------------------------------------------------------------------------| | 7 | REG_RST | R/W | 0h | Reset registers to default values and reset timer Value resets to 0 after reset completes. 0h = Not reset (default) 1h = Reset | | 6 | TREG | R/W | 1h | Thermal regulation thresholds. 0h = 60C 1h = 120C (default) | | 5:4 | SET_CONV_FREQ | R/W | 0h | Adjust switching frequency of the converter 0h = Nominal, 1.5 MHz (default) 1h = -10%, 1.35 MHz 2h = +10%, 1.65 MHz 3h = RESERVED | 表 8-21. REG0x17\_Charger\_Control\_2 Register Field Descriptions (続き) | Bit | Field | Туре | Reset | Description | |-----|---------------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------| | 3:2 | SET_CONV_STRN | R/W | 3h | Adjust the high side and low side drive strength of the converter to adjust efficiency versus EMI. 0h = weak 1h = normal 2h = RESERVED 3h = strong | | 1 | RESERVED | R | 0h | Reserved | | 0 | VBUS_OVP | R/W | 1h | Sets VBUS overvoltage protection threshold 0h = 6.3 V 1h = 18.5 V | ## 8.6.2.14 REG0x18\_Charger\_Control\_3 Register (Address = 18h) [Reset = 04h] REG0x18\_Charger\_Control\_3 is shown in 図 8-30 and described in 表 8-22. Return to the Summary Table. **Charger Control 3** # 図 8-30. REG0x18\_Charger\_Control\_3 Register | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |----------|--------|-------------|-------------|-----------------------|------------|-------------|---| | RESERVED | EN_OTG | PFM_OTG_DIS | PFM_FWD_DIS | BATFET_CTRL_WV<br>BUS | BATFET_DLY | BATFET_CTRL | | | R-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-1h | R/W-0h | | ## 表 8-22. REG0x18\_Charger\_Control\_3 Register Field Descriptions | Bit | Field | Туре | Reset | Description | |-----|-------------------|------|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7 | RESERVED | R | 0h | Reserved | | 6 | EN_OTG | R/W | 0h | OTG mode control 0b = OTG Disable (default) 1b = OTG Enable | | 5 | PFM_OTG_DIS | R/W | 0h | Disable PFM in OTG boost mode 0h = Enable (Default) 1h = Disable | | 4 | PFM_FWD_DIS | R/W | 0h | Disable PFM in forward buck mode 0h = Enable (Default) 1h = Disable | | 3 | BATFET_CTRL_WVBUS | R/W | Oh | Optionally allows BATFET off or system power reset with adapter present. 0h = 0x0 1h = 0x1 | | 2 | BATFET_DLY | R/W | 1h | Delay time added to the taking action in bits [1:0] of the BATFET_CTRL 0h = Add 25 ms delay time 1h = Add 12.5s delay time (default) | | 1:0 | BATFET_CTRL | R/W | Oh | BATFET control The control logic of the BATFET to force the device enter different modes. 0h = Normal (default) 1h = Shutdown Mode 2h = Ship Mode 3h = System Power Reset | 資料に関するフィードバック (ご意見やお問い合わせ) を送信 ## 8.6.2.15 REG0x19\_Charger\_Control\_4 Register (Address = 19h) [Reset = C0h] REG0x19\_Charger\_Control\_4 is shown in 図 8-31 and described in 表 8-23. Return to the Summary Table. Charger Control 4 # 図 8-31. REG0x19\_Charger\_Control\_4 Register | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|------|-----------|--------------|--------|--------------------------|---------|---| | IBAT | _PK | VBAT_UVLO | VBAT_OTG_MIN | EN_9V | EN_12V_or_EN_EXT<br>ILIM | CHG_RAT | E | | R/W | /-3h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | | ## 表 8-23. REG0x19\_Charger\_Control\_4 Register Field Descriptions | Bit | Field | Type | Reset | Description | |-----|----------------------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7:6 | IBAT_PK | R/W | 3h | Battery discharging peak current protection threshold setting 0h = 1.5A 1h = 3A 2h = 6A 3h = 12A (default) | | 5 | VBAT_UVLO | R/W | 0h | Select the VBAT_UVLO falling threshold and VBAT_SHORT threshold 0h = VBAT_UVLO 2.2V, VBAT_SHORT 2.05V (default) 1h = VBAT_UVLO 1.8V, VBAT_SHORT 1.85V | | 4 | VBAT_OTG_MIN | R/W | Oh | Select the minimal battery voltage to start the OTG mode 0h = 3V rising / 2.8 falling (default) 1h = 2.6V rising / 2.4 falling | | 3 | EN_9V | R/W | Oh | BQ25620: Enable 9V adapter detection Host has to set EN_12V=EN_9V=0, followed by proper setting of EN_12V and EN_9V to start a detection. After successful 9V detection, if EN_9V is set to 0, charger starts a 12V detection (if EN_12V=1), or releases D+/D- bias and goes back to DCP (if EN_12V=0). 0b = Disabled (default) 1b = Enabled BQ25622: RESERVED with default 0 | | 2 | EN_12V_or_EN_EXTILIM | R/W | 0h | BQ25620: Enable 12V adapter detection If EN_12V = EN_9V = 1, charger attempts 12V negotiation first. If 12V is detected, charger skips 9V negotiation. Host has to set EN_12V = EN_9V = 0, followed by proper setting of EN_12V and EN_9V to start a negotiation. After successful 12V negotiation, if EN_12V is set to 0 and EN_9V stays at 1, charger starts 9V negotiation. 0b = Disabled (default) 1b = Enabled BQ25622: Enable the external ILIM pin input current regulation 0b = Disabled 1b = Enabled (default) | | 1:0 | CHG_RATE | R/W | 0h | The charge rate definition for the fast charge stage. The charging current fold back value is equal to ICHG register setting times the fold back ratio, then divided by the charge rate. 0h = 1C (default) 1h = 2C 2h = 4C 3h = 6C | # 8.6.2.16 REG0x1A\_NTC\_Control\_0 Register (Address = 1Ah) [Reset = 3Dh] REG0x1A NTC Control 0 is shown in 図 8-32 and described in 表 8-24. 資料に関するフィードバック(ご意見やお問い合わせ)を送信 51 #### Return to the Summary Table. NTC Control 0 #### 図 8-32. REG0x1A\_NTC\_Control\_0 Register # 表 8-24. REG0x1A\_NTC\_Control\_0 Register Field Descriptions | Bit | Field | Туре | Reset | Description | |-----|----------------|------|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7 | TS_IGNORE | R/W | Oh | Ignore the TS feedback: the charger considers the TS is always good to allow charging and OTG modes, TS_STAT reports TS_NORMAL condition. 0h = Not ignore (Default) 1h = Ignore | | 6:5 | TS_TH_OTG_HOT | R/W | 1h | OTG Mode TS_HOT rising temperature threshold to transition from normal operation into suspended OTG mode when a 103AT NTC thermistor is used, RT1=5.24k $\Omega$ and RT2=30.31k $\Omega$ . 0h = 55°C 1h = 60°C (default) 2h = 65°C 3h = Disable | | 4 | TS_TH_OTG_COLD | R/W | 1h | OTG Mode TS_COLD falling temperature threshold to transition from normal operation into suspended OTG mode when a 103AT NTC thermistor is used, RT1=5.24k $\Omega$ and RT2=30.31k $\Omega$ . 0h = -20°C 1h = -10°C (default) | | 3:2 | TS_ISET_WARM | R/W | 3h | TS_WARM Current Setting 0h = Charge Suspend 1h = Set ICHG to 20% 2h = Set ICHG to 40% 3h = ICHG unchanged (default) | | 1:0 | TS_ISET_COOL | R/W | 1h | TS_COOL Current Setting 0h = Charge Suspend 1h = Set ICHG to 20% (default) 2h = Set ICHG to 40% 3h = ICHG unchanged | ## 8.6.2.17 REG0x1B\_NTC\_Control\_1 Register (Address = 1Bh) [Reset = 25h] REG0x1B\_NTC\_Control\_1 is shown in 図 8-33 and described in 表 8-25. Return to the Summary Table. NTC Control 1 ## 図 8-33. REG0x1B\_NTC\_Control\_1 Register 資料に関するフィードバック (ご意見やお問い合わせ) を送信 # 表 8-25. REG0x1B\_NTC\_Control\_1 Register Field Descriptions | <b>5</b> '' | | | Promiselle | | |-------------|----------------|------|------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Bit | Field | Туре | Reset | Description | | 7:5 | TS_TH1_TH2_TH3 | R/W | 1h | TH1, TH2 and TH3 comparator falling temperature thresholds when a 103AT NTC thermistor is used, RT1=5.24k $\Omega$ and RT2=30.31k $\Omega$ . 0h = TH1 is 0°C, TH2 is 5°C, TH3 is 15°C (default) 1h = TH1 is 0°C, TH2 is 10°C, TH3 is 15°C (default) 2h = TH1 is 0°C, TH2 is 15°C, TH3 is 20°C 3h = TH1 is 0°C, TH2 is 20°C, TH3 20°C 4h = TH1 is -5°C, TH2 is 5°C, TH3 is 15°C 5h = TH1 is -5°C, TH2 is 10°C, TH3 is 15°C 6h = TH1 is -5°C, TH2 is 10°C, TH3 is 20°C 7h = TH1 is 0°C, TH2 is 10°C, TH3 is 20°C | | 4:2 | TS_TH4_TH5_TH6 | R/W | 1h | TH4, TH5 and TH6 comparator rising temperature thresholds when a 103AT NTC thermistor is used, RT1=5.24kΩ and RT2=30.31kΩ. 0h = TH4 is 35°C, TH5 is 40°C, TH6 is 60°C (default) 2h = TH4 is 35°C, TH5 is 45°C, TH6 is 60°C (default) 2h = TH4 is 35°C, TH5 is 50°C, TH6 is 60°C 3h = TH4 is 40°C, TH5 is 55°C, TH6 is 60°C 4h = TH4 is 35°C, TH5 is 40°C, TH6 is 50°C 5h = TH4 is 35°C, TH5 is 45°C, TH6 is 50°C 6h = TH4 is 40°C, TH5 is 45°C, TH6 is 60°C 7h = TH4 is 40°C, TH5 is 50°C, TH6 is 60°C | | 1:0 | TS_VSET_WARM | R/W | 1h | TS_WARM Voltage Setting 0h = Set VREG to VREG-300mV 1h = Set VREG to VREG-200mV (default) 2h = Set VREG to VREG-100mV 3h = VREG unchanged | # 8.6.2.18 REG0x1C\_NTC\_Control\_2 Register (Address = 1Ch) [Reset = 3Fh] REG0x1C\_NTC\_Control\_2 is shown in 図 8-34 and described in 表 8-26. Return to the Summary Table. NTC Control 2 #### 図 8-34. REG0x1C\_NTC\_Control\_2 Register | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |----------|-------------|----------|--------|---|---------|-----------|--------| | RESERVED | TS_VSET_SYM | TS_VSET_ | | | PREWARM | TS_ISET_P | RECOOL | | R-0h | R/W-0h | R/V | R/W-3h | | V-3h | R/W- | -3h | ## 表 8-26. REG0x1C\_NTC\_Control\_2 Register Field Descriptions | Bit | Field | Туре | Reset | Description | |-----|-----------------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7 | RESERVED | R | 0h | RESERVED | | 6 | TS_VSET_SYM | R/W | Oh | When this bit is set to 0, the voltage regulation for TS_PRECOOL and TS_COOL is unchanged. When this bit is set to 1, TS_PRECOOL uses the TS_VSET_PREWARM setting of TS_PREWARM and TS_COOL uses the TS_VSET_WARM setting of TS_WARM. 0h = VREG unchanged (default) 1h = TS_COOLx matches TS_WARMx | | 5:4 | TS_VSET_PREWARM | R/W | 3h | Advanced temperature profile voltage setting for TS_PREWARM (TH4 - TH5) 0h = Set VREG to VREG-300mV 1h = Set VREG to VREG-200mV 2h = Set VREG to VREG-100mV 3h = VREG unchanged (default) | Copyright © 2024 Texas Instruments Incorporated 資料に関するフィードバック(ご意見やお問い合わせ)を送信 53 # 表 8-26. REG0x1C\_NTC\_Control\_2 Register Field Descriptions (続き) | Bit | Field | Туре | Reset | Description | |-----|-----------------|------|-------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 3:2 | TS_ISET_PREWARM | R/W | 3h | Advanced temperature profile current setting for TS_PREWARM zone(TH4 - TH5) 0h = Charge Suspend 1h = Set ICHG to 20% 2h = Set ICHG to 40% 3h = ICHG unchanged (default) | | 1:0 | TS_ISET_PRECOOL | R/W | 3h | Advanced temperature profile current setting for TS_PRECOOL zone (TH2 - TH3) 0h = Charge Suspend 1h = Set ICHG to 20% 2h = Set ICHG to 40% 3h = ICHG unchanged (default) | ## 8.6.2.19 REG0x1D\_Charger\_Status\_0 Register (Address = 1Dh) [Reset = 00h] REG0x1D\_Charger\_Status\_0 is shown in 図 8-35 and described in 表 8-27. Return to the Summary Table. Charger Status 0 # 図 8-35. REG0x1D\_Charger\_Status\_0 Register | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |----------|---------------|-----------|-----------|-------------|-------------|-----------------|---------| | RESERVED | ADC_DONE_STAT | TREG_STAT | VSYS_STAT | IINDPM_STAT | VINDPM_STAT | SAFETY_TMR_STAT | WD_STAT | | R-0h ## 表 8-27. REG0x1D\_Charger\_Status\_0 Register Field Descriptions | Bit | Field | Туре | Reset | Description | |-----|-----------------|------|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7 | RESERVED | R | 0h | Reserved | | 6 | ADC_DONE_STAT | R | 0h | ADC Conversion Status (in one-shot mode only) Note: Always reads 0 in continuous mode 0h = Conversion not complete 1h = Conversion complete | | 5 | TREG_STAT | R | Oh | IC Thermal regulation status 0h = Normal 1h = Device in thermal regulation | | 4 | VSYS_STAT | R | Oh | VSYS Regulation Status (forward mode) 0h = Not in VSYSMIN regulation (BAT>VSYSMIN) 1h = In VSYSMIN regulation (BAT <vsysmin)< td=""></vsysmin)<> | | 3 | IINDPM_STAT | R | 0h | In forward mode, indicates that either IINDPM regulation is active or ILIM pin regulation is active In OTG mode, indicates that IOTG regulation is active 0h = Normal 1h = In IINDPM/ILIM regulation or IOTG regulation | | 2 | VINDPM_STAT | R | 0h | VINDPM status (forward mode) or VOTG status (OTG mode, backup mode) 0h = Normal 1h = In VINDPM regulation or VOTG regulation | | 1 | SAFETY_TMR_STAT | R | Oh | Fast charge, trickle charge and pre-charge timer status 0h = Normal 1h = Safety timer expired | | 0 | WD_STAT | R | Oh | I2C watch dog timer status 0h = Normal 1h = WD timer expired | 資料に関するフィードバック(ご意見やお問い合わせ)を送信 ## 8.6.2.20 REG0x1E\_Charger\_Status\_1 Register (Address = 1Eh) [Reset = 00h] REG0x1E\_Charger\_Status\_1 is shown in 図 8-36 and described in 表 8-28. Return to the Summary Table. Charger Status 1 ## 図 8-36. REG0x1E\_Charger\_Status\_1 Register | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | |----------|---|---|------|-----------|-----------|---|---|--| | RESERVED | | | CHG_ | STAT | VBUS_STAT | | | | | R-0h | | | R- | R-0h R-0h | | | | | #### 表 8-28. REG0x1E\_Charger\_Status\_1 Register Field Descriptions | Bit | Field | Туре | Reset | Description | | | |-----|-----------|------|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | 7:5 | RESERVED | R | 0h | Reserved | | | | 4:3 | CHG_STAT | R | 0h | Charge Status bits 0h = Not Charging or Charge Terminated 1h = Trickle Charge, Pre-charge or Fast charge (CC mode) 2h = Taper Charge (CV mode) 3h = Top-off Timer Active Charging | | | | 2:0 | VBUS_STAT | R | Oh | VBUS status bits BQ25620: 000b = No qualified adapter, or EN_AUTO_INDET = 0. 001b = USB SDP Adapter (500mA) 010b = USB CDP Adapter (1.5A) 011b = USB DCP Adapter (1.5A) 100b = Unknown Adapter (500mA) 101b = Non-Standard Adapter (1A/2.1A/2.4A) 110b = HVDCP adapter (1.5A) 111b = In boost OTG mode BQ25622: 100b = Unknown Adapter (default IINDPM setting) | | | ## 8.6.2.21 REG0x1F\_FAULT\_Status\_0 Register (Address = 1Fh) [Reset = 00h] REG0x1F\_FAULT\_Status\_0 is shown in 図 8-37 and described in 表 8-29. Return to the Summary Table. FAULT Status 0 ## 図 8-37. REG0x1F\_FAULT\_Status\_0 Register | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-----------------|----------------|----------------|----------------|------------|---|---------|---| | VBUS_FAULT_STAT | BAT_FAULT_STAT | SYS_FAULT_STAT | OTG_FAULT_STAT | TSHUT_STAT | | TS_STAT | | | R-0h | R-0h | R-0h | R-0h | R-0h | | R-0h | | ## 表 8-29. REG0x1F\_FAULT\_Status\_0 Register Field Descriptions | Bit | Field | Туре | Reset | Description | |-----|-----------------|------|-------|-------------------------------------------------------------------------------------------------------------------------------------------| | 7 | VBUS_FAULT_STAT | R | 0h | VBUS fault status, VBUS OVP and sleep comparator 0h = Normal 1h = Device not switching due to over voltage protection or sleep comparator | | 6 | BAT_FAULT_STAT | R | 0h | BAT fault status, IBAT OCP and VBAT OVP 0h = Normal 1h = Device in battery over current protection or battery overvoltage protection | | 5 | SYS_FAULT_STAT | R | 0h | VSYS under voltage and over voltage status 0h = Normal 1h = SYS in SYS short circuit or over voltage | Copyright © 2024 Texas Instruments Incorporated 資料に関するフィードバック (ご意見やお問い合わせ) を送信 55 # 表 8-29. REG0x1F\_FAULT\_Status\_0 Register Field Descriptions (続き) | Bit | Field | Туре | Reset | Description | |-----|----------------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 4 | OTG_FAULT_STAT | R | 0h | Reverse-current or undervoltage or overvoltage fault detected at PMID or VBUS during boost OTG 0h = Normal 1h = Reverse-current fault or PMID or VBUS in over voltage or under voltage during OTG | | 3 | TSHUT_STAT | R | 0h | IC temperature shutdown status 0h = Normal 1h = Device in thermal shutdown protection | | 2:0 | TS_STAT | R | Oh | The TS temperature zone. 0h = TS_NORMAL 1h = TS_COLD or TS_OTG_COLD or TS resistor string power rail is not available. 2h = TS_HOT or TS_OTG_HOT 3h = TS_COOL 4h = TS_WARM 5h = TS_PRECOOL 6h = TS_PREWARM 7h = TS pin bias reference fault | ## 8.6.2.22 REG0x20\_Charger\_Flag\_0 Register (Address = 20h) [Reset = 00h] REG0x20\_Charger\_Flag\_0 is shown in 図 8-38 and described in 表 8-30. Return to the Summary Table. Charger Flag 0 # 図 8-38. REG0x20\_Charger\_Flag\_0 Register | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |----------|---------------|-----------|-----------|-------------|-------------|---------------------|---------| | RESERVED | ADC_DONE_FLAG | TREG_FLAG | VSYS_FLAG | IINDPM_FLAG | VINDPM_FLAG | SAFETY_TMR_FLA<br>G | WD_FLAG | | R-0h ## 表 8-30. REG0x20\_Charger\_Flag\_0 Register Field Descriptions | Bit | Field | Туре | Reset | Description | |-----|-----------------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7 | RESERVED | R | 0h | Reserved | | 6 | ADC_DONE_FLAG | R | 0h | ADC conversion flag (only in one-shot mode) 0h = Conversion not completed 1h = Conversion completed | | 5 | TREG_FLAG | R | 0h | IC Thermal regulation flag 0h = Normal 1h = TREG signal rising threshold detected | | 4 | VSYS_FLAG | R | 0h | VSYS min regulation flag 0h = Normal 1h = Entered or existed VSYS min regulation | | 3 | IINDPM_FLAG | R | Oh | Indicates that either the IINDPM regulation loop, ILIM pin regulation or IOTG regulation loop has been entered. 0h = Normal 1h = IINDPM, ILIM or IOTG regulation signal rising edge detected | | 2 | VINDPM_FLAG | R | 0h | VINDPM or VOTG flag 0h = Normal 1h = VINDPM or VOTG regulation signal rising edge detected | | 1 | SAFETY_TMR_FLAG | R | 0h | Fast charge, trickle charge and pre-charge timer flag 0h = Normal 1h = Fast charge timer expired rising edge detected | 資料に関するフィードバック (ご意見やお問い合わせ) を送信 表 8-30. REG0x20\_Charger\_Flag\_0 Register Field Descriptions (続き) | Bit | Field | Туре | Reset | Description | | |-----|---------|------|-------|-------------------------------------------------------------------------------|--| | 0 | WD_FLAG | R | | I2C watchdog timer flag 0h = Normal 1h = WD timer signal rising edge detected | | #### 8.6.2.23 REG0x21\_Charger\_Flag\_1 Register (Address = 21h) [Reset = 00h] REG0x21\_Charger\_Flag\_1 is shown in 図 8-39 and described in 表 8-31. Return to the Summary Table. Charger Flag 1 # 図 8-39. REG0x21\_Charger\_Flag\_1 Register # 表 8-31. REG0x21\_Charger\_Flag\_1 Register Field Descriptions | Bit | Field | Туре | Reset | Description | |-----|-----------|------|-------|-----------------------------------------------------------| | 7:4 | RESERVED | R | 0h | Reserved | | 3 | CHG_FLAG | R | 0h | Charge status flag 0h = Normal 1h = Charge status changed | | 2:1 | RESERVED | R | 0h | Reserved | | 0 | VBUS_FLAG | R | 0h | VBUS status flag 0h = Normal 1h = VBUS status changed | #### 8.6.2.24 REG0x22\_FAULT\_Flag\_0 Register (Address = 22h) [Reset = 00h] REG0x22\_FAULT\_Flag\_0 is shown in 図 8-40 and described in 表 8-32. Return to the Summary Table. FAULT Flag 0 #### 図 8-40. REG0x22\_FAULT\_Flag\_0 Register | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-----------------|----------------|----------------|----------------|------------|-------|-----|---------| | VBUS_FAULT_FLAG | BAT_FAULT_FLAG | SYS_FAULT_FLAG | OTG_FAULT_FLAG | TSHUT_FLAG | RESER | VED | TS_FLAG | | R-0h | R-0h | R-0h | R-0h | R-0h | R-0 | h | R-0h | # 表 8-32. REG0x22\_FAULT\_Flag\_0 Register Field Descriptions | Bit | Field | Туре | Reset | Description | |-----|-----------------|------|-------|-----------------------------------------------------------------------------------------------------------------------| | 7 | VBUS_FAULT_FLAG | R | 0h | VBUS over-voltage or sleep flag 0h = Normal 1h = Entered VBUS OVP or sleep | | 6 | BAT_FAULT_FLAG | R | 0h | IBAT over-current and VBAT over-voltage flag 0h = Normal 1h = Entered battery discharged OCP or VBAT OVP | | 5 | SYS_FAULT_FLAG | R | 0h | VSYS over voltage and SYS short flag 0h = Normal 1h = Stopped switching due to system over-voltage or SYS short fault | # 表 8-32. REG0x22\_FAULT\_Flag\_0 Register Field Descriptions (続き) | Bit | Field | Туре | Reset | Description | |-----|----------------|------|-------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 4 | OTG_FAULT_FLAG | R | 0h | OTG PMID and VBUS reverse-current, under voltage and over voltage flag 0h = Normal 1h = Stopped OTG due to reverse-current fault, PMID under voltage or over voltage fault | | 3 | TSHUT_FLAG | R | 0h | IC thermal shutdown flag 0h = Normal 1h = TS shutdown signal rising threshold detected | | 2:1 | RESERVED | R | 0h | Reserved | | 0 | TS_FLAG | R | 0h | TS status flag 0h = Normal 1h = A change to TS status was detected | ## 8.6.2.25 REG0x23\_Charger\_Mask\_0 Register (Address = 23h) [Reset = 00h] REG0x23\_Charger\_Mask\_0 is shown in 図 8-41 and described in 表 8-33. Return to the Summary Table. Charger Mask 0 ## 図 8-41. REG0x23\_Charger\_Mask\_0 Register | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |----------|---------------|-----------|-----------|-------------|-------------|---------------------|---------| | RESERVED | ADC_DONE_MASK | TREG_MASK | VSYS_MASK | IINDPM_MASK | VINDPM_MASK | SAFETY_TMR_MAS<br>K | WD_MASK | | R-0h | R/W-0h ## 表 8-33. REG0x23\_Charger\_Mask\_0 Register Field Descriptions | Bit | Field | Туре | Reset | Description | |-----|-----------------|------|-------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7 | RESERVED | R | 0h | Reserved | | 6 | ADC_DONE_MASK | R/W | 0h | ADC conversion mask flag (only in one-shot mode) 0h = ADC conversion done does produce INT pulse 1h = ADC conversion done does not produce INT pulse | | 5 | TREG_MASK | R/W | Oh | IC thermal regulation mask flag 0h = Entering TREG does produce INT 1h = Entering TREG does not produce INT | | 4 | VSYS_MASK | R/W | Oh | VSYS min regulation mask flag 0h = Enter or exit VSYSMIN regulation does produce INT pulse 1h = Enter or exit VSYSMIN regulation does not produce INT pulse | | 3 | IINDPM_MASK | R/W | 0h | IINDPM, ILIM or IOTG mask 0h = Enter IINDPM, ILIM or IOTG does produce INT pulse 1h = Enter IINDPM, ILIM or IOTG does not produce INT pulse | | 2 | VINDPM_MASK | R/W | Oh | VINDPM or VOTG mask 0h = Enter VINDPM or VOTG does produce INT pulse 1h = Enter VINDPM or VOTG does not produce INT pulse | | 1 | SAFETY_TMR_MASK | R/W | Oh | Fast charge, trickle charge and pre-charge timer mask flag 0h = Fast charge, trickle charge or pre-charge timer expiration does produce INT 1h = Fast charge, trickle charge or pre-charge timer expiration does not produce INT | | 0 | WD_MASK | R/W | Oh | I2C watch dog timer mask 0h = I2C watch dog timer expired does produce INT pulse 1h = I2C watch dog timer expired does not produce INT pulse | 資料に関するフィードバック (ご意見やお問い合わせ) を送信 ## 8.6.2.26 REG0x24\_Charger\_Mask\_1 Register (Address = 24h) [Reset = 00h] REG0x24\_Charger\_Mask\_1 is shown in 図 8-42 and described in 表 8-34. Return to the Summary Table. Charger Mask 1 # 図 8-42. REG0x24\_Charger\_Mask\_1 Register # 表 8-34. REG0x24\_Charger\_Mask\_1 Register Field Descriptions | Bit | Field | Туре | Reset | Description | |-----|-----------|------|-------|-----------------------------------------------------------------------------------------------------------------------| | 7:4 | RESERVED | R | 0h | Reserved | | 3 | CHG_MASK | R/W | Oh | Charge status mask flag 0h = Charging status change does produce INT 1h = Charging status change does not produce INT | | 2:1 | RESERVED | R | 0h | Reserved | | 0 | VBUS_MASK | R/W | Oh | VBUS status mask flag 0h = VBUS status change does produce INT 1h = VBUS status change does not produce INT | #### 8.6.2.27 REG0x25\_FAULT\_Mask\_0 Register (Address = 25h) [Reset = 00h] REG0x25\_FAULT\_Mask\_0 is shown in 図 8-43 and described in 表 8-35. Return to the Summary Table. **FAULT Mask 0** #### 図 8-43. REG0x25 FAULT Mask 0 Register | | | | _ | | 3 | | | |---------------------|----------------|----------------|----------------|------------|-------|-----|---------| | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | VBUS_FAULT_MAS<br>K | BAT_FAULT_MASK | SYS_FAULT_MASK | OTG_FAULT_MASK | TSHUT_MASK | RESER | VED | TS_MASK | | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R-0h | 1 | R/W-0h | #### 表 8-35. REG0x25\_FAULT\_Mask\_0 Register Field Descriptions | Bit | Field | Туре | Reset | Description | |-----|-----------------|------|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7 | VBUS_FAULT_MASK | R/W | 0h | VBUS over-voltage and sleep comparator mask flag 0h = Entering VBUS OVP or sleep does produce INT 1h = Entering VBUS OVP or sleep does not produce INT | | 6 | BAT_FAULT_MASK | R/W | 0h | IBAT over current and VBAT overvoltage mask flag 0h = IBAT OCP fault or VBAT OVP fault does produce INT 1h = Neither IBAT OCP fault nor VBAT OVP fault produces INT | | 5 | SYS_FAULT_MASK | R/W | Oh | SYS over voltage and SYS short mask 0h = System over-voltage or SYS short fault does produce INT 1h = Neither system over voltage nor SYS short fault produces INT | | 4 | OTG_FAULT_MASK | R/W | Oh | OTG VBUS and PMID reverse-current, under voltage and over voltage mask 0h = OTG VBUS or PMID reverse-current, under voltage fault or over voltage fault does produce INT 1h = Neither reverse-current fault, OTG PMID or VBUS under voltage nor over voltage fault produces INT | | 3 | TSHUT_MASK | R/W | Oh | IC thermal shutdown mask flag 0h = TSHUT does produce INT 1h = TSHUT does not produce INT | | 2:1 | RESERVED | R | 0h | | Copyright © 2024 Texas Instruments Incorporated 資料に関するフィードバック(ご意見やお問い合わせ)を送信 表 8-35. REG0x25\_FAULT\_Mask\_0 Register Field Descriptions (続き) | Bit | Field | Туре | Reset | Description | | |-----|---------|------|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 0 | TS_MASK | R/W | | Temperature charging profile interrupt mask 0h = A change to TS temperature zone does produce INT 1h = A change to the TS temperature zone does not produce INT | | #### 8.6.2.28 REG0x26\_ADC\_Control Register (Address = 26h) [Reset = 30h] REG0x26\_ADC\_Control is shown in 図 8-44 and described in 表 8-36. Return to the Summary Table. **ADC Control** #### 図 8-44. REG0x26 ADC Control Register | | | | <b>—</b> | _ | • | | | |--------|----------|------------|----------|---------|--------------|----------|---| | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | ADC_EN | ADC_RATE | ADC_SAMPLE | | ADC_AVG | ADC_AVG_INIT | RESERVED | | | R/W-0h | R/W-0h | R/W-3h | | R/W-0h | R/W-0h | R-0h | | # 表 8-36. REG0x26\_ADC\_Control Register Field Descriptions | Bit | Field | Туре | Reset | Description | |-----|--------------|------|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7 | ADC_EN | R/W | 0h | ADC Control The registers POR to all 0 's, then after that always retain the last measurement, and never clear. 0h = Disable (default) 1h = Enable | | 6 | ADC_RATE | R/W | Oh | ADC conversion rate control 0h = Continuous conversion (default) 1h = One shot conversion | | 5:4 | ADC_SAMPLE | R/W | 3h | ADC sample speed 0h = 12 bit effective resolution 1h = 11 bit effective resolution 2h = 10 bit effective resolution 3h = 9 bit effective resolution (default) | | 3 | ADC_AVG | R/W | Oh | ADC average control 0h = Single value (default) 1h = Running average | | 2 | ADC_AVG_INIT | R/W | 0h | ADC average initial value control 0h = Start average using the existing register value (default) 1h = Start average using a new ADC conversion | | 1:0 | RESERVED | R | 0h | Reserved | ## 8.6.2.29 REG0x27\_ADC\_Function\_Disable\_0 Register (Address = 27h) [Reset = 00h] REG0x27\_ADC\_Function\_Disable\_0 is shown in 図 8-45 and described in 表 8-37. Return to the Summary Table. ADC Function Disable 0 #### 図 8-45. REG0x27\_ADC\_Function\_Disable\_0 Register | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |--------------|--------------|--------------|--------------|--------------|------------|--------------|---------------| | IBUS_ADC_DIS | IBAT_ADC_DIS | VBUS_ADC_DIS | VBAT_ADC_DIS | VSYS_ADC_DIS | TS_ADC_DIS | TDIE_ADC_DIS | VPMID_ADC_DIS | | R/W-0h English Data Sheet: SLUSEG2 表 8-37. REG0x27 ADC Function Disable 0 Register Field Descriptions | | & 6-57. REGUX27_ADC_Fullction_Disable_0 Register Field Descriptions | | | | | | | | | | |-----|---------------------------------------------------------------------|------|-------|------------------------------------------------------|--|--|--|--|--|--| | Bit | Field | Туре | Reset | Description | | | | | | | | 7 | IBUS_ADC_DIS | R/W | 0h | IBUS ADC control 0h = Enable (Default) 1h = Disable | | | | | | | | 6 | IBAT_ADC_DIS | R/W | 0h | IBAT ADC control 0h = Enable (Default) 1h = Disable | | | | | | | | 5 | VBUS_ADC_DIS | R/W | 0h | VBUS ADC control 0h = Enable (Default) 1h = Disable | | | | | | | | 4 | VBAT_ADC_DIS | R/W | 0h | VBAT ADC control 0h = Enable (Default) 1h = Disable | | | | | | | | 3 | VSYS_ADC_DIS | R/W | Oh | VSYS ADC control 0h = Enable (Default) 1h = Disable | | | | | | | | 2 | TS_ADC_DIS | R/W | 0h | TS ADC control 0h = Enable (Default) 1h = Disable | | | | | | | | 1 | TDIE_ADC_DIS | R/W | 0h | TDIE ADC control 0h = Enable (Default) 1h = Disable | | | | | | | | 0 | VPMID_ADC_DIS | R/W | 0h | VPMID ADC control 0h = Enable (Default) 1h = Disable | | | | | | | ## 8.6.2.30 REG0x28\_IBUS\_ADC Register (Address = 28h) [Reset = 0000h] REG0x28\_IBUS\_ADC is shown in 図 8-46 and described in 表 8-38. Return to the Summary Table. **IBUS ADC** #### 図 8-46. REG0x28\_IBUS\_ADC Register # 表 8-38. REG0x28\_IBUS\_ADC Register Field Descriptions | Bit | Field | Туре | Reset | Description | |------|----------|------|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 15:1 | IBUS_ADC | R | Oh | IBUS ADC reading Reported in 2 's Complement. When the current is flowing from VBUS to PMID, IBUS ADC reports positive value, and when the current is flowing from PMID to VBUS, IBUS ADC reports negative value. POR: 0mA (0h) Format: 2s Complement Range: -4000mA-4000mA (7830h-7FFFh), (0h-7D0h) Clamped Low Clamped High Bit Step: 2mA | | 0 | RESERVED | R | 0h | Reserved | ## 8.6.2.31 REG0x2A\_IBAT\_ADC Register (Address = 2Ah) [Reset = 0000h] REG0x2A\_IBAT\_ADC is shown in 図 8-47 and described in 表 8-39. Return to the Summary Table. **IBAT ADC** #### 図 8-47. REG0x2A\_IBAT\_ADC Register ## 表 8-39. REG0x2A\_IBAT\_ADC Register Field Descriptions | Bit | Field | Туре | Reset | Description | |------|----------|------|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 15:2 | IBAT_ADC | R | Oh | IBAT ADC reading Reported in 2 's Complement. The IBAT ADC reports positive value for the battery charging current, and negative value for the battery discharging current. The IBAT ADC resets to zero when EN_CHG=0. POR: 0mA (0h) Format: 2s Complement Range: -7500mA-4000mA (38ADh-3FFFh), (0h-3E8h) Clamped Low Clamped High Bit Step: 4mA The IBAT ADC current can only be positive or zero in forward mode, and negative or zero in battery-only mode. If polarity of battery current changes from charging to discharging or vice-versa during the ADC measurement, the conversion is aborted and the register reports code 0x8000 (which is code 0x2000 for IBAT_ADC field) | | 1:0 | RESERVED | R | 0h | Reserved | ## 8.6.2.32 REG0x2C\_VBUS\_ADC Register (Address = 2Ch) [Reset = 0000h] REG0x2C\_VBUS\_ADC is shown in 図 8-48 and described in 表 8-40. Return to the Summary Table. **VBUS ADC** #### 図 8-48. REG0x2C VBUS ADC Register | | | | | 0 0 0 | 9.0.0. | | | | | |----------|----|----------|-------|-------|--------|------|------|--|--| | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | | RESERVED | | VBUS_ADC | | | | | | | | | R-0h | | R-0h | | | | | | | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | VBUS | S_ADC | | | RESE | RVED | | | | | | R | -0h | | | R- | 0h | | | | | | | | | | | | | | #### 表 8-40. REG0x2C\_VBUS\_ADC Register Field Descriptions | Bit | Field | Туре | Reset | Description | |-----|----------|------|-------|-------------| | 15 | RESERVED | R | 0h | Reserved | 資料に関するフィードバック (ご意見やお問い合わせ) を送信 表 8-40. REG0x2C\_VBUS\_ADC Register Field Descriptions (続き) | | | _ | _ | • ' ' - ' | |------|----------|------|-------|--------------------------------------------------------------------------------------------| | Bit | Field | Туре | Reset | Description | | 14:2 | VBUS_ADC | R | 0h | VBUS ADC reading POR: 0mV (0h) Range: 0mV-18000mV (0h-11B6h) Clamped High Bit Step: 3.97mV | | 1:0 | RESERVED | R | 0h | Reserved | # 8.6.2.33 REG0x2E\_VPMID\_ADC Register (Address = 2Eh) [Reset = 0000h] REG0x2E\_VPMID\_ADC is shown in 図 8-49 and described in 表 8-41. Return to the Summary Table. **VPMID ADC** #### 図 8-49. REG0x2E\_VPMID\_ADC Register | | | | | | - 9 | | | | | |----------|----|--------------------|-----|----|-----|-----|----|--|--| | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | | RESERVED | | VPMID_ADC | | | | | | | | | R-0h | | R-0h | | | | | | | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | VPMID_ADC RESERVED | | | | | | | | | | | R- | -0h | | | R-0 | Oh | | | | | | | | | | | | | | #### 表 8-41. REG0x2E\_VPMID\_ADC Register Field Descriptions | | | _ | _ | • | |------|-----------|------|-------|---------------------------------------------------------------------------------------------| | Bit | Field | Туре | Reset | Description | | 15 | RESERVED | R | 0h | Reserved | | 14:2 | VPMID_ADC | R | | VPMID ADC reading POR: 0mV (0h) Range: 0mV-18000mV (0h-11B6h) Clamped High Bit Step: 3.97mV | | 1:0 | RESERVED | R | 0h | Reserved | ## 8.6.2.34 REG0x30\_VBAT\_ADC Register (Address = 30h) [Reset = 0000h] REG0x30\_VBAT\_ADC is shown in 図 8-50 and described in 表 8-42. Return to the Summary Table. **VBAT ADC** #### 図 8-50, REG0x30 VBAT ADC Register | | | Д 0 0 | oooxoo_v | D/ (1_/ (D O ) ( | og.oto. | | | |----|----------|-------|----------|------------------|----------|---|----------| | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | RESERVED | | | | VBAT_ADC | | | | | R-0h | | | | R-0h | | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | VBAT_ADC | | | | RESERVED | | | | | R-0h | | | | R-0h | | 1 | | | | | | | | ## 表 8-42. REG0x30\_VBAT\_ADC Register Field Descriptions | Bit | Field | Туре | Reset | Description | |-------|----------|------|-------|-------------| | 15:13 | RESERVED | R | 0h | Reserved | Copyright © 2024 Texas Instruments Incorporated 資料に関するフィードバック(ご意見やお問い合わせ)を送信 表 8-42. REG0x30\_VBAT\_ADC Register Field Descriptions (続き) | Bit | Field | Туре | Reset | Description | |------|----------|------|-------|------------------------------------------------------------------------------------------| | 12:1 | VBAT_ADC | R | 0h | VBAT ADC reading POR: 0mV (0h) Range: 0mV-5572mV (0h-AF0h) Clamped High Bit Step: 1.99mV | | 0 | RESERVED | R | 0h | Reserved | #### 8.6.2.35 REG0x32\_VSYS\_ADC Register (Address = 32h) [Reset = 0000h] REG0x32\_VSYS\_ADC is shown in 図 8-51 and described in 表 8-43. Return to the Summary Table. **VSYS ADC** #### 図 8-51. REG0x32\_VSYS\_ADC Register | | | | | _ | | | | |----|----------|----|----------|----|----------|---|----------| | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | RESERVED | | | | VSYS_ADC | | | | | R-0h | | | | R-0h | | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | VSYS_ADC | | | | RESERVED | | | | | R-0h | | | | R-0h | ## 表 8-43. REG0x32\_VSYS\_ADC Register Field Descriptions | Bit | Field | Туре | Reset | Description | |-------|----------|------|-------|------------------------------------------------------------------------------------------| | 15:13 | RESERVED | R | 0h | Reserved | | 12:1 | VSYS_ADC | R | 0h | VSYS ADC reading POR: 0mV (0h) Range: 0mV-5572mV (0h-AF0h) Clamped High Bit Step: 1.99mV | | 0 | RESERVED | R | 0h | Reserved | # 8.6.2.36 REG0x34\_TS\_ADC Register (Address = 34h) [Reset = 0000h] REG0x34\_TS\_ADC is shown in 図 8-52 and described in 表 8-44. Return to the Summary Table. TS ADC #### 図 8-52. REG0x34 TS ADC Register | | | | 02. REGUNG-1_ | , | .0.0. | | | | | |----|--------|------|---------------|----|-------|-----|---|--|--| | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | | | RESE | RVED | | | TS_/ | ADC | | | | | | R | -0h | | | R- | Oh | | | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | TS_ADC | | | | | | | | | | | R-0h | | | | | | | | | | i | | | | | | | | | | ## 表 8-44. REG0x34\_TS\_ADC Register Field Descriptions | Bit | Field | Туре | Reset | Description | |-------|----------|------|-------|-------------| | 15:12 | RESERVED | R | 0h | Reserved | 表 8-44. REG0x34\_TS\_ADC Register Field Descriptions (続き) | | 27 | | | | | | | | |------|--------|------|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--| | Bit | Field | Туре | Reset | Description | | | | | | 11:0 | TS_ADC | R | 0h | TS ADC reading as TS pin voltage in percentage of bias reference. Valid with TS pin bias reference active. POR: 0%(0h) Range: 0% - 98.3103% (0h-3FFh) Clamped High Bit Step: 0.0961% | | | | | ## 8.6.2.37 REG0x36\_TDIE\_ADC Register (Address = 36h) [Reset = 0000h] REG0x36\_TDIE\_ADC is shown in 図 8-53 and described in 表 8-45. Return to the Summary Table. **TDIE ADC** #### 図 8-53. REG0x36 TDIE ADC Register | | | | • · · · · = • • · · · · • - · | | 9.0.0. | | | | |----------|------|------|-------------------------------|----|--------|-----|---|--| | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | | | RESE | RVED | | | TDIE_ | ADC | | | | R-0h | | | | | R-0 | )h | | | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | TDIE_ADC | | | | | | | | | | | R-0h | | | | | | | | | | | | | | | | | | ## 表 8-45. REG0x36\_TDIE\_ADC Register Field Descriptions | Bit | Field | Туре | Reset | Description | |-------|----------|------|-------|------------------------------------------------------------------------------------------------------------------------------------------------------------| | 15:12 | RESERVED | R | 0h | Reserved | | 11:0 | TDIE_ADC | R | Oh | TDIE ADC reading Reported in 2 's Complement. POR: 0°C(0h) Format: 2s Complement Range: -40°C - 140°C (FB0h-118h) Clamped Low Clamped High Bit Step: 0.5°C | #### 8.6.2.38 REG0x38\_Part\_Information Register (Address = 38h) [Reset = 02h] REG0x38 Part Information is shown in 図 8-54 and described in 表 8-46. Return to the Summary Table. Part Information #### 図 8-54. REG0x38\_Part\_Information Register | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|------|---|------|---|---|---------|---| | RESE | RVED | | PN | | | DEV_REV | | | R- | 0h | | R-0h | | | R-2h | | # 表 8-46. REG0x38\_Part\_Information Register Field Descriptions | Bit | Field | Туре | Reset | Description | |-----|----------|------|-------|---------------------------------------------------------------------------------| | 7:6 | RESERVED | R | 0h | Reserved | | 5:3 | PN | R | Oh | Device Part number All the other options are reserved 0h = BQ25620 1h = BQ25622 | Copyright © 2024 Texas Instruments Incorporated 資料に関するフィードバック(ご意見やお問い合わせ)を送信 ## 表 8-46. REG0x38\_Part\_Information Register Field Descriptions (続き) | В | Bit | Field | Туре | Reset | Description | |---|-----|---------|------|-------|-----------------| | 2 | 2:0 | DEV_REV | R | 2h | Device Revision | # 9 Application and Implementation 注 以下のアプリケーション情報は、TIの製品仕様に含まれるものではなく、TIではその正確性または完全性を保証いたしません。個々の目的に対する製品の適合性については、お客様の責任で判断していただくことになります。お客様は自身の設計実装を検証しテストすることで、システムの機能を確認する必要があります。 #### 9.1 Application Information A typical application consists of the device configured as an I<sup>2</sup>C controlled power path management device and a single cell battery charger for Li-lon and Li-polymer batteries used in a wide range of smartphone and other portable devices. It integrates an input reverse-block FET (RBFET, Q1), high-side switching FET (HSFET, Q2), low-side switching FET (LSFET, Q3), and battery FET (BATFET Q4) between the system and battery. The device also integrates a bootstrap diode for the high-side gate drive. #### 9.2 Typical Application 図 9-1. BQ25620 Application Diagram 図 9-2. BQ25622 Application Diagram #### 9.2.1 Design Requirements 表 9-1. Design Requirements | PARAMETER | VALUE | |-------------------------------------------|-------------| | VBUS range | 3.9 -18.0 V | | Input current limit (REG0x06-0x07) | 3200 mA | | Fast charge current (REG0x02-0x03) | 3040 mA | | Minimum system voltage (REG0x0E-0x0F) | 3520 mV | | Battery regulation voltage (REG0x04-0x05) | 4200 mV | #### 9.2.2 Detailed Design Procedure ## 9.2.2.1 Inductor Selection The 1.5-MHz switching frequency allows the use of small inductor and capacitor values to maintain an inductor saturation current higher than the charging current ( $I_{CHG}$ ) plus half the ripple current ( $I_{RIPPLE}$ ): $$I_{SAT} \ge I_{CHG} + (1/2) I_{RIPPLE} \tag{3}$$ The inductor ripple current depends on the input voltage ( $V_{VBUS}$ ), the duty cycle (D = $V_{BAT}/V_{VBUS}$ ), the switching frequency ( $f_S$ ) and the inductance (L). $$I_{RIPPLE} = \frac{V_{IN} \times D \times (1 - D)}{fs \times L}$$ (4) The maximum inductor ripple current occurs when the duty cycle (D) is approximately 0.5. Usually inductor ripple is designed between 20% and 40% of the maximum charging current as a trade-off between inductor size and efficiency. #### 9.2.2.2 Input Capacitor Design input capacitance to provide enough ripple current rating to absorb input switching ripple current. The worst case RMS ripple current is half of the charging current when duty cycle is 0.5. If the converter does not operate at 50% duty cycle, then the worst case capacitor RMS current $I_{Cin}$ occurs where the duty cycle is closest to 50% and can be estimated using $\pm$ 5. $$I_{CIN} = I_{CHG} \times \sqrt{D \times (1 - D)}$$ (5) Low ESR ceramic capacitor such as X7R or X5R is preferred for input decoupling capacitor and should be placed as close as possible to the drain of the high-side MOSFET (PMID) and source of the low-side MOSFET (GND). Voltage rating of the capacitor must be higher than normal input voltage level. A rating of 25-V or higher capacitor is preferred for 15 V input voltage. 10-µF ceramic capacitor is suggested for typical of 3.5A charging current. #### 9.2.2.3 Output Capacitor Ensure that the output capacitance has enough ripple current rating to absorb the output switching ripple current. $\pm$ 6 shows the output capacitor RMS current I<sub>COUT</sub> calculation. $$I_{COUT} = \frac{I_{RIPPLE}}{2 \times \sqrt{3}} \approx 0.29 \times I_{RIPPLE}$$ (6) The output capacitor voltage ripple can be calculated as follows: $$\Delta V_{SYS} = \frac{V_{SYS}}{8 \times L \times C_{SYS} \times f_{SW}^2} \left( 1 - \frac{V_{SYS}}{V_{VBUS}} \right) \tag{7}$$ At certain input and output voltage and switching frequency, the voltage ripple can be reduced by increasing the output filter LC. The charger device has internal loop compensation optimized for $\geq$ 10- $\mu$ F ceramic output capacitor. The preferred ceramic capacitor is 10-V rating, X7R or X5R. #### 9.2.3 Application Curves # 10 Power Supply Recommendations In order to provide an output voltage on SYS, the device requires a power supply between 3.9 V and 18.0 V input with at least 100-mA current rating connected to VBUS or a single-cell Li-lon battery with voltage > $V_{BATUVLO}$ connected to BAT. 73 ### 11 Layout ## 11.1 Layout Guidelines The switching node rise and fall times should be minimized for lowest switching loss. Proper layout of the components to minimize high frequency current path loop (see 🗵 11-1) is important to prevent electrical and magnetic field radiation and high frequency resonant problems. Follow this specific order carefully to achieve the proper layout. - 1. For lowest switching noise during forward/charge mode, place the decoupling capacitor CPMID1 and then bulk capacitor CPMID2 positive terminals as close as possible to PMID pin. Place the capacitor ground terminal close to the GND pin using the shortest copper trace connection or GND plane on the same layer as the IC. See 🗵 11-2. - 2. For lowest switching noise during reverse/OTG mode, place the CSYS1 and CSYS2 output capacitors' positive terminals near the SYS pin. The capacitors' ground terminals must be via'd down through multiple vias to an all ground internal layer that returns to IC GND pin through multiple vias under the IC. See 11-2. - 3. Since REGN powers the internal gate drivers, place the CREGN capacitor positive terminal close to REGN pin to minimize switching noise. The capacitor's ground terminal must be via'd down through multiple vias to an all ground internal layer that returns to IC GND pin through multiple vias under the IC. See 🗵 11-2. - 4. Place the CVBUS and CBAT capacitors positive terminals as close to the VBUS and BAT pins as possible. The capacitors' ground terminals must be via'd down through multiple vias to an all ground internal layer that returns to IC GND pin through multiple vias under the IC. See 🗵 11-2. - 5. Place the inductor input pin near the positive terminal of the SYS pin capacitors. Due to the PMID capacitor placement requirements, the inductor's switching node terminal must be via'd down with multiple via's to a second internal layer with a wide trace that returns to the SW pin with multiple vias. See 🗵 11-3. Using multiple vias ensures that the via's additional resistance is negligible compared to the inductor's dc resistance and therefore does not impact efficiency. The vias additional series inductance is negligible compared to the inductor's inductance. - 6. Place the BTST capacitor on the opposite side from the IC using vias to connect to the BTST pin and SW node. See ☑ 11-4. - 7. A separate analog GND plane for non-power related resistors and capacitors is not required if those components are placed away from the power components traces and planes. - 8. Ensure that the I2C SDA and SCL lines are routed away from the SW node. Additionally, it is important that the PCB footprint and solder mask for the BQ25620 cover the entire length of each of the pins. GND, SW, PMID, SYS and BAT pins extend further into the package than the other pins. Using the entire length of these pins reduces parasitic resistance and increases thermal conductivity from the package into the board. ### 11.2 Layout Example **図 11-1. High Frequency Current Path** 図 11-2. Layout Example: Top Layer (red) and All PGND Internal Layer 2 (brown) 図 11-3. Layout Example: Inner Layer 3 (AGND pour; SW node pour; signal routing) 図 11-4. Layout Example: Bottom Layer X-Ray From Top (PGND pour; BTST capacitor; redundant SW, SYS and BAT pours) # 12 Device and Documentation Support # 12.1 Device Support #### 12.1.1 サード・パーティ製品に関する免責事項 サード・パーティ製品またはサービスに関するテキサス・インスツルメンツの出版物は、単独またはテキサス・インスツルメンツの製品、サービスと一緒に提供される場合に関係なく、サード・パーティ製品またはサービスの適合性に関する是認、サード・パーティ製品またはサービスの是認の表明を意味するものではありません。 ### **12.2 Documentation Support** ### 12.2.1 Related Documentation For related documentation see the following: BQ25601 and BQ25601D (PWR877) Evaluation Module User's Guide ## 12.3 ドキュメントの更新通知を受け取る方法 ドキュメントの更新についての通知を受け取るには、www.tij.co.jp のデバイス製品フォルダを開いてください。[通知] をクリックして登録すると、変更されたすべての製品情報に関するダイジェストを毎週受け取ることができます。 変更の詳細については、改訂されたドキュメントに含まれている改訂履歴をご覧ください。 ### 12.4 サポート・リソース テキサス・インスツルメンツ E2E™ サポート・フォーラムは、エンジニアが検証済みの回答と設計に関するヒントをエキスパートから迅速かつ直接得ることができる場所です。既存の回答を検索したり、独自の質問をしたりすることで、設計で必要な支援を迅速に得ることができます。 リンクされているコンテンツは、各寄稿者により「現状のまま」提供されるものです。これらはテキサス・インスツルメンツの仕様を構成するものではなく、必ずしもテキサス・インスツルメンツの見解を反映したものではありません。テキサス・インスツルメンツの使用条件を参照してください。 ### 12.5 Trademarks テキサス・インスツルメンツ E2E<sup>™</sup> is a trademark of Texas Instruments. すべての商標は、それぞれの所有者に帰属します。 #### 12.6 静電気放電に関する注意事項 この IC は、ESD によって破損する可能性があります。テキサス・インスツルメンツは、IC を取り扱う際には常に適切な注意を払うことを推奨します。正しい取り扱いおよび設置手順に従わない場合、デバイスを破損するおそれがあります。 ESD による破損は、わずかな性能低下からデバイスの完全な故障まで多岐にわたります。精密な IC の場合、パラメータがわずかに変化するだけで公表されている仕様から外れる可能性があるため、破損が発生しやすくなっています。 ### 12.7 用語集 テキサス・インスツルメンツ用語集 この用語集には、用語や略語の一覧および定義が記載されています。 English Data Sheet: SLUSEG2 # 13 Revision History 資料番号末尾の英字は改訂を表しています。その改訂履歴は英語版に準じています。 | С | hanges from Revision B (January 2024) to Revision C (February 2024) | Page | |---|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------| | • | Changed T <sub>TOP OFF</sub> Typical and Maximum Limit | 16 | | • | Changed T <sub>SAFETY_TRKCHG</sub> Typical and Maximum Limit | 16 | | • | Changed T <sub>SAFETY PRECHG</sub> Typical and Maximum Limit | 16 | | • | Changed T <sub>SAFETY</sub> Typical and Maximum Limit | 16 | | • | Changed T <sub>BATEFT DLY</sub> Typical Value | | | • | Changed T <sub>SM EXIT</sub> Typical and Maximum Limit | 16 | | • | Changed T <sub>QON RST</sub> Typical and Maximum Limit | | | • | Changed T <sub>BATEFT RST</sub> Typical Value | 16 | | • | Changed T <sub>LP WDT</sub> Typical Value | 16 | | • | Changed T <sub>WDT</sub> Typical Value | | | • | Changed recommended values of RT1 and RT2 in セクション 8.3.5.4.2 | 26 | | • | Added I <sup>2</sup> C timing requirements for fast mode and fast mode plus in セクション 8.5.1 | 37 | | • | Changed TOPOFF_TMR values in Charge_Control_0 Register Description, PRECHG_TMR and CHG_ | TMR | | | values in Charge_Timer_Control Register Description, and WATCHDOG values in Charger_Control_1 | _ | | | Register Description | | | • | Updated behavior of IBAT_ADC in IBAT_ADC Register Description | 40 | | С | hanges from Revision A (October 2022) to Revision B (January 2024) | Page | | • | IEC 62368-1 CB 認証を追加 | 1 | | | BQ25620/2 のアプリケーション概略図を変更 | | | | セクション 4 の定電流制限値を 3.2A から 2.4A に変更 | | | | Changed OTG Current Limit from 3.2 A to 2.4 A for BQ25620/22 in 表 5-1 | | | | Changed t <sub>RST</sub> to t <sub>QON RST</sub> in QON pin description | | | • | Added Maximum limit to V <sub>POORSRC</sub> | | | • | Updated V <sub>TS_COLD</sub> , V <sub>TS_COLDZ</sub> , V <sub>TS_COOLZ</sub> , V <sub>TS_COOLZ</sub> , V <sub>TS_WARM</sub> , V <sub>TS_WARMZ</sub> , V <sub>TS_HOT</sub> , and V <sub>TS_HOTZ</sub> . | | | | Updated I <sub>OTG_RANGE</sub> . Updated VBUS_ADC, VPMID_ADC, and TDIE_ADC. | 8 | | • | Changed IBAT_ADC LSB from 2mA to 4mA | 8 | | • | Removed typical specs for t <sub>VBUS_OVP_PROP</sub> , T <sub>POORSRC_RETRY</sub> , t <sub>POORSRC_RESTART</sub> , t <sub>VBUS_PD</sub> , t <sub>TERM_DGL</sub> , | | | | trechg DGL | 16 | | • | Clarified register conditions for T <sub>TOP OFF</sub> specifications | 16 | | • | Clarified behavior of JEITA Charge Rate Scaling | | | • | Deleted When the charger enters HIZ mode, the ADC is disabled. from セクション 8.3.7 | <mark>29</mark> | | • | Added セクション 8.3.8.2 | 29 | | • | Added セクション 8.3.10 | 33 | | • | Changed IOTG from 3200mA and A0h to 2400mA and 78h in REG0x0A_IOTG_Regulation Register Fi | eld | | | Descriptions | 40 | | • | Changed VBUS_ADC from 19850mV and 1388h to 18000mV and 11B6h in REG0x2C_VBUS_ADC Re | egister | | | Field Descriptions | 40 | | • | Changed VPMID_ADC from 19850mV and 1388h to 18000mV and 11B6h in REG0x2E_VPMID_ADC | | | | Register Field Descriptions | 40 | | • | Changed TDIE_ADC from 150°C and 12Ch to 140°C and 118h in REG0x36_TDIE_ADC Register Field | | | | Descriptions | 40 | | • | Changed Q1_FULLON, BATFET_CTRL_WVBUS bit access type from R to RW and TDIE_ADC bit acc | | | | type from RW to R | 40 | | • | Changed register fields and descriptions for REG0x02_Charge_Current_Limit register, REG0x charge_Control register, and REG0x12_Termination_Control register | | |---|-------------------------------------------------------------------------------------------------------------------------------------------------------------|------| | • | Changed 🗵 9-11 | | | | | | | С | changes from Revision * (September 2022) to Revision A (October 2022) | Page | | • | BQ25622 を「プレビュー」から「量産データ」に変更 | 1 | 79 Product Folder Links: BQ25620 BQ25622 ## 14 Mechanical, Packaging, and Orderable Information The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation. English Data Sheet: SLUSEG2 ## 重要なお知らせと免責事項 テキサス・インスツルメンツは、技術データと信頼性データ (データシートを含みます)、設計リソース (リファレンス デザインを含みます)、アプリケーションや設計に関する各種アドバイス、Web ツール、安全性情報、その他のリソースを、欠陥が存在する可能性のある「現状のまま」提供しており、商品性および特定目的に対する適合性の黙示保証、第三者の知的財産権の非侵害保証を含むいかなる保証も、明示的または黙示的にかかわらず拒否します。 これらのリソースは、テキサス・インスツルメンツ製品を使用する設計の経験を積んだ開発者への提供を意図したものです。(1) お客様のアプリケーションに適した テキサス・インスツルメンツ製品の選定、(2) お客様のアプリケーションの設計、検証、試験、(3) お客様のアプリケーションに該当する各種規格や、その他のあらゆる安全性、セキュリティ、規制、または他の要件への確実な適合に関する責任を、お客様のみが単独で負うものとします。 上記の各種リソースは、予告なく変更される可能性があります。これらのリソースは、リソースで説明されているテキサス・インスツルメンツ製品を使用するアプリケーションの開発の目的でのみ、テキサス・インスツルメンツはその使用をお客様に許諾します。これらのリソースに関して、他の目的で複製することや掲載することは禁止されています。テキサス・インスツルメンツや第三者の知的財産権のライセンスが付与されている訳ではありません。お客様は、これらのリソースを自身で使用した結果発生するあらゆる申し立て、損害、費用、損失、責任について、テキサス・インスツルメンツおよびその代理人を完全に補償するものとし、テキサス・インスツルメンツは一切の責任を拒否します。 テキサス・インスツルメンツの製品は、テキサス・インスツルメンツの販売条件、または ti.com やかかる テキサス・インスツルメンツ製品の関連資料などのいずれかを通じて提供する適用可能な条項の下で提供されています。テキサス・インスツルメンツがこれらのリソースを提供することは、適用されるテキサス・インスツルメンツの保証または他の保証の放棄の拡大や変更を意味するものではありません。 お客様がいかなる追加条項または代替条項を提案した場合でも、テキサス・インスツルメンツはそれらに異議を唱え、拒否します。 郵送先住所: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2024, Texas Instruments Incorporated www.ti.com 27-Feb-2024 ### PACKAGING INFORMATION | Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan | Lead finish/<br>Ball material | MSL Peak Temp | Op Temp (°C) | Device Marking<br>(4/5) | Samples | |------------------|--------|--------------|--------------------|------|----------------|--------------|-------------------------------|---------------------|--------------|-------------------------|---------| | BQ25620RYKR | ACTIVE | WQFN-HR | RYK | 18 | 3000 | RoHS & Green | SN | Level-2-260C-1 YEAR | -40 to 85 | BQ620 | Samples | | BQ25622RYKR | ACTIVE | WQFN-HR | RYK | 18 | 3000 | RoHS & Green | SN | Level-2-260C-1 YEAR | -40 to 85 | BQ622 | Samples | (1) The marketing status values are defined as follows: **ACTIVE:** Product device recommended for new designs. LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect. NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design. PREVIEW: Device has been announced but is not in production. Samples may or may not be available. **OBSOLETE:** TI has discontinued the production of the device. (2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free". RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption. Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement. - (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature. - (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device. - (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device. - (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width. **Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. # **PACKAGE OPTION ADDENDUM** www.ti.com 27-Feb-2024 # **PACKAGE MATERIALS INFORMATION** www.ti.com 17-Mar-2024 ## TAPE AND REEL INFORMATION | A0 | Dimension designed to accommodate the component width | |----|-----------------------------------------------------------| | В0 | Dimension designed to accommodate the component length | | K0 | Dimension designed to accommodate the component thickness | | W | Overall width of the carrier tape | | P1 | Pitch between successive cavity centers | ### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE #### \*All dimensions are nominal | Device | Package<br>Type | Package<br>Drawing | | SPQ | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | ` , | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant | |-------------|-----------------|--------------------|----|------|--------------------------|--------------------------|-----|------------|------------|------------|-----------|------------------| | BQ25620RYKR | WQFN-<br>HR | RYK | 18 | 3000 | 180.0 | 12.4 | 2.8 | 3.3 | 1.1 | 4.0 | 12.0 | Q2 | | BQ25622RYKR | WQFN-<br>HR | RYK | 18 | 3000 | 180.0 | 12.4 | 2.8 | 3.3 | 1.1 | 4.0 | 12.0 | Q2 | www.ti.com 17-Mar-2024 ## \*All dimensions are nominal | Device | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) | |-------------|--------------|-----------------|------|------|-------------|------------|-------------| | BQ25620RYKR | WQFN-HR | RYK | 18 | 3000 | 210.0 | 185.0 | 35.0 | | BQ25622RYKR | WQFN-HR | RYK | 18 | 3000 | 210.0 | 185.0 | 35.0 | PLASTIC QUAD FLATPACK- NO LEAD ### NOTES: - 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. - 2. This drawing is subject to change without notice. PLASTIC QUAD FLATPACK- NO LEAD NOTES: (continued) - For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271) . - Solder mask tolerances between and around signal pads can vary based on board fabrication site. PLASTIC QUAD FLATPACK- NO LEAD NOTES: (continued) 5. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. ## 重要なお知らせと免責事項 TI は、技術データと信頼性データ (データシートを含みます)、設計リソース (リファレンス・デザインを含みます)、アプリケーションや設計に関する各種アドバイス、Web ツール、安全性情報、その他のリソースを、欠陥が存在する可能性のある「現状のまま」提供しており、商品性および特定目的に対する適合性の黙示保証、第三者の知的財産権の非侵害保証を含むいかなる保証も、明示的または黙示的にかかわらず拒否します。 これらのリソースは、TI 製品を使用する設計の経験を積んだ開発者への提供を意図したものです。(1) お客様のアプリケーションに適した TI 製品の選定、(2) お客様のアプリケーションの設計、検証、試験、(3) お客様のアプリケーションに該当する各種規格や、その他のあら ゆる安全性、セキュリティ、規制、または他の要件への確実な適合に関する責任を、お客様のみが単独で負うものとします。 上記の各種リソースは、予告なく変更される可能性があります。これらのリソースは、リソースで説明されている TI 製品を使用するアプリケーションの開発の目的でのみ、TI はその使用をお客様に許諾します。これらのリソースに関して、他の目的で複製することや掲載することは禁止されています。TI や第三者の知的財産権のライセンスが付与されている訳ではありません。お客様は、これらのリソースを自身で使用した結果発生するあらゆる申し立て、損害、費用、損失、責任について、TI およびその代理人を完全に補償するものとし、TI は一切の責任を拒否します。 TIの製品は、TIの販売条件、または ti.com やかかる TI 製品の関連資料などのいずれかを通じて提供する適用可能な条項の下で提供されています。TI がこれらのリソースを提供することは、適用される TI の保証または他の保証の放棄の拡大や変更を意味するものではありません。 お客様がいかなる追加条項または代替条項を提案した場合でも、TIはそれらに異議を唱え、拒否します。 郵送先住所:Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2024, Texas Instruments Incorporated