CD74HC14, CD54HC14 G - JANUARY 1998 - REVISED MAY 2021 # CDx4HC14 シュミット・トリガ入力を搭載したヘキサ・インバータ ## 1 特長 - バッファ付き入力 - 広い動作電圧範囲:2V~6V - 広い動作温度範囲:-55℃~+125℃ - 最大 10 個の LSTTL 負荷ファンアウトに対応 - LSTTL ロジック IC に比べて消費電力を大幅削減 ## 2 アプリケーション - 反転クロック入力の同期 - スイッチのデバウンス - デジタル信号の反転 ## 3 概要 このデバイスには、シュミット・トリガ入力の6つの独立した インバータが内蔵されています。各ゲートはブール関数 $Y = \overline{A}$ を正論理で実行します。 #### 製品情報(1) | 部品番号 | パッケージ | 本体サイズ (公称) | |------------|------------|------------------| | CD74HC14M | SOIC (14) | 8.70mm × 3.90mm | | CD74HC14E | PDIP (14) | 19.30mm × 6.40mm | | CD74HC14PW | TSSOP (14) | 5.00mm × 4.40mm | | CD54HC14F | CDIP (14) | 21.30mm × 7.60mm | 利用可能なすべてのパッケージについては、このデータシートの 末尾にある注文情報を参照してください。 機能的なピン配置 ## **Table of Contents** | <b>1</b> 特長 1 | 8.3 Feature Description | 8 | |---------------------------------------|----------------------------------|----| | <b>2</b> アプリケーション1 | | | | 3 概要1 | 9 Application and Implementation | 10 | | 4 Revision History2 | 9.1 Application Information | 10 | | 5 Pin Configuration and Functions3 | 9.2 Typical Application | 10 | | Pin Functions3 | 10 Power Supply Recommendations | 12 | | 6 Specifications 4 | 11 Layout | 13 | | 6.1 Absolute Maximum Ratings4 | 11.1 Layout Guidelines | 13 | | 6.2 ESD Ratings4 | | 13 | | 6.3 Recommended Operating Conditions4 | | 14 | | 6.4 Thermal Information5 | 12.1 Documentation Support | | | 6.5 Electrical Characteristics5 | 12.2 Related Links | 14 | | 6.6 Switching Characteristics | 40.0 11.10 1.11.1 | 14 | | 6.7 Operating Characteristics | 10.1 = 1 | | | 6.8 Typical Characteristics | | 14 | | 7 Parameter Measurement Information7 | | | | 8 Detailed Description8 | | | | 8.1 Overview8 | | 14 | | 8.2 Functional Block Diagram8 | | | ## **4 Revision History** 資料番号末尾の英字は改訂を表しています。その改訂履歴は英語版に準じています。 | С | hanges from Revision F (May 2005) to Revision G (June 2020) | Page | |---|------------------------------------------------------------------------------------|-------------------------------------| | • | 新しいデータシート標準に更新 | 1 | | | HCT デバイスをスタンドアロンのデータシート (SCHS402) へ移動 | | | • | R <sub>0JA</sub> increased for the D (86 to 133.6 °C/W) and PW (113 to 151.7 °C/W) | ) packages, and decreased for the N | | | package (80 to 65.2 °C/W) | 5 | ## **5 Pin Configuration and Functions** D, N, PW, or J Package 14-Pin SOIC, PDIP, TSSOP, or CDIP Top View ### **Pin Functions** | PIN | | 1/0 | DESCRIPTION | |-----------------|-----|--------|---------------------| | NAME | NO. | l/O | DESCRIPTION | | 1A | 1 | Input | Channel 1, Input A | | 1Y | 2 | Output | Channel 1, Output Y | | 2A | 3 | Input | Channel 2, Input A | | 2Y | 4 | Output | Channel 2, Output Y | | 3A | 5 | Input | Channel 3, Input A | | 3Y | 6 | Output | Channel 3, Output Y | | GND | 7 | _ | Ground | | 4Y | 8 | Output | Channel 4, Output Y | | 4A | 9 | Input | Channel 4, Input A | | 5Y | 10 | Output | Channel 5, Output Y | | 5A | 11 | Input | Channel 5, Input A | | 6Y | 12 | Output | Channel 6, Output Y | | 6A | 13 | Input | Channel 6, Input A | | V <sub>CC</sub> | 14 | _ | Positive Supply | ### **6 Specifications** ## **6.1 Absolute Maximum Ratings** over operating free-air temperature range (unless otherwise noted)(1) | | | | MIN | MAX | UNIT | |------------------|---------------------------------------------------|-------------------------------------------------------------|------|-----|------| | V <sub>CC</sub> | Supply voltage | | -0.5 | 7 | V | | I <sub>IK</sub> | Input clamp current <sup>(2)</sup> | $V_{I} < -0.5 \text{ V or } V_{I} > V_{CC} + 0.5 \text{ V}$ | | ±20 | mA | | I <sub>OK</sub> | Output clamp current <sup>(2)</sup> | $V_{O} < -0.5 \text{ V or } V_{O} > V_{CC} + 0.5 \text{ V}$ | | ±20 | mA | | Io | Continuous output current | $V_{O} > -0.5 \text{ V or } V_{O} < V_{CC} + 0.5 \text{ V}$ | | ±25 | mA | | | Continuous current through V <sub>CC</sub> or GND | | | ±50 | mA | | _ | Junction temperature <sup>(3)</sup> | Plastic package | | 150 | °C | | TJ | Junction temperature(*) | Hermetic package or die | | 175 | | | | Lead temperature (soldering 10s) | SOIC - lead tips only | | 300 | °C | | T <sub>stg</sub> | Storage temperature | | -65 | 150 | °C | <sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Rating may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Condition. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. - (2) The input and output voltage ratings may be exceeded if the input and output current ratings are observed. - (3) Guaranteed by design. #### 6.2 ESD Ratings | | | | VALUE | UNIT | |--------------------|-------------------------|--------------------------------------------------------------------------------|-------|-------| | V | Clastrostatic discharge | Human-body model (HBM), per ANSI/ESDA/<br>JEDEC JS-001 <sup>(1)</sup> | ±1500 | V | | V <sub>(ESD)</sub> | Electrostatic discharge | Charged-device model (CDM), per JEDEC specification JESD22-C101 <sup>(2)</sup> | ±500 | \<br> | - (1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process. - (2) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process. ## **6.3 Recommended Operating Conditions** over operating free-air temperature range (unless otherwise noted) | | | | MIN | NOM | MAX | UNIT | |-----------------|--------------------------------|-------------------------|------|-----|-----------------|------| | V <sub>CC</sub> | Supply voltage | (7) | 2 | 5 | 6 | V | | | | V <sub>CC</sub> = 2 V | 1.5 | | | | | V <sub>IH</sub> | High-level input voltage | V <sub>CC</sub> = 4.5 V | 3.15 | | | V | | | | V <sub>CC</sub> = 6 V | 4.2 | | | | | | | V <sub>CC</sub> = 2 V | | | 0.5 | | | V <sub>IL</sub> | Low-level input voltage | V <sub>CC</sub> = 4.5 V | | | 1.35 | V | | | | V <sub>CC</sub> = 6 V | | | 1.8 | | | VI | Input voltage | | 0 | | V <sub>CC</sub> | V | | Vo | Output voltage | | 0 | | V <sub>CC</sub> | V | | | | V <sub>CC</sub> = 2 V | | | 1000 | | | t <sub>t</sub> | Input transition time | V <sub>CC</sub> = 4.5 V | | | 500 | ns | | | | V <sub>CC</sub> = 6 V | | | 400 | | | T <sub>A</sub> | Operating free-air temperature | | -55 | | 125 | °C | Submit Document Feedback Copyright © 2023 Texas Instruments Incorporated ### **6.4 Thermal Information** | | THERMAL METRIC <sup>(1)</sup> | PW (TSSOP) | N (PDIP) | D (SOIC) | UNIT | |------------------------|----------------------------------------------|------------|----------|----------|------| | | | 14 PINS | 14 PINS | 14 PINS | | | $R_{\theta JA}$ | Junction-to-ambient thermal resistance | 151.7 | 69.3 | 133.6 | °C/W | | R <sub>0</sub> JC(top) | Junction-to-case (top) thermal resistance | 79.4 | 57.4 | 89.0 | °C/W | | R <sub>θJB</sub> | Junction-to-board thermal resistance | 94.7 | 49.0 | 89.5 | °C/W | | $\Psi_{JT}$ | Junction-to-top characterization parameter | 25.2 | 37.4 | 45.5 | °C/W | | $\Psi_{JB}$ | Junction-to-board characterization parameter | 94.1 | 48.8 | 89.1 | °C/W | | R <sub>0JC(bot)</sub> | Junction-to-case (bottom) thermal resistance | N/A | N/A | N/A | °C/W | <sup>(1)</sup> For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report. ## **6.5 Electrical Characteristics** over operating free-air temperature range; typical values measured at T<sub>A</sub> = 25°C (unless otherwise noted). | | | | | | | | Opera | ting free | air tem | peratur | e (T <sub>A</sub> ) | | | | |-----------------|-------------------------------------------------|-------------------------------------|------------------------------|-----------------|------|------|-------|-----------|----------|---------|---------------------|----------|------|------| | F | PARAMETER | TEST CO | NDITIONS | V <sub>CC</sub> | | 25°C | | -40° | °C to 85 | °C | -55°( | C to 125 | °C | UNIT | | | | | | | MIN | TYP | MAX | MIN | TYP | MAX | MIN | TYP | MAX | | | | Positive | | | 2 V | 0.7 | | 1.5 | 0.7 | 0- | 1.5 | 0.7 | | 1.5 | ., | | $V_{T+}$ | switching | | | 4.5 V | 1.7 | 7 | 3.15 | 1.7 | | 3.15 | 1.7 | | 3.15 | V | | | threshold | | | 6 V | 2.1 | | 4.2 | 2.1 | 7 | 4.2 | 2.1 | | 4.2 | | | | Negative | | | 2 V | 0.3 | | 1.0 | 0.3 | | 1.0 | 0.3 | | 1.0 | | | V <sub>T-</sub> | switching | | | 4.5 V | 0.9 | | 2.2 | 0.9 | | 2.2 | 0.9 | | 2.2 | V | | | threshold | | | 6 V | 1.2 | | 3.0 | 1.2 | | 3.0 | 1.2 | | 3.0 | | | | | | | 2 V | 0.2 | | 1.0 | 0.2 | | 1.0 | 0.2 | | 1.0 | | | $\Delta V_T$ | Hysteresis (V <sub>T+</sub> - V <sub>T-</sub> ) | | 4 | 4.5 V | 0.4 | | 1.4 | 0.4 | | 1.4 | 0.4 | | 1.4 | V | | | 1-7 | | | 6 V | 0.6 | | 1.6 | 0.6 | | 1.6 | 0.6 | | 1.6 | | | | | | | 2 V | 1.9 | | | 1.9 | | | 1.9 | | | | | | High-level | | I <sub>OH</sub> = -20<br>μΑ | 4.5 V | 4.4 | | | 4.4 | | | 4.4 | | | | | ļ., | | V <sub>I</sub> = V <sub>IH</sub> or | m . | 6 V | 5.9 | | | 5.9 | | | 5.9 | | | ., | | V <sub>OH</sub> | output voltage | V <sub>IL</sub> | I <sub>OH</sub> = -4<br>mA | 4.5 V | 3.98 | | | 3.84 | | | 3.7 | | | V | | | | | I <sub>OH</sub> = -5.2<br>mA | 6 V | 5.48 | | | 5.34 | | | 5.2 | | | | | | | | | 2 V | | | 0.1 | | | 0.1 | | | 0.1 | | | | | | I <sub>OL</sub> = 20<br>μΑ | 4.5 V | | | 0.1 | | | 0.1 | | | 0.1 | | | V <sub>OL</sub> | Low-level output | | | 6 V | | | 0.1 | | | 0.1 | | | 0.1 | V | | - OL | voltage | V <sub>IL</sub> | I <sub>OL</sub> = 4 mA | 4.5 V | | | 0.26 | | | 0.33 | | | 0.4 | - | | | | | I <sub>OL</sub> = 5.2<br>mA | 6 V | | | 0.26 | | | 0.33 | | | 0.4 | | | I <sub>I</sub> | Input leakage current | V <sub>I</sub> = V <sub>CC</sub> or | | 6 V | | | ±0.1 | | | ±1 | | | ±1 | μΑ | | I <sub>cc</sub> | Supply current | V <sub>I</sub> = V <sub>CC</sub> or | I <sub>O</sub> = 0 | 6 V | | | 2 | | | 20 | | | 40 | μΑ | | Ci | Input capacitance | | | 5 V | | | 10 | | | 10 | | | 10 | pF | ## 6.6 Switching Characteristics over operating free-air temperature range; typical values measured at TA = 25°C (unless otherwise noted). | | TEST | | | | | | | Op | eratin | g free | air te | mperat | ture (T | ۵) | | | | | | | |-----------------|-------------------|--------------------------------------------|---|------------------------|------|-----|------------------------|-------|------------------------|----------------|--------|--------|---------|-----|----|----------|----|----|----|----| | | PARAMETER | PARAMETER FROM TO CONDITIO V <sub>CC</sub> | | V <sub>CC</sub> | 25°C | | -40°C to 85°C | | | -55°C to 125°C | | | UNIT | | | | | | | | | | | | | NS | | MIN | TYP | MAX | MIN | TYP | MAX | MIN | TYP | MAX | | | | | | | | | | | | | 2 V | | | 135 | | | 170 | | | 205 | | | | | | | | | Propagation delay | Α | Y | Υ | Y | Υ | Υ | Υ ( | C <sub>L</sub> = 50 pF | 4.5 V | | | 27 | | | 34 | | | 41 | no | | t <sub>pd</sub> | Propagation delay | | | | | | | | 6 V | | | 23 | | | 29 | | | 35 | ns | | | | | Α | Υ | C <sub>L</sub> = 15 pF | 5 V | | 11 | | | | | | | | | | | | | | | | | Y | | | 2 V | | | 75 | | | 95 | | | 110 | | | | | | | | t <sub>t</sub> | Transition-time | | | Y | Υ | Υ | C <sub>L</sub> = 50 pF | 4.5 V | | | 15 | | | 19 | | <b>'</b> | 22 | ns | | | | | | | | | | | 6 V | | | 13 | | | 16 | | | 19 | | | | | ## **6.7 Operating Characteristics** over operating free-air temperature range; typical values measured at T<sub>A</sub> = 25°C (unless otherwise noted). | PARAMETER | TEST CONDITIONS | V <sub>CC</sub> | MIN | TYP | MAX | UNIT | |----------------------------------------------------|-----------------|-----------------|-----|-----|-----|------| | C <sub>pd</sub> Power dissipation capacit per gate | No load | 5 V | | 20 | | pF | ## **6.8 Typical Characteristics** $T_A = 25^{\circ}C$ ### 7 Parameter Measurement Information - Phase relationships between waveforms were chosen arbitrarily. All input pulses are supplied by generators having the following characteristics: PRR ≤ 1 MHz, Z<sub>O</sub> = 50 Ω, t<sub>t</sub> < 6 ns.</li> - The outputs are measured one at a time, with one input transition per measurement. A. C<sub>L</sub>= 50 pF and includes probe and jig capacitance. 図 7-1. Load Circuit A. t<sub>t</sub> is the greater of t<sub>r</sub> and t<sub>f</sub>. 図 7-2. Voltage Waveforms Transition Times A. The maximum between $t_{PLH}$ and $t_{PHL}$ is used for $t_{pd}$ . 図 7-3. Voltage Waveforms Propagation Delays ### 8 Detailed Description #### 8.1 Overview This device contains six independent inverters with Schmitt-trigger inputs. Each gate performs the Boolean function $Y = \overline{A}$ in positive logic. #### 8.2 Functional Block Diagram #### 8.3 Feature Description #### 8.3.1 Balanced CMOS Push-Pull Outputs The CD74HC14 can drive a load with a total capacitance less than or equal to the maximum load listed in the \$\tau \notation \frac{1}{2} \neq 0.6\$ connected to a high-impedance CMOS input while still meeting all of the datasheet specifications. Larger capacitive loads can be applied, however it is not recommended to exceed the provided load value. If larger capacitive loads are required, it is recommended to add a series resistor between the output and the capacitor to limit output current to the values given in the \$\tau \neq 0.2 \neq 0.1\$. #### 8.3.2 CMOS Schmitt-Trigger Inputs Standard CMOS inputs are high impedance and are typically modeled as a resistor from the input to ground in parallel with the input capacitance given in the $\cancel{\text{$t/t}}\cancel{\text{$t/t}}\cancel{\text{$t/t}}\cancel{\text{$t/t}}\cancel{\text{$t/t}}\cancel{\text{$t/t}}\cancel{\text{$t/t}}\cancel{\text{$t/t}}\cancel{\text{$t/t}}\cancel{\text{$t/t}}\cancel{\text{$t/t}}\cancel{\text{$t/t}}\cancel{\text{$t/t}}\cancel{\text{$t/t}}\cancel{\text{$t/t}}\cancel{\text{$t/t}}\cancel{\text{$t/t}}\cancel{\text{$t/t}}\cancel{\text{$t/t}}\cancel{\text{$t/t}}\cancel{\text{$t/t}}\cancel{\text{$t/t}}\cancel{\text{$t/t}}\cancel{\text{$t/t}}\cancel{\text{$t/t}}\cancel{\text{$t/t}}\cancel{\text{$t/t}}\cancel{\text{$t/t}}\cancel{\text{$t/t}}\cancel{\text{$t/t}}\cancel{\text{$t/t}}\cancel{\text{$t/t}}\cancel{\text{$t/t}}\cancel{\text{$t/t}}\cancel{\text{$t/t}}\cancel{\text{$t/t}}\cancel{\text{$t/t}}\cancel{\text{$t/t}}\cancel{\text{$t/t}}\cancel{\text{$t/t}}\cancel{\text{$t/t}}\cancel{\text{$t/t}}\cancel{\text{$t/t}}\cancel{\text{$t/t}}\cancel{\text{$t/t}}\cancel{\text{$t/t}}\cancel{\text{$t/t}}\cancel{\text{$t/t}}\cancel{\text{$t/t}}\cancel{\text{$t/t}}\cancel{\text{$t/t}}\cancel{\text{$t/t}}\cancel{\text{$t/t}}\cancel{\text{$t/t}}\cancel{\text{$t/t}}\cancel{\text{$t/t}}\cancel{\text{$t/t}}\cancel{\text{$t/t}}\cancel{\text{$t/t}}\cancel{\text{$t/t}}\cancel{\text{$t/t}}\cancel{\text{$t/t}}\cancel{\text{$t/t}}\cancel{\text{$t/t}}\cancel{\text{$t/t}}\cancel{\text{$t/t}}\cancel{\text{$t/t}}\cancel{\text{$t/t}}\cancel{\text{$t/t}}\cancel{\text{$t/t}}\cancel{\text{$t/t}}\cancel{\text{$t/t}}\cancel{\text{$t/t}}\cancel{\text{$t/t}}\cancel{\text{$t/t}}\cancel{\text{$t/t}}\cancel{\text{$t/t}}\cancel{\text{$t/t}}\cancel{\text{$t/t}}\cancel{\text{$t/t}}\cancel{\text{$t/t}}\cancel{\text{$t/t}}\cancel{\text{$t/t}}\cancel{\text{$t/t}}\cancel{\text{$t/t}}\cancel{\text{$t/t}}\cancel{\text{$t/t}}\cancel{\text{$t/t}}\cancel{\text{$t/t}}\cancel{\text{$t/t}}\cancel{\text{$t/t}}\cancel{\text{$t/t}}\cancel{\text{$t/t}}\cancel{\text{$t/t}}\cancel{\text{$t/t}}\cancel{\text{$t/t}}\cancel{\text{$t/t}}\cancel{\text{$t/t}}\cancel{\text{$t/t}}\cancel{\text{$t/t}}\cancel{\text{$t/t}}\cancel{\text{$t/t}}\cancel{\text{$t/t}}\cancel{\text{$t/t}}\cancel{\text{$t/t}}\cancel{\text{$t/t}}\cancel{\text{$t/t}}\cancel{\text{$t/t}}\cancel{\text{$t/t}}\cancel{\text{$t/t}}\cancel{\text{$t/t}}\cancel{\text{$t/t}}\cancel{\text{$t/t}}\cancel{\text{$t/t}}\cancel{\text{$t/t}}\cancel{\text{$t/t}}\cancel{\text{$t/t}}\cancel{\text{$t/t}}\cancel{\text{$t/t}}\cancel{\text{$t/t}}\cancel{\text{$t/t}}\cancel{\text{$t/t}}\cancel{\text{$t/t}}\cancel{\text{$t/t}}\cancel{\text{$t/t}}\cancel{\text{$t/t}}\cancel{\text{$t/t}}\cancel{\text{$t/t}}\cancel{\text{$t/t}}\cancel{\text{$t/t}}\cancel{\text{$t/t}}\cancel{\text{$t/t}}\cancel{\text{$t/t}}\cancel{\text{$t/t}}\cancel{\text{$t/t}}\cancel{\text{$t/t}}\cancel{\text{$t/t}}\cancel{\text{$t/t}}\cancel{\text{$t/t}}\cancel{\text{$t/t}}\cancel{\text{$t/t}}\cancel{\text{$t/t}}\cancel{\text{$t/t}}\cancel{\text{$t/t}}\cancel{\text{$t/t}}\cancel{\text{$t/t}}\cancel{\text{$t/t}}\cancel{\text{$t/t}}\cancel{\text{$t/t}}\cancel{\text{$t/t}}\cancel{\text{$t/t}}\cancel{\text{$t/t}}\cancel{\text{$t/t}}\cancel{\text{$t/t}}\cancel{\text{$t/t}}\cancel{\text{$t/t}}\cancel{\text{$t/t}}\cancel{\text{$t/t}}\cancel{\text{$t/t}}\cancel{\text{$t/t}}\cancel{\text{$t/t}}\cancel{\text{$t/t}}\cancel{\text{$t/t}}\cancel{\text{$t/t}}\cancel{\text{$t/t}}\cancel{\text{$t/t}}\cancel{\text{$t/t}}\cancel{\text{$t/t}}\cancel{\text{$t/t}}\cancel{\text{$t/t}}\cancel{\text{$t/t}}\cancel{\text{$t/t}}\cancel{\text{$t/t}}\cancel{\text{$t/t}}\cancel{\text{$t/t}}\cancel{\text{$t/t}}\cancel{\text{$t/t}}\cancel{\text{$t/t}}\cancel{\text{$t/t}}\cancel{\text{$t/t}}\cancel{\text{$t/t}}\cancel{\text{$t/t}}\cancel{\text{$t/t}}\cancel{\text{$t/t}}\cancel{\text{$t/t}}\cancel{\text{$t/t}}\cancel{\text{$t/t}}\cancel{\text{$t/t}}\cancel{\text{$t/$ The Schmitt-trigger input architecture provides hysteresis as defined by $\Delta V_T$ in the trigger 6.5, which makes this device extremely tolerant to slow or noisy inputs. While the inputs can be driven much slower than standard CMOS inputs, it is still recommended to properly terminate unused inputs. Driving the inputs slowly will also increase dynamic current consumption of the device. For additional information regarding Schmitt-trigger inputs, please see Understanding Schmitt Triggers. Submit Document Feedback Copyright © 2023 Texas Instruments Incorporated #### 8.3.3 Clamp Diode Structure The inputs and outputs to this device have both positive and negative clamping diodes as depicted in ⊠ 8-1. #### 注意 Voltages beyond the values specified in the $2/2 \le 6.1$ table can cause damage to the device. The recommended input and output voltage ratings may be exceeded if the input and output clamp-current ratings are observed. 図 8-1. Electrical Placement of Clamping Diodes for Each Input and Output ## **8.4 Device Functional Modes** 表 8-1. Function Table | INPUT | OUTPUT | |-------|--------| | Α | Y | | L | Н | | Н | | ## 9 Application and Implementation 注 以下のアプリケーション情報は、TIの製品仕様に含まれるものではなく、TIではその正確性または完全性を保証いたしません。個々の目的に対する製品の適合性については、お客様の責任で判断していただくことになります。また、お客様は自身の設計実装を検証しテストすることで、システムの機能を確認する必要があります。 ## 9.1 Application Information This device can be used to add an additional stage to a counter with an external flip-flop. Because counters use a negative edge trigger, the flip-flop's clock input must be inverted to provide this function. This function only requires one of the six available inverters in the device, so the remaining channels can be used for other applications needing an inverted signal or improved signal integrity. Unused inputs must be terminated at $V_{CC}$ or GND. Unused outputs can be left floating. #### 9.2 Typical Application 図 9-1. Typical application schematic #### 9.2.1 Design Requirements #### 9.2.1.1 Power Considerations Ensure the desired supply voltage is within the range specified in the $\frac{1}{2}$ $\frac{1}{2}$ $\frac{1}{2}$ 6.3. The supply voltage sets the device's electrical characteristics as described in the $\frac{1}{2}$ $\frac{1}{2}$ $\frac{1}{2}$ 6.5. The supply must be capable of sourcing current equal to the total current to be sourced by all outputs of the CD74HC14 plus the maximum supply current, $I_{CC}$ , listed in the $\forall D \neq 0.5$ . The logic device can only source or sink as much current as it is provided at the supply and ground pins, respectively. Be sure not to exceed the maximum total current through GND or $V_{CC}$ listed in the $\forall D \neq 0.1$ . Total power consumption can be calculated using the information provided in CMOS Power Consumption and $C_{pd}$ Calculation. Thermal increase can be calculated using the information provided in Thermal Characteristics of Standard Linear and Logic (SLL) Packages and Devices. #### 注意 The maximum junction temperature, $T_J(max)$ listed in the $trac{trace}{trace} 6.1$ , is an additional limitation to prevent damage to the device. Do not violate any values listed in the $trace{trace} 2.1$ . These limits are provided to prevent damage to the device. #### 9.2.1.2 Input Considerations Input signals must cross $V_{t-}(min)$ to be considered a logic LOW, and $V_{t+}(max)$ to be considered a logic HIGH. Do not exceed the maximum input voltage range found in the $2/2 \times 2 \times 6.1$ . Unused inputs must be terminated to either $V_{CC}$ or ground. These can be directly terminated if the input is completely unused, or they can be connected with a pull-up or pull-down resistor if the input is to be used sometimes, but not always. A pull-up resistor is used for a default state of HIGH, and a pull-down resistor is used for a default state of LOW. The resistor size is limited by drive current of the controller, leakage current into the CD74HC14, as specified in the $\frac{1}{2}$ 6.5, and the desired input transition rate. A 10-k $\Omega$ resistor value is often used due to these factors. The CD74HC14 has no input signal transition rate requirements because it has Schmitt-trigger inputs. Another benefit to having Schmitt-trigger inputs is the ability to reject noise. Noise with a large enough amplitude can still cause issues. To know how much noise is too much, please refer to the $\Delta V_T$ (min) in the $\pm 2/2 = 2/6.5$ . This hysteresis value will provide the peak-to-peak limit. Unlike what happens with standard CMOS inputs, Schmitt-trigger inputs can be held at any valid value without causing huge increases in power consumption. The typical additional current caused by holding an input at a value other than $V_{CC}$ or ground is plotted in the 2/2 > 6.8. Refer to the セクション 8.3 for additional information regarding the inputs for this device. #### 9.2.1.3 Output Considerations The positive supply voltage is used to produce the output HIGH voltage. Drawing current from the output will decrease the output voltage as specified by the $V_{OH}$ specification in the $\frac{1}{2}$ $\frac{1}{2}$ $\frac{1}{2}$ $\frac{1}{2}$ 6.5. Similarly, the ground voltage is used to produce the output LOW voltage. Sinking current into the output will increase the output voltage as specified by the $V_{OL}$ specification in the $\frac{1}{2}$ $\frac{1}{2}$ $\frac{1}{2}$ $\frac{1}{2}$ 6.5. Unused outputs can be left floating. Do not connect outputs directly to V<sub>CC</sub> or ground. Refer to セクション 8.3 for additional information regarding the outputs for this device. #### 9.2.2 Detailed Design Procedure - 1. Add a decoupling capacitor from V<sub>CC</sub> to GND. The capacitor needs to be placed physically close to the device and electrically close to both the V<sub>CC</sub> and GND pins. An example layout is shown in the セクション 11. - 2. Ensure the capacitive load at the output is ≤ 70 pF. This is not a hard limit, however it will ensure optimal performance. This can be accomplished by providing short, appropriately sized traces from the CD74HC14 to the receiving device. - 3. Ensure the resistive load at the output is larger than $(V_{CC} / I_O(max)) \Omega$ . This will ensure that the maximum output current from the $2000 \times 6.1$ is not violated. Most CMOS inputs have a resistive load measured in megaohms; much larger than the minimum calculated above. - Thermal issues are rarely a concern for logic gates, however the power consumption and thermal increase can be calculated using the steps provided in the application report, CMOS Power Consumption and Cpd Calculation #### 9.2.3 Application Curves 図 9-2. Typical application timing diagram ## 10 Power Supply Recommendations The power supply can be any voltage between the minimum and maximum supply voltage rating located in the $\not\vdash D \not\supset \exists V$ 6.3. Each $V_{CC}$ terminal should have a bypass capacitor to prevent power disturbance. A 0.1- $\mu$ F capacitor is recommended for this device. It is acceptable to parallel multiple bypass caps to reject different frequencies of noise. The 0.1- $\mu$ F and 1- $\mu$ F capacitors are commonly used in parallel. The bypass capacitor should be installed as close to the power terminal as possible for best results, as shown in $\not\boxtimes$ 11-1. #### 11 Layout ## 11.1 Layout Guidelines When using multiple-input and multiple-channel logic devices inputs must not ever be left floating. In many cases, functions or parts of functions of digital logic devices are unused; for example, when only two inputs of a triple-input AND gate are used. Such unused input pins must not be left unconnected because the undefined voltages at the outside connections result in undefined operational states. All unused inputs of digital logic devices must be connected to a logic high or logic low voltage, as defined by the input voltage specifications, to prevent them from floating. The logic level that must be applied to any particular unused input depends on the function of the device. Generally, the inputs are tied to GND or $V_{CC}$ , whichever makes more sense for the logic function or is more convenient. ## 11.2 Layout Example 図 11-1. Example layout for the CD74HC14 ### 12 Device and Documentation Support ## 12.1 Documentation Support #### 12.1.1 Related Documentation For related documentation see the following: - HCMOS Design Considerations - CMOS Power Consumption and CPD Calculation - · Designing with Logic #### 12.2 Related Links The table below lists quick access links. Categories include technical documents, support and community resources, tools and software, and quick access to sample or buy. #### 12.3 サポート・リソース TI E2E<sup>™</sup> サポート・フォーラムは、エンジニアが検証済みの回答と設計に関するヒントをエキスパートから迅速かつ直接得ることができる場所です。既存の回答を検索したり、独自の質問をしたりすることで、設計で必要な支援を迅速に得ることができます。 リンクされているコンテンツは、該当する貢献者により、現状のまま提供されるものです。これらは TI の仕様を構成するものではなく、必ずしも TI の見解を反映したものではありません。TI の使用条件を参照してください。 #### 12.4 Trademarks TI E2E<sup>™</sup> is a trademark of Texas Instruments. すべての商標は、それぞれの所有者に帰属します。 #### 12.5 静電気放電に関する注意事項 この IC は、ESD によって破損する可能性があります。テキサス・インスツルメンツは、IC を取り扱う際には常に適切な注意を払うことを推奨します。正しい ESD 対策をとらないと、デバイスを破損するおそれがあります。 ESD による破損は、わずかな性能低下からデバイスの完全な故障まで多岐にわたります。精密な IC の場合、パラメータがわずかに変化するだけで公表されている仕様から外れる可能性があるため、破損が発生しやすくなっています。 #### 12.6 用語集 TI 用語集 この用語集には、用語や略語の一覧および定義が記載されています。 ## 13 Mechanical, Packaging, and Orderable Information The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation. Submit Document Feedback www.ti.com 7-Apr-2024 #### PACKAGING INFORMATION | Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan | Lead finish/<br>Ball material | MSL Peak Temp | Op Temp (°C) | Device Marking<br>(4/5) | Samples | |------------------|--------|--------------|--------------------|------|----------------|---------------------|-------------------------------|--------------------|--------------|--------------------------|---------| | | | | | | | | (6) | | | | | | CD54HC14F | ACTIVE | CDIP | J | 14 | 25 | Non-RoHS<br>& Green | SNPB | N / A for Pkg Type | -55 to 125 | CD54HC14F | Samples | | CD54HC14F3A | ACTIVE | CDIP | J | 14 | 25 | Non-RoHS<br>& Green | SNPB | N / A for Pkg Type | -55 to 125 | 8409101CA<br>CD54HC14F3A | Samples | | CD74HC14E | ACTIVE | PDIP | N | 14 | 25 | RoHS & Green | NIPDAU | N / A for Pkg Type | -55 to 125 | CD74HC14E | Samples | | CD74HC14EE4 | ACTIVE | PDIP | N | 14 | 25 | RoHS & Green | NIPDAU | N / A for Pkg Type | -55 to 125 | CD74HC14E | Samples | | CD74HC14M96 | ACTIVE | SOIC | D | 14 | 2500 | RoHS & Green | NIPDAU SN | Level-1-260C-UNLIM | -55 to 125 | HC14M | Samples | | CD74HC14MT | ACTIVE | SOIC | D | 14 | 250 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -55 to 125 | HC14M | Samples | | CD74HC14MTG4 | ACTIVE | SOIC | D | 14 | 250 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -55 to 125 | HC14M | Samples | | CD74HC14PWR | ACTIVE | TSSOP | PW | 14 | 2000 | RoHS & Green | NIPDAU SN | Level-1-260C-UNLIM | -55 to 125 | HJ14 | Samples | (1) The marketing status values are defined as follows: **ACTIVE:** Product device recommended for new designs. LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect. NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design. PREVIEW: Device has been announced but is not in production. Samples may or may not be available. **OBSOLETE:** TI has discontinued the production of the device. (2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free". RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption. Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement. <sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature. <sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device. <sup>(5)</sup> Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device. ## **PACKAGE OPTION ADDENDUM** www.ti.com 7-Apr-2024 (6) Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width. **Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. #### OTHER QUALIFIED VERSIONS OF CD54HC14, CD74HC14: Catalog: CD74HC14 Military: CD54HC14 NOTE: Qualified Version Definitions: - Catalog TI's standard catalog product - Military QML certified for Military and Defense Applications **PACKAGE MATERIALS INFORMATION** www.ti.com 6-Apr-2024 ### TAPE AND REEL INFORMATION | A0 | Dimension designed to accommodate the component width | |----|-----------------------------------------------------------| | В0 | Dimension designed to accommodate the component length | | K0 | Dimension designed to accommodate the component thickness | | W | Overall width of the carrier tape | | P1 | Pitch between successive cavity centers | #### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE #### \*All dimensions are nominal | Device | Package<br>Type | Package<br>Drawing | | SPQ | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant | |-------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------| | CD74HC14M96 | SOIC | D | 14 | 2500 | 330.0 | 16.4 | 6.5 | 9.0 | 2.1 | 8.0 | 16.0 | Q1 | | CD74HC14MT | SOIC | D | 14 | 250 | 330.0 | 16.4 | 6.5 | 9.0 | 2.1 | 8.0 | 16.0 | Q1 | | CD74HC14PWR | TSSOP | PW | 14 | 2000 | 330.0 | 12.4 | 6.9 | 5.6 | 1.6 | 8.0 | 12.0 | Q1 | www.ti.com 6-Apr-2024 ### \*All dimensions are nominal | Device | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) | | |-------------|--------------|-----------------|------|------|-------------|------------|-------------|--| | CD74HC14M96 | SOIC | D | 14 | 2500 | 367.0 | 367.0 | 38.0 | | | CD74HC14MT | SOIC | D | 14 | 250 | 210.0 | 185.0 | 35.0 | | | CD74HC14PWR | TSSOP | PW | 14 | 2000 | 356.0 | 356.0 | 35.0 | | ## **PACKAGE MATERIALS INFORMATION** www.ti.com 6-Apr-2024 ### **TUBE** \*All dimensions are nominal | Device | Package Name | Package Type | Pins | SPQ | L (mm) | W (mm) | T (µm) | B (mm) | |-------------|--------------|--------------|------|-----|--------|--------|--------|--------| | CD74HC14E | N | PDIP | 14 | 25 | 506 | 13.97 | 11230 | 4.32 | | CD74HC14E | N | PDIP | 14 | 25 | 506 | 13.97 | 11230 | 4.32 | | CD74HC14EE4 | N | PDIP | 14 | 25 | 506 | 13.97 | 11230 | 4.32 | | CD74HC14EE4 | N | PDIP | 14 | 25 | 506 | 13.97 | 11230 | 4.32 | CERAMIC DUAL IN LINE PACKAGE Images above are just a representation of the package family, actual package may vary. Refer to the product data sheet for package details. 4040083-5/G CERAMIC DUAL IN LINE PACKAGE - 1. All controlling linear dimensions are in inches. Dimensions in brackets are in millimeters. Any dimension in brackets or parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. - 2. This drawing is subject to change without notice. - 3. This package is hermitically sealed with a ceramic lid using glass frit. - His package is remitted by sealed with a ceramic its using glass mit. Index point is provided on cap for terminal identification only and on press ceramic glass frit seal only. Falls within MIL-STD-1835 and GDIP1-T14. CERAMIC DUAL IN LINE PACKAGE ## D (R-PDSO-G14) ## PLASTIC SMALL OUTLINE - A. All linear dimensions are in inches (millimeters). - B. This drawing is subject to change without notice. - Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.006 (0,15) each side. - Body width does not include interlead flash. Interlead flash shall not exceed 0.017 (0,43) each side. - E. Reference JEDEC MS-012 variation AB. # D (R-PDSO-G14) ## PLASTIC SMALL OUTLINE - A. All linear dimensions are in millimeters. - B. This drawing is subject to change without notice. - C. Publication IPC-7351 is recommended for alternate designs. - D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations. - E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads. PW (R-PDSO-G14) ## PLASTIC SMALL OUTLINE - A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M—1994. - B. This drawing is subject to change without notice. - Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0,15 each side. - Body width does not include interlead flash. Interlead flash shall not exceed 0,25 each side. - E. Falls within JEDEC MO-153 ## N (R-PDIP-T\*\*) ## PLASTIC DUAL-IN-LINE PACKAGE 16 PINS SHOWN - A. All linear dimensions are in inches (millimeters). - B. This drawing is subject to change without notice. - Falls within JEDEC MS-001, except 18 and 20 pin minimum body length (Dim A). - The 20 pin end lead shoulder width is a vendor option, either half or full width. ### 重要なお知らせと免責事項 TI は、技術データと信頼性データ (データシートを含みます)、設計リソース (リファレンス・デザインを含みます)、アプリケーションや設計に関する各種アドバイス、Web ツール、安全性情報、その他のリソースを、欠陥が存在する可能性のある「現状のまま」提供しており、商品性および特定目的に対する適合性の黙示保証、第三者の知的財産権の非侵害保証を含むいかなる保証も、明示的または黙示的にかかわらず拒否します。 これらのリソースは、TI 製品を使用する設計の経験を積んだ開発者への提供を意図したものです。(1) お客様のアプリケーションに適した TI 製品の選定、(2) お客様のアプリケーションの設計、検証、試験、(3) お客様のアプリケーションに該当する各種規格や、その他のあら ゆる安全性、セキュリティ、規制、または他の要件への確実な適合に関する責任を、お客様のみが単独で負うものとします。 上記の各種リソースは、予告なく変更される可能性があります。これらのリソースは、リソースで説明されている TI 製品を使用するアプリケーションの開発の目的でのみ、TI はその使用をお客様に許諾します。これらのリソースに関して、他の目的で複製することや掲載することは禁止されています。TI や第三者の知的財産権のライセンスが付与されている訳ではありません。お客様は、これらのリソースを自身で使用した結果発生するあらゆる申し立て、損害、費用、損失、責任について、TI およびその代理人を完全に補償するものとし、TI は一切の責任を拒否します。 TIの製品は、TIの販売条件、または ti.com やかかる TI 製品の関連資料などのいずれかを通じて提供する適用可能な条項の下で提供されています。TI がこれらのリソースを提供することは、適用される TI の保証または他の保証の放棄の拡大や変更を意味するものではありません。 お客様がいかなる追加条項または代替条項を提案した場合でも、TIはそれらに異議を唱え、拒否します。 郵送先住所: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2024, Texas Instruments Incorporated