DAC53204-Q1, DAC63204-Q1 JAJSQ75 - APRIL 2023 # DACx3204-Q1 車載用、12 ビット、10 ビット、クワッド電圧および電流出力ス マート DAC、I<sup>2</sup>C、PMBus™、SPI 自動検出機能付き ### 1 特長 - ・ 車載アプリケーション用に AEC-Q100 認定済み: - 温度グレード 1:-40°C~+125°C、T<sub>A</sub> - 柔軟な構成でプログラム可能な電圧または電流出力: - 電圧出力: - 1LSB Ø DNL - 1×、1.5×、2×、3×、4×のゲイン - 電流出力: - 1LSB INL および DNL (8 ビット) - ±25µA、±50µA、±125µA、±250µA の出力範 囲を選択可能 - すべてのチャネルでコンパレータ・モードにプログラム - VDD オフ時にハイ・インピーダンス出力 - ハイ・インピーダンスおよび抵抗性プルダウンのパワー ダウン・モード - 50MHz、SPI 互換インターフェイス - I<sup>2</sup>C、SPI、PMBus<sup>™</sup> インターフェイスを自動検出 - V<sub>IH</sub>: 1.62V (V<sub>DD</sub> = 5.5V) - さまざまな機能に構成可能な汎用入出力 (GPIO) - あらかじめ定義された波形生成:正弦波、三角波、のこ - ユーザーがプログラム可能な不揮発性メモリ (NVM) - 基準電圧として、内部、外部または電源を使用可能 - 広い動作範囲: - 電源:1.8V~5.5V - 温度範囲:-40℃~+125℃ - 超小型パッケージ: 16 ピン WQFN (3mm × 3mm) ### 2 アプリケーション - 機械式スキャン LIDAR - パワー・ディストリビューション・ボックス - 電圧コンディショニング・モジュール - 車載 USB 充電 - 車載メディア・ハブ #### 3 概要 12 ビット DAC63204-Q1 および 10 ビット DAC53204-Q1 (DACx3204-Q1) は、車載用、クワッド・ チャネル、バッファ付き、電圧出力および電流出力のスマ ート D/A コンバータ (DAC) のピン互換ファミリです。 DACx3204-Q1 デバイスは、ハイ・インピーダンスのパワ ーダウン・モードと、電源オフ状態でのハイ・インピーダン ス出力をサポートしています。 DAC 出力は、プログラマブ ル・コンパレータおよび電流シンクとして使用するためのフ オース・センス・オプションを備えています。このスマート DAC は、多機能 GPIO、関数生成、NVM によって、プロ セッサレス・アプリケーションや設計の再利用を実現できま す。 I<sup>2</sup>C、PMBus、SPI を自動的に検出します。 また、内部 リファレンスを搭載しています。 この DACx3204-Q1 スマート DAC は、小型パッケージお よび低消費電力という特長を備えており、電圧マージン設 定およびスケーリング、バイアスおよびキャリブレーション 用の DC セット・ポイント、波形生成などの用途に最適で す。 #### 製品情報 | 部品番号 | 分解能 | パッケージ <sup>(1)</sup> | |-------------|--------|----------------------| | DAC63204-Q1 | 12 ビット | RTE (WQFN, 16) | | DAC53204-Q1 | 10 ビット | RTE (WQFN, 16) | 利用可能なすべてのパッケージについては、データシートの末尾 にある注文情報を参照してください。 DACx3204-Q1 を使用した電圧マージン設定およびスケーリング ### **Table of Contents** | | 6.18 Typical Characteristics: Current Output | 20 | |-------------------------------------------------------------|----------------------------------------------|-----------------| | アプリケーション1 | | 24 | | 3 概要1 | 0 00 T : Ob 4 4: O | <mark>25</mark> | | Revision History3 | | 26 | | Fin Configuration and Functions4 | | 26 | | Specifications 5 | 7 O Franchica al Dical Dicamena | 26 | | 6.1 Absolute Maximum Ratings5 | | 27 | | 6.2 ESD Ratings5 | 7 4 D - : : : F - : 1 M 1 | 29 | | 6.3 Recommended Operating Conditions5 | | 46 | | 6.4 Thermal Information5 | 7.6 Register Map | | | 6.5 Electrical Characteristics: Voltage Output6 | 8 Application and Implementation | 74 | | 6.6 Electrical Characteristics: Current Output8 | 8.1 Application Information | | | 6.7 Electrical Characteristics: Comparator Mode9 | 8.2 Typical Application | | | 6.8 Electrical Characteristics: General10 | | | | 6.9 Timing Requirements: I <sup>2</sup> C Standard Mode 11 | 8.4 Layout | | | 6.10 Timing Requirements: I <sup>2</sup> C Fast Mode11 | 9 Device and Documentation Support | | | 6.11 Timing Requirements: I <sup>2</sup> C Fast Mode Plus11 | 9.1 Documentation Support | | | 6.12 Timing Requirements: SPI Write Operation12 | 9.2ドキュメントの更新通知を受け取る方法 | <del>78</del> | | 6.13 Timing Requirements: SPI Read and Daisy | 9.3 サポート・リソース | 78 | | Chain Operation (FSDO = 0)12 | 9.4 Trademarks | 78 | | 6.14 Timing Requirements: SPI Read and Daisy | 9.5 静電気放電に関する注意事項 | 78 | | Chain Operation (FSDO = 1)12 | 9.6 用語集 | 78 | | 6.15 Timing Requirements: GPIO13 | 10 Mechanical, Packaging, and Orderable | | | 6.16 Timing Diagrams13 | Information | 78 | | 6.17 Typical Characteristics: Voltage Output15 | | | | | | | # **4 Revision History** 資料番号末尾の英字は改訂を表しています。その改訂履歴は英語版に準じています。 | DATE | REVISION | NOTES | |------------|----------|-----------------| | April 2023 | * | Initial Release | # **5 Pin Configuration and Functions** 図 5-1. RTE Package, 16-pin WQFN, Top View 表 5-1. Pin Functions | | PIN | TVDE | DECORPORTION | |-----|-------------|--------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | NO. | NAME | TYPE | DESCRIPTION | | 1 | FB3 | Input | Voltage feedback pin for channel 3. In voltage-output mode, connect to OUT3 for closed-loop amplifier output. In current-output mode, keep the FB3 pin unconnected to minimize leakage current. | | 2 | OUT3 | Output | Analog output voltage from DAC channel 3. | | 3 | OUT2 | Output | Analog output voltage from DAC channel 2. | | 4 | FB2 | Input | Voltage feedback pin for channel 2. In voltage-output mode, connect to OUT2 for closed-loop amplifier output. In current-output mode, keep the FB2 pin unconnected to minimize leakage current. | | 5 | GPIO/SDO | Input/Output | General-purpose input/output configurable as LDAC, PD, PROTECT, RESET, SDO, and STATUS. For STATUS and SDO, connect the pin to the IO voltage with an external pullup resistor. If unused, connect the GPIO pin to VDD or AGND using an external resistor. This pin can ramp up before VDD. | | 6 | SCL/SYNC | Output | I <sup>2</sup> C serial interface clock or SPI chip select input. This pin must be connected to the IO voltage using an external pullup resistor. This pin can ramp up before VDD. | | 7 | A0/SDI | Input | Address configuration pin for I <sup>2</sup> C or serial data input for SPI. For A0, connect this pin to VDD, AGND, SDA, or SCL for address configuration (セクション 7.5.2.2.1). For SDI, this pin need not be pulled up or pulled down. This pin can ramp up before VDD. | | 8 | SDA/SCLK | Input/Output | Bidirectional I <sup>2</sup> C serial data bus or SPI clock input. This pin must be connected to the IO voltage using an external pullup resistor in the I <sup>2</sup> C mode. This pin can ramp up before VDD. | | 9 | FB1 | Input | Voltage feedback pin for channel 1. In voltage-output mode, connect to OUT1 for closed-loop amplifier output. In current-output mode, keep the FB1 pin unconnected to minimize leakage current. | | 10 | OUT1 | Output | Analog output voltage from DAC channel 1. | | 11 | OUT0 | Output | Analog output voltage from DAC channel 0. | | 12 | FB0 | Input | Voltage feedback pin for channel 0. In voltage-output mode, connect to OUT0 for closed-loop amplifier output. In current-output mode, keep the FB0 pin unconnected to minimize leakage current. | | 13 | CAP | Power | External bypass capacitor for the internal LDO. Connect a capacitor (approximately 1.5 $\mu$ F) between CAP and AGND. | | 14 | AGND | Ground | Ground reference point for all circuitry on the device. | | 15 | VDD | Power | Supply voltage. | | 16 | VREF | Power | External reference input. Connect a capacitor (approximately 0.1 µF) between VREF and AGND. Use a pullup resistor to VDD when the external reference is not used. This pin must not ramp up before VDD. In case an external reference is used, make sure the reference ramps up after VDD. | | | Thermal Pad | Ground | Connect the thermal pad to AGND. | ## **6 Specifications** ### **6.1 Absolute Maximum Ratings** over operating free-air temperature range (unless otherwise noted)(1) | | | MIN | MAX | UNIT | |------------------|----------------------------------------------------------|------|-----------------------|------| | V <sub>DD</sub> | Supply voltage, V <sub>DD</sub> to AGND | -0.3 | 6 | V | | | Digital inputs to AGND | -0.3 | V <sub>DD</sub> + 0.3 | V | | | V <sub>FBX</sub> to AGND | -0.3 | V <sub>DD</sub> + 0.3 | V | | | V <sub>OUTX</sub> to AGND | -0.3 | V <sub>DD</sub> + 0.3 | V | | V <sub>REF</sub> | External reference, V <sub>REF</sub> to AGND | -0.3 | V <sub>DD</sub> + 0.3 | V | | | Current into any pin except the OUTx, VDD, and AGND pins | -10 | 10 | mA | | TJ | Junction temperature | -40 | 150 | °C | | T <sub>stg</sub> | Storage temperature | -65 | 150 | °C | <sup>(1)</sup> Operation outside the Absolute Maximum Ratings may cause permanent device damage. Absolute Maximum Ratings do not imply functional operation of the device at these or any other conditions beyond those listed under Recommended Operating Conditions. If used outside the Recommended Operating Conditions but within the Absolute Maximum Ratings, the device may not be fully functional, and this may affect device reliability, functionality, performance, and shorten the device lifetime. ### 6.2 ESD Ratings | | | | | VALUE | UNIT | |--------------------|-------------------------|-------------------------------------------------------------------------------------------|---------------------------------------------|-------|------| | | | Human body model (HBM), per AEC Q100-002 <sup>(1)</sup><br>HBM ESD classification level 2 | | ±2000 | | | V <sub>(ESD)</sub> | Electrostatic discharge | Charged device model (CDM), per AEC Q100-011 CDM ESD classification level C4B | Corner pins (1, 4, 5, 8, 9, 12, 13, and 16) | ±750 | V | | | | CDIVI ESD Classification level C4D | All pins | ±500 | | <sup>(1)</sup> AEC Q100-002 indicates that HBM stressing shall be in accordance with the ANSI/ESDA/JEDEC JS-001 specification. ### **6.3 Recommended Operating Conditions** over operating free-air temperature range (unless otherwise noted) | | | MIN | NOM MAX | UNIT | |------------------|-------------------------------------------------------------|------|----------|------| | $V_{DD}$ | Positive supply voltage to ground (AGND) | 1.7 | 5.5 | V | | $V_{REF}$ | External reference to ground (AGND) | 1.7 | $V_{DD}$ | V | | V <sub>IH</sub> | Digital input high voltage, 1.7 V < V <sub>DD</sub> ≤ 5.5 V | 1.62 | | V | | V <sub>IL</sub> | Digital input low voltage | | 0.4 | V | | C <sub>CAP</sub> | External capacitor on CAP pin | 0.5 | 15 | μF | | T <sub>A</sub> | Ambient temperature | -40 | 125 | °C | #### 6.4 Thermal Information | | | DACx3204-Q1 | | |-----------------------|----------------------------------------------|-------------|------| | | THERMAL METRIC(1) | RTE (WQFN) | UNIT | | | | 16 PINS | | | $R_{\theta JA}$ | Junction-to-ambient thermal resistance | 49 | °C/W | | R <sub>θJC(top)</sub> | Junction-to-case (top) thermal resistance | 50 | °C/W | | $R_{\theta JB}$ | Junction-to-board thermal resistance | 24.1 | °C/W | | $\Psi_{JT}$ | Junction-to-top characterization parameter | 1.1 | °C/W | | $\Psi_{JB}$ | Junction-to-board characterization parameter | 24.1 | °C/W | | R <sub>θJC(bot)</sub> | Junction-to-case (bottom) thermal resistance | 8.7 | °C/W | <sup>(1)</sup> For information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report. # 6.5 Electrical Characteristics: Voltage Output all minimum and maximum specifications at $-40^{\circ}\text{C} \le T_{A} \le +125^{\circ}\text{C}$ ; typical specifications at $T_{A} = 25^{\circ}\text{C}$ , $1.7 \text{ V} \le \text{V}_{DD} \le 5.5 \text{ V}$ , DAC reference tied to VDD, gain = 1 ×, DAC output pin (OUT) loaded with resistive load ( $R_{L} = 5 \text{ k}\Omega$ to AGND) and capacitive load ( $R_{L} = 200 \text{ pF}$ to AGND), and digital inputs at VDD or AGND (unless otherwise noted) | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |------|---------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|---------|----------|---------| | STAT | TIC PERFORMANCE | | | | | | | | B 1.0 | DAC63204-Q1 | 12 | | | D.; | | | Resolution | DAC53204-Q1 | 10 | , | | Bits | | | | DAC63204-Q1 | -5 | | 5 | | | NL | Integral nonlinearity <sup>(1)</sup> | DAC53204-Q1 | -1.25 | | 1.25 | LSB | | DNL | Differential nonlinearity <sup>(1)</sup> | | -1 | | 1 | LSB | | | | Code 0d into DAC, external reference, V <sub>DD</sub> = 5.5 V | | 6 | 12 | | | | Zero-code error <sup>(4)</sup> | Code 0d into DAC, internal V <sub>REF</sub> , gain = 4 ×,<br>V <sub>DD</sub> = 5.5 V | | 6 | 15 | mV | | | Zero-code error temperature coefficient <sup>(4)</sup> | Code 0d into DAC | | ±10 | | μV/°C | | | | 1.7 V ≤ V <sub>DD</sub> < 2.7 V, FBx pin shorted to OUTx, DAC code: 32d for 12-bit resolution, 8d for 10-bit resolution | -0.75 | 0.3 | 0.75 | | | | Offset error <sup>(4)</sup> (6) | $2.7 \text{ V} \leq \text{V}_{\text{DD}} \leq 5.5 \text{ V}$ , FBx pin shorted to OUTx, DAC code: 32d for 12-bit resolution, 8d for 10-bit resolution | -0.5 | 0.25 | 0.5 | %FSR | | | Offset-error temperature coefficient <sup>(4)</sup> | FBx pin shorted to OUTx, DAC code: 32d for 12-bit resolution, 8d for 10-bit resolution | | ±0.0003 | | %FSR/°( | | | Gain error <sup>(4)</sup> | Between end-point codes: 32d to 4064d for 12-bit resolution, 8d to 1016d for 10-bit resolution | -0.5 | 0.25 | 0.5 | %FSR | | | Gain-error temperature coefficient <sup>(4)</sup> | Between end-point codes: 32d to 4064d for 12-bit resolution, 8d to 1016d for 10-bit resolution | | ±0.0008 | | %FSR/°0 | | | Full-scale error <sup>(4)</sup> (6) | 1.7 V ≤ V <sub>DD</sub> < 2.7 V, DAC at full-scale | -1 | | 1 | %FSR | | | ruii-scale error (**) | 2.7 V ≤ V <sub>DD</sub> ≤ 5.5 V, DAC at full-scale | -0.6 | | 0.6 | 70F3K | | | Full-scale-error temperature coefficient <sup>(4)</sup> | DAC at full-scale | | ±0.0008 | | %FSR/°( | | DUT | PUT | | | | | | | | Output voltage | Reference tied to V <sub>DD</sub> | 0 | | $V_{DD}$ | V | | | Compositive land(2) | R <sub>L</sub> = infinite, phase margin = 30° | | | 200 | | | L | Capacitive load <sup>(2)</sup> | Phase margin = 30° | | | 1000 | pF | | | | V <sub>DD</sub> = 1.7 V, full-scale output shorted to AGND or zero-scale output shorted to V <sub>DD</sub> | | 15 | | | | | Short-circuit current | $V_{DD}$ = 2.7 V, full-scale output shorted to AGND or zero-scale output shorted to $V_{DD}$ | | 50 | | mA | | | | $V_{DD}$ = 5.5 V, full-scale output shorted to AGND or zero-scale output shorted to $V_{DD}$ | | 60 | | | | | | To $V_{DD}$ (DAC output unloaded, internal reference = 1.21 V), $V_{DD} \ge 1.21$ V × gain + 0.2 V | 0.2 | | | V | | | Output-voltage headroom <sup>(2)</sup> | To $V_{DD}$ and AGND (DAC output unloaded, external reference at $V_{DD}$ , gain = 1 ×, the VREF pin is not shorted to VDD) | 0.8 | | | | | | | To $V_{DD}$ and AGND ( $I_{LOAD}$ = 10 mA at $V_{DD}$ = 5.5 V, $I_{LOAD}$ = 3 mA at $V_{DD}$ = 2.7 V, $I_{LOAD}$ = 1 mA at $V_{DD}$ = 1.8 V), external reference at $V_{DD}$ , gain = 1 ×, the VREF pin is not shorted to VDD | 10 | | | %FSR | ### 6.5 Electrical Characteristics: Voltage Output (continued) all minimum and maximum specifications at $-40^{\circ}\text{C} \le T_{A} \le +125^{\circ}\text{C}$ ; typical specifications at $T_{A} = 25^{\circ}\text{C}$ , $1.7 \text{ V} \le \text{V}_{DD} \le 5.5 \text{ V}$ , DAC reference tied to VDD, gain = 1 ×, DAC output pin (OUT) loaded with resistive load ( $R_{L} = 5 \text{ k}\Omega$ to AGND) and capacitive load ( $R_{L} = 200 \text{ pF}$ to AGND), and digital inputs at VDD or AGND (unless otherwise noted) | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |-------------------|----------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------|-----|------|-----|--------------------| | Z <sub>O</sub> | V <sub>FB</sub> dc output impedance <sup>(3)</sup> | DAC output enabled, internal reference (gain = 1.5 × or 2 ×) or external reference at V <sub>DD</sub> (gain = 1 ×), the VREF pin is not shorted to VDD | 400 | 500 | 600 | kΩ | | | | DAC output enabled, internal V <sub>REF</sub> , gain = 3 × or 4 × | 325 | 400 | 485 | | | | Power-supply rejection ratio (dc) | Internal V <sub>REF</sub> , gain = 2 ×, DAC at midscale,<br>V <sub>DD</sub> = 5 V ±10% | | 0.25 | | mV/V | | DYN | AMIC PERFORMANCE | | | | | | | + | Output voltage settling time | 1/4 to 3/4 scale and 3/4 to 1/4 scale settling to 10%FSR, V <sub>DD</sub> = 5.5 V | | 20 | | | | t <sub>sett</sub> | Output voltage settling time | 1/4 to 3/4 scale and 3/4 to 1/4 scale settling to 10%FSR, V <sub>DD</sub> = 5.5 V, internal V <sub>REF</sub> , gain = 4 × | | 25 | | μs | | | Slew rate | V <sub>DD</sub> = 5.5 V | | 0.3 | | V/µs | | | Dower on alitab magnitude | At startup (DAC output disabled) | | 75 | | mV | | | Power-on glitch magnitude | At startup (DAC output disabled), $R_L$ = 100 k $\Omega$ | , | 200 | | IIIV | | | Output-enable glitch magnitude | DAC output disabled to enabled (DAC registers at zero scale), $R_L$ = 100 k $\Omega$ | | 250 | | mV | | | Output noise voltage (peak to peak) | f = 0.1 Hz to 10 Hz, DAC at midscale, V <sub>DD</sub> = 5.5 V | | 50 | | | | V <sub>n</sub> | | Internal $V_{REF}$ , gain = 4 ×, f = 0.1 Hz to 10 Hz, DAC at midscale, $V_{DD}$ = 5.5 V | | 90 | | $\mu V_{PP}$ | | | | f = 1 kHz, DAC at midscale, V <sub>DD</sub> = 5.5 V | | 0.35 | | | | | Output noise density | Internal V <sub>REF</sub> , gain = 4 ×, f = 1 kHz, DAC at midscale, V <sub>DD</sub> = 5.5 V | | 0.9 | | μV/√ <del>Hz</del> | | | Power-supply rejection ratio (ac) <sup>(3)</sup> | Internal V <sub>REF</sub> , gain = 4 ×, 200-mV 50-Hz or 60-Hz sine wave superimposed on power supply voltage, DAC at midscale | | -68 | | dB | | | Code change glitch impulse | ±1-LSB change around midscale (including feedthrough) | | 10 | | nV-s | | | Code change glitch impulse magnitude | ±1-LSB change around midscale (including feedthrough) | | 15 | | mV | | POW | /ER | | | , | ' | | | I <sub>DD</sub> | Current flowing into VDD <sup>(4) (5)</sup> | Normal operation, DACs at full scale, digital pins static, external reference at $V_{\rm DD}$ but the VREF pin is not shorted to VDD | | 150 | | μA/ch | <sup>(1)</sup> Measured with DAC output unloaded. For external reference and internal reference $V_{DD} \ge 1.21 \times gain + 0.2 \text{ V}$ , between end-point codes: 32d to 4064d for 12-bit resolution, 8d to 1016d for 10-bit resolution. <sup>(2)</sup> Specified by design and characterization, not production tested. <sup>(3)</sup> Specified with 200-mV headroom with respect to reference value when internal reference is used. <sup>(4)</sup> Measured with DAC output unloaded. <sup>(5)</sup> The total power consumption is calculated by I<sub>DD</sub> × (total number of channels powered on) + (sleep-mode current). <sup>(6)</sup> When a DAC channel is configured in IOUT mode for long term and then switched to VOUT mode, the VOUT mode can show parametric drift. ### **6.6 Electrical Characteristics: Current Output** all minimum and maximum specifications at $-40^{\circ}\text{C} \le T_{A}^{\circ} \le +125^{\circ}\text{C}$ ; typical specifications at $T_{A} = 25^{\circ}\text{C}$ , 1.7 V $\le$ V<sub>DD</sub> $\le$ 5.5 V, $\pm$ 250- $\mu$ A output range, and digital inputs at VDD or AGND (unless otherwise noted) | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |-------------------|-----------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------|-----|------|-----|--------------------| | STAT | TIC PERFORMANCE | | ' | | | | | | Resolution | | 8 | | | Bits | | | Offset error | DAC at midscale | | ±1 | | %FSR | | | Gain error | DAC codes between 0d and 255d | | ±1.3 | | %FSR | | OUT | PUT | | | | ' | | | | Output compliance voltage(1) | To V <sub>DD</sub> and AGND | 400 | | | mV | | Z <sub>O</sub> | I <sub>OUT</sub> dc output impedance <sup>(2)</sup> | DAC at midscale, DAC output kept at V <sub>DD</sub> /2 | 60 | | | ΜΩ | | | Power-supply rejection ratio (dc) | DAC at midscale, all bipolar ranges, V <sub>DD</sub> changed from 4.5 V to 5.5 V | | 0.23 | | LSB/V | | DYN | AMIC PERFORMANCE | | | | | | | t <sub>sett</sub> | Output current settling time | 1/4 to 3/4 scale and 3/4 to 1/4 scale settling to 1 LSB at 8-bit resolution, $V_{DD}$ = 5.5 V, common-mode voltage at OUTx pin is $V_{DD}/2$ | | 60 | | μs | | Vn | Output noise current (peak to peak) | 0.1 Hz to 10 Hz, DAC at midscale,<br>V <sub>DD</sub> = 5.5 V, ±250-μA output range | | 150 | | nA <sub>PP</sub> | | | Output noise density | f = 1 kHz, DAC at midscale,<br>V <sub>DD</sub> = 5.5 V, ±250-μA output range | | 1 | | nA/√ <del>Hz</del> | | | Power-supply rejection ratio (ac) <sup>(3)</sup> | ±250-µA output range, 200-mV 50-Hz or 60-Hz sine wave superimposed on power-supply voltage, DAC at midscale | | 0.65 | | LSB/V | | POW | /ER | | | | ' | | | | | Normal operation, DACs at full scale, ±25-µA output range, digital pins static | | 42 | 50 | | | | Current flowing into VDD <sup>(3)</sup> (4) | Normal operation, DACs at full scale, ±50-µA output range, digital pins static | | 56 | 70 | u A /ob | | I <sub>DD</sub> | Current nowing into VDD(4) | Normal operation, DACs at full scale, ±125-μA output range, digital pins static | | 98 | 120 | μA/ch | | | | Normal operation, DACs at full scale, ±250-μA output range, digital pins static | | 167 | 200 | | <sup>(1)</sup> Measured between DAC codes 0d and 255d. <sup>(2)</sup> Specified by design and characterization, not production tested. <sup>(3)</sup> The current flowing into V<sub>DD</sub> does not account for the load current sourced or sinked on the OUTx pins. The VREF pin is connected to V<sub>DD</sub>. <sup>(4)</sup> The total power consumption is calculated by $I_{DD} \times \text{(total number of channels powered on)} + \text{(sleep-mode current)}.$ ### **6.7 Electrical Characteristics: Comparator Mode** all minimum and maximum specifications at $-40^{\circ}\text{C} \le T_{A} \le +125^{\circ}\text{C}$ ; typical specifications at $T_{A} = 25^{\circ}\text{C}$ , 1.7 V $\le$ V<sub>DD</sub> $\le$ 5.5 V, DAC reference tied to VDD, gain = 1 × in voltage output mode, DAC output pin (OUT) loaded with resistive load ( $R_{L} = 5 \text{ k}\Omega$ to AGND) and capacitive load ( $R_{L} = 200 \text{ pF}$ to AGND), and digital inputs at VDD or AGND (unless otherwise noted) | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |-------------------|----------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|-----|-------------------------------|------| | STAT | IC PERFORMANCE | | | | | | | | Offset error <sup>(1)</sup> (2) | 1.7 V ≤ V <sub>DD</sub> ≤ 5.5 V, DAC at midscale, comparator input at Hi-Z, and DAC operating with external reference | -7.5 | 0 | 7.5 | mV | | | Offset error time drift <sup>(1)</sup> | $V_{DD}$ = 5.5 V, external reference, $T_A$ = 125°C, FBx in Hi-Z mode, DAC at full scale and $V_{FB}$ at 0 V or DAC at zero scale and $V_{FB}$ at 1.84 V, drift specified for 10 years of continuous operation | | 4 | | mV | | ОUТІ | PUT | | | | | | | | Input voltage | VREF connected to VDD, FBx resistor network connected to ground | 0 | | $V_{DD}$ | V | | | Input voltage | VREF connected to VDD, FBx resistor network disconnected from ground | 0 | | V <sub>DD</sub> (1/3 – 1/100) | V | | V <sub>OL</sub> | Logic low output voltage | I <sub>LOAD</sub> = 100 μA, output in open-drain mode | | 0.1 | | V | | DYN | AMIC PERFORMANCE | | | | | | | t <sub>resp</sub> | Output response time | DAC at midscale with 10-bit resolution, FBx input at Hi-Z, and transition step at FBx node is ( $V_{DAC}-2$ LSB) to ( $V_{DAC}+2$ LSB), transition time measured between 10% and 90% of output, output current of 100 $\mu$ A, comparator output configured in push-pull mode, load capacitor at DAC output is 25 pF | | 10 | | μs | <sup>(1)</sup> Specified by design and characterization, not production tested. <sup>(2)</sup> This specification does not include the total unadjusted error (TUE) of the DAC. #### 6.8 Electrical Characteristics: General all minimum and maximum specifications at $-40^{\circ}\text{C} \le T_{A} \le +125^{\circ}\text{C}$ ; typical specifications at $T_{A} = 25^{\circ}\text{C}$ , 1.7 V $\le$ V<sub>DD</sub> $\le$ 5.5 V, DAC reference tied to VDD, gain = 1 × in voltage output mode or $\pm 250$ - $\mu$ A output range in current output mode, DAC output pin (OUT) loaded with resistive load ( $R_{L} = 5 \text{ k}\Omega$ to AGND) in voltage-output mode and capacitive load ( $R_{L} = 200 \text{ pF}$ to AGND), and digital inputs at VDD or AGND (unless otherwise noted) | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |-------|-------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------|--------|-------|-------|--------| | INTE | RNAL REFERENCE | | | | | | | | Initial accuracy | T <sub>A</sub> = 25°C | 1.1979 | 1.212 | 1.224 | V | | | Reference output temperature coefficient <sup>(1)</sup> (2) | | | | 60 | ppm/°C | | EXTE | RNAL REFERENCE | | | | | | | | V <sub>REF</sub> input impedance <sup>(1) (3)</sup> | | | 192 | | kΩ-ch | | EPF | ROM | | | | | | | | Endurance <sup>(1)</sup> | –40°C ≤ T <sub>A</sub> ≤ +85°C | | 20000 | | Cycles | | | Endurance | T <sub>A</sub> = 125°C | | 1000 | | Cycles | | | Data retention <sup>(1)</sup> | T <sub>A</sub> = 25°C | | 50 | | Years | | | EEPROM programming write cycle time <sup>(1)</sup> | | | | 200 | ms | | | Device boot-up time <sup>(1)</sup> | Time taken from power valid (V <sub>DD</sub> ≥ 1.7 V) to output valid state (output state as programmed in EEPROM), 0.5-µF capacitor on the CAP pin | | 5 | | ms | | DIGIT | TAL INPUTS | | | | | | | | Digital feedthrough | Voltage output mode, DAC output static at midscale, fast mode plus, SCL toggling | | 20 | | nV-s | | | Pin capacitance | Per pin | | 10 | | pF | | POW | ER-DOWN MODE | | | | | | | | | DAC in sleep mode, internal reference powered down, external reference at 5.5 V | | | 28 | | | DD | Current flowing into VDD <sup>(1)</sup> | DAC in sleep mode, internal reference enabled, additional current through internal reference | | 10 | | μΑ | | | | DAC channels enabled, internal reference enabled, additional current through internal reference per DAC channel in voltage-output mode | | 12.5 | | | | HIGH | -IMPEDANCE OUTPUT | | | | | | | | | DAC in Hi-Z output mode, 1.7 V ≤ V <sub>DD</sub> ≤ 5.5 V | | 10 | | | | | Command flavoires into V | $V_{DD}$ = 0 V, $V_{OUT}$ ≤ 1.5 V, decoupling capacitor between $V_{DD}$ and AGND = 0.1 $\mu$ F | | 200 | | nA | | LEAK | Current flowing into $V_{OUTX}$ and $V_{FBX}$ | $V_{DD}$ = 0 V, 1.5 V < $V_{OUT}$ ≤ 5.5 V, decoupling capacitor between $V_{DD}$ and AGND = 0.1 $\mu$ F | | 500 | | | | | | 100 kΩ between $V_{DD}$ and AGND, $V_{OUT} \le 1.25$ V, series resistance of 10 kΩ at OUTx pin | | ±2 | | μA | - (1) Specified by design and characterization, not production tested. - (2) Measured at -40°C and +125°C and calculated the slope. - (3) Impedances for the DAC channels are connected in parallel. # 6.9 Timing Requirements: I<sup>2</sup>C Standard Mode all input signals are timed from VIL to 70% of $V_{pull-up}$ , 1.7 V $\leq$ $V_{DD}$ $\leq$ 5.5 V, $-40^{\circ}$ C $\leq$ $T_{A}$ $\leq$ +125 $^{\circ}$ C, and 1.7 V $\leq$ $V_{pull-up}$ $\leq$ $V_{DD}$ | | | MIN | NOM MAX | UNIT | |--------------------|------------------------------------------------------------------------------------------------|------|---------|------| | f <sub>SCL</sub> | SCL frequency | | 100 | kHz | | t <sub>BUF</sub> | Bus free time between stop and start conditions | 4.7 | | μs | | t <sub>HDSTA</sub> | Hold time after repeated start | 4 | | μs | | t <sub>SUSTA</sub> | Repeated start setup time | 4.7 | | μs | | t <sub>SUSTO</sub> | Stop condition setup time | 4 | | μs | | t <sub>HDDAT</sub> | Data hold time | 0 | | ns | | t <sub>SUDAT</sub> | Data setup time | 250 | | ns | | t <sub>LOW</sub> | SCL clock low period | 4700 | | ns | | t <sub>HIGH</sub> | SCL clock high period | 4000 | | ns | | t <sub>F</sub> | Clock and data fall time | | 300 | ns | | t <sub>R</sub> | Clock and data rise time | | 1000 | ns | | t <sub>VDDAT</sub> | Data valid time, R = 360 Ω, C <sub>trace</sub> = 23 pF, C <sub>probe</sub> = 10 pF | | 3.45 | μs | | t <sub>VDACK</sub> | Data valid acknowledge time, R = 360 Ω, C <sub>trace</sub> = 23 pF, C <sub>probe</sub> = 10 pF | | 3.45 | μs | # 6.10 Timing Requirements: I<sup>2</sup>C Fast Mode all input signals are timed from VIL to 70% of $V_{pull-up}$ , 1.7 $V \le V_{DD} \le 5.5 \text{ V}$ , $-40^{\circ}\text{C} \le T_{A} \le +125^{\circ}\text{C}$ , and 1.7 $V \le V_{pull-up} \le V_{DD} \le 5.5 \text{ V}$ | • | ball up. | | , pan | | |--------------------|--------------------------------------------------------------------------------------------------------|------|---------|------| | | | MIN | NOM MAX | UNIT | | f <sub>SCL</sub> | SCL frequency | | 400 | kHz | | t <sub>BUF</sub> | Bus free time between stop and start conditions | 1.3 | | μs | | t <sub>HDSTA</sub> | Hold time after repeated start | 0.6 | | μs | | t <sub>SUSTA</sub> | Repeated start setup time | 0.6 | | μs | | t <sub>SUSTO</sub> | Stop condition setup time | 0.6 | | μs | | t <sub>HDDAT</sub> | Data hold time | 0 | | ns | | t <sub>SUDAT</sub> | Data setup time | 100 | | ns | | t <sub>LOW</sub> | SCL clock low period | 1300 | | ns | | t <sub>HIGH</sub> | SCL clock high period | 600 | | ns | | t <sub>F</sub> | Clock and data fall time | | 300 | ns | | t <sub>R</sub> | Clock and data rise time | | 300 | ns | | t <sub>VDDAT</sub> | Data valid time, R = 360 Ω, C <sub>trace</sub> = 23 pF, C <sub>probe</sub> = 10 pF | | 0.9 | μs | | t <sub>VDACK</sub> | Data valid acknowledge time, R = 360 $\Omega$ , C <sub>trace</sub> = 23 pF, C <sub>probe</sub> = 10 pF | | 0.9 | μs | ### 6.11 Timing Requirements: I<sup>2</sup>C Fast Mode Plus all input signals are timed from VIL to 70% of $V_{pull-up}$ , 1.7 V $\leq$ $V_{DD}$ $\leq$ 5.5 V, $-40^{\circ}C$ $\leq$ $T_{A}$ $\leq$ +125°C, and 1.7 V $\leq$ $V_{pull-up}$ $\leq$ $V_{DD}$ | | pan ap | MIN | NOM MAX | UNIT | |--------------------|--------------------------------------------------------------------------------------------------------|------|---------|------| | f <sub>SCL</sub> | SCL frequency | | 1 | MHz | | t <sub>BUF</sub> | Bus free time between stop and start conditions | 0.5 | | μs | | t <sub>HDSTA</sub> | Hold time after repeated start | 0.26 | | μs | | t <sub>SUSTA</sub> | Repeated start setup time | 0.26 | | μs | | t <sub>SUSTO</sub> | Stop condition setup time | 0.26 | | μs | | t <sub>HDDAT</sub> | Data hold time | 0 | | ns | | t <sub>SUDAT</sub> | Data setup time | 50 | | ns | | t <sub>LOW</sub> | SCL clock low period | 0.5 | | μs | | t <sub>HIGH</sub> | SCL clock high period | 0.26 | | μs | | t <sub>F</sub> | Clock and data fall time | | 120 | ns | | t <sub>R</sub> | Clock and data rise time | | 120 | ns | | t <sub>VDDAT</sub> | Data valid time, R = 360 Ω, C <sub>trace</sub> = 23 pF, C <sub>probe</sub> = 10 pF | | 0.45 | μs | | t <sub>VDACK</sub> | Data valid acknowledge time, R = 360 $\Omega$ , C <sub>trace</sub> = 23 pF, C <sub>probe</sub> = 10 pF | | 0.45 | μs | ### 6.12 Timing Requirements: SPI Write Operation all input signals are specified with $t_r$ = $t_f$ = 1 V/ns (10% to 90% of $V_{IO}$ ) and timed from a voltage level of (VIL + VIH) / 2, 1.7 V $\leq$ $V_{IO} \leq$ 5.5 V, 1.7 V $\leq$ $V_{DD} \leq$ 5.5 V, and $-40^{\circ}$ C $\leq$ $T_A \leq$ +125 $^{\circ}$ C | | | MIN | NOM | MAX | UNIT | |------------------------|-----------------------------------------------------------------------------------------------|-----|-----|-----|------| | f <sub>SCLK</sub> | Serial clock frequency | | | 50 | MHz | | t <sub>SCLKHIGH</sub> | SCLK high time | 9 | | | ns | | t <sub>SCLKLOW</sub> | SCLK low time | 9 | | | ns | | t <sub>SDIS</sub> | SDI setup time | 8 | | | ns | | t <sub>SDIH</sub> | SDI hold time | 8 | | | ns | | t <sub>CSS</sub> | CS to SCLK falling edge setup time | 18 | | | ns | | t <sub>CSH</sub> | SCLK falling edge to CS rising edge | 10 | | | ns | | t <sub>CSHIGH</sub> | CS high time | 50 | | | ns | | t <sub>DACWAIT</sub> | Sequential DAC update wait time (time between subsequent LDAC falling edges) for same channel | 2 | | | μs | | t <sub>BCASTWAIT</sub> | Broadcast DAC update wait time (time between subsequent LDAC falling edges) | 2 | | | μs | ### 6.13 Timing Requirements: SPI Read and Daisy Chain Operation (FSDO = 0) all input signals are specified with $t_r$ = $t_f$ = 1 V/ns (10% to 90% of $V_{IO}$ ) and timed from a voltage level of (VIL + VIH) / 2, 1.7 V $\leq$ $V_{IO} \leq$ 5.5 V, 1.7 V $\leq$ $V_{DD} \leq$ 5.5 V, $-40^{\circ}$ C $\leq$ $T_A \leq$ +125°C, and FSDO = 0 | | | MIN | NOM MAX | UNIT | |-----------------------|-------------------------------------------------------------------------|-----|---------|------| | f <sub>SCLK</sub> | Serial clock frequency | | 1.25 | MHz | | t <sub>SCLKHIGH</sub> | SCLK high time | 350 | | ns | | t <sub>SCLKLOW</sub> | SCLK low time | 350 | | ns | | t <sub>SDIS</sub> | SDI setup time | 8 | | ns | | t <sub>SDIH</sub> | SDI hold time | 8 | | ns | | t <sub>CSS</sub> | SYNC to SCLK falling edge setup time | 400 | | ns | | t <sub>CSH</sub> | SCLK falling edge to SYNC rising edge | 400 | | ns | | t <sub>CSHIGH</sub> | SYNC high time | 1 | | μs | | t <sub>SDODLY</sub> | SCLK rising edge to SDO falling edge, $I_{OL} \le 5$ mA, $C_L = 20$ pF. | | 300 | ns | #### 6.14 Timing Requirements: SPI Read and Daisy Chain Operation (FSDO = 1) all input signals are specified with $t_r$ = $t_f$ = 1 V/ns (10% to 90% of $V_{IO}$ ) and timed from a voltage level of (VIL + VIH) / 2, 1.7 V $\leq$ $V_{IO} \leq$ 5.5 V, 1.7 V $\leq$ $V_{DD} \leq$ 5.5 V, $-40^{\circ}$ C $\leq$ $T_A \leq$ +125°C, and FSDO = 1 | | | MIN | NOM | MAX | UNIT | |-----------------------|---------------------------------------------------------------------------------------|-----|-----|-----|------| | f <sub>SCLK</sub> | Serial clock frequency | | | 2.5 | MHz | | t <sub>SCLKHIGH</sub> | SCLK high time | 175 | | | ns | | t <sub>SCLKLOW</sub> | SCLK low time | 175 | | | ns | | t <sub>SDIS</sub> | SDI setup time | 8 | | | ns | | t <sub>SDIH</sub> | SDI hold time | 8 | | | ns | | t <sub>CSS</sub> | SYNC to SCLK falling edge setup time | 300 | | | ns | | t <sub>CSH</sub> | SCLK falling edge to SYNC rising edge | 300 | | | ns | | t <sub>CSHIGH</sub> | SYNC high time | 1 | | | μs | | t <sub>SDODLY</sub> | SCLK rising edge to SDO falling edge, I <sub>OL</sub> ≤ 5 mA, C <sub>L</sub> = 20 pF. | | | 300 | ns | ## 6.15 Timing Requirements: GPIO all input signals are specified with $t_r$ = $t_f$ = 1 V/ns (10% to 90% of $V_{IO}$ ) and timed from a voltage level of (VIL + VIH) / 2, 1.7 V $\leq$ $V_{IO} \leq$ 5.5 V, 1.7 V $\leq$ $V_{DD} \leq$ 5.5 V, and $-40^{\circ}$ C $\leq$ $T_A \leq$ +125 $^{\circ}$ C | | | MIN | NOM | MAX | UNIT | |-----------------------|------------------------------------------------------------|-----|-----|-----|------| | t <sub>GPIHIGH</sub> | GPI high time | 2 | | | μs | | t <sub>GPILOW</sub> | GPI low time | 2 | | | μs | | t <sub>GPAWGD</sub> | LDAC falling edge to DAC update delay | | | 2 | μs | | t <sub>CS2LDAC</sub> | SYNC rising edge to LDAC falling edge | 1 | | | μs | | t <sub>STP2LDAC</sub> | I <sup>2</sup> C stop bit rising edge to LDAC falling edge | 1 | | | μs | | t <sub>LDACW</sub> | LDAC low time | 2 | | | μs | ### 6.16 Timing Diagrams 図 6-1. I<sup>2</sup>C Timing Diagram 図 6-2. SPI Write Timing Diagram 図 6-3. SPI Read Timing Diagram ### 6.17 Typical Characteristics: Voltage Output at $T_A$ = 25°C, $V_{DD}$ = 5.5 V, external reference = 5.5 V, gain = 1 ×, 12-bit resolution, and DAC outputs unloaded (unless otherwise noted) at $T_A$ = 25°C, $V_{DD}$ = 5.5 V, external reference = 5.5 V, gain = 1 ×, 12-bit resolution, and DAC outputs unloaded (unless otherwise noted) at $T_A$ = 25°C, $V_{DD}$ = 5.5 V, external reference = 5.5 V, gain = 1 ×, 12-bit resolution, and DAC outputs unloaded (unless otherwise noted) at $T_A$ = 25°C, $V_{DD}$ = 5.5 V, external reference = 5.5 V, gain = 1 ×, 12-bit resolution, and DAC outputs unloaded (unless otherwise noted) at $T_A = 25$ °C, $V_{DD} = 5.5$ V, external reference = 5.5 V, gain = 1 ×, 12-bit resolution, and DAC outputs unloaded (unless otherwise noted) ### **6.18 Typical Characteristics: Current Output** at $T_A$ = 25°C, $V_{DD}$ = 5.5 V, and output range = ±250 $\mu$ A (unless otherwise noted) ### 6.18 Typical Characteristics: Current Output (continued) at $T_A$ = 25°C, $V_{DD}$ = 5.5 V, and output range = ±250 $\mu$ A (unless otherwise noted) ### 6.18 Typical Characteristics: Current Output (continued) at $T_A$ = 25°C, $V_{DD}$ = 5.5 V, and output range = ±250 $\mu$ A (unless otherwise noted) # **6.18 Typical Characteristics: Current Output (continued)** at $T_A$ = 25°C, $V_{DD}$ = 5.5 V, and output range = ±250 $\mu A$ (unless otherwise noted) ### 6.19 Typical Characteristics: Comparator at $T_A = 25$ °C, $V_{DD} = 5.5$ V, external reference = 5.5 V, gain = 1 ×, 12-bit resolution, FBx pin in Hi-Z mode, and DAC outputs unloaded (unless otherwise noted) ### **6.20 Typical Characteristics: General** at $T_A = 25$ °C, $V_{DD} = 5.5$ V, and DAC outputs unloaded (unless otherwise noted) ### 7 Detailed Description #### 7.1 Overview The 12-bit DAC63204-Q1 and 10-bit DAC53204-Q1 ( referred to as the DACx3204-Q1) are a pin-compatible family of automotive, quad-channel buffered voltage-output and current-output, smart digital-to-analog converters (DACs). The DAC channels are independently configurable as voltage or current output. The DAC outputs change to Hi-Z when VDD is off; a feature useful in voltage-margining applications. These smart DACs contain nonvolatile memory (NVM), an internal reference, an automatically detectable SPI and I<sup>2</sup>C interface, PMBus-compatibility in I<sup>2</sup>C mode, a force-sense output, and a general-purpose input. The DACx3204-Q1 devices support Hi-Z power-down modes by default, which can be configured to 10 k $\Omega$ -GND or 100 k $\Omega$ -GND using NVM. The DACx3204-Q1 have a power-on-reset (POR) circuit that makes sure all the registers start with default or user-programmed settings using NVM. The DACx3204-Q1 operate with either an internal reference, external reference, or with a power supply as the reference, and provide a full-scale output of 1.8 V to 5.5 V. The DACx3204-Q1 support I<sup>2</sup>C standard mode (100Kbps), fast mode (400Kbps), and fast mode plus (1Mbps). The I<sup>2</sup>C interface can be configured with four target addresses using the A0 pin. These devices also support specific PMBus commands such as *turn on/off*, *margin high or low*, and more. The SPI mode supports a 3-wire interface by default with up to a 50-MHz SCLK input. The GPIO input can be configured as SDO in the NVM for SPI read capability. The GPIO input can alternatively be configured as the LDAC, PD, STATUS, FAULT-DUMP, RESET, or PROTECT function. The DACx3204-Q1 also include digital slew rate control, and support standard waveform generation such as *sine and cosine*, *triangular*, and *sawtooth* waveforms. These devices can generate pulse-width modulation (PWM) output with the combination of the triangular or sawtooth waveform and the FB pin. The force-sense outputs of the DAC channels can be used as programmable comparators. The comparator mode allows programmable hysteresis, latching comparator, window comparator, and fault-dump to the NVM. These features enable the DACx3204-Q1 to go beyond the limitations of a conventional DAC that depends on a processor to function. As a result of *processor-less* operation and the *smart* feature set, the DACx3204-Q1 are called smart DACs. #### 7.2 Functional Block Diagram 図 7-1. Functional Block Diagram www.ti.com/ja-jp #### 7.3 Feature Description #### 7.3.1 Smart Digital-to-Analog Converter (DAC) Architecture The DACx3204-Q1 devices consist of string architecture with a voltage-output amplifier and an external FB pin and voltage-to-current converter for each channel. セクション 7.2 shows the DAC architecture within the block diagram, which operates from a 1.8-V to 5.5-V power supply. The DAC has an internal voltage reference of 1.21 V. There is an option to select an external reference on the VREF pin or the power supply as a reference. The voltage output mode uses one of these three reference options. The current output mode uses an internal band gap to generate the current outputs. Both the voltage- and current-output modes support multiple programmable output ranges. The DACx3204-Q1 devices support Hi-Z output when VDD is off, maintaining very low leakage current at the output pins with up to 1.25 V of forced voltage. The DAC output pin also starts up in high-impedance mode by default, making these devices an excellent choice for voltage margining and scaling applications. To change the power-up mode to 10 k $\Omega$ -GND or 100 k $\Omega$ -GND, program the corresponding VOUT-PDN-X field in the COMMON-CONFIG register and load these bits in the device NVM. The DACx3204-Q1 devices support an independent comparator mode for each channel. The respective FBx pins act as the inputs for the comparator. The DAC architecture supports inversion of the comparator output using register settings. The comparator outputs can be push-pull or open-drain. The comparator mode supports programmable hysteresis using margin-high and margin-low register fields, latching comparator, and window comparator. The comparator outputs are accessible internally by the device. The DACx3204-Q1 devices include a *smart* feature set to enable processor-less operation and high-integration. The NVM enables a predictable start-up. The GPIO triggers the DAC output without the I<sup>2</sup>C interface in the absence of a processor or when the processor or software fails. The integrated functions and the FBx pin enable PWM output for control applications. The FBx pin enables this device to be used as a programmable comparator. The digital slew-rate control and the Hi-Z power-down modes enable a hassle-free voltage margining and scaling function. #### 7.3.2 Digital Input/Output The DACx3204-Q1 have four digital IO pins that include I<sup>2</sup>C, SPI, PMBus, and GPIO interfaces. These devices automatically detect I2C and SPI protocols at the first successful communication after power-on, and then connect to the detected interface. After an interface protocol is connected, any change in the protocol is ignored. The I<sup>2</sup>C interface uses the A0 pin to select from among four address options. The SPI interface is a 3-wire interface by default. No readback capability is available in this mode. The GPIO pin can be configured in the register map and then programmed in to the NVM as the SDO pin. The SPI readback mode is slower than the write mode. The programming interface pins are: - I<sup>2</sup>C: SCL, SDA, A0 - SPI: SCLK, SDI, SYNC, SDO/GPIO The GPIO can be configured as multiple functions other than SDO. These are LDAC, PD, STATUS, PROTECT, FAULT-DUMP, and RESET. All the digital pins are open-drain when used as outputs. Therefore, all the output pins must be pulled up to the desired IO voltage using external resistors. #### 7.3.3 Nonvolatile Memory (NVM) The DACx3204-Q1 contain nonvolatile memory (NVM) bits. These memory bits are user programmable and erasable, and retain the set values in the absence of a power supply. All the register bits, as shown in the highlighted gray cells in the *Register Map* section, can be stored in the NVM by setting NVM-PROG = 1 in the COMMON-TRIGGER register. The NVM-PROG is an autoresetting bit. The default values for all the registers in the DACx3204-Q1 are loaded from NVM as soon as a POR event is issued. The DACx3204-Q1 also implement NVM-RELOAD bit in the COMMON-TRIGGER register. Set this bit to 1 for the device to start an NVM-reload operation. After completion, the device autoresets the NVM-RELOAD bit to 0. During the NVM write or reload operation, all read/write operations to the device are blocked. The *Electrical Characteristics: General* section provides the timing specification for the NVM write cycle. The processor must wait for the specified duration before resuming any read or write operation on the SPI or I<sup>2</sup>C interface. #### 7.4 Device Functional Modes #### 7.4.1 Voltage-Output Mode The voltage-output mode for each DAC channel can be entered by selecting the power-up option in the VOUT-PDN-X fields in the COMMON-CONFIG register and simultaneously powering down the current output option for the respective channels using the IOUT-PDN-X bits in the same register. Short the OUTx and FBx pins of respective channels externally for closed-loop amplifier output. An open FBx pin saturates the amplifier output. To achieve the desired voltage output, select the correct reference option, select the amplifier gain for the required output range, and program the DAC code in the DAC-X-DATA register of the respective channels. #### 7.4.1.1 Voltage Reference and DAC Transfer Function There are three voltage reference options possible with the DACx3204-Q1: internal reference, external reference, and the power supply as reference, as shown in ☑ 7-2. The DAC transfer function in the voltage-output and comparator modes changes based on the voltage reference selection. 図 7-2. Voltage Reference Selection and Power-Down Logic #### 7.4.1.1.1 Internal Reference The DACx3204-Q1 contain an internal reference that is disabled by default. To enable the internal reference, write 1 to bit EN-INT-REF in the COMMON-CONFIG register. The internal reference generates a fixed 1.21-V voltage (typical). Use the VOUT-GAIN-X bit in the DAC-X-VOUT-CMP-CONFIG register to achieve gains of 1.5x, 2x, 3x, or 4x for the DAC output voltage ( $V_{OUT}$ ). $\overrightarrow{x}$ 1 shows DAC transfer function using the internal reference. $$V_{OUT} = \frac{DAC\_DATA}{2N} \times V_{REF} \times GAIN$$ (1) #### where: - N is the resolution in bits, 10 (DAC53204-Q1), or 12 (DAC63204-Q1). - DAC\_DATA is the decimal equivalent of the binary code that is loaded to the DAC-X-DATA bit in the DAC-X-DATA register. DAC DATA ranges from 0 to 2<sup>N</sup> 1. - V<sub>REF</sub> is the internal reference voltage = 1.21 V (typical). - GAIN = 1.5x, 2x, 3x, or 4x, based on VOUT-X-GAIN bits. #### 7.4.1.1.2 External Reference By default, the DACx3204-Q1 operate from an external reference input. The external reference option can also be selected by configuring the VOUT-GAIN-X field in the DAC-X-VOUT-CMP-CONFIG register appropriately. Write 1 to the DIS-MODE-IN bit in the DEVICE-MODE-CONFIG register to minimize I<sub>DD</sub>. The external reference can be between 1.7 V and VDD. 式 2 shows DAC transfer function when the external reference is used. The gain at the output stage of the DAC is always 1x in the external reference mode. The external reference must be less than VDD in both transient and steady-state conditions. Therefore, the external reference must ramp up after VDD and ramp down before VDD. $$V_{OUT} = \frac{DAC_DATA}{2N} \times V_{REF}$$ (2) #### where: - N is the resolution in bits, 10 (DAC53204-Q1), or 12 (DAC63204-Q1). - DAC DATA is the decimal equivalent of the binary code that is loaded to the DAC-X-DATA field in the DAC-X-DATA register. DAC DATA ranges from 0 to $2^{N} - 1$ . - V<sub>REF</sub> is the external reference voltage. #### 7.4.1.1.3 Power-Supply as Reference The DACx3204-Q1 can operate with the power-supply pin (VDD) as a reference. 式 3 shows DAC transfer function when the power-supply pin is used as reference. The gain at the output stage is always 1x. $$V_{OUT} = \frac{DAC_DATA}{2N} \times V_{DD}$$ (3) #### where: - N is the resolution in bits, either 10 (DAC53204-Q1), or 12 (DAC63204-Q1). - DAC DATA is the decimal equivalent of the binary code that is loaded to the DAC-X-DATA bit in the DAC-X-DATA register. - DAC DATA ranges from 0 to $2^{N} 1$ . - V<sub>DD</sub> is used as the DAC reference voltage. #### 7.4.2 Current-Output Mode To enter current-output mode for each DAC channel, disable the respective IOUT-PDN-X bits in the COMMON-CONFIG register, and set the respective VOUT-PDN-X bits in the same register to Hi-Z power-down mode. Select the desired current-output range by writing to the IOUT-RANGE-X bit in the DAC-X-IOUT-MISC-CONFIG register. To minimize leakage in current-output mode, disconnect the FBx pin. For the best power-on glitch performance, program the NVM with IOUT mode using the smallest output range before powering on the output channel, and then immediately program the DAC code and desired output range. The transfer function of the output current is shown in 3 4. $$I_{OUT} = \frac{DAC_DATA \times (I_{MAX} - I_{MIN})}{2^8} + I_{MIN}$$ (4) #### where: - DAC DATA is the decimal equivalent of the binary code that is loaded to the DAC-X-DATA bit as specified in セクション 7.6.8. DAC DATA ranges from 0 to 255. - I<sub>MAX</sub> is the signed maximum current in the IOUT-RANGE-X setting as specified in セクション 7.6.5. - I<sub>MIN</sub> is the signed minimum current in the IOUT-RANGE-X setting as specified in セクション 7.6.5. #### 7.4.3 Comparator Mode All the DAC channels can be configured as programmable comparators in the voltage-output mode. To enter the comparator mode for a channel, write 1 to the CMP-X-EN bit in the respective DAC-X-VOUT-CMP-CONFIG register. The comparator output can be configured as push-pull or open-drain using the CMP-X-OD-EN bit. To enable the comparator output on the output pin, write 1 to the CMP-X-OUT-EN bit. To invert the comparator output, write 1 to the CMP-X-INV-EN bit. The FBx pin has a finite impedance. By default, the FBx pin is in the high-impedance mode. To disable high-impedance on the FBx pin, write 1 to the CMP-X-HIZ-IN-DIS bit. 表 7-1 shows the comparator output at the pin for different bit settings. 注 In the Hi-Z input mode, the comparator input range is limited to: - For GAIN = 1x, 1.5x, or 2x: $V_{FB} \le (V_{RFF} \times GAIN) / 3$ - For GAIN = 3x, or 4x: V<sub>FB</sub> ≤ (V<sub>REF</sub> × GAIN) / 6 Any higher input voltage is clipped. | 2 7-1. Comparator Output Comiguration | | | | | | |---------------------------------------|--------------|-------------|--------------|--------------------------------|--| | CMP-X-EN | CMP-X-OUT-EN | CMP-X-OD-EN | CMP-X-INV-EN | CMPX-OUT PIN | | | 0 | X | X | X | Comparator not enabled | | | 1 | 0 | X | Х | No output | | | 1 | 1 | 0 | 0 | Push-pull output | | | 1 | 1 | 0 | 1 | Push-pull and inverted output | | | 1 | 1 | 1 | 0 | Open-drain output | | | 1 | 1 | 1 | 1 | Open-drain and inverted output | | 表 7-1. Comparator Output Configuration $\boxtimes$ 7-3 shows the interface circuit when all the DAC channels are configured as comparators. The programmable comparator operation is as shown in $\boxtimes$ 7-4. Individual comparator channels can be configured in no-hysteresis, with-hysteresis, and window-comparator modes using the CMP-X-MODE bit in the respective DAC-X-CMP-MODE-CONFIG register, as shown in $\gtrapprox$ 7-2. 図 7-3. Comparator Interface 図 7-4. Programmable Comparator Operation ### 表 7-2. Comparator Mode Selection | CMP-X-MODE BIT FIELD | COMPARATOR CONFIGURATION | | | |----------------------|--------------------------------------------------------------------------------------------------|--|--| | 00 | Normal comparator mode. No hysteresis or window operation. | | | | 01 | Hysteresis comparator mode. DAC-X-MARGIN-HIGH and DAC-X-MARGIN-LOW registers set the hysteresis. | | | | 10 | Window comparator mode. DAC-X-MARGIN-HIGH and DAC-X-MARGIN-LOW registers set the window bounds. | | | | 11 | Invalid setting | | | #### 7.4.3.1 Programmable Hysteresis Comparator Comparator mode provides hysteresis when the CMP-X-MODE bit is set to 01b, as shown in $\frac{1}{2}$ 7-2. The hysteresis is provided by the DAC-X-MARGIN-HIGH and DAC-X-MARGIN-LOW registers, as shown in $\frac{1}{2}$ 7-5. When the DAC-X-MARGIN-HIGH is set to full-code or the DAC-X-MARGIN-LOW is set to zero-code, the comparator works as a latching comparator that is, the output is latched after the threshold is crossed. The latched output can be reset by writing to the corresponding RST-CMP-FLAG-X bit in the COMMON-DAC-TRIG register. Z 7-6 shows the behavior of a latching comparator with active low output and Z 7-7 shows the behavior of a latching comparator with active high output. 注 The value of the DAC-X-MARGIN-HIGH register must be greater than the value of the DAC-X-MARGIN-LOW register. The comparator output in the hysteresis mode can only be noninverting that is, the CMP-X-INV-EN bit in the DAC-X-VOUT-CMP-CONFIG register must be set to 0. In latching mode, for the reset to take effect, the input voltage must be within DAC-X-MARGIN-HIGH and DAC-X-MARGIN-LOW. 図 7-5. Programmable Hysteresis Without Latching Output 図 7-6. Latching Comparator With Active Low Output 図 7-7. Latching Comparator With Active High Output ### 7.4.3.2 Programmable Window Comparator Window comparator mode is enabled by setting the CMP-X-MODE bit to 10b, as shown in ₹ 7-2. The window bounds are set by the DAC-X-MARGIN-HIGH and the DAC-X-MARGIN-LOW registers, as shown in ₹ 7-8. The output of the window comparator for a given channel is indicated by the respective WIN-CMP-X bit in the CMP-STATUS register. The comparator output (WIN-CMP-X) can be latched by writing 1 to the WIN-LATCH-EN bit in the COMMON-CONFIG register. After being latched, the comparator output can be reset using the corresponding RST-CMP-FLAG-X bit in the COMMON-DAC-TRIG register. For the reset to take effect, the input must be within the window bounds. **図** 7-8. Window Comparator Operation A single comparator is used per channel to check both the *margin-high* and *margin-low* limits of the window. Therefore, the window comparator function has a finite response time as specified in the *Electrical Characteristics: Comparator Mode* section. Also, the static behavior of the WIN-CMP-X bit is not reflected at the output pins. Set the CMP-X-OUT-EN bit to 0. The WIN-CMP-X bit must be read digitally using the communication interface. This bit can also be mapped to the GPIO pin, as shown in 表 7-19. 注 - The value of the DAC-X-MARGIN-HIGH register must be greater than that of the DAC-X-MARGIN-LOW register. - Set the SLEW-RATE-X bit to 0000b (no-slew) and LOG-SLEW-EN-X bit to 0b in the DAC-X-FUNC-CONFIG register to get the best response time from the window comparator. - The CMP-X-OUT-EN bit in the DAC-X-VOUT-CMP-CONFIG register can be set to 0b to eliminate undesired toggling of the OUT pin. #### 7.4.4 Fault-Dump Mode The DACx3204-Q1 provides a feature to save a few registers into the NVM when the FAULT-DUMP bit is triggered or the GPIO mapped to fault-dump (as shown in 表 7-18) is triggered. This feature is useful in system-level fault management to capture the state of the device or system just before a fault is triggered, to allow diagnosis after the fault has occurred. The registers saved when fault-dump is triggered, are: - CMP-STATUS[7:0] - DAC-0-DATA[15:8] - DAC-1-DATA[15:8] - DAC-2-DATA[15:8] - DAC-3-DATA[15:8] 注 When the fault-dump cycle is in progress, any change in the data can corrupt the final outcome. Make sure the comparator and the DAC codes are stable during the NVM write cycle. 表 7-3 shows the storage format of the registers in the NVM. 表 7-3. Fault-Dump NVM Storage Format | NVM ROWS | B31-B24 | B23-B16 | B15-B8 | B7-B0 | |----------|------------------|----------------------------------------|--------|------------------| | Row1 | CMP-STATUS[7:0] | Don't care | | | | Row2 | DAC-0-DATA[15:8] | DAC-1-DATA[15:8] DAC-2-DATA[15:8] DAC- | | DAC-3-DATA[15:8] | The data captured in the NVM after the fault dump can be read in a specific sequence: - Set the EE-READ-ADDR bit to 0b in the COMMON-CONFIG register, to select row1 of the NVM. - 2. Trigger the read of the selected NVM row by writing 1 to the READ-ONE-TRIG in the COMMON-TRIGGER register; this bit autoresets. This action copies that data from the selected NVM row to SRAM addresses 0x9D (LSB 16 bits from the NVM) and 0x9E (MSB 16 bits from the NVM). - 3. To read the SRAM data: - a. Write 0x009D to the SRAM-CONFIG register. - b. Read the data from the SRAM-DATA register to get the LSB 16 bits. - c. Write 0x009E to the SRAM-CONFIG register. - d. Read the data from the SRAM-DATA register again to get the MSB bits. - 4. Set the EE-READ-ADDR bit to 1b in the COMMON-CONFIG register, to select row2 of the NVM. Repeat steps 2 and 3. #### 7.4.5 Application-Specific Modes This section provides the details of application-specific functional modes available in DACx3204-Q1. #### 7.4.5.1 Voltage Margining and Scaling Voltage margining or scaling is a primary application for DACx3204-Q1. This section provides specific features available for this application such as Hi-Z output, slew-rate control, PROTECT input, and PMBus compatibility. #### 7.4.5.1.1 High-Impedance Output and PROTECT Input All the DAC output channels remain in high-impedance (Hi-Z) when VDD is off. $\boxtimes$ 7-9 shows a simplified schematic of DACx3204-Q1 used in a voltage-margining application. The series resistor R<sub>S</sub> is needed in voltage-output mode, but is optional in current-output mode. Almost all linear regulators and DC/DC converters have a feedback voltage of $\le$ 1.25 V. The low-leakage currents at the outputs are maintained for V<sub>FB</sub> of $\le$ 1.25 V. Thus, for all practical purposes, the DAC outputs appear as Hi-Z when VDD of the DAC is off in voltage margining and scaling applications. This feature allows for seamless integration of the DACx3204-Q1 into a system without any need for additional power-supply sequencing for the DAC. 図 7-9. High-Impedance (Hi-Z) Output and PROTECT Input The DAC channels power down to Hi-Z at boot up. The outputs can power up with a preprogrammed code that corresponds to the nominal output of the DC/DC converter or the linear regulator. This feature allows for smooth power up and power down of the DAC without impacting the feedback loop of the DC/DC converter or the linear regulator. The GPIO pin of the DACx3204-Q1 can be configured as a PROTECT function, as shown in $\frac{1}{8}$ 7-18. PROTECT takes the DAC outputs to a predictable state with a slewed or direct transition. This function is useful in systems where a fault condition (such as a brownout), a subsystem failure, or a software crash requires that the DAC outputs reach a predefined state without the involvement of a processor. The detected event can be fed to the GPIO pin that is configured as the PROTECT input. The PROTECT function can also be triggered using the PROTECT bit in the COMMON-TRIGGER register. Configure the behavior of the PROTECT function in the PROTECT-CONFIG field in the DEVICE-MODE-CONFIG register, as shown in 表 7-4. 注 - After the PROTECT function is triggered, the write functionality is disabled on the communication interface until the function is completed. - The PROTECT-FLAG bit in the CMP-STATUS register is set to 1 when the PROTECT function is triggered. This bit can be polled by reading the CMP-STATUS register. After the PROTECT function is complete, a read command on the CMP-STATUS register resets the PROTECT-FLAG bit. 表 7-4. PROTECT Function Configuration | PROTECT-CONFIG FIELD | FUNCTION | |----------------------|--------------------------------------------------------------------------------| | 00 | Switch to Hi-Z power-down (no slew). | | 01 | Switch to DAC code stored in NVM (no slew) and then switch to Hi-Z power-down. | | 10 | Slew to margin-low code and then switch to Hi-Z power-down. | | 11 | Slew to margin-high code and then switch to Hi-Z power-down. | #### 7.4.5.1.2 Programmable Slew-Rate Control When the DAC data registers are written, the voltage on DAC output (V<sub>OUT</sub>) immediately transitions to the new code following the slew rate and settling time specified in the *Electrical Characteristics*. The slew rate control feature allows the user to control the rate at which the output voltage ( $V_{OUT}$ ) changes. When this feature is enabled (using the SLEW-RATE-X[3:0] bits), the DAC output changes from the current code to the code in the DAC-X-MARGIN-HIGH or DAC-X-MARGIN-LOW registers (when margin high or low commands are issued to the DAC) using the step size and time-period per step set in CODE-STEP-X and SLEW-RATE-X bits in the DAC-X-FUNC-CONFIG register: - SLEW-RATE-X defines the time-period per step at which the digital slew updates. - CODE-STEP-X defines the number of LSBs by which the output value changes at each update, for the corresponding channels. 表 7-5 and 表 7-6 show different settings available for CODE-STEP-X and SLEW-RATE-X. With the default slew rate control setting of no-slew, the output changes immediately at a rate limited by the output drive circuitry and the attached load. When the slew rate control feature is used, the output changes happen at the programmed slew rate. This configuration results in a staircase formation at the output as shown in $\boxtimes$ 7-10. Do not write to CODE-STEP-X, SLEW-RATE-X, or DAC-X-DATA during the output slew operation. $\not\equiv$ 5 provides the equation for the calculating the slew time ( $t_{SLEW}$ ). Submit Document Feedback Copyright © 2023 Texas Instruments Incorporated 図 7-10. Programmable Slew-Rate Control $$t_{SLEW} = SLEW\_RATE \times CEILING \left( \frac{MARGIN\_HIGH - MARGIN\_LOW}{CODE\_STEP} + 1 \right)$$ (5) #### where: - SLEW\_RATE is the SLEW-RATE-X setting as specified in 表 7-6. - CODE STEP is the CODE-STEP-X setting as specified in 表 7-5. - MARGIN HIGH is the decimal value of the DAC-X-MAGIN-HIGH bits specified in the DAC-X-MARGIN-HIGH - MARGIN\_LOW is the decimal value of the DAC-X-MAGIN-LOW bits specified in the DAC-X-MARGIN-LOW register. | 表 | 7-5. | Code | Step | |---|------|------|------| | | | \ | | | | | et i oi oodo otop | | | |-------------------|----------------|-------------------|----------------|-----------------| | REGISTER | CODE-STEP-X[2] | CODE-STEP-X[1] | CODE-STEP-X[0] | CODE STEP SIZE | | | 0 | 0 | 0 | 1 LSB (default) | | | 0 | 0 | 1 | 2 LSB | | | 0 | 1 | 0 | 3 LSB | | DAC-X-FUNC-CONFIG | 0 | 1 | 1 | 4 LSB | | DAC-X-FUNC-CONFIG | 1 | 0 | 0 | 6 LSB | | | 1 | 0 | 1 | 8 LSB | | | 1 | 1 | 0 | 16 LSB | | | 1 | 1 | 1 | 32 LSB | 表 7-6. Slew Rate | | | £ 7 0. 0 | | | | |-------------------|----------------|----------------|----------------|----------------|---------------------------| | REGISTER | SLEW-RATE-X[3] | SLEW-RATE-X[2] | SLEW-RATE-X[1] | SLEW-RATE-X[0] | TIME PERIOD<br>(PER STEP) | | | 0 | 0 | 0 | 0 | No slew (default) | | | 0 | 0 | 0 | 1 | 4 μs | | | 0 | 0 | 1 | 0 | 8 µs | | | 0 | 0 | 1 | 1 | 12 µs | | | 0 | 1 | 0 | 0 | 18 µs | | | 0 | 1 | 0 | 1 | 27.04 µs | | | 0 | 1 | 1 | 0 | 40.48 µs | | DAC-X-FUNC-CONFIG | 0 | 1 | 1 | 1 | 60.72 µs | | DAC-A-FUNC-CONFIG | 1 | 0 | 0 | 0 | 91.12 µs | | | 1 | 0 | 0 | 1 | 136.72 µs | | | 1 | 0 | 1 | 0 | 239.2 µs | | | 1 | 0 | 1 | 1 | 418.64 µs | | | 1 | 1 | 0 | 0 | 732.56 µs | | | 1 | 1 | 0 | 1 | 1282 µs | | | 1 | 1 | 1 | 0 | 2563.96 µs | | | 1 | 1 | 1 | 1 | 5127.92 µs | #### 7.4.5.1.3 PMBus Compatibility Mode The PMBus protocol is an I²C-based communication standard for power-supply management. PMBus contains standard command codes tailored to power supply applications. The DACx3204-Q1 implement some PMBus commands such as *Turn Off, Turn On, Margin Low, Margin High, Communication Failure Alert Bit (CML)*, as well as *PMBUS revision*. ☑ 7-11 shows typical PMBus connections. The EN-PMBUS bit in the INTERFACE-CONFIG register must be set to 1 to enable the PMBus protocol. 図 7-11. PMBus Connections Similar to $I^2C$ , PMBus is a variable length packet of 8-bit data bytes, each with a receiver acknowledge, wrapped between a start and stop bit. The first byte is always a 7-bit *target address* followed by a *write* bit, sometimes called the *even address* that identifies the intended receiver of the packet. The second byte is an 8-bit *command* byte, identifying the PMBus command being transmitted using the respective command code. After the command byte, the transmitter either sends data associated with the command to write to the receiver command register (from least significant byte to most significant byte, as shown in $\frac{1}{2}$ 7-7), or sends a new start bit indicating the desire to read the data associated with the command register from the receiver. Then the receiver transmits the data following the same least significant byte first format (see $\frac{1}{2}$ 7-8). #### 表 7-7. PMBus Update Sequence | | | | | | | | | • | • | | | | | | | |-----|----------------------|-----|-----|-----|---------------------|-----|-----|------|----------|-----|-----|-----|----------------------|-----|-----| | MSI | 3 | LSB | ACK | MSB | | LSB | ACK | MSB | | LSB | ACK | MSB | | LSB | ACK | | | ddress (A<br>クション 7. | , | | | mmand b<br>/ョン 7.5. | , | | Data | byte - L | SDB | | | byte - M<br>Optional | | | | | DB [31:2 | 4] | | [ | DB [23:16 | 3] | | | DB [15:8 | ] | | | DB [7:0] | | | ## 表 7-8. PMBus Read Sequence | s | M | ISB | | R/W<br>(0) | ACK | MSB | | LSB | ACK | Sr | MSB | | R/W<br>(1) | ACK | MSB | | LSB | ACK | MSB | | LSB | ACK | |---|-----|------|-------|-----------------|--------|------|-----|-----------------|--------|----|--------|-------|-----------------|--------|------|-------|------|------------|------|-------|---------|------------| | | | | | BYTE<br>5.2.2.1 | | | | BYTE<br>5.2.2.2 | | Sr | | | BYTE<br>5.2.2.1 | | L | SDE | 3 | | MSDB | В (Ор | tional) | | | | Fro | m Co | ntrol | ler | Target | From | Con | troller | Target | | From C | ontro | ller | Target | Froi | m Taı | rget | Controller | Fror | m Ta | rget | Controller | The DACx3204-Q1 I<sup>2</sup>C interface implements some of the PMBus commands. 表 7-9 shows the supported PMBus commands that are implemented in DACx3204-Q1. The DAC uses DAC-X-MARGIN-LOW, DAC-X-MARGIN-HIGH bits, SLEW-RATE-X, and CODE-STEP-X bits for PMBUS-OPERATION-CMD-X. To access multiple channels, write the PMBus page address as specified in the *Register Names* table in the *Register Map* section to the PMBUS-PAGE register first, followed by a write to the channel-specific register. 表 7-9. PMBus Operation Commands | REGISTER | PMBUS-OPERATION-CMD-X[15:8] | DESCRIPTION | |--------------------|-----------------------------|-------------| | | 00h | Turn off | | PMBUS-OP-CMD-X | 80h | Turn on | | FINIBUS-OF-CINID-X | 94h | Margin low | | | A4h | Margin high | The DACx3204-Q1 also implement PMBus features such as group command protocol and communication timeout failure. The CML bit in the PMBUS-CML register indicates a communication fault in the PMBus. This bit is reset by writing 1. To get the PMBus version, read the PMBUS-VERSION register. #### 7.4.5.2 Function Generation The DACx3204-Q1 implement a continuous function or waveform generation feature. These devices can generate a triangular wave, sawtooth wave, and sine wave independently for every channel. #### 7.4.5.2.1 Triangular Waveform Generation ▼ 7-12 shows that the triangular waveform uses the DAC-X-MARGIN-LOW (FUNCTION-MIN) and DAC-X-MARGIN-HIGH (FUNCTION-MAX) registers for minimum and maximum levels, respectively. The frequency of the waveform depends on the min and max levels, CODE-STEP and SLEW-RATE settings as shown in 式 6. An external RC load with a time-constant larger than the slew-rate settings can be dominant over the internal frequency calculation. The CODE-STEP-X and SLEW-RATE-X settings are available in the DAC-X-FUNC-CONFIG register. Writing 0b000 to the FUNC-CONFIG-X bit field in the DAC-X-FUNC-CONFIG register selects triangular waveform. $$f_{TRIANGLE} = \frac{1}{2 \times TIME\_STEP \times CEILING\left(\frac{FUNCTION\_MAX - FUNCTION\_MIN}{CODE\_STEP}\right)}$$ (6) #### where: - TIME STEP is the SLEW-RATE-X setting as specified in 表 7-6. - CODE STEP is the CODE-STEP-X setting as specified in 表 7-5. - FUNCTION\_MAX is the decimal value of DAC-X-MAGIN-HIGH bits specified in the DAC-X-MARGIN-HIGH register. - FUNCTION\_MIN is the decimal value of the DAC-X-MAGIN-LOW bits specified in the DAC-X-MARGIN-LOW register. 図 7-12. Triangle Waveform #### 7.4.5.2.2 Sawtooth Waveform Generation ☑ 7-13 shows the sawtooth and the inverse sawtooth waveforms use the DAC-X-MARGIN-LOW (FUNCTION-MIN) and DAC-X-MARGIN-HIGH (FUNCTION-MAX) registers for minimum and maximum levels, respectively. The frequency of the waveform depends on the min and max levels, CODE-STEP and SLEW-RATE settings as shown in 式 7. An external RC load with a time constant larger than the slew-rate settings can be dominant over the internal frequency calculation. The CODE-STEP-X and SLEW-RATE-X settings are available in the DAC-X-FUNC-CONFIG register. Write 0b001 to the FUNC-CONFIG-X bit field in the DAC-X-FUNC-CONFIG register to select sawtooth waveform, and write 0b010 to select inverse sawtooth waveform. $$f_{SAWTOOTH} = \frac{1}{TIME\_STEP \times CEILING\left(\frac{FUNCTION\_MAX - FUNCTION\_MIN}{CODE\_STEP} + 1\right)}$$ (7) # where: - TIME STEP is the SLEW-RATE-X setting as specified in 表 7-6. - CODE STEP is the CODE-STEP-X setting as specified in 表 7-5. - FUNCTION\_MAX is the decimal value of the DAC-X-MAGIN-HIGH bits specified in the DAC-X-MARGIN-HIGH register. - FUNCTION MIN is the decimal value of the DAC-X-MAGIN-LOW bits specified in the DAC-X-MARGIN-LOW. 図 7-13. Sawtooth Waveform #### 7.4.5.2.3 Sine Waveform Generation The sine wave function uses 24 preprogrammed points per cycle. The frequency of the sine wave depends on the SLEW-RATE settings as shown in $\pm$ 8: $$f_{SINE\_WAVE} = \frac{1}{24 \times SLEW RATE}$$ (8) where SLEW RATE is the SLEW-RATE-X setting as specified in 表 7-6. An external RC load with a time constant larger than the slew-rate settings can be dominant over the internal frequency calculation. The SLEW-RATE-X setting is available in the DAC-X-FUNC-CONFIG register. Writing 0b100 to the FUNC-CONFIG-X bit field in the DAC-X-FUNC-CONFIG register selects sine wave. The codes for the sine wave are fixed. Use the gain settings at the output amplifier for changing the full-scale output using the internal reference option. The gain settings are accessible through the VOUT-GAIN-X bits in the DAC-X-VOUT-CMP-CONFIG register. 表 7-10 shows the list of hard-coded discrete points for the sine wave with 12-bit resolution and 図 7-14 shows the pictorial representation of the sine wave. There are four phase settings available for the sine wave that are selected using the PHASE-SEL-X bit in the DAC-X-FUNC-CONFIG register. | | <b>4</b> € 7-10. Office t | wave Data Follits | | |----------------------|---------------------------|-----------------------|--------------| | SEQUENCE | 12-BIT VALUE | SEQUENCE | 12-BIT VALUE | | 0 (0° phase start) | 0x800 | 12 | 0x800 | | 1 | 0x9A8 | 13 | 0x658 | | 2 | 0xB33 | 14 | 0x4CD | | 3 | 0xC87 | 15 | 0x379 | | 4 | 0xD8B | 16 (240° phase start) | 0x275 | | 5 | 0xE2F | 17 | 0x1D1 | | 6 (90° phase start) | 0xE66 | 18 | 0x19A | | 7 | 0xE2F | 19 | 0x1D1 | | 8 (120° phase start) | 0xD8B | 20 | 0x275 | | 9 | 0xC87 | 21 | 0x379 | | 10 | 0xB33 | 22 | 0x4CD | | 11 | 0x9A8 | 23 | 0x658 | 表 7-10. Sine Wave Data Points 図 7-14. Sine Wave Generation #### 7.4.6 Device Reset and Fault Management This section provides the details of power-on-reset (POR), software reset, and other diagnostics and fault-management features of DACx3204-Q1. #### 7.4.6.1 Power-On Reset (POR) The DACx3204-Q1 family of devices includes a power-on reset (POR) function that controls the output voltage at power up. After the $V_{DD}$ supply has been established, a POR event is issued. The POR causes all registers to initialize to default values, and communication with the device is valid only after a POR (boot-up) delay. The default value for all the registers in the DACx3204-Q1 is loaded from NVM as soon as the POR event is issued. When the device powers up, a POR circuit sets the device to the default mode. The POR circuit requires specific $V_{DD}$ levels, as indicated in $\boxtimes$ 7-15, to make sure that the internal capacitors discharge and reset the device at power up. To make sure that a POR occurs, $V_{DD}$ must be less than 0.7 V for at least 1 ms. When $V_{DD}$ drops to less than 1.65 V, but remains greater than 0.7 V (shown as the undefined region), the device may or may not reset under all specified temperature and power-supply conditions. In this case, initiate a POR. When $V_{DD}$ remains greater than 1.65 V, a POR does not occur. 図 7-15. Threshold Levels for V<sub>DD</sub> POR Circuit #### 7.4.6.2 External Reset An external reset to the device can be triggered through the GPIO pin or through the register map. To initiate a device software reset event, write the reserved code 1010b to the RESET field in the COMMON-TRIGGER register. A software reset initiates a POR event. The GPIO pin can be configured as a RESET pin as shown in \$\frac{1}{8}\$. This configuration must be programmed into the NVM so that the setting is not cleared after the device reset. The RESET input must be a low pulse. The device starts the boot-up sequence after the falling edge of the RESET input. The rising edge of the RESET input does not have any effect. #### 7.4.6.3 Register-Map Lock The DACx3204-Q1 implement a register-map lock feature that prevents an accidental or unintended write to the DAC registers. The device locks all the registers when the DEV-LOCK bit in the COMMON-CONFIG register is set to 1. However, the software reset function through the COMMON-TRIGGER register is not blocked when using I<sup>2</sup>C interface. To bypass the DEV-LOCK setting, write 0101b to the DEV-UNLOCK bits in the COMMON-TRIGGER register. #### 7.4.6.4 NVM Cyclic Redundancy Check (CRC) The DACx3204-Q1 implement a cyclic redundancy check (CRC) feature for the NVM to make sure that the data stored in the NVM is uncorrupted. There are two types of CRC alarm bits implemented in DACx3204-Q1: - NVM-CRC-FAIL-USER - NVM-CRC-FAIL-INT The NVM-CRC-FAIL-USER bit indicates the status of user-programmable NVM bits, and the NVM-CRC-FAIL-INT bit indicates the status of internal NVM bits The CRC feature is implemented by storing a 16-Bit CRC (CRC-16-CCITT) along with the NVM data each time NVM program operation (write or reload) is performed and during the device start up. The device reads the NVM data and validates the data with the stored CRC. The CRC alarm bits (NVM-CRC-FAIL-USER and NVM-CRC-FAIL-INT in the GENERAL-STATUS register) report any errors after the data are read from the device NVM. The alarm bits are set only at boot-up. #### 7.4.6.4.1 NVM-CRC-FAIL-USER Bit A logic 1 on NVM-CRC-FAIL-USER bit indicates that the user-programmable NVM data are corrupt. During this condition, all registers in the DAC are initialized with factory reset values, and any DAC registers can be written to or read from. To reset the alarm bits to 0, issue a software reset (see \$\frac{\pi}{2} \frac{\pi}{2} \frac{\pi}{2 #### 7.4.6.4.2 NVM-CRC-FAIL-INT Bit A logic 1 on NVM-CRC-FAIL-INT bit indicates that the internal NVM data are corrupt. During this condition, all registers in the DAC are initialized with factory reset values, and any DAC registers can be written to or read from. In case of a temporary failure, to reset the alarm bits to 0, issue a software reset (see \*\*/\*\*\*\sigma\* 7.4.6.2) command or cycle power to the DAC. A permanent failure in the NVM makes the device unusable. Submit Document Feedback Copyright © 2023 Texas Instruments Incorporated #### 7.4.7 Power-Down Mode The DACx3204-Q1 output amplifier and internal reference can be independently powered down through the EN-INT-REF, VOUT-PDN-X, and IOUT-PDN-X bits in the COMMON-CONFIG register, as shown in Z 7-2. At power up, the DAC output and the internal reference are disabled by default. In power-down mode, the DAC outputs (OUTx pins) are in a high-impedance state. To change this state to 10 k $\Omega$ -AGND or 100 k $\Omega$ -AGND in the voltage-output mode (at power up), use the VOUT-PDN-X bits. The power-down state for current-output mode is always high-impedance. The DAC power-up state can be programmed to any state (power-down or normal mode) using the NVM. 表 7-11 shows the DAC power-down bits. The individual channel power-down bits or the global device power-down function can be mapped to the GPIO pin using the GPIO-CONFIG register. 表 7-11. DAC Power-Down Bits | REGISTER | VOUT-PDN-X[1] | VOUT-PDN-X[0] | IOUT-PDN-X | DESCRIPTION | |---------------|---------------|---------------|------------|---------------------------------------------------------------------------| | | 0 | 0 | 1 | Power up VOUT-X. | | | 0 | 1 | 1 | Power down VOUT-X with 10 k $\Omega$ to AGND. Power down IOUT-X to Hi-Z. | | COMMON-CONFIG | 1 | 0 | 1 | Power down VOUT-X with 100 k $\Omega$ to AGND. Power down IOUT-X to Hi-Z. | | | 1 | 1 | 1 | Power down VOUT-X to Hi-Z. Power down IOUT-X to Hi-Z (default). | | | 1 | 1 | 0 | Power down VOUT-X to Hi-Z.<br>Power up IOUT-X. | ## 7.5 Programming RIT DI[15:0] 23 22-16 15-0 The DACx3204-Q1 are programmed through either a 3-wire SPI or 2-wire I<sup>2</sup>C interface. A 4-wire SPI mode is enabled by mapping the GPIO pin as SDO. The SPI readback operates at a lower SCLK than the standard SPI write operation. The type of interface is determined based on the first protocol to communicate after device power up. After the interface type is determined, the device ignores any change in the type while the device is on. The interface type can be changed after a power cycle. # 7.5.1 SPI Programming Mode An SPI access cycle for DACx3204-Q1 is initiated by asserting the SYNC pin low. The serial clock, SCLK, can be a continuous or gated clock. SDI data are clocked on SCLK falling edges. The SPI frame for DACx3204-Q1 is 24 bits long. Therefore, the SYNC pin must stay low for at least 24 SCLK falling edges. The access cycle ends when the SYNC pin is deasserted high. If the access cycle contains less than the minimum clock edges, the communication is ignored. By default, the SDO pin is not enabled (three-wire SPI). In the three-wire SPI mode, if the access cycle contains more than the minimum clock edges, only the first 24 bits are used by the device. When SYNC is high, the SCLK and SDI signals are blocked, and SDO becomes Hi-Z to allow data readback from other devices connected on the bus. 表 7-12 and 図 7-16 describe the format for the 24-bit SPI access cycle. The first byte input to SDI is the instruction cycle. The instruction cycle identifies the request as a read or write command and the 7-bit address that is to be accessed. The last 16 bits in the cycle form the data cycle. FIELD DESCRIPTION R/W Identifies the communication as a read or write command to the address register: R/W = 0 sets a write operation. R/W = 1 sets a read operation A[6:0] Register address: specifies the register to be accessed during the read or write operation address A[6:0]. If a read command, the data cycle bits are don't care values. Data cycle bits: If a write command, the data cycle bits are the values to be written to the register with 表 7-12. SPI Read/Write Access Cycle 図 7-16. SPI Write Cycle Read operations require that the SDO pin is first enabled by setting the SDO-EN bit in the INTERFACE-CONFIG register. This configuration is called four-wire SPI. A read operation is initiated by issuing a read command access cycle. After the read command, a second access cycle must be issued to get the requested data. The output data format is shown in $\frac{1}{8}$ 7-13 and $\frac{1}{8}$ 7-17. Data are clocked out on the SDO pin either on the falling edge or rising edge of SCLK according to the FSDO bit, as shown in $\frac{1}{8}$ 6-3. 表 7-13. SDO Output Access Cycle | BIT | FIELD | DESCRIPTION | |-------|---------------------------------------------------------|-------------------------------------| | 23 | R/W | Echo R/W from previous access cycle | | 22-16 | A[6:0] Echo register address from previous access cycle | | 表 7-13. SDO Output Access Cycle (continued) 図 7-17. SPI Read Cycle The daisy-chain operation is also enabled with the SDO pin. In daisy-chain mode, multiple devices are connected in a *chain* with the SDO pin of one device is connected to SDI pin of the following device, as shown in $\boxed{\mathbb{Z}}$ 7-18. The SPI host drives the SDI pin of the first device in the chain. The SDO pin of the last device in the chain is connected to the POCI pin of the SPI host. In four-wire SPI mode, if the access cycle contains multiples of 24 clock edges, only the last 24 bits are used by the device first device in the chain. If the access cycle contains clock edges that are not in multiples of 24, the SPI packet is ignored by the device. $\boxed{\mathbb{Z}}$ 7-19 describes the packet format for the daisy-chain write cycle. 図 7-18. SPI Daisy-Chain Connection 図 7-19. SPI Daisy-Chain Write Cycle ## 7.5.2 I<sup>2</sup>C Programming Mode The DACx3204-Q1 devices have a 2-wire serial interface (SCL and SDA), and one address pin (A0), as shown in the pin diagram in the *Pin Configuration and Functions* section. The $I^2C$ bus consists of a data line (SDA) and a clock line (SCL) with pullup structures. When the bus is idle, both SDA and SCL lines are pulled high. All the $I^2C$ -compatible devices connect to the $I^2C$ bus through the open drain I/O pins, SDA and SCL. The I<sup>2</sup>C specification states that the device that controls communication is called a *controller*, and the devices that are controlled by the controller are called *targets*. The controller generates the SCL signal. The controller also generates special timing conditions (start condition, repeated start condition, and stop condition) on the bus to indicate the start or stop of a data transfer. Device addressing is completed by the controller. The controller on an I<sup>2</sup>C bus is typically a microcontroller or digital signal processor (DSP). The DACx3204-Q1 family operates as a target on the I<sup>2</sup>C bus. A target acknowledges controller commands, and upon controller control, receives or transmits data. Typically, the DACx3204-Q1 family operates as a target receiver. A controller writes to the DACx3204-Q1, a target receiver. However, if a controller requires the DACx3204-Q1 internal register data, the DACx3204-Q1 operate as a target transmitter. In this case, the controller reads from the DACx3204-Q1. According to I<sup>2</sup>C terminology, read and write refer to the controller. The DACx3204-Q1 family supports the following data transfer modes: - Standard mode (100Kbps) - Fast mode (400Kbps) - Fast mode plus (1.0Mbps) The data transfer protocol for standard and fast modes is exactly the same; therefore, both modes are referred to as *F/S-mode* in this document. The fast mode plus protocol is supported in terms of data transfer speed, but not output current. The low-level output current is 3 mA; similar to the case of standard and fast modes. The DACx3204-Q1 family supports 7-bit addressing. The 10-bit addressing mode is not supported. The device supports the general call reset function. Sending the following sequence initiates a software reset within the device: start or repeated start, 0x00, 0x06, stop. The reset is asserted within the device on the rising edge of the ACK bit, following the second byte. Other than specific timing signals, the I<sup>2</sup>C interface works with serial bytes. At the end of each byte, a ninth clock cycle generates and detects an acknowledge signal. An acknowledge is when the SDA line is pulled low during the high period of the ninth clock cycle. A not-acknowledge is when the SDA line is left high during the high period of the ninth clock cycle, as shown in $\boxtimes$ 7-20. 図 7-20. Acknowledge and Not Acknowledge on the I<sup>2</sup>C Bus #### 7.5.2.1 F/S Mode Protocol The following steps explain a complete transaction in F/S mode. - 1. The controller initiates data transfer by generating a start condition. The start condition is when a high-to-low transition occurs on the SDA line while SCL is high, as shown in ☑ 7-21. All I²C-compatible devices recognize a start condition. - 2. The controller then generates the SCL pulses, and transmits the 7-bit address and the read/write direction bit (R/W) on the SDA line. During all transmissions, the controller makes sure that data are valid. A valid data condition requires the SDA line to be stable during the entire high period of the clock pulse, as shown in Z 7-22. All devices recognize the address sent by the controller and compare the address to the respective internal fixed address. Only the target device with a matching address generates an acknowledge by pulling the SDA line low during the entire high period of the 9th SCL cycle, as shown in Z 7-20. When the controller detects this acknowledge, the communication link with a target has been established. - 3. The controller generates further SCL cycles to transmit (R/W bit 0) or receive (R/W bit 1) data to the target. In either case, the receiver must acknowledge the data sent by the transmitter. The acknowledge signal can be generated by the controller or by the target, depending on which is the receiver. The 9-bit valid data sequences consists of eight data bits and one acknowledge-bit, and can continue as long as necessary. - 4. To signal the end of the data transfer, the controller generates a stop condition by pulling the SDA line from low-to-high while the SCL line is high, as shown in 7-21. This action releases the bus and stops the communication link with the addressed target. All I²C-compatible devices recognize the stop condition. Upon receipt of a stop condition, the bus is released, and all target devices then wait for a start condition followed by a matching address. 図 7-21. Start and Stop Conditions 図 7-22. Bit Transfer on the I<sup>2</sup>C Bus ## 7.5.2.2 I<sup>2</sup>C Update Sequence For a single update, the DACx3204-Q1 require a start condition, a valid I<sup>2</sup>C address byte, a command byte, and two data bytes, as listed in 表 7-14. 表 7-14. Update Sequence | MSB | | LSB | ACK | MSB | | LSB | ACK | MSB | | LSB | ACK | MSB | | LSB | ACK | |-----|-----------------------------------------------|-----|-----|------------------|--|-----------|-----|------------------|--|----------|-----|-----|--|-----|-----| | | Address (A) byte Command byte セクション 7.5.2.2.1 | | | Data byte - MSDB | | | | Data byte - LSDB | | | | | | | | | | DB [31:24] DB [23:16] | | | | | OB [15:8] | | | | DB [7:0] | | | | | | After each byte is received, the DACx3204-Q1 family acknowledges the byte by pulling the SDA line low during the high period of a single clock pulse, as shown in $\boxtimes$ 7-23. These four bytes and acknowledge cycles make up the 36 clock cycles required for a single update to occur. A valid I<sup>2</sup>C address byte selects the DACx3204-Q1. 図 7-23. I<sup>2</sup>C Bus Protocol The command byte sets the operating mode of the selected DACx3204-Q1 device. For a data update to occur when the operating mode is selected by this byte, the DACx3204-Q1 device must receive two data bytes: the most significant data byte (MSDB) and least significant data byte (LSDB). The DACx3204-Q1 device performs an update on the falling edge of the acknowledge signal that follows the LSDB. When using fast mode (clock = 400 kHz), the maximum DAC update rate is limited to 10 kSPS. Using fast mode plus (clock = 1 MHz), the maximum DAC update rate is limited to 25 kSPS. When a stop condition is received, the DACx3204-Q1 device releases the $I^2$ C bus and awaits a new start condition. #### 7.5.2.2.1 Address Byte The address byte, as shown in 表 7-15, is the first byte received from the controller device following the start condition. The first four bits (MSBs) of the address are factory preset to 1001. The next three bits of the address are controlled by the A0 pin. The A0 pin input can be connected to VDD, AGND, SCL, or SDA. The A0 pin is sampled during the first byte of each data frame to determine the address. The device latches the value of the address pin, and consequently responds to that particular address according to 表 7-16. 表 7-15. Address Byte | COMMENT | | | | MSB | | | | LSB | |-------------------|-----|-----|-----|-----|-----|------------------------------|------|--------| | _ | AD6 | AD5 | AD4 | AD3 | AD2 | AD1 | AD0 | R/W | | General address | 1 | 0 | 0 | 1 | 1 | See 表 7-16<br>et address col | umn) | 0 or 1 | | Broadcast address | 1 | 0 | 0 | 0 | 1 | 1 | 1 | 0 | 表 7-16. Address Format | TARGET ADDRESS | A0 PIN | |----------------|--------| | 000 | AGND | | 001 | VDD | | 010 | SDA | | 011 | SCL | The DACx3204-Q1 supports broadcast addressing, which is used for synchronously updating or powering down multiple DACx3204-Q1 devices. When the broadcast address is used, the DACx3204-Q1 responds regardless of the address pin state. Broadcast is supported only in write mode. # 7.5.2.2.2 Command Byte The Register Names table in the Register Map section lists the command byte in the ADDRESS column. Submit Document Feedback Copyright © 2023 Texas Instruments Incorporated ## 7.5.2.3 I<sup>2</sup>C Read Sequence To read any register the following command sequence must be used: - 1. Send a start or repeated start command with a target address and the R/W bit set to 0 for writing. The device acknowledges this event. - Send a command byte for the register to be read. The device acknowledges this event again. - 3. Send a repeated start with the target address and the R/W bit set to 1 for reading. The device acknowledges this event. - 4. The device writes the MSDB byte of the addressed register. The controller must acknowledge this byte. - 5. Finally, the device writes out the LSDB of the register. The broadcast address cannot be used for reading. ## 表 7-17. Read Sequence | s | MSB | | R/W<br>(0) | ACK | MSB | | LSB | ACK | Sr | MSB | | R/W<br>(1) | ACK | MSB | | LSB | ACK | MSB | | LSB | ACK | |---|--------------|--------|------------|--------|--------------|-----|-----------------|--------|----|--------|-------|-----------------|--------|-----|------|------|------------|-----|------|------|------------| | | ADDR<br>セクショ | | | | COMM<br>セクショ | | BYTE<br>5.2.2.2 | | Sr | | | BYTE<br>5.2.2.1 | | N | MSDE | 3 | | ı | SDE | 3 | | | | From Co | ontrol | ler | Target | From | Con | troller | Target | | From C | ontro | ller | Target | Fro | m Ta | rget | Controller | Fro | m Ta | rget | Controller | # 7.5.3 General-Purpose Input/Output (GPIO) Modes Together with I²C and SPI, the DACx3204-Q1 also support a GPIO that can be configured in the NVM for multiple functions. This pin allows for updating the DAC output channels and reading status bits without using the programming interface, thus enabling processor-less operation. In the GPIO-CONFIG register, write 1 to the GPI-EN bit to set the GPIO pin as an input, or write 1 to the GPO-EN bit to set the pin as output. There are global and channel-specific functions mapped to the GPIO pin. For channel-specific functions, select the channels using the GPI-CH-SEL field in the GPIO-CONFIG register. 表 7-18 lists the functional options available for the GPIO as input and 表 7-19 lists the options for the GPIO as output. Some of the GP input operations are edge-triggered after the device boots up. After the power supply ramps up, the device registers the GPI level and executes the associated command. This feature allows the user to configure the initial output state at power-on. By default, the GPIO pin is not mapped to any operation. When the GPIO pin is mapped to a specific input function, the corresponding software bit functionality is disabled to avoid a race condition. When used as a RESET input, the GPIO pin must transmit an active-low pulse for triggering a device reset. All other constraints of the functions are applied to the GPIO-based trigger. 注 Pull the GPIO pin to high or low when not used. When the GPIO pin is used as RESET, the configuration must be programmed into the NVM. Otherwise, the setting is cleared after the device resets. 表 7-18. General-Purpose Input Function Map | DE01075D | DIT 5151 D | | General-Purpose Input F | GPIO EDGE / | | |-------------|------------|--------|------------------------------------------------------------------------|--------------|------------------------------------------------------------------------------------------------------------------------------------------------| | REGISTER | BIT FIELD | VALUE | CHANNELS | LEVEL | FUNCTION | | | | 0010 | All | Falling-edge | Trigger FAULT-DUMP | | | | 0010 | All | Rising-edge | No effect | | | | 0011 | As per GPI-CH-SEL | Falling-edge | IOUT power-down | | | | 0011 | As per GF1-GF1-GEL | Rising-edge | IOUT power-up | | | | 0100 | As per GPI-CH-SEL | Falling-edge | VOUT power-down. Pulldown resistor as per the VOUT-PDN-X setting | | | | | | Rising-edge | VOUT power-up | | | | 0101 | All | Falling-edge | Trigger PROTECT function | | | | 0101 | All | Rising-edge | No effect | | | | 0111 | All | Falling-edge | Trigger CLR function | | | | 0111 | All | Rising-edge | No effect | | | | | As per GPI-CH-SEL. Both the | Falling-edge | Trigger LDAC function | | GPIO-CONFIG | GPI-CONFIG | 1000 | SYNC-CONFIG-X and the GPI-CH-SEL must be configured for every channel. | Rising-edge | No effect | | GFIO-CONFIG | GPI-CONFIG | 1001 | As per GPI-CH-SEL | Falling-edge | Stop function generation | | | | 1001 | As per or r-orr-occ | Rising-edge | Start function generation | | | | 1010 | As per GPI-CH-SEL | Falling-edge | Trigger margin-low | | | | 1010 | As per GF1-GF1-GEL | Rising-edge | Trigger margin-high | | | | 1011 | All | Low pulse | Trigger device RESET. The RESET configuration must be programmed into the NVM. | | | | | | Rising-edge | No effect | | | | 1100 | All | Falling-edge | Allows NVM programming | | | | 1100 | All | Rising-edge | Blocks NVM programming | | | | | | Falling-edge | Allows register map update | | | | 1101 | All | Rising-edge | Blocks register map write except a write to the DEV-UNLOCK field through I <sup>2</sup> C or SPI and the RESET fields through I <sup>2</sup> C | | | | Others | N/A | N/A | Not applicable | # 表 7-19. General-Purpose Output (STATUS) Function Map | REGISTER | BIT FIELD | VALUE | FUNCTION | |-------------|------------|--------|----------------| | | | 0001 | NVM-BUSY | | | | 0100 | DAC-0-BUSY | | | | 0101 | DAC-1-BUSY | | | GPO-CONFIG | 0110 | DAC-2-BUSY | | GPIO-CONFIG | | 0111 | DAC-3-BUSY | | GPIO-CONFIG | | 1000 | WIN-CMP-0 | | | | 1001 | WIN-CMP-1 | | | | 1010 | WIN-CMP-2 | | | | 1011 | WIN-CMP-3 | | | | Others | Not applicable | # 7.6 Register Map # 表 7-20. Register Map | (4) (2) | | | MOST | SIGNIFICANT | DATA BYTE ( | MSDB) | | | - | | LEAS1 | SIGNIFICAN | T DATA BYTE | (LSDB) | | | |-----------------------------|----------------------|-----------------------|-------------------|------------------|-------------------------|-------------------|-------------------|------------------|-----------------------------|-------------------|-------------------|------------------|--------------------|----------------------|-------------------|------------------| | REGISTER <sup>(1)</sup> (2) | BIT15 | BIT14 | BIT13 | BIT12 | BIT11 | BIT10 | BIT9 | BIT8 | BIT7 | BIT6 | BIT5 | BIT4 | BIT3 | BIT2 | BIT1 | BIT0 | | NOP | | | | | | | | N | OP | | | 1 | | • | | | | DAC-X-MARGIN-<br>HIGH | | | | | | DAC-X-MA | RGIN-HIGH | | | | | | | 2 | X | | | DAC-X-MARGIN-<br>LOW | | | | | | DAC-X-MA | RGIN-LOW | | | | | | X | | | | | DAC-X-VOUT-<br>CMP-CONFIG | | Х | | | VOUT-X-GAIN | l | | X CMP-X-O<br>EN | | | | | CMP-X-<br>OUT-EN | CMP-X-HIZ-<br>IN-DIS | CMP-X-INV-<br>EN | CMP-X-EN | | DAC-X-IOUT-MISC-<br>CONFIG | | Х | | | IOUT-X- | -RANGE | | x | | | | | | | | l | | DAC-X-CMP-<br>MODE-CONFIG | | 2 | X | | CMP-X | -MODE | | | | | | Х | | | | | | DAC-X-FUNC-<br>CONFIG | CLR-SEL-X | SYNC-<br>CONFIG-X | BRD-<br>CONFIG-X | | | | | | FUNC-G | EN-CONFIG-E | BLOCK-X | | | | | | | DAC-X-DATA | | | | | | DAC-> | K-DATA | | | | | | | | | | | COMMON-CONFIG | WIN-<br>LATCH-EN | DEV-LOCK | EE-READ-<br>ADDR | EN-INT-REF | EF VOUT-PDN-3 IOUT-PDN- | | | VOUT | PDN-2 IOUT-PDN-2 VOUT-PDN-1 | | -PDN-1 | IOUT-PDN-1 | VOUT | -PDN-0 | IOUT-PDN-0 | | | COMMON-<br>TRIGGER | | DEV-U | NLOCK | | | RE | SET | | LDAC | CLR | Х | FAULT-<br>DUMP | PROTECT | READ-ONE-<br>TRIG | NVM-PROG | NVM-<br>RELOAD | | COMMON-DAC-<br>TRIG | RST-CMP-<br>FLAG-0 | TRIG-MAR-<br>LO-0 | TRIG-MAR-<br>HI-0 | START-<br>FUNC-0 | RST-CMP-<br>FLAG-1 | TRIG-MAR-<br>LO-1 | TRIG-MAR-<br>HI-1 | START-<br>FUNC-1 | RST-CMP-<br>FLAG-2 | TRIG-MAR-<br>LO-2 | TRIG-MAR-<br>HI-2 | START-<br>FUNC-2 | RST-CMP-<br>FLAG-3 | TRIG-MAR-<br>LO-3 | TRIG-MAR-<br>HI-3 | START-<br>FUNC-3 | | GENERAL-STATUS | NVM-CRC-<br>FAIL-INT | NVM-CRC-<br>FAIL-USER | Х | DAC-<br>BUSY-3 | DAC-<br>BUSY-2 | DAC-<br>BUSY-1 | DAC-<br>BUSY-0 | NVM-BUSY | Y DEVICE-ID | | | | | • | | | | CMP-STATUS | | | | Х | | | | PROTECT-<br>FLAG | WIN-CMP-3 | WIN-CMP-2 | WIN-CMP-1 | WIN-CMP-0 | CMP-<br>FLAG-3 | CMP-<br>FLAG-2 | CMP-<br>FLAG-1 | CMP-<br>FLAG-0 | | GPIO-CONFIG | GF-EN | Х | GPO-EN | | GPO-C | ONFIG | | | GPI-CH-SEL GPI | | | | | GPI-CONFIG GPI- | | | | DEVICE-MODE-<br>CONFIG | RESE | RVED | DIS-MODE-<br>IN | | RESERVED | | PROTEC | Γ-CONFIG | | RESERVED | | | | Х | | • | | INTERFACE-<br>CONFIG | | Х | | TIMEOUT-<br>EN | | Х | | EN-PMBUS | | | Х | | | FAST-SDO-<br>EN | Х | SDO-EN | | SRAM-CONFIG | | | | ) | < | | | | | | | SRAM | -ADDR | | | | | SRAM-DATA | SRAM-DATA | | | | | | | | | | | | | | | | | DAC-X-DATA-8BIT | | | | DAC-X-D | ATA-8BIT | | | | | | | | X | | | | | BRDCAST-DATA | | | BRDCAST-DATA | | | | | | | X | | | | | | | | PMBUS-PAGE | | | | PMBUS | S-PAGE | | | | NA NA | | | | | | | | | PMBUS-OP-CMD | | | | PMBUS-OPER | ATION-CMD-> | ( | | | NA | | | | | | | | | PMBUS-CML | | | | X | | | CML | Х | NA NA | | | | | | | | | PMBUS-VERSION | | PMBUS-VERSON | | | | | | | | | | N | IA. | | | | <sup>(1)</sup> The highlighted gray cells indicate the register bits or fields that are stored in the NVM. (2) X = Don't care. 表 7-21. Register Names | I <sup>2</sup> C OR SPI<br>ADDRESS | PMBUS PAGE<br>ADDRESS | PMBUS REGISTER ADDRESS | REGISTER NAME | SECTION | |------------------------------------|-----------------------|------------------------|------------------------|-------------| | 00h | FFh | D0h | NOP | セクション 7.6.1 | | 01h | 00h | 25h | DAC-0-MARGIN-HIGH | セクション 7.6.2 | | 02h | 00h | 26h | DAC-0-MARGIN-LOW | セクション 7.6.3 | | 03h | FFh | D1h | DAC-0-VOUT-CMP-CONFIG | セクション 7.6.4 | | 04h | FFh | D2h | DAC-0-IOUT-MISC-CONFIG | セクション 7.6.5 | | 05h | FFh | D3h | DAC-0-CMP-MODE-CONFIG | セクション 7.6.6 | | 06h | FFh | D4h | DAC-0-FUNC-CONFIG | セクション 7.6.7 | | 07h | 01h | 25h | DAC-1-MARGIN-HIGH | セクション 7.6.2 | | 08h | 01h | 26h | DAC-1-MARGIN-LOW | セクション 7.6.3 | | 09h | FFh | D5h | DAC-1-VOUT-CMP-CONFIG | セクション 7.6.4 | | 0Ah | FFh | D6h | DAC-1-IOUT-MISC-CONFIG | セクション 7.6.5 | | 0Bh | FFh | D7h | DAC-1-CMP-MODE-CONFIG | セクション 7.6.6 | | 0Ch | FFh | D8h | DAC-1-FUNC-CONFIG | セクション 7.6.7 | | 0Dh | 02h | 25h | DAC-2-MARGIN-HIGH | セクション 7.6.2 | | 0Eh | 02h | 26h | DAC-2-MARGIN-LOW | セクション 7.6.3 | | 0Fh | FFh | D9h | DAC-2-VOUT-CMP-CONFIG | セクション 7.6.4 | | 10h | FFh | DAh | DAC-2-IOUT-MISC-CONFIG | セクション 7.6.5 | | 11h | FFh | DBh | DAC-2-CMP-MODE-CONFIG | セクション 7.6.6 | | 12h | FFh | DCh | DAC-2-FUNC-CONFIG | セクション 7.6.7 | | 13h | 03h | 25h | DAC-3-MARGIN-HIGH | セクション 7.6.2 | | 14h | 03h | 26h | DAC-3-MARGIN-LOW | セクション 7.6.3 | | 15h | FFh | DDh | DAC-3-VOUT-CMP-CONFIG | セクション 7.6.4 | | 16h | FFh | DEh | DAC-3-IOUT-MISC-CONFIG | セクション 7.6.5 | | 17h | FFh | DFh | DAC-3-CMP-MODE-CONFIG | セクション 7.6.6 | | 18h | FFh | E0h | DAC-3-FUNC-CONFIG | セクション 7.6.7 | | 19h | 00h | 21h | DAC-0-DATA | セクション 7.6.8 | | 1Ah | 01h | 21h | DAC-1-DATA | セクション 7.6.8 | | 1Bh | 02h | 21h | DAC-2-DATA | セクション 7.6.8 | | 1Ch | 03h | 21h | DAC-3-DATA | セクション 7.6.8 | | 1Fh | FFh | E3h | COMMON-CONFIG | セクション 7.6.9 | 表 7-21. Register Names (continued) | I <sup>2</sup> C OR SPI<br>ADDRESS | PMBUS PAGE<br>ADDRESS | PMBUS REGISTER<br>ADDRESS | REGISTER NAME | SECTION | |------------------------------------|-----------------------|---------------------------|--------------------|--------------| | 20h | FFh | E4h | COMMON-TRIGGER | セクション 7.6.10 | | 21h | FFh | E5h | COMMON-DAC-TRIG | セクション 7.6.11 | | 22h | FFh | E6h | GENERAL-STATUS | セクション 7.6.12 | | 23h | FFh | E7h | CMP-STATUS | セクション 7.6.13 | | 24h | FFh | E8h | GPIO-CONFIG | セクション 7.6.14 | | 25h | FFh | E9h | DEVICE-MODE-CONFIG | セクション 7.6.15 | | 26h | FFh | EAh | INTERFACE-CONFIG | セクション 7.6.16 | | 2Bh | FFh | EFh | SRAM-CONFIG | セクション 7.6.17 | | 2Ch | FFh | F0h | SRAM-DATA | セクション 7.6.18 | | 40h | NA | NA | DAC-0-DATA-8BIT | セクション 7.6.19 | | 41h | NA | NA | DAC-1-DATA-8BIT | セクション 7.6.19 | | 42h | NA | NA | DAC-2-DATA-8BIT | セクション 7.6.19 | | 43h | NA | NA | DAC-3-DATA-8BIT | セクション 7.6.19 | | 50h | FFh | F1h | BRDCAST-DATA | セクション 7.6.20 | | NA | All pages | 00h | PMBUS-PAGE | セクション 7.6.21 | | NA | 00h | 01h | PMBIS-OP-CMD-0 | セクション 7.6.22 | | NA | 01h | 01h | PMBUS-OP-CMD-1 | セクション 7.6.22 | | NA | 02h | 01h | PMBUS-OP-CMD-2 | セクション 7.6.22 | | NA | 03h | 01h | PMBUS-OP-CMD-3 | セクション 7.6.22 | | NA | All pages | 78h | PMBUS-CML | セクション 7.6.23 | | NA | All pages | 98h | PMBUS-VERSION | セクション 7.6.24 | # 表 7-22. Access Type Codes | | - 1 | | | | | | | | | |------------------------|------|-------------|--|--|--|--|--|--|--| | Access Type | Code | Description | | | | | | | | | Х | X | Don't care | | | | | | | | | Read Type | | | | | | | | | | | R | R | Read | | | | | | | | | Write Type | | | | | | | | | | | W Write | | | | | | | | | | | Reset or Default Value | | | | | | | | | | | | | | | | | | | | | Product Folder Links: DAC53204-Q1 DAC63204-Q1 Submit Document Feedback 57 # 表 7-22. Access Type Codes (continued) | Access Type | Code | Description | |-------------|------|----------------------------------------| | -n | | Value after reset or the default value | # 7.6.1 NOP Register (address = 00h) [reset = 0000h] # PMBus page address = FFh, PMBus register address = D0h # 図 7-24. NOP Register | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |----|----|----|----|----|----|---|----|----|---|---|---|---|---|---|---| | | | | | | | | N | )P | | | | | | | | | | | | | | | | R- | 0h | | | | | | | | # 表 7-23. NOP Register Field Descriptions | Bit | Field | Туре | Reset | Description | |------|-------|------|-------|--------------| | 15-0 | NOP | R | 0000h | No operation | ## 7.6.2 DAC-X-MARGIN-HIGH Register (address = 01h, 07h, 0Dh, 13h) [reset = 0000h] PMBus page address = 00h, 01h, 02h, 03h, PMBus register address = 25h ## 図 7-25. DAC-X-MARGIN-HIGH Register (X = 0, 1, 2, 3) | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |----|---------------------------------------------------|----|----|----|----|---|---|---|---|---|---|---|----|----|---| | | DAC-X-MARGIN-HIGH[11:0]<br>DAC-X-MARGIN-HIGH[9:0] | | | | | | | | | | | | > | < | | | | R/W-0h | | | | | | | | | | | | X- | 0h | | # 表 7-24. DAC-X-MARGIN-HIGH Register Field Descriptions | Bit | Field | Туре | Reset | Description | |------|---------------------------------------------------|------|-------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 15-4 | DAC-X-MARGIN-HIGH[11:0]<br>DAC-X-MARGIN-HIGH[9:0] | R/W | | Margin-high code for DAC output Data are in straight-binary format. MSB left-aligned. Use the following bit-alignment: DAC63204-Q1: {DAC-X-MARGIN-HIGH[11:0]} DAC53204-Q1: {DAC-X-MARGIN-HIGH[9:0], X, X} X = Don't care bits. | | 3-0 | X | X | 0 | Don't care | # 7.6.3 DAC-X-MARGIN-LOW Register (address = 02h, 08h, 0Eh, 14h) [reset = 0000h] PMBus page address = 00h, 01h, 02h, 03h, PMBus register address = 26h ## 図 7-26. DAC-X-MARGIN-LOW Register (X = 0, 1, 2, 3) | | | | | | | | | | _ | • | | | | | | |----|----|----|----|----|--------------------|------|---|---|---|---|---|---|----|----|---| | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | | | -X-MARG<br>-X-MARG | | | | | | | | > | < | | | | | | | | R/W | 7-0h | | | | | | | X- | 0h | | ## 表 7-25. DAC-X-MARGIN-LOW Register Field Descriptions | Bit | Field | Туре | Reset | Description | |------|-------------------------------------------------|------|-------|-----------------------------------------------------------------------------------------------| | 15-4 | DAC-X-MARGIN-LOW[11:0]<br>DAC-X-MARGIN-LOW[9:0] | R/W | 000h | Margin-low code for DAC output Data are in straight-binary format. MSB left-aligned. Use the | | | | | | following bit-alignment: | | | | | | DAC63204-Q1: {DAC-X-MARGIN-LOW[11:0]}<br>DAC53204-Q1: {DAC-X-MARGIN-LOW[9:0], X, X} | | | | | | X = Don't care bits. | | 3-0 | x | X | 0 | Don't care | # 7.6.4 DAC-X-VOUT-CMP-CONFIG Register (address = 03h, 09h, 0Fh, 15h) [reset = 0000h] PMBus page address = FFh, PMBus register address = D1h, D5h, D9h, DDh # 図 7-27. DAC-X-VOUT-CMP-CONFIG Register (X = 0, 1, 2, 3) | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |----|------|----|-----|----------|----|---|---|------|---|---|---------------------|----------------------|--------------------------|----------------------|--------------| | | Х | | VOL | IT-GAIN- | X | | | X | | | CMP-<br>X-OD-<br>EN | CMP-<br>X-OUT-<br>EN | CMP-X-<br>HIZ-IN-<br>DIS | CMP-<br>X-INV-<br>EN | CMP-<br>X-EN | | | X-0h | | F | R/W-0h | | | | X-0h | | | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | # 表 7-26. DAC-X-VOUT-CMP-CONFIG Register Field Descriptions | Bit | Field | Туре | Reset | Description | |-------|------------------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 15-13 | X | Х | 0h | Don't care | | 12-10 | VOUT-GAIN-X | R/W | Oh | 000: Gain = 1 ×, external reference on VREF pin 001: Gain = 1 ×, VDD as reference 010: Gain = 1.5 ×, internal reference 011: Gain = 2 ×, internal reference 100: Gain = 3 ×, internal reference 101: Gain = 4 ×, internal reference Others: Invalid | | 9-5 | X | Х | 0h | Don't care | | 4 | CMP-X-OD-EN | R/W | 0 | 0: Set OUTx pin as push-pull 1: Set OUTx pin as open-drain in comparator mode (CMP-X-EN = 1 and CMP-X-OUT-EN = 1) | | 3 | CMP-X-OUT-EN | R/W | 0 | Generate comparator output but consume internally Bring comparator output to the respective OUTx pin | | 2 | CMP-X-HIZ-IN-DIS | R/W | 0 | 0: FBx input has high-impedance. Input voltage range is limited. 1: FBx input is connected to resistor divider and has finite impedance. Input voltage range is same as full-scale. | | 1 | CMP-X-INV-EN | R/W | 0 | Don't invert the comparator output Invert the comparator output | | 0 | CMP-X-EN | R/W | 0 | Disable comparator mode Enable comparator mode. Current-output must be in power-down. Voltage-output mode must be enabled. | Submit Document Feedback Copyright © 2023 Texas Instruments Incorporated # 7.6.5 DAC-X-IOUT-MISC-CONFIG Register (address = 04h, 0Ah, 10h, 16h) [reset = 0000h] PMBus page address = FFh, PMBus register address = D2h, D6h, DAh, DEh # 図 7-28. DAC-X-IOUT-MISC-CONFIG Register (X = 0, 1, 2, 3) | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |----|------|----|----|---------|--------|---|---|---|---|---|------|---|---|---|---| | | X | | | IOUT-RA | ANGE-X | | | | | | X | | | | | | | X-0h | | | R/W | /-0h | | | | | | X-0h | | | | | ## 表 7-27. DAC-X-IOUT-MISC-CONFIG Register Field Descriptions | Bit | Field | Туре | Reset | Description | |-------|--------------|------|-------|-----------------------------------------------------------------------------------------------------------------------------| | 15-13 | X | X | 0h | Don't care | | 12-9 | IOUT-RANGE-X | R/W | 0000 | 1000: –25 μA to +25 μA<br>1001: –50 μA to +50 μA<br>1010: –125 μA to +125 μA<br>1011: –250 μA to +250 μA<br>Others: Invalid | | 8-0 | X | X | 000h | Don't care | # 7.6.6 DAC-X-CMP-MODE-CONFIG Register (address = 05h, 0Bh, 11h, 17h) [reset = 0000h] PMBus page address = FFh, PMBus register address = D3h, D7h, DBh, DFh # 図 7-29. DAC-X-CMP-MODE-CONFIG Register (X = 0, 1, 2, 3) | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |----|----|----|----|-------|-------|---|---|---|---|----|----|---|---|---|---| | | > | < | | CMP-X | -MODE | | | | | > | ( | | | | | | | X- | 0h | | R/V | V-0h | | | | | X- | 0h | | | | | # 表 7-28. DAC-X-CMP-MODE-CONFIG Register Field Descriptions | Bit | Field | Туре | Reset | Description | |-------|------------|------|-------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 15-12 | Х | Х | 00h | Don't care | | 11-10 | CMP-X-MODE | R/W | 00 | 00: No hysteresis or window function 01: Hysteresis provided using DAC-X-MARGIN-HIGH and DAC-X-MARGIN-LOW registers 10: Window comparator mode with DAC-X-MARGIN-HIGH and DAC-X-MARGIN-LOW registers setting window bounds 11: Invalid | | 9-0 | X | X | 000h | Don't care | # 7.6.7 DAC-X-FUNC-CONFIG Register (address = 06h, 0Ch, 12h, 18h) [reset = 0000h] PMBus page address = FFh, PMBus register address = D4h, D8h, DCh, E0h # 図 7-30. DAC-X-FUNC-CONFIG Register (X = 0, 1, 2, 3) | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |----------|---------------------|------------------|----|----|----|---|----|--------|---------|--------|----|---|---|---|---| | CLR-SEL- | X SYNC-<br>CONFIG-X | BRD-<br>CONFIG-X | | | | | FU | NC-GEI | N-CONF | IG-BLC | CK | | | | | | R/W-0h | R/W-0h | R/W-0h | | | | | | F | R/W-000 | h | | | | | | # 表 7-29. DAC-X-FUNC-CONFIG Register Field Descriptions | Bit | Field | Туре | Reset | Description | |-----|---------------|------|-------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 15 | CLR-SEL-X | R/W | 0 | 0: Clear DAC-X to zero-scale 1: Clear DAC-X to mid-scale | | 14 | SYNC-CONFIG-X | R/W | | 0: DAC-X output updates immediately after a write command 1: DAC-X output updates with LDAC pin falling-edge or when the LDAC bit in the COMMON-TRIGGER register is set to 1 | | 13 | BRD-CONFIG-X | R/W | 0 | 0: Don't update DAC-X with broadcast command 1: Update DAC-X with broadcast command | # 表 7-30. Linear-Slew Mode: FUNC-GEN-CONFIG-BLOCK Field Descriptions | Bit | Field | Туре | Reset | Description | |-------|---------------|------|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 12-11 | PHASE-SEL-X | R/W | 0 | 00: 0°<br>01: 120°<br>10: 240°<br>11: 90° | | 10-8 | FUNC-CONFIG-X | R/W | 0 | 000: Triangular wave 001: Sawtooth wave 010: Inverse sawtooth wave 100: Sine wave 111: Disable function generation Others: Invalid | | 7 | LOG-SLEW-EN-X | R/W | 0 | 0: Enable linear slew | | 6-4 | CODE-STEP-X | R/W | 0 | CODE-STEP for linear slew mode: 000: 1-LSB 001: 2-LSB 010: 3-LSB 011: 4-LSB 100: 6-LSB 101: 8-LSB 111: 16-LSB 111: 32-LSB | | 3-0 | SLEW-RATE-X | R/W | 0 | SLEW-RATE for linear slew mode: 0000: No slew for margin-high and margin-low. Invalid for waveform generation. 0001: 4 µs/step 0010: 8 µs/step 0011: 12 µs/step 0100: 18 µs/step 0100: 18 µs/step 0101: 27.04 µs/step 0110: 40.48 µs/step 0111: 60.72 µs/step 1000: 91.12 µs/step 1001: 136.72 µs/step 1011: 418.64 µs/step 1101: 418.64 µs/step 1101: 1282 µs/step 1101: 1282 µs/step 1111: 5127.92 µs/step | Submit Document Feedback Copyright © 2023 Texas Instruments Incorporated # 表 7-31. Logarithmic-Slew Mode: FUNC-GEN-CONFIG-BLOCK Field Descriptions | Bit | Field | Туре | Reset | Description | |--------|---------------|------|-------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 12-11 | PHASE-SEL-X | R/W | 0 | 00: 0°<br>01: 120°<br>10: 240°<br>11: 90° | | 10 - 8 | FUNC-CONFIG-X | R/W | 0 | 000: Triangular wave 001: Sawtooth wave 010: Inverse sawtooth wave 100: Sine wave 111: Disable function generation Others: Invalid | | 7 | LOG-SLEW-EN-X | R/W | 0 | 1: Enable logarithmic slew. In logarithmic slew mode, the DAC output moves from the DAC-X-MARGIN-LOW code to the DAC-X-MARGIN-HIGH code, or vice versa, in 3.125% steps. When slewing in the positive direction, the next step is (1 + 0.03125) times the current step. When slewing in the negative direction, the next step is (1 – 0.03125) times the current step. When DAC-X-MARGIN-LOW is 0, the slew starts from code 1. The time interval for each step is defined by RISE-SLEW-X and FALL-SLEW-X. | | 6-4 | RISE-SLEW-X | R/W | 0 | SLEW-RATE for logarithmic slew mode (DAC-X-MARGIN-LOW to DAC-X-MARGIN-HIGH): 000: 4 µs/step 001: 12 µs/step 010: 27.04 µs/step 011: 60.72 µs/step 100: 136.72 µs/step 101: 418.64 µs/step 110: 1282 µs/step 111: 5127.92 µs/step | | 3-1 | FALL-SLEW-X | R/W | 0 | SLEW-RATE for logarithmic slew mode (DAC-X-MARGIN-HIGH to DAC-X-MARGIN-LOW): 000: 4 µs/step 001: 12 µs/step 010: 27.04 µs/step 011: 60.72 µs/step 100: 136.72 µs/step 101: 418.64 µs/step 110: 1282 µs/step 111: 5127.92 µs/step | | 0 | X | Х | 0 | Don't care | # 7.6.8 DAC-X-DATA Register (address = 19h, 1Ah, 1Bh, 1Ch) [reset = 0000h] PMBus page address = 00h, 01h, 02h, 03h, PMBus register address = 21h 図 7-31. DAC-X-DATA Register (X = 0, 1, 2, 3) | 15 | 5 14 13 12 11 10 9 8 7 6 5 4 3 | | | | | | | | | | 2 | 1 | 0 | | |----|--------------------------------|--|--|--|--------------------|--|--|--|--|--|---|----|----|--| | | | | | | DAC-X-D<br>DAC-X-D | | | | | | | > | ( | | | | R/W-0h | | | | | | | | | | | X- | 0h | | # 表 7-32. DAC-X-DATA Register Field Descriptions | Bit | Field | Туре | Reset | Description | |------|-------------------------------------|------|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 15-4 | DAC-X-DATA[11:0]<br>DAC-X-DATA[9:0] | R/W | 000h | Data for DAC output Data are in straight-binary format. MSB left-aligned. MSB left- aligned. Use the following bit-alignment: DAC63204-Q1: {DAC-X-DATA[11:0]} DAC53204-Q1: {DAC-X-DATA[9:0], X, X} X = Don't care bits. | | 3-0 | X | Х | 0h | Don't care | # 7.6.9 COMMON-CONFIG Register (address = 1Fh) [reset = 0FFFh] PMBus page address = FFh, PMBus register address = E3h # 図 7-32. COMMON-CONFIG Register | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |----------------------|--------------|------------------|----------------|--------|-------|----------------|--------|------|----------------|-------|-------|----------------|--------|-------|----------------| | WIN-<br>LATCH-<br>EN | DEV-<br>LOCK | EE-READ-<br>ADDR | EN-INT-<br>REF | VOUT-F | PDN-3 | IOUT-<br>PDN-3 | VOUT-P | DN-2 | IOUT-<br>PDN-2 | VOUT- | PDN-1 | IOUT-<br>PDN-1 | VOUT-I | PDN-0 | IOUT-<br>PDN-0 | | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W- | 11b | R/W-1b | R/W- | 11b | R/W-1b | R/W | -11b | R/W-1b | R/W- | ·11b | R/W-1b | # 表 7-33. COMMON-CONFIG Register Field Descriptions | Bit | Field | Туре | Reset | Description | |-------------------------|--------------|------|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 15 | WIN-LATCH-EN | R/W | 0 | Non-latching window-comparator output Latching window-comparator output | | 14 | DEV-LOCK | R/W | 0 | O: Device not locked. 1: Device locked, the device locks all the registers. To set this bit back to 0 (unlock device), write to the unlock code to the DEV-UNLOCK field in the COMMON-TRIGGER register first, followed by a write to the DEV-LOCK bit as 0. | | 13 | EE-READ-ADDR | R/W | 0 | 0: Fault-dump read enable at address 0x00 1: Fault-dump read enable at address 0x01 | | 12 | EN-INT-REF | R/W | 0 | Disable internal reference. Enable internal reference. This bit must be set before using internal reference gain settings. | | 11-10, 8-7,<br>5-4, 2-1 | VOUT-PDN-X | R/W | 11 | 00: Power-up VOUT-X 01: Power-down VOUT-X with 10 KΩ to AGND 10: Power-down VOUT-X with 100 KΩ to AGND 11: Power-down VOUT-X with Hi-Z to AGND | | 9, 6, 3, 0 | IOUT-PDN-X | R/W | 1 | 0: Power-up IOUT-X<br>1: Power-down IOUT-X | Submit Document Feedback Copyright © 2023 Texas Instruments Incorporated # 7.6.10 COMMON-TRIGGER Register (address = 20h) [reset = 0000h] # PMBus page address = FFh, PMBus register address = E4h # 図 7-33. COMMON-TRIGGER Register | 1 | 5 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---|---|--------|-------|----|----|-----|------|---|--------|--------|------|----------------|---------|-----------------------|--------------|----------------| | | | DEV-UN | NLOCK | | | RES | SET | | LDAC | CLR | Х | FAULT-<br>DUMP | PROTECT | READ-<br>ONE-<br>TRIG | NVM-<br>PROG | NVM-<br>RELOAD | | | | R/W | '-0h | | | R/W | '-0h | | R/W-0h | R/W-0h | X-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | R/W-0h | # 表 7-34. COMMON-TRIGGER Register Field Descriptions | Bit | Field | Туре | Reset | Description | |--------|---------------|------|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 15-12 | DEV-UNLOCK | R/W | 0000 | 0101: Device unlocking password. To unlock device, write this unlock password first, followed by a write 0 to the DEV-LOCK bit in the COMMON-CONFIG register. Others: Don't care | | 11 - 8 | RESET | W | 0000 | 1010: POR reset triggered. This bit self-resets. Others: Don't care | | 7 | LDAC | R/W | 0 | DAC operation not triggered LDAC operation triggered if the respective SYNC-CONFIG-X bit in the DAC-X-FUNC-CONFIG register is 1. This bit self-resets. | | 6 | CLR | R/W | 0 | O: DAC registers and outputs unaffected I: DAC registers and outputs set to zero-code or mid-code based on the respective CLR-SEL-X bit in the DAC-X-FUNC-CONFIG register. This bit self-resets. | | 5 | X | Х | 0 | Don't care | | 4 | FAULT-DUMP | R/W | 0 | Fault-dump is not triggered Triggers fault-dump sequence. This bit self-resets. | | 3 | PROTECT | R/W | 0 | 0: PROTECT function not triggered 1: Trigger PROTECT function. This bit is self-resetting. | | 2 | READ-ONE-TRIG | R/W | 0 | Fault-dump read not triggered Read one row of NVM for fault-dump. This bit self-resets. | | 1 | NVM-PROG | R/W | 0 | O: NVM write not triggered 1: NVM write triggered. This bit self-resets. | | 0 | NVM-RELOAD | R/W | 0 | O: NVM reload not triggered 1: Reload data from NVM to register map. This bit self-resets. | # 7.6.11 COMMON-DAC-TRIG Register (address = 21h) [reset = 0000h] # PMBus page address = FFh, PMBus register address = E5h # 図 7-34. COMMON-DAC-TRIG Register | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |--------------------------|-----------------------|-----------------------|------------------|--------------------------|-----------------------|-----------------------|------------------|--------------------------|-----------------------|-----------------------|------------------|--------------------------|-----------------------|-----------------------|------------------| | RESET-<br>CMP-<br>FLAG-0 | TRIG-<br>MAR-<br>LO-0 | TRIG-<br>MAR-<br>HI-0 | START-<br>FUNC-0 | RESET-<br>CMP-<br>FLAG-1 | TRIG-<br>MAR-<br>LO-1 | TRIG-<br>MAR-<br>HI-1 | START-<br>FUNC-1 | RESET-<br>CMP-<br>FLAG-2 | TRIG-<br>MAR-<br>LO-2 | TRIG-<br>MAR-<br>HI-2 | START-<br>FUNC-2 | RESET-<br>CMP-<br>FLAG-2 | TRIG-<br>MAR-<br>LO-3 | TRIG-<br>MAR-<br>HI-3 | START-<br>FUNC-3 | | W-0h | W-0h | W-0h | R/W-0h | W-0h | W-0h | W-0h | R/W-0h | W-0h | W-0h | W-0h | R/W-0h | W-0h | W-0h | W-0h | R/W-0h | # 表 7-35. COMMON-DAC-TRIG Register Field Descriptions | Bit | Field | Туре | Reset | Description | |-----------------|------------------|------|-------|----------------------------------------------------------------------------------------------------------------------------| | 15, 11, 7,<br>3 | RESET-CMP-FLAG-X | W | 0 | C: Latching-comparator output unaffected Reset latching-comparator and window-comparator output. This bit self-resets. | | 14, 10, 6,<br>2 | TRIG-MAR-LO-X | W | 0 | 0: Don't care 1: Trigger margin-low command. This bit self-resets. | | 13, 9, 5, 1 | TRIG-MAR-HI-X | W | 0 | 0: Don't care 1: Trigger margin-high command. This bit self-resets. | | 12, 8, 4, 0 | START-FUNC-X | R/W | 0 | Stop function generation Start function generation as per FUNC-GEN-CONFIG-X in the DAC-X-FUNC-CONFIG register. | Submit Document Feedback Copyright © 2023 Texas Instruments Incorporated # 7.6.12 GENERAL-STATUS Register (address = 22h) [reset = 00h, DEVICE-ID, VERSION-ID] PMBus page address = FFh, PMBus register address = E6h # 図 7-35. GENERAL-STATUS Register | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |--------------------------|-------------------------------|------|----------------|----------------|----------------|----------------|--------------|---|---|------|-------|---|---|-------|-------| | NVM-<br>CRC-<br>FAIL-INT | NVM-<br>CRC-<br>FAIL-<br>USER | X | DAC-3-<br>BUSY | DAC-2-<br>BUSY | DAC-1-<br>BUSY | DAC-0-<br>BUSY | NVM-<br>BUSY | | | DEVI | CE-ID | | | VERSI | ON-ID | | R-0h | | F | ₹ | | | R- | )h | ## 表 7-36. GENERAL-STATUS Register Field Descriptions | Bit | Field | Туре | Reset | Description | |-----|-------------------|------|--------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 15 | NVM-CRC-FAIL-INT | R | 0 | O: No CRC error in OTP. I: Indicates a failure in OTP loading. A software reset or power-cycle can bring the device out of this condition in case of temporary failure. | | 14 | NVM-CRC-FAIL-USER | R | 0 | O: No CRC error in NVM loading. 1: Indicates a failure in NVM loading. The register settings are corrupted. The device allows all operations during this error condition. Reprogram the NVM to get original state. A software reset brings the device out of this error condition. | | 13 | X | R | 0 | Don't care. | | 12 | DAC-3-BUSY | R | 0 | DAC-3 channel can accept commands. DAC-3 channel doesn't accept commands. | | 11 | DAC-2-BUSY | R | 0 | 0: DAC-2 channel can accept commands. 1: DAC-2 channel doesn't accept commands. | | 10 | DAC-1-BUSY | R | 0 | DAC-1 channel can accept commands. DAC-1 channel doesn't accept commands. | | 9 | DAC-0-BUSY | R | 0 | DAC-0 channel can accept commands. DAC-0 channel doesn't accept commands. | | 8 | NVM-BUSY | R | 0 | O: NVM is available for read and write. 1: NVM is not available for read or write. | | 7-2 | DEVICE-ID | R | DAC63204-Q1: 13h<br>DAC53204-Q1: 14h | | | 1-0 | VERSION-ID | R | 00 | Version identifier. | # 7.6.13 CMP-STATUS Register (address = 23h) [reset = 0000h] # PMBus page address = FFh, PMBus register address = E7h # 図 7-36. CMP-STATUS Register | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |----|----|----|------|----|----|---|------------------|---------|---------|---------|---------------|------|------|------|------| | | | | Х | | | | PROTECT-<br>FLAG | WIN- | WIN- | WIN- | WIN-<br>CMP-0 | CMP- | | CMP- | CMP- | | | | | | | | | FLAG | CIVIP-3 | CIVIP-2 | CIVIP-1 | CIVIP-0 | 3 | 2 | 1 | 0 | | | | | X-0h | | | | R-0h # 表 7-37. CMP-STATUS Register Field Descriptions | Bit | Field | Туре | Reset | Description | |------------|--------------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------| | 15-9 | X | Х | 0 | Don't care | | 8 | PROTECT-FLAG | R | 0 | O: PROTECT operation not triggered. I: PROTECT function is completed or in progress. This bit resets to 0 when read. | | 7, 6, 5, 4 | WIN-CMP-X | R | 0 | Window comparator output from respective channels. The output is latched or unlatched based on the WINDOW-LATCH-EN setting in the COMMON-CONFIG register. | | 3, 2, 1, 0 | CMP-FLAG-X | R | 0 | Synchronized comparator output from respective channels. | # 7.6.14 GPIO-CONFIG Register (address = 24h) [reset = 0000h] # PMBus page address = FFh, PMBus register address = E8h ## 図 7-37. GPIO-CONFIG Register | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |--------|------|--------|----|--------|-------|---|---|-------|-------|---|---|-------|-------|---|--------| | GF-EN | Х | GPO-EN | | GPO-CC | ONFIG | | | GPI-C | H-SEL | | | GPI-C | ONFIG | | GPI-EN | | R/W-0h | X-0h | R/W-0h | | R/W- | 0h | | | R/V | V-0h | | | R/W | /-0h | | R/W-0h | # 表 7-38. GPIO-CONFIG Register Field Descriptions | Bit | Field | Туре | Reset | Description | |--------|------------|------|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 15 | GF-EN | R/W | 0 | Glitch filter disabled for GP input. This setting provides faster response. Glitch filter enabled for GPI. This setting introduces additional propagation delay but provides robustness. | | 14 | X | X | 0 | Don't care. | | 13 | GPO-EN | R/W | 0 | 0: Disable output mode for GPIO pin. 1: Enable output mode for GPIO pin. | | 12 - 9 | GPO-CONFIG | R/W | 0000 | STATUS function setting. The GPIO pin is mapped to the following register bits as output: 0001: NVM-BUSY 0100: DAC-0-BUSY 0101: DAC-1-BUSY 0110: DAC-2-BUSY 0111: DAC-3-BUSY 1000: WIN-CMP-0 1001: WIN-CMP-1 1010: WIN-CMP-2 1011:WIN-CMP-3 Others: NA | Submit Document Feedback Copyright © 2023 Texas Instruments Incorporated # 表 7-38. GPIO-CONFIG Register Field Descriptions (continued) | Bit | Field | Туре | Reset | Description | |-------|------------|------|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 8 - 5 | GPI-CH-SEL | R/W | 0000 | Each bit corresponds to a DAC channel. 0b is disabled and 1b is enabled. GPI-CH-SEL[0]: Channel 0 GPI-CH-SEL[1]: Channel 1 GPI-CH-SEL[2]: Channel 2 GPI-CH-SEL[3]: Channel 3 | | | | | | Example: when GPI-CH-SEL is 0101, both channel-0 and channel-2 are enabled and both channel-1 and channel-3 are disabled. | | 4 - 1 | GPI-CONFIG | R/W | 0000 | GPIO pin input configuration. Global settings act on the entire device. Channel-specific settings depend on the channel selection by the GPI-CH-SEL bits: | | | | | | 0010: FAULT-DUMP (global). GPIO falling edge triggers fault dump, GPIO = 1 has no effect. | | | | | | 0011: IOUT power up-down (channel-specific). GPIO falling edge triggers power down, GPIO rising edge triggers power up. | | | | | | 0100: VOUT power up-down (channel-specific). The output load is as per the VOUT-PDN-X setting. GPIO falling edge triggers ECT input (global). GPIO falling edge asserts PROTECT function, GPIO = 1 has no effect. | | | | | | 0111: CLR input (global). GPIO = 0 asserts CLR function, GPIO = 1 has no effect. | | | | | | 1000: LDAC input (channel-specific). GPIO falling edge asserts LDAC function, GPIO = 1 has no effect. Both the SYNC-CONFIGX and the GPI-CH-SEL must be configured for every channel. | | | | | | 1001: Start and stop function generation (channel-specific). GPIO falling edge stops function generation. GPIO rising edge starts function generation. | | | | | | 1010: Trigger margin high-low (channel-specific). GPIO falling edge triggers margin low. GPIO rising edge triggers margin high. | | | | | | 1011: RESET input (global). The falling edge of the GPIO pin asserts the RESET function. The RESET input must be a pulse. The GPIO rising edge brings the device out of reset. The RESET configuration must be programmed into the NVM. Otherwise the setting is cleared after the device reset. | | | | | | 1100: NVM write protection (global). GPIO falling edge allows NVM programming. GPIO rising edge blocks NVM programming. | | | | | | 1101: Register-map lock (global). GPIO falling edge allows update to the register map. GPIO rising edge blocks any register map update except a write to the DEV-UNLOCK field through I <sup>2</sup> C or SPI and to the RESET field through I <sup>2</sup> C. | | | | | | Others: Invalid | | 0 | GPI-EN | R/W | 0 | 0: Disable input mode for GPIO pin. 1: Enable input mode for GPIO pin. | # 7.6.15 DEVICE-MODE-CONFIG Register (address = 25h) [reset = 0000h] # PMBus page address = FFh, PMBus register address = E9h # 図 7-38. DEVICE-MODE-CONFIG Register | 1 | 15 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---|----------|-----------------|----|--------|----|-----|---------------|---|--------|----|---|---|------|---|---| | R | RESERVED | DIS-<br>MODE-IN | RE | SERVE | ) | | TECT-<br>NFIG | R | ESERVE | ĒD | | | Χ | | | | | R/W-0h | R/W-0h | | R/W-0h | | R/W | R/W-0h | | R/W-0h | | | | X-0h | | | # 表 7-39. DEVICE-MODE-CONFIG Register Field Descriptions | | | <u> </u> | | | |-------|---------------------|----------|-------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Bit | Field | Туре | Reset | Description | | 15-14 | 5-14 RESERVED R/W 0 | | 00 | Always write 0b00 | | 13 | DIS-MODE-IN | R/W | 0 | Write 1 to this bit for low-power consumption. | | 12-10 | RESERVED | R/W | 0 | Always write 0b000 | | 9-8 | PROTECT-CONFIG | R/W | 00 | 00: Switch to Hi-Z power-down (no slew) 01: Switch to DAC code stored in NVM (no slew) and then switch to Hi-Z power-down 10: Slew to margin-low code and then switch to Hi-Z power-down 11: Slew to margin-high code and then switch to Hi-Z power-down | | 7-5 | RESERVED | R/W | 0 | Always write 0b000 | | 4-0 | 4-0 X R/W | | 00h | Don't care | # 7.6.16 INTERFACE-CONFIG Register (address = 26h) [reset = 0000h] # 図 7-39. INTERFACE-CONFIG Register | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |----|------|----|----------------|----|------|---|----------|---|---|------|---|---|-------------|------|------------| | | Х | | TIMEOUT-<br>EN | | Х | | EN-PMBUS | | | Х | | | FSDO-<br>EN | Х | SDO-<br>EN | | | X-0h | | R/W-0h | | X-0h | | R/W-0h | | | X-0h | | | R/W-0h | X-0h | R/W-0h | ## 表 7-40. INTERFACE-CONFIG Register Field Descriptions | Bit | Field | Туре | Reset | Description | | | | |-------|------------|------|-------|-----------------------------------------------------------------------------|--|--|--| | 15-13 | Х | X | 0h | Don't care | | | | | 12 | TIMEOUT-EN | R/W | 0 | 0: I <sup>2</sup> C timeout disabled<br>1: I <sup>2</sup> C timeout enabled | | | | | 11-9 | Х | X | 0h | Don't care | | | | | 8 | EN-PMBUS | R/W | 0 | 0: PMBus disabled<br>1: Enable PMBus | | | | | 7-3 | Х | X | 00h | Don't care | | | | | 2 | FSDO-EN | R/W | 0 | 0: Fast SDO (FSDO) disabled<br>1: Fast SDO enabled | | | | | 1 | X | X | 0 | Don't care | | | | | 0 | SDO-EN | R/W | 0 | 0: SDO disabled<br>1: SDO enabled on GPIO pin | | | | # 7.6.17 SRAM-CONFIG Register (address = 2Bh) [reset = 0000h] # PMBus page address = FFh, PMBus register address = EFh ## 図 7-40. SRAM-CONFIG Register # 表 7-41. SRAM-CONFIG Register Field Descriptions | Bit | Field Type Reset | | Reset | Description | | | | | |------|------------------|-----|-------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--| | 15-8 | X | Х | 00h | Don't care | | | | | | 7-0 | SRAM-ADDR | R/W | | 8-bit SRAM address. Writing to this register field configures the SRAM address to be accessed next. This address automatically increments after a write to the SRAM. | | | | | ## 7.6.18 SRAM-DATA Register (address = 2Ch) [reset = 0000h] PMBus page address = FFh, PMBus register address = F0h # 図 7-41. SRAM-DATA Register # 表 7-42. SRAM-DATA Register Field Descriptions | Bit | Field | Туре | Reset | Description | |------|-----------|------|-------|--------------------------------------------------------------------------------------------------------| | 15-0 | SRAM-DATA | R/W | | 16-bit SRAM data. Data are written to or read from the address configured in the SRAM-CONFIG register. | # 7.6.19 DAC-X-DATA-8BIT Register (address = 40h, 41h, 42h, 43h) [reset = 0000h] # PMBus page address = Not applicable, PMBus register address = Not applicable ## 図 7-42. DAC-X-DATA-8BIT Register | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |----|----|------|-----------|----------|----|---|---|---|---|---|---|------|---|---|---| | | | DAC- | -X-DATA-8 | BIT[7:0] | | | | | | | | X | | | | | | | | R/W-0h | | | | | | | | > | K-0h | | | | # 表 7-43. DAC-X-DATA-8BIT Register Field Descriptions | Bit | Field | Туре | Reset | Description | |------|----------------------|------|-------|-------------------------------------------------------------------------------------------------------------------------------------------| | 15-8 | DAC-X-DATA-8BIT[7:0] | R/W | | 8-bit data for current output. This register provides faster update rate in the I <sup>2</sup> C mode. Data are in straight-binary format | | 7-0 | X | X | 00h | Not applicable | # 7.6.20 BRDCAST-DATA Register (address = 50h) [reset = 0000h] PMBus page address = FFh, PMBus register address = F1h ## 図 7-43. BRDCAST-DATA Register # 表 7-44. BRDCAST-DATA Register Field Descriptions | Bit | Field | Туре | Reset | Description | |------|-----------------------------------------|------|-------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 15-4 | BRDCAST-DATA[11:0]<br>BRDCAST-DATA[9:0] | R/W | 000h | Broadcast code for all DAC channels Data are in straight-binary format. MSB left-aligned. Use the following bit-alignment: DAC63204-Q1: {BRDCAST-DATA[11:0]} DAC53204-Q1: {BRDCAST-DATA[9:0], X, X} X = Don't care bits. The BRD-CONFIG-X bit in the DAC-X-FUNC-CONFIG register must be enabled for the respective channels. | | 3-0 | X | X | 0h | Don't care. | ## 7.6.21 PMBUS-PAGE Register [reset = 0300h] PMBus page address = X, PMBus register address = 00h # 図 7-44. PMBUS-PAGE Register | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------------|----|----|----|----|----|---|---|-------|---|---|---|---|---|---|---| | PMBUS-PAGE | | | | | | | | X | | | | | | | | | R/W-03h | | | | | | | | X-00h | | | | | | | | ## 表 7-45. PMBUS-PAGE Register Field Descriptions | Bit | Field | Туре | Reset | Description | |------|------------|------|-------|--------------------------------------------------------------------------------------------------------------| | 15-8 | PMBUS-PAGE | R/W | 1 | 8-bit PMBus page address as specified in the <i>Register Names</i> table in the <i>Register Map</i> section. | | 7-0 | X | X | 00h | Not applicable | Submit Document Feedback Copyright © 2023 Texas Instruments Incorporated ### 7.6.22 PMBUS-OP-CMD-X Register [reset = 0000h] PMBus page address = 00h, 01h, 02h, 03h, PMBus register address = 01h # 図 7-45. PMBUS-OP-CMD-X Register (X = 0, 1, 2, 3) ### 表 7-46. PMBUS-OP-CMD-X Register Field Descriptions | <u> </u> | | | | | | | | | | | | | |----------|-----------------------|------|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|--|--| | Bit | Field | Туре | Reset | Description | | | | | | | | | | 15-8 | PMBUS-OPERATION-CMD-X | R/W | | PMBus operation commands: 00h: Turn off 80h: Turn on A4h: Margin high, DAC output margins high to DAC-X-MARGIN- HIGH code 94h: Margin low, DAC output margins low to DAC-X-MARGIN- LOW code | | | | | | | | | | 7-0 | X | X | 00h | Not applicable | | | | | | | | | # 7.6.23 PMBUS-CML Register [reset = 0000h] PMBus page address = X, PMBus register address = 78h ### 図 7-46. PMBUS-CML Register | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |----|----|-----|-----|----|----|--------|------|-----|---|---|-----|-----|---|---|---| | | | > | < | | | CML | Х | N/A | | | | | | | | | | | X-0 | 00h | | | R/W-0h | X-0h | | | | X-0 | )0h | | | | #### 表 7-47. PMBUS-CML Register Field Descriptions | Bit | Field | Туре | Reset | Description | | | | | | | | | |-------|-------|------|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|--|--| | 15-10 | X | Х | 00h | Don't care | | | | | | | | | | 9 | CML | R/W | 0 | 0: No communication fault 1: PMBus communication fault for write with incorrect number of clocks, read before write command, invalid command address, and invalid or unsupported data value; reset this bit by writing 1. | | | | | | | | | | 8 | X | X | 0h | Don't care | | | | | | | | | | 7-0 | Х | Х | 00h | Not applicable | | | | | | | | | ### 7.6.24 PMBUS-VERSION Register [reset = 2200h] PMBus page address = X, PMBus register address = 98h ### 図 7-47. PMBUS-VERSION Register | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-------|----|----|---------|---------|----|---|---|---|---|---|-----|-----|---|---|---| | | | F | PMBUS-\ | /ERSION | ١ | | X | | | | | | | | | | R-22h | | | | | | | | | | | X-0 | 00h | | | | #### 表 7-48. PMBUS-VERSION Register Field Descriptions | | | | | <u> </u> | |------|---------------|------|-------|----------------| | Bit | Field | Туре | Reset | Description | | 15-8 | PMBUS-VERSION | R | 22h | PMBus version | | 7-0 | X | Х | 00h | Not applicable | # 8 Application and Implementation 注 以下のアプリケーション情報は、TIの製品仕様に含まれるものではなく、TIではその正確性または完全性を保証いたしません。個々の目的に対する製品の適合性については、お客様の責任で判断していただくことになります。お客様は自身の設計実装を検証しテストすることで、システムの機能を確認する必要があります。 ### 8.1 Application Information The DACx3204-Q1 are quad-channel buffered, force-sense output, voltage-output and current-output smart DACs that include an NVM and internal reference, and available in a tiny 3-mm $\times$ 3-mm package. In voltage-output mode, short the OUTx and FBx pins for each channel. In current-output mode, leave the FBx pins unconnected. The FBx pins function as inputs in comparator mode. The external reference must not exceed VDD, either during transient or steady-state conditions. For the best Hi-Z output performance, use a pullup resistor on the VREF pin to VDD. In case the VDD remains floating during the off condition, place a $100\text{-k}\Omega$ resistor to AGND for proper detection of the VDD off condition. All the digital outputs are open drain; use external pullup resistors on these pins. The interface protocol is detected at power-on, and the device locks to the protocol as long as VDD is on. In $I^2C$ mode, when allocating the $I^2C$ addresses in the system, consider the broadcast address as well. $I^2C$ timeout can be enabled for robustness. SPI mode is 3-wire by default. Configure the GPIO pin as SDO in the NVM for SPI readback capability. The SPI clock speed in readback mode is slower than that in write mode. Power-down mode sets the DAC outputs in Hi-Z by default. Change the configuration appropriately for different power-down settings. The DAC channels can also power-up with a programmed DAC code in the NVM. ### 8.2 Typical Application The gain and sensitivity of an avalanche photodiode (APD) changes with temperature, so the bias voltage must be variable to achieve a constant sensitivity. The DACx3204-Q1 can be used to control a DC/DC converter to provide the variable bias voltage. The DACx3204-Q1 outputs are Hi-Z when the device is powered off, and the outputs are in Hi-Z power-down mode by default when the device is powered on. This configuration means the APD bias voltage is set to the nominal value of the DC/DC converter until the DACx3204-Q1 output is powered on. $\bowtie$ 8-1 shows the APD control circuit. Typical applications of APD biasing are LIDAR and fiber optic communication systems. 図 8-1. APD Biasing #### 8.2.1 Design Requirements 表 8-1. Design Parameters | PARAMETER | VALUE | |-----------------------------------------------------------|-------------------------| | Nominal bias output | 45 V | | Reference voltage of DC/DC converter | 1.2 V | | Margin | ±10% (40.5 V to 49.5 V) | | DAC output range | 0 V to 1.8 V | | Nominal current through R <sub>1</sub> and R <sub>2</sub> | 100 μΑ | #### 8.2.2 Detailed Design Procedure The DACx3204-Q1 feature a Hi-Z power-down mode that is set at power-up by default, unless the device is programmed otherwise using the NVM. When the DAC output is at Hi-Z, the current through $R_3$ is zero and the DC/DC converter is set at the nominal output voltage of 45 V. To have the same nominal condition when the DAC powers up, bring up the device at the same output voltage (1.2 V) as the DC/DC converter feedback pin (FB). This configuration makes sure there is no current through $R_3$ even at power up. Calculate $R_1$ as $(V_{OUT} - V_{FB}) / 100 \ \mu A = 438 \ k\Omega$ . To achieve $\pm 10\%$ margin-high and margin-low conditions, the DAC must sink or source additional current through R<sub>1</sub>. Calculate the current from the DAC (I<sub>MARGIN</sub>) using $\pm 3\%$ : $$I_{MARGIN} = \left(\frac{V_{OUT} \times (1 \pm MARGIN) - V_{FB}}{R_1}\right) - I_{NOMINAL}$$ (9) With a nominal $V_{OUT}$ of 45 V, margin of ±10%, $V_{FB}$ of 1.2 V, $I_{NOMINAL}$ of 100 μA, and $R_1$ of 438 kΩ, $\not \equiv 9$ becomes $\not \equiv 10$ : $$I_{MARGIN} = \left(\frac{45 \text{ V} \times (1 \pm 0.1) - 1.2 \text{ V}}{438 \text{ k}\Omega}\right) - 100 \text{ } \mu\text{A} = \pm 10.27 \text{ } \mu\text{A}$$ (10) To calculate the value of $R_3$ , first decide the DAC output range, and make sure to avoid the codes near zero-scale and full-scale for safe operation in the linear region. If 686 mV is chosen as the minimum output, the value for $R_3$ is calculated by $\not \equiv 11$ : $$R_3 = \frac{|V_{DAC} - V_{FB}|}{I_{MARGIN}} = \frac{|686 \text{ mV} - 1.2 \text{ V}|}{10.27 \text{ }\mu\text{A}} = 50 \text{ k}\Omega$$ (11) Using the value of R<sub>3</sub> the maximum DAC output is calculated to be 1.71 V. When the DACx3204-Q1 are set in the current-output mode, series resistor $R_3$ is not required. Set the DAC output at the current-output range of -25 $\mu$ A to +25 $\mu$ A, and set the DAC code appropriately to achieve a margin current of ±10.7 $\mu$ A. 注 The DAC-X-MARGIN-HIGH register value in DACx3204-Q1 results in the margin-low value at the power supply output. Similarly, the DAC-X-MARGIN-LOW register value in DACx3204-Q1 results in the margin-high value at the power-supply output. The pseudocode for this application example is as follows: ``` //SYNTAX: WRITE <REGISTER NAME (Hex code)>, <MSB DATA>, <LSB DATA> //Write DAC code for nominal output (repeat for all DAC channels) //For a 1.8-V output range, the 12-bit hex code for 1.2 V is 0xAAB. With 16-bit left alignment, this becomes 0xAAB0 WRITE DAC_DATA(0x19), 0xAA, 0xB0 //Set gain setting to 1.5x internal reference (1.8 V) (repeat for all channels) WRITE DAC-0-VOUT-CMP-CONFIG(0x3), 0x08, 0x00 //Power-up voltage output on all channels and enable the internal reference WRITE COMMON-CONFIG(0x1F),0x12, 0x49 //Configure GPI for Margin-High, Low trigger for all channels WRITE GPIO-CONFIG(0x24), 0x01, 0xF5 //Set slew rate and code step (repeat for all channels) //CODE_STEP: 8 LSB, SLEW_RATE: 4 µs/step WRITE DAC-O-FUNC-CONFIG(0x06), 0x00, 0x51 //write DAC margin high code (repeat for all channels) //For a 1.8-V output range, the 12-bit hex code for 1.71 V is 0xF3C. With 16-bit left alignment, this becomes 0xF3C0 WRITE DAC-0-MARGIN-HIGH(0x01), 0xF3, 0xC0 //Write DAC margin low code (repeat for all channels) //For a 1.8-V output range, the 12-bit hex code for 686 mV is 0x61A. With 16-bit left alignment, this WRITE DAC-0-MARGIN-LOW(0x02), 0x61, 0xA0 //Save settings to NVM WRITE COMMON-TRIGGER(0x20), 0x00, 0x02 ``` #### 8.2.3 Application Curves # 8.3 Power Supply Recommendations The DACx3204-Q1 does not require specific power-supply sequencing. These devices require a single power supply, $V_{DD}$ . However, make sure the external voltage reference is applied after VDD. Use a 0.1- $\mu$ F decoupling capacitor for the $V_{DD}$ pin. Use a bypass capacitor with a value approximately 1.5 $\mu$ F for the CAP pin. ### 8.4 Layout #### 8.4.1 Layout Guidelines The DACx3204-Q1 pin configuration separates the analog, digital, and power pins for an optimized layout. For signal integrity, separate the digital and analog traces, and place decoupling capacitors close to the device pins. ### 8.4.2 Layout Example 図 8-4. Layout Example Note: The ground and power planes have been omitted for clarity. Connect the thermal pad to ground. # 9 Device and Documentation Support TI offers an extensive line of development tools. Tools and software to evaluate the performance of the device, generate code, and develop solutions are listed below. # 9.1 Documentation Support 注 TI is transitioning to use more inclusive terminology. Some language can be different than what is expected for certain technology areas. #### 9.1.1 Related Documentation The following EVM user's guide is available: DACx3204 Evaluation Module user's guide ### 9.2 ドキュメントの更新通知を受け取る方法 ドキュメントの更新についての通知を受け取るには、ti.com のデバイス製品フォルダを開いてください。「更新の通知を受け取る」をクリックして登録すると、変更されたすべての製品情報に関するダイジェストを毎週受け取れます。変更の詳細については、修正されたドキュメントに含まれている改訂履歴をご覧ください。 ### 9.3 サポート・リソース TI E2E™ サポート・フォーラムは、エンジニアが検証済みの回答と設計に関するヒントをエキスパートから迅速かつ直接得ることができる場所です。既存の回答を検索したり、独自の質問をしたりすることで、設計で必要な支援を迅速に得ることができます。 リンクされているコンテンツは、該当する貢献者により、現状のまま提供されるものです。これらは TI の仕様を構成するものではなく、必ずしも TI の見解を反映したものではありません。TI の使用条件を参照してください。 #### 9.4 Trademarks PMBus<sup>™</sup> is a trademark of SMIF, Inc.. TI E2E™ is a trademark of Texas Instruments. すべての商標は、それぞれの所有者に帰属します。 #### 9.5 静電気放電に関する注意事項 この IC は、ESD によって破損する可能性があります。テキサス・インスツルメンツは、IC を取り扱う際には常に適切な注意を払うことを推奨します。正しい取り扱いおよび設置手順に従わない場合、デバイスを破損するおそれがあります。 ESD による破損は、わずかな性能低下からデバイスの完全な故障まで多岐にわたります。精密な IC の場合、パラメータがわずかに変化するだけで公表されている仕様から外れる可能性があるため、破損が発生しやすくなっています。 ### 9.6 用語集 テキサス・インスツルメンツ用語集 この用語集には、用語や略語の一覧および定義が記載されています。 ### 10 Mechanical, Packaging, and Orderable Information The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation. Submit Document Feedback Copyright © 2023 Texas Instruments Incorporated www.ti.com 9-Jul-2023 #### PACKAGING INFORMATION | Orderable Device | Status (1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan | Lead finish/<br>Ball material | MSL Peak Temp | Op Temp (°C) | Device Marking<br>(4/5) | Samples | |------------------|------------|--------------|--------------------|------|----------------|--------------|-------------------------------|---------------------|--------------|-------------------------|---------| | DAC53204RTERQ1 | ACTIVE | WQFN | RTE | 16 | 3000 | RoHS & Green | NIPDAU | Level-2-260C-1 YEAR | -40 to 125 | 53204Q | Samples | | DAC63204RTERQ1 | ACTIVE | WQFN | RTE | 16 | 3000 | RoHS & Green | NIPDAU | Level-2-260C-1 YEAR | -40 to 125 | 63204Q | Samples | (1) The marketing status values are defined as follows: **ACTIVE:** Product device recommended for new designs. LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect. NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design. PREVIEW: Device has been announced but is not in production. Samples may or may not be available. **OBSOLETE:** TI has discontinued the production of the device. (2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free". RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption. Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement. - (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature. - (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device. - (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device. - (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width. **Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. # **PACKAGE OPTION ADDENDUM** www.ti.com 9-Jul-2023 ### OTHER QUALIFIED VERSIONS OF DAC53204-Q1, DAC63204-Q1: • Catalog : DAC53204, DAC63204 NOTE: Qualified Version Definitions: • Catalog - TI's standard catalog product 3 x 3, 0.5 mm pitch PLASTIC QUAD FLATPACK - NO LEAD This image is a representation of the package family, actual package may vary. Refer to the product data sheet for package details. PLASTIC QUAD FLATPACK - NO LEAD #### NOTES: - 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. - 3. The package thermal pad must be soldered to the printed circuit board for thermal and mechanical performance. PLASTIC QUAD FLATPACK - NO LEAD NOTES: (continued) - 4. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271). - Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented. PLASTIC QUAD FLATPACK - NO LEAD NOTES: (continued) 6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. ### 重要なお知らせと免責事項 TI は、技術データと信頼性データ (データシートを含みます)、設計リソース (リファレンス・デザインを含みます)、アプリケーションや設計に関する各種アドバイス、Web ツール、安全性情報、その他のリソースを、欠陥が存在する可能性のある「現状のまま」提供しており、商品性および特定目的に対する適合性の黙示保証、第三者の知的財産権の非侵害保証を含むいかなる保証も、明示的または黙示的にかかわらず拒否します。 これらのリソースは、TI 製品を使用する設計の経験を積んだ開発者への提供を意図したものです。(1) お客様のアプリケーションに適した TI 製品の選定、(2) お客様のアプリケーションの設計、検証、試験、(3) お客様のアプリケーションに該当する各種規格や、その他のあらゆる安全性、セキュリティ、規制、または他の要件への確実な適合に関する責任を、お客様のみが単独で負うものとします。 上記の各種リソースは、予告なく変更される可能性があります。これらのリソースは、リソースで説明されている TI 製品を使用するアプリケーションの開発の目的でのみ、TI はその使用をお客様に許諾します。これらのリソースに関して、他の目的で複製することや掲載することは禁止されています。TI や第三者の知的財産権のライセンスが付与されている訳ではありません。お客様は、これらのリソースを自身で使用した結果発生するあらゆる申し立て、損害、費用、損失、責任について、TI およびその代理人を完全に補償するものとし、TI は一切の責任を拒否します。 TI の製品は、TI の販売条件、または ti.com やかかる TI 製品の関連資料などのいずれかを通じて提供する適用可能な条項の下で提供されています。TI がこれらのリソースを提供することは、適用される TI の保証または他の保証の放棄の拡大や変更を意味するものではありません。 お客様がいかなる追加条項または代替条項を提案した場合でも、TIはそれらに異議を唱え、拒否します。 郵送先住所:Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2023, Texas Instruments Incorporated