





DRV3255-Q1 JAJSL02A - JULY 2022 - REVISED AUGUST 2022

# DRV3255-Q1 高度な保護および診断機能を備えた統合型 3 相 48V 車載用ゲ ト・ドライバ・ユニット(GDU)

## 1 特長

- 車載アプリケーション用に AEC-Q100 認定済み:
  - デバイス周囲温度グレード 0:-40℃~+150℃
  - デバイス HBM ESD 分類レベル 2
  - デバイス CDM ESD 分類レベル C4B
- 機能安全準拠予定
  - 機能安全アプリケーション向けに開発
  - ISO 26262 システムの設計に役立つ資料を製品リ リース時に提供予定
  - ASIL D までを対象の決定論的対応能力
- 3 つの N チャネル・ハーフブリッジ・ゲート・ドライバ
  - 3.5A/4.5A の最大ピーク・ゲート駆動電流
  - 48V アプリケーション向けに最適化された電源アー キテクチャ
  - 12V/48V 分割電源アーキテクチャ
  - DC リンク電源 (DHCP) の過渡電圧の絶対最大定
  - 90Vの MOSFET 動作電圧範囲に対応するブート ストラップ電圧:105V
  - 100% デューティ・サイクルのための・チャージ・ポ ンプ付きブートストラップ
- 設定可能なアクティブ短絡 (ASC) 機能を内蔵
  - ローサイドおよびハイサイド ASC のサポート
  - デバイス・ピン制御を使用可能
  - フォルト処理機能
- CRC 付きシリアル・ペリフェラル・インターフェイス (SPI)
- 3.3V と 5V のロジック入力をサポート
- 先進の保護機能
  - バッテリ電圧モニタ
  - MOSFET V<sub>DS</sub> 過電流監視
  - MOSFET V<sub>GS</sub> ゲート・フォルト監視
  - アナログの内蔵セルフ・テスト
  - 内部レギュレータおよびクロック・モニタ
  - デバイス熱警告とシャットダウン
  - フォルト条件インジケータ・ピン

## 2 アプリケーション

- 車載用 48V マイルド・ハイブリッド・モーター駆動
  - ベルト駆動型および一体型スタータ・ジェネレータ、 モーター・ジェネレータ
  - 電動パワー・ステアリング
  - eTurbo と eBooster
  - HVAC コンプレッサおよびファン
  - トランスミッション制御およびアクチュエーション
  - オイル、トランスミッション、ウォーター・ポンプ

## 3 概要

DRV3255-Q1 デバイスは 48V 車載用モーター駆動アプ リケーション向け高集積3相ゲート・ドライバです。本デバ イスは、3.5A ピーク・ソースおよび 4.5A ピーク・シンク・ゲ ート駆動電流と、90V MOSFET 過渡過電圧をサポートす ることで、高出力モーター駆動アプリケーションに対応する ように特に設計されています。ゲート・ドライバの電力損失 と自己発熱を最小限に抑えるため、高効率ブートストラッ プ・アーキテクチャを採用しています。 チャージ・ポンプを 利用することで、本ゲート・ドライバは 100% PWM デュー ティ・サイクル制御に対応できます。

幅広い診断、監視、保護機能が堅牢なモーター駆動シス テム設計をサポートします。システム・フォルトに対する高 速応答を実現し、外部コンポーネントを不要にするため、 高度に設定可能なアクティブ短絡 (ASC) 機能を内蔵して います。ASC 機能を使うと、外部 MOSFET を選択的に 有効化できます。

#### パッケージ情報

| 部品番号 <sup>(1)</sup> | パッケージ      | 本体サイズ (公称)           |
|---------------------|------------|----------------------|
| DRV3255-Q1          | HTQFP (64) | 10.00mm ×<br>10.00mm |

巻末の注文情報を参照してください。



図 3-1. 概略回路図



## **4 Revision History**

資料番号末尾の英字は改訂を表しています。その改訂履歴は英語版に準じています。

| C | hanges from Revision * (February 2021) to Revision A (August 2022) | Page |
|---|--------------------------------------------------------------------|------|
| • | DRV3255-Q1 のデバイスのステータスを更新。                                         | 1    |

## **5 Device and Documentation Support**

### **5.1 Device Support**

#### 5.1.1 Device Nomenclature

Device Nomenclature shows a legend for reading the complete orderable device name for the DRV3256-Q1 device

#### **5.2 Documentation Support**

For related documentation see the following:

- Texas Instruments, How to Build a Small, Functionally Safe 48-V, 30-kW MHEV Motor-Drive System White paper
- Texas Instruments, How to optimize a motor-driver design for 48-V starter generators Technical article
- Texas Instruments, System Design Considerations for High-Power Motor Driver Applications Application note
- Texas Instruments, Driving parallel MOSFETs using the DRV3255-Q1 Application brief
- Texas Instruments, A basic brushless gate driver design part 3: integrated vs. discrete half bridges
  Technical article
- Texas Instruments, PowerPAD™ Thermally Enhanced Package application report
- Texas Instruments, PowerPAD™ Made Easy application report
- Texas Instruments, Sensored 3-Phase BLDC Motor Control Using MSP430 application report

#### 5.2.1 Receiving Notification of Documentation Updates

To receive notification of documentation updates, navigate to the device product folder on ti.com. Click on *Subscribe to updates* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document.

#### 5.3 サポート・リソース

TI E2E™ サポート・フォーラムは、エンジニアが検証済みの回答と設計に関するヒントをエキスパートから迅速かつ直接得ることができる場所です。既存の回答を検索したり、独自の質問をしたりすることで、設計で必要な支援を迅速に得ることができます。

リンクされているコンテンツは、該当する貢献者により、現状のまま提供されるものです。これらは TI の仕様を構成するものではなく、必ずしも TI の見解を反映したものではありません。TI の使用条件を参照してください。

### 5.4 Trademarks

TI E2E<sup>™</sup> is a trademark of Texas Instruments.

すべての商標は、それぞれの所有者に帰属します。

#### 5.5 Electrostatic Discharge Caution



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

#### 5.6 Glossary

TI Glossary This glossary lists and explains terms, acronyms, and definitions.

#### 6 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.



## 6.1 Package Option Addendum

#### **Packaging Information**

| Orderable<br>Device | Status | Package IVne | Package<br>Drawing | Pins | Package Qty | Eco Plan     |   | MSL Peak<br>Temp        | Op Temp (°C) | Device<br>Marking |
|---------------------|--------|--------------|--------------------|------|-------------|--------------|---|-------------------------|--------------|-------------------|
| DRV3255EPAP<br>RQ1  | ACTIVE | HTQFP        | PAP                | 64   | 1000        | RoHS & Green | _ | Level 3-260C-1<br>68 HR | -40 to 150   | DRV3255           |

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

Submit Document Feedback

Copyright © 2022 Texas Instruments Incorporated

## 6.2 Tape and Reel Information





| A0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| В0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |
|    |                                                           |

#### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



| Device         | Package<br>Type | Package<br>Drawing | Pins | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width W1<br>(mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|----------------|-----------------|--------------------|------|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| DRV3255EPAPRQ1 | HTQFP           | PAP                | 64   | 1000 | 330.0                    | 24.4                     | 13.0       | 13.0       | 1.5        | 16.0       | 24.0      | DRV3255          |





| Device         | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|----------------|--------------|-----------------|------|------|-------------|------------|-------------|
| DRV3255EPAPRQ1 | HTQFP        | PAP             | 64   | 1000 | 10.0        | 10.0       | 1.0         |

### **PACKAGE OUTLINE**

## PAP0064N

## HTQFP - 1.2 mm max height

PLASTIC QUAD FLATPACK



NOTES:

PowerPAD is a trademark of Texas Instruments

- All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
- 2. This drawing is subject to change without notice.
- Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.15 per side.
- 4. Body width does not include interlead flash. Interlead flash shall not exceed 0.50 per side.
- 5. Strap features may not be present.
- 6. The package thermal pad must be soldered to the printed circuit board for thermal and mechanical performance.





## **EXAMPLE BOARD LAYOUT**

## **PAP0064N**

HTQFP - 1.2 mm max height



- 7. Publication IPC-7351 may have alternate designs.
- 8. Solder mask tolerances between and around signal pads can vary based on board fabrication site.
- 9. This package is designed to be soldered to a thermal pad on the board. Refer to technical brief, PowerPAD Thermally Enhanced Package, Texas Instruments Literature No. SLMA002 (www.ti.com/lit/slma002) and SLMA004 (www.ti.com/lit/slma004).



## **EXAMPLE STENCIL DESIGN**

## **PAP0064N**

## HTQFP - 1.2 mm max height

PLASTIC QUAD FLATPACK



- Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 10. Board assembly site may have different recommendations for stencil design.



www.ti.com 10-Feb-2023

#### PACKAGING INFORMATION

| Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan     | Lead finish/<br>Ball material | MSL Peak Temp       | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|------------------|--------|--------------|--------------------|------|----------------|--------------|-------------------------------|---------------------|--------------|-------------------------|---------|
|                  |        |              |                    |      |                |              | (6)                           |                     |              |                         |         |
| DRV3255EPAPRQ1   | ACTIVE | HTQFP        | PAP                | 64   | 1000           | RoHS & Green | NIPDAU                        | Level-3-260C-168 HR | -40 to 150   | DRV3255<br>Q1           | Samples |

(1) The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

## **PACKAGE MATERIALS INFORMATION**

www.ti.com 19-Oct-2022

### TAPE AND REEL INFORMATION





| A0 | Dimension designed to accommodate the component width     |  |  |  |  |  |  |
|----|-----------------------------------------------------------|--|--|--|--|--|--|
| В0 | Dimension designed to accommodate the component length    |  |  |  |  |  |  |
| K0 | Dimension designed to accommodate the component thickness |  |  |  |  |  |  |
| W  | Overall width of the carrier tape                         |  |  |  |  |  |  |
| P1 | Pitch between successive cavity centers                   |  |  |  |  |  |  |

#### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device         | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|----------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| DRV3255EPAPRQ1 | HTQFP           | PAP                | 64 | 1000 | 330.0                    | 24.4                     | 13.0       | 13.0       | 1.5        | 16.0       | 24.0      | Q2               |

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 19-Oct-2022



#### \*All dimensions are nominal

| Device         | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |  |
|----------------|--------------|-----------------|------|------|-------------|------------|-------------|--|
| DRV3255EPAPRQ1 | HTQFP        | PAP             | 64   | 1000 | 367.0       | 367.0      | 55.0        |  |

10 x 10, 0.5 mm pitch

QUAD FLATPACK

This image is a representation of the package family, actual package may vary. Refer to the product data sheet for package details.



PLASTIC QUAD FLATPACK



NOTES:

PowerPAD is a trademark of Texas Instruments

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
- This drawing is subject to change without notice.
- Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.15 per side.
- 4. Body width does not include interlead flash. Interlead flash shall not exceed 0.50 per side.
- Strap features may not be present.
- The package thermal pad must be soldered to the printed circuit board for thermal and mechanical performance.



PLASTIC QUAD FLATPACK



- 7. Publication IPC-7351 may have alternate designs.
- 8. Solder mask tolerances between and around signal pads can vary based on board fabrication site.
- 9. This package is designed to be soldered to a thermal pad on the board. Refer to technical brief, PowerPAD Thermally Enhanced Package, Texas Instruments Literature No. SLMA002 (www.ti.com/lit/slma002) and SLMA004 (www.ti.com/lit/slma004).



PLASTIC QUAD FLATPACK



- Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 10. Board assembly site may have different recommendations for stencil design.



### 重要なお知らせと免責事項

TI は、技術データと信頼性データ (データシートを含みます)、設計リソース (リファレンス・デザインを含みます)、アプリケーションや設計に関する各種アドバイス、Web ツール、安全性情報、その他のリソースを、欠陥が存在する可能性のある「現状のまま」提供しており、商品性および特定目的に対する適合性の黙示保証、第三者の知的財産権の非侵害保証を含むいかなる保証も、明示的または黙示的にかかわらず拒否します。

これらのリソースは、TI 製品を使用する設計の経験を積んだ開発者への提供を意図したものです。(1) お客様のアプリケーションに適した TI 製品の選定、(2) お客様のアプリケーションの設計、検証、試験、(3) お客様のアプリケーションに該当する各種規格や、その他のあらゆる安全性、セキュリティ、規制、または他の要件への確実な適合に関する責任を、お客様のみが単独で負うものとします。

上記の各種リソースは、予告なく変更される可能性があります。これらのリソースは、リソースで説明されている TI 製品を使用するアプリケーションの開発の目的でのみ、TI はその使用をお客様に許諾します。これらのリソースに関して、他の目的で複製することや掲載することは禁止されています。TI や第三者の知的財産権のライセンスが付与されている訳ではありません。お客様は、これらのリソースを自身で使用した結果発生するあらゆる申し立て、損害、費用、損失、責任について、TI およびその代理人を完全に補償するものとし、TI は一切の責任を拒否します。

TI の製品は、TI の販売条件、または ti.com やかかる TI 製品の関連資料などのいずれかを通じて提供する適用可能な条項の下で提供されています。TI がこれらのリソースを提供することは、適用される TI の保証または他の保証の放棄の拡大や変更を意味するものではありません。

お客様がいかなる追加条項または代替条項を提案した場合でも、TIはそれらに異議を唱え、拒否します。

郵送先住所:Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2023, Texas Instruments Incorporated