# DRV8300-Q1:100V3相BLDCゲート・ドライバ ### 1 特長 - 車載アプリケーション向けに AEC-Q100 認定済み - 温度グレード 1:-40°C ≤ TA ≤ 125°C - 100V 3 相ハーフブリッジ・ゲート・ドライバ - N チャネル MOSFET (NMOS) を駆動 - ゲート・ドライバ電源 (GVDD):5~20V - MOSFET 電源 (SHx) は最大 100V をサポート - ブートストラップ・ダイオードを内蔵 - ブートストラップ・ゲート駆動アーキテクチャ - 750mA のソース電流 - 1.5A のシンク電流 - 最大 48V の自動車システムをサポート - SHx ピンの低リーク電流 (55µA 未満) - BSTx 電圧の絶対最大定格:115V - SHx で -22V までの負過渡電圧をサポート - クロス導通防止機能を内蔵 - 215ns の固定デッドタイム挿入 - 3.3V および 5V ロジック入力 (絶対最大定格 20V) を サポート - 4ns (代表値) の伝搬遅延マッチング - 小型の TSSOP パッケージ - パワー・ブロックによる効率的なシステム設計 - 保護機能内蔵 - BST 低電圧誤動作防止 (BSTUV) - GVDD 低電圧 (GVDDUV) ### 2 アプリケーション 48V の車載用および産業用アプリケーション - 電動アシスト自転車、E-モビリティ - 電動スクーター - コンプレッサ - HVAC (空調) の送風機 - 車載用のファンおよびブロワー ### 3 概要 DRV8300-Q1 は、ハイサイドおよびローサイド N チャネ ル・パワー MOSFET を駆動できる 100V 3 相ハーフブリ ッジ・ゲート・ドライバです。 DRV8300-Q1 は、内蔵ブート ストラップ・ダイオードと外付けコンデンサを使ってハイサイ ド MOSFET のために適切なゲート駆動電圧を生成しま す。GVDD は、ローサイド MOSFET のゲート駆動電圧を 生成するために使います。このゲート駆動アーキテクチャ は、ピークで最大 750mA のソース電流と 1.5A のシンク 電流に対応します。 位相ピン SHx は大きな負電圧過渡に耐えます。一方、ハ イサイド・ゲート・ドライバ電源 BSTx および GHx はさらに 大きな正電圧過渡 (絶対最大定格電圧 115V) に対応で きるため、システムの堅牢性を高めることができます。伝搬 遅延が短く、遅延マッチング仕様によりデッドタイムの要件 が最小化されるため、さらに効率が向上します。 GVDD と BST の低電圧誤動作防止による低電圧保護機能がロー サイドとハイサイドの両方に備わっています。 #### 製品情報 | 部品番号 <sup>(1)</sup> | パッケージ | 本体サイズ (公称) | |---------------------|------------|-----------------| | DRV8300QDPWRQ1 | TSSOP (20) | 6.40mm × 4.40mm | 利用可能なパッケージについては、このデータシートの末尾にあ る注文情報を参照してください。 概略回路図 (DRV8300-Q1) ### **Table of Contents** | 1 特長 | 1 | 8.3 Feature Description | 11 | |--------------------------------------|---|--------------------------------------------------|-----------------------| | 2 アプリケーション | | 8.4 Device Functional Modes | 13 | | 3 概要 | | 9 Application and Implementation | 14 | | 4 Revision History | | 9.1 Application Information | 14 | | 5 Device Comparison Table | | 9.2 Typical Application | 15 | | 6 Pin Configuration and Functions | | 10 Power Supply Recommendations | 18 | | 7 Specifications | | 11 Layout | 19 | | 7.1 Absolute Maximum Ratings | | 11.1 Layout Guidelines | 19 | | 7.2 ESD Ratings AUTO | | 12 Device and Documentation Support | 20 | | 7.3 Recommended Operating Conditions | | 12.1 Receiving Notification of Documentation Upo | dates <mark>20</mark> | | 7.4 Thermal Information | | 12.2 サポート・リソース | 20 | | 7.5 Electrical Characteristics | | 12.3 Trademarks | <mark>2</mark> 0 | | 7.6 Timing Diagrams | | 12.4 Electrostatic Discharge Caution | <mark>2</mark> 0 | | 7.7 Typical Characteristics | | 12.5 Glossary | <mark>2</mark> 0 | | 8 Detailed Description | | 13 Mechanical, Packaging, and Orderable | | | 8.1 Overview | | Information | 20 | | 8.2 Functional Block Diagram | | | | 4 Revision History 資料番号末尾の英字は改訂を表しています。その改訂履歴は英語版に準じています。 ### 表 4-1. | Date | Revision | Notes | |------------|----------|-----------------| | April 2022 | * | Initial Release | ## **5 Device Comparison Table** | Device Variants | Package | Integrated Bootstrap<br>Diode | GLx polarity with respect to INLx Input | Deadtime | |-----------------|--------------|-------------------------------|-----------------------------------------|----------| | DRV8300D | 20-Pin TSSOP | Yes Non-Inv | | Fixed | ### **6 Pin Configuration and Functions** 図 6-1. DRV8300-Q1 PW Package 20-Pin TSSOP Top View 表 6-1. Pin Functions—20-Pin DRV8300-Q1 Devices | | PIN | | 20-1. Fill Fullctions—20-Fill DRV6500-Q1 Devices | | | |------|----------|----------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------|--|--| | | | TYPE1 | DESCRIPTION | | | | NAME | NAME NO. | | | | | | BSTA | 20 | 0 | Bootstrap output pin. Connect capacitor between BSTA and SHA | | | | BSTB | 17 | 0 | potstrap output pin. Connect capacitor between BSTB and SHB | | | | BSTC | 14 | 0 | potstrap output pin. Connect capacitor between BSTC and SHC | | | | GHA | 19 | 0 | igh-side gate driver output. Connect to the gate of the high-side power MOSFET. | | | | GHB | 16 | 0 | High-side gate driver output. Connect to the gate of the high-side power MOSFET. | | | | GHC | 13 | 0 | High-side gate driver output. Connect to the gate of the high-side power MOSFET. | | | | GLA | 11 | 0 | Low-side gate driver output. Connect to the gate of the low-side power MOSFET. | | | | GLB | 10 | 0 | Low-side gate driver output. Connect to the gate of the low-side power MOSFET. | | | | GLC | 9 | 0 | Low-side gate driver output. Connect to the gate of the low-side power MOSFET. | | | | INHA | 1 | I | High-side gate driver control input. This pin controls the output of the high-side gate driver. | | | | INHB | 2 | I | High-side gate driver control input. This pin controls the output of the high-side gate driver. | | | | INHC | 3 | I | High-side gate driver control input. This pin controls the output of the high-side gate driver. | | | | INLA | 4 | 1 | Low-side gate driver control input. This pin controls the output of the low-side gate driver. | | | | INLB | 5 | I | Low-side gate driver control input. This pin controls the output of the low-side gate driver. | | | | INLC | 6 | I | Low-side gate driver control input. This pin controls the output of the low-side gate driver. | | | | GND | 8 | PWR | Device ground. | | | | SHA | 18 | I | High-side source sense input. Connect to the high-side power MOSFET source. | | | | SHB | 15 | I | High-side source sense input. Connect to the high-side power MOSFET source. | | | | SHC | 12 | I | High-side source sense input. Connect to the high-side power MOSFET source. | | | | GVDD | 7 | Gate driver nower supply input. Connect a YSB or YZB, GVDD-rated ceramic and greater then or equal | | | | 1. PWR = power, I = input, O = output, NC = no connection ### 7 Specifications ### 7.1 Absolute Maximum Ratings over operating temperature range (unless otherwise noted)(1) | | | MIN | MAX | UNIT | |---------------------------------------------------|--------------------------|------|------------------------|------| | Gate driver regulator pin voltage | GVDD | -0.3 | 21.5 | V | | Bootstrap pin voltage | BSTx | -0.3 | 115 | V | | Bootstrap pin voltage | BSTx with respect to SHx | -0.3 | 21.5 | V | | Logic pin voltage | INHx, INLx | -0.3 | V <sub>GVDD</sub> +0.3 | V | | High-side gate drive pin voltage | GHx | -22 | 115 | V | | High-side gate drive pin voltage | GHx with respect to SHx | -0.3 | 22 | V | | Transient 500-ns high-side gate drive pin voltage | GHx with respect to SHx | -5 | 22 | V | | Low-side gate drive pin voltage | GLx | -0.3 | V <sub>GVDD</sub> +0.3 | V | | Transient 500-ns low-side gate drive pin voltage | GLx | -5 | V <sub>GVDD</sub> +0.3 | V | | High-side source pin voltage | SHx | -22 | 100 | V | | Ambient temperature, T <sub>A</sub> | | -40 | 125 | °C | | Junction temperature, T <sub>J</sub> | | -40 | 150 | °C | | Storage temperature, T <sub>stg</sub> | | -65 | 150 | °C | <sup>(1)</sup> Operation outside the Absolute Maximum Ratings may cause permanent device damage. Absolute Maximum Ratings do not imply functional operation of the device at these or any other conditions beyond those listed under Recommended Operating Conditions. If used outside the Recommended Operating Conditions but within the Absolute Maximum Ratings, the device may not be fully functional, and this may affect device reliability, functionality, performance, and shorten the device lifetime ### 7.2 ESD Ratings AUTO | | | | | VALUE | UNIT | |--------------------|---------------|-------------------------------------------------------------------------------------------|-------------|-------|------| | ., | Electrostatic | Human body model (HBM), per AEC Q100-002 <sup>(1)</sup><br>HBM ESD Classification Level 2 | | ±2000 | ., | | V <sub>(ESD)</sub> | discharge | Charged device model (CDM), per AEC Q100-011 | Corner pins | ±750 | V | | | | CDM ESD Classification Level C4B | Other pins | ±750 | | <sup>(1)</sup> AEC Q100-002 indicates that HBM stressing shall be in accordance with the ANSI/ESDA/JEDEC JS-001 specification. ### 7.3 Recommended Operating Conditions over operating temperature range (unless otherwise noted) | | | | MIN | NOM MAX | UNIT | |-----------------------|--------------------------------------------|--------------------------|-----|---------|------| | $V_{GVDD}$ | Power supply voltage | GVDD | 5 | 20 | V | | V <sub>SHx</sub> | High-side source pin voltage | SHx | -2 | 85 | V | | V <sub>SHx</sub> | Transient 2µs high-side source pin voltage | SHx | -22 | 85 | V | | V <sub>BST</sub> | Bootstrap pin voltage | BSTx | 5 | 105 | V | | V <sub>BST</sub> | Bootstrap pin voltage | BSTx with respect to SHx | 5 | 20 | V | | V <sub>IN</sub> | Logic input voltage | INHx, INLx, MODE, DT | 0 | GVDD | V | | f <sub>PWM</sub> | PWM frequency | INHx, INLx | 0 | 200 | kHz | | V <sub>SHSL</sub> | Slew rate on SHx pin | | | 2 | V/ns | | C <sub>BOOT</sub> (1) | Capacitor between BSTx and SHx | | | 1 | μF | | T <sub>A</sub> | Operating ambient temperature | | -40 | 125 | °C | | TJ | Operating junction temperature | | -40 | 150 | °C | <sup>(1)</sup> Current flowing through boot diode (D<sub>BOOT</sub>) needs to be limited for C<sub>BOOT</sub> > $1\mu F$ ### 7.4 Thermal Information | | | DRV8300-Q1 | | |-----------------------|----------------------------------------------|------------|------| | | THERMAL METRIC (1) | PW (TSSOP) | UNIT | | | | 20 PINS | | | $R_{\theta JA}$ | Junction-to-ambient thermal resistance | 97.4 | °C/W | | R <sub>0JC(top)</sub> | Junction-to-case (top) thermal resistance | 38.3 | °C/W | | $R_{\theta JB}$ | Junction-to-board thermal resistance | 48.8 | °C/W | | $\Psi_{JT}$ | Junction-to-top characterization parameter | 4.3 | °C/W | | $\Psi_{JB}$ | Junction-to-board characterization parameter | 48.4 | °C/W | | R <sub>0JC(bot)</sub> | Junction-to-case (bottom) thermal resistance | N/A | °C/W | <sup>(1)</sup> For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report. ### 7.5 Electrical Characteristics $4.8 \text{ V} \le \text{V}_{\text{GVDD}} \le 20 \text{ V}, -40^{\circ}\text{C} \le \text{T}_{\text{J}} \le 150^{\circ}\text{C}$ (unless otherwise noted) | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |-----------------------|---------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------|------|------|------|------| | POWER SUF | PPLIES (GVDD, BSTx) | | | | | | | | GVDD standby mode current | INHx = INLX = 0; V <sub>BSTx</sub> = V <sub>GVDD</sub> | 400 | 800 | 1400 | μA | | I <sub>GVDD</sub> | GVDD active mode current | INHx = INLX = Switching @20kHz; V <sub>BSTx</sub> = V <sub>GVDD</sub> ; NO FETs connected | 400 | 825 | 1400 | μΑ | | IL <sub>BSx</sub> | Bootstrap pin leakage current | $V_{BSTx} = V_{SHx} = 85V; V_{GVDD} = 0V$ | 2 | 4 | 7 | μΑ | | IL <sub>BS_TRAN</sub> | Bootstrap pin active mode transient leakage current | INHx = Switching@20kHz | 30 | 105 | 220 | μΑ | | IL <sub>BS_DC</sub> | Bootstrap pin active mode leakage static current | INHx = High | 30 | 85 | 150 | μΑ | | IL <sub>SHx</sub> | High-side source pin leakage current | INHx = INLX = 0; V <sub>BSTx</sub> - V <sub>SHx</sub> = 12V;<br>V <sub>SHx</sub> = 0 to 85V | 30 | 55 | 80 | μΑ | | LOGIC-LEVE | EL INPUTS (INHx, INLx, MODE) | | | | | | | V <sub>HYS_MODE</sub> | Input hysteresis | Mode pin | 1600 | 2000 | 2400 | mV | | V <sub>HYS</sub> | Input hysteresis | INLx, INHx pins | 40 | 100 | 260 | mV | | IL_INLx | INLx Input logic low current | V <sub>PIN</sub> (Pin Voltage) = 0 V; INLx in non-inverting mode | -1 | 0 | 1 | μΑ | | I <sub>IH_INLx</sub> | INLx Input logic high current | V <sub>PIN</sub> (Pin Voltage) = 5 V; INLx in non-inverting mode | 5 | 20 | 30 | μΑ | | l <sub>IL</sub> | INHx, MODE Input logic low current | V <sub>PIN</sub> (Pin Voltage) = 0 V; | -1 | 0 | 1 | μΑ | | l <sub>IH</sub> | INHx, MODE Input logic high current | V <sub>PIN</sub> (Pin Voltage) = 5 V; | 5 | 20 | 30 | μΑ | | R <sub>PD_INHx</sub> | INHx Input pulldown resistance | To GND | 120 | 200 | 280 | kΩ | | R <sub>PD_INLx</sub> | INLx Input pulldown resistance | To GND, INLx in non-inverting mode | 120 | 200 | 280 | kΩ | | R <sub>PD_MODE</sub> | MODE Input pulldown resistance | To GND | 120 | 200 | 280 | kΩ | | GATE DRIVE | ERS (GHx, GLx, SHx, SLx) | | | | | | | V <sub>GHx_LO</sub> | High-side gate drive low level voltage | I <sub>GLx</sub> = -100 mA; V <sub>GVDD</sub> = 12V; No FETs connected | 0 | 0.15 | 0.35 | V | | V <sub>GHx_HI</sub> | High-side gate drive high level voltage (V <sub>BSTx</sub> - V <sub>GHx</sub> ) | I <sub>GHx</sub> = 100 mA; V <sub>GVDD</sub> = 12V; No FETs connected | 0.3 | 0.6 | 1.2 | V | | V <sub>GLx_LO</sub> | Low-side gate drive low level voltage | I <sub>GLx</sub> = -100 mA; V <sub>GVDD</sub> = 12V; No FETs connected | 0 | 0.15 | 0.35 | V | | V <sub>GLx_HI</sub> | Low-side gate drive high level voltage (V <sub>GVDD</sub> - V <sub>GHx</sub> ) | I <sub>GHx</sub> = 100 mA; V <sub>GVDD</sub> = 12V; No FETs connected | 0.3 | 0.6 | 1.2 | V | | DRIVEP_HS | High-side peak source gate current | GHx-SHx = 12V | 400 | 750 | 1200 | mA | | DRIVEN HS | High-side peak sink gate current | GHx-SHx = 0V | 850 | 1500 | 2100 | mA | $4.8 \text{ V} \le \text{V}_{\text{GVDD}} \le 20 \text{ V}, -40^{\circ}\text{C} \le \text{T}_{\text{J}} \le 150^{\circ}\text{C} \text{ (unless otherwise noted)}$ | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |-------------------------|-----------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|------|------|------| | I <sub>DRIVEP_LS</sub> | Low-side peak source gate current | GLx = 12V | 400 | 750 | 1200 | mA | | I <sub>DRIVEN_LS</sub> | Low-side peak sink gate current | GLx = 0V | 850 | 1500 | 2100 | mA | | t <sub>PD</sub> | Input to output propagation delay | INHx, INLx to GHx, GLx; $V_{GVDD} = V_{BSTx} - V_{SHx} > 8V$ ; SHx = 0V, No load on GHx and GLx | 70 | 125 | 180 | ns | | t <sub>PD_match</sub> | Matching propagation delay per phase | GHx turning OFF to GLx turning ON, GLx turning OFF to GHx turning ON; $V_{\text{GVDD}} = V_{\text{BSTx}} - V_{\text{SHx}} > 8V$ ; SHx = 0V, No load on GHx and GLx | -30 | ±4 | 30 | ns | | t <sub>PD_match</sub> | Matching propagation delay phase to phase | GHx/GLx turning ON to GHy/GLy turning ON, GHx/GLx turning OFF to GHy/GLy turning OFF; $V_{GVDD} = V_{BSTx} - V_{SHx} > 8V$ ; SHx = 0V, No load on GHx and GLx | -30 | ±4 | 30 | ns | | t <sub>R_GLx</sub> | GLx rise time (10% to 90%) | C <sub>LOAD</sub> = 1000 pF; V <sub>GVDD</sub> = V <sub>BSTx</sub> - V <sub>SHx</sub> > 8V; SHx = 0V | 10 | 24 | 50 | ns | | t <sub>R_GHx</sub> | GHx rise time (10% to 90%) | $C_{LOAD}$ = 1000 pF; $V_{GVDD}$ = $V_{BSTx}$ - $V_{SHx}$ > 8V; SHx = 0V | 10 | 24 | 50 | ns | | t <sub>F_GLx</sub> | GLx fall time (90% to 10%) | C <sub>LOAD</sub> = 1000 pF; V <sub>GVDD</sub> = V <sub>BSTx</sub> - V <sub>SHx</sub> > 8V; SHx = 0V | 5 | 12 | 30 | ns | | t <sub>F_GHx</sub> | GHx fall time (90% to 10%) | C <sub>LOAD</sub> = 1000 pF; V <sub>GVDD</sub> = V <sub>BSTx</sub> - V <sub>SHx</sub> > 8V; SHx = 0V | 5 | 12 | 30 | ns | | t <sub>DEAD</sub> | Gate drive dead time | | 150 | 215 | 280 | ns | | t <sub>PW_MIN</sub> | Minimum input pulse width on INHx, INLx that changes the output on GHx, GLx | | 40 | 70 | 150 | ns | | BOOTSTRAP | DIODES (DRV8300D, DRV8300DI) | | | | | | | \/ | Bootstrap diode forward voltage | I <sub>BOOT</sub> = 100 μA | 0.45 | 0.7 | 0.85 | V | | $V_{BOOTD}$ | bootstrap diode forward voltage | I <sub>BOOT</sub> = 100 mA | 2 | 2.3 | 3.1 | V | | R <sub>BOOTD</sub> | Bootstrap dynamic resistance $(\Delta V_{BOOTD}/\Delta I_{BOOT})$ | I <sub>BOOT</sub> = 100 mA and 80 mA | 11 | 15 | 25 | Ω | | PROTECTION | CIRCUITS | | | | | | | V | Gate Driver Supply undervoltage | Supply rising | 4.45 | 4.6 | 4.7 | V | | $V_{GVDDUV}$ | lockout (GVDDUV) | Supply falling | 4.2 | 4.35 | 4.4 | V | | V <sub>GVDDUV_HYS</sub> | Gate Driver Supply UV hysteresis | Rising to falling threshold | 250 | 280 | 310 | mV | | t <sub>GVDDUV</sub> | Gate Driver Supply undervoltage deglitch time | | 5 | 10 | 13 | μs | | V | Boot Strap undervoltage lockout (V <sub>BSTx</sub> - V <sub>SHx</sub> ) | Supply rising | 3.6 | 4.2 | 4.8 | V | | V <sub>BSTUV</sub> | Boot Strap undervoltage lockout (V <sub>BSTx</sub> - V <sub>SHx</sub> ) | Supply falling | 3.5 | 4 | 4.5 | V | | V <sub>BSTUV_HYS</sub> | Bootstrap UV hysteresis | Rising to falling threshold | | 200 | | mV | | t <sub>BSTUV</sub> | Bootstrap undervoltage deglitch time | | 6 | 10 | 22 | μs | | | 1 | 1 | | | | | ### 7.6 Timing Diagrams 図 7-1. Propagation Delay(t<sub>PD</sub>) 図 7-2. Propagation Delay Match (t<sub>PD\_match</sub>) ### 7.7 Typical Characteristics www.tij.co.jp ### **8 Detailed Description** ### 8.1 Overview The DRV8300-Q1 is a gate driver for three-phase motor drive applications. These devices decrease system component count, saves PCB space and cost by integrating three independent half-bridge gate drivers and optional bootstrap diodes. DRV8300-Q1 supports external N-channel high-side and low-side power MOSFETs and can drive 750-mA source, 1.5-A sink peak currents with total combined 30-mA average output current. The DRV8300-Q1 is available in 0.65-mm pitch TSSOP surface-mount packages. The TSSOP body size is 6.5 × 4.4 mm (0.65-mm pin pitch) for the 20-pin package. ### 8.2 Functional Block Diagram 図 8-1. Block Diagram for DRV8300-Q1 ### 8.3 Feature Description #### 8.3.1 Three BLDC Gate Drivers The DRV8300-Q1 integrates three half-bridge gate drivers, each capable of driving high-side and low-side Nchannel power MOSFETs. Input on GVDD provides the gate bias voltage for the low-side MOSFETs. The high voltage is generated using bootstrap capacitor and GVDD supply. The half-bridge gate drivers can be used in combination to drive a three-phase motor or separately to drive other types of loads. #### 8.3.1.1 Gate Drive Timings #### 8.3.1.1.1 Propagation Delay The propagation delay time (tpd) is measured as the time between an input logic edge to a detected output change. This time has two parts consisting of the input deglitcher delay and the delay through the analog gate drivers. The input deglitcher prevents high-frequency noise on the input pins from affecting the output state of the gate drivers. The analog gate drivers have a small delay that contributes to the overall propagation delay of the #### 8.3.1.1.2 Deadtime and Cross-Conduction Prevention In the DRV8300-Q1, high-side and low-side inputs operate independently, with an exception to prevent cross conduction when high and low side are turned ON at same time. The DRV8300-Q1 turns OFF high-side and lowside output to prevent shoot through when the both high-side and low-side inputs are at logic HIGH at same time. Fixed deadtime of 215 ns (typical value) is inserted to prevent high and low side gate output turning ON at same time. **図 8-2. Cross Conduction Prevention and Deadtime Insertion** ### 8.3.1.2 Gate Driver Outputs 🗵 8-3 shows the relation between INHx and INLx inputs and GHx and GLx outputs for DRV8300-Q1. 図 8-3. Non-Inverted INLx inputs #### 8.3.2 Pin Diagrams ☑ 8-4 shows the input structure for the logic level pins INHx, INLx. 図 8-4. INHx and INLx Logic-Level Input Pin Structure #### 8.3.3 Gate Driver Protective Circuits The DRV8300-Q1 is protected against BSTx undervoltage and GVDD undervoltage events. CONDITION **GATE DRIVER FAULT RECOVERY** Automatic: V<sub>BSTx</sub> undervoltage $V_{BSTx} > V_{BSTUV}$ and low to high $V_{BSTx} < V_{BSTUV}$ GHx - Hi-Z (BSTUV) PWM edge detected on INHx pin GVDD undervoltage Automatic: $V_{GVDD} < V_{GVDDUV}$ Hi-Z (GVDDUV) $V_{GVDD} > V_{GVDDUV}$ 表 8-1. Fault Action and Response ### 8.3.3.1 V<sub>BSTx</sub> Undervoltage Lockout (BSTUV) The DRV8300-Q1 has separate voltage comparator to detect undervoltage condition for each phases. If at any time the voltage on the BSTx pin falls lower than the $V_{BSTUV}$ threshold, high side external MOSFETs of that particular phase is disabled by disabling (Hi-Z) GHx pin. Normal operation starts again when the BSTUV condition clears and low to high PWM edge is detected on INHx input of the same phase that BSTUV condition was detected. BSTUV protection ensures that high-side MOSFETs are not driven when the BSTx pins has lower value. #### 8.3.3.2 GVDD Undervoltage Lockout (GVDDUV) If at any time the voltage on the GVDD pin falls lower than the $V_{\text{GVDDUV}}$ threshold voltage, all of the external MOSFETs are disabled. Normal operation starts again when the GVDDUV condition clears. GVDDUV protection ensures that external MOSFETs are not driven when the GVDD input is at lower value. #### 8.4 Device Functional Modes The DRV8300-Q1 is in operating (active) mode, whenever the GVDD and BST pins are higher than the UV threshold (GVDD > $V_{GVDDUV}$ and $V_{BSTX}$ > $V_{BSTUV}$ ). In active mode, the gate driver output GHx and GLX will follow respective inputs INHx and INLx. ### 9 Application and Implementation #### Note Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality. ### 9.1 Application Information The DRV8300-Q1 family of devices is primarily used in applications for three-phase brushless DC motor control. The design procedures in the *Typical Application* section highlight how to use and configure the DRV8300-Q1. ### 9.2 Typical Application 図 9-1. Application Schematic #### 9.2.1 Design Requirements 表 9-1 lists the example design input parameters for system design. #### 表 9-1. Design Parameters | EXAMPLE DESIGN PARAMETER | REFERENCE | EXAMPLE VALUE | |--------------------------|------------|---------------| | MOSFET | - | CSD19532Q5B | | Gate Supply Voltage | $V_{GVDD}$ | 12 V | | Gate Charge | $Q_{G}$ | 48 nC | ### 9.2.2 Bootstrap Capacitor and GVDD Capacitor Selection The bootstrap capacitor must be sized to maintain the bootstrap voltage above the undervoltage lockout for normal operation. 式 1 calculates the maximum allowable voltage drop across the bootstrap capacitor: $$\Delta V_{BSTX} = V_{GVDD} - V_{BOOTD} - V_{BSTUV} \tag{1}$$ $$=12 V - 0.85 V - 4.5 V = 6.65 V$$ #### where - V<sub>GVDD</sub> is the supply voltage of the gate drive - V<sub>BOOTD</sub> is the forward voltage drop of the bootstrap diode - V<sub>BSTUV</sub> is the threshold of the bootstrap undervoltage lockout In this example the allowed voltage drop across bootstrap capacitor is 6.65 V. It is generally recommended that ripple voltage on both the bootstrap capacitor and GVDD capacitor should be minimized as much as possible. Many of commercial, industrial, and automotive applications use ripple value between 0.5 V to 1 V. The total charge needed per switching cycle can be estimated with 式 2: $$Q_{TOT} = Q_G + \frac{IL_{BS\_TRANS}}{f_{SW}} \tag{2}$$ $=48 \text{ nC} + 220 \mu\text{A}/20 \text{ kHz} = 50 \text{ nC} + 11 \text{ nC} = 61 \text{ nC}$ #### where - Q<sub>G</sub> is the total MOSFET gate charge - I<sub>LBS TRAN</sub> is the bootstrap pin leakage current - f<sub>SW</sub> is the is the PWM frequency The minimum bootstrap capacitor an then be estimated as below assuming $1V \Delta V_{BSTx}$ : $$C_{BST\_MIN} = \frac{Q_{TOT}}{\Delta V_{BSTX}} \tag{3}$$ = 61 nC / 1 V = 61 nF The calculated value of minimum bootstrap capacitor is 61 nF. It should be noted that, this value of capacitance is needed at full bias voltage. In practice, the value of the bootstrap capacitor must be greater than calculated value to allow for situations where the power stage may skip pulse due to various transient conditions. It is recommended to use a 100 nF bootstrap capacitor in this example. It is also recommenced to include enough margin and place the bootstrap capacitor as close to the BSTx and SHx pins as possible. $$C_{GVDD} \ge 10 \times C_{BSTX}$$ (4) $= 10*100 \text{ nF} = 1 \mu\text{F}$ For this example application choose 1 µF C<sub>GVDD</sub> capacitor. Choose a capacitor with a voltage rating at least twice the maximum voltage that it will be exposed to because most ceramic capacitors lose significant capacitance when biased. This value also improves the long term reliability of the system. #### 9.2.3 Application Curves ### 10 Power Supply Recommendations The DRV8300-Q1 is designed to operate from an input voltage supply (GVDD) range from 4.8 V to 20 V. A local bypass capacitor should be placed between the GVDD and GND pins. This capacitor should be located as close to the device as possible. A low ESR, ceramic surface mount capacitor is recommended. It is recommended to use two capacitors across GVDD and GND: a low capacitance ceramic surface-mount capacitor for high frequency filtering placed very close to GVDD and GND pin, and another high capacitance value surface-mount capacitor for device bias requirements. In a similar manner, the current pulses delivered by the GHx pins are sourced from the BSTx pins. Therefore, capacitor across the BSTx to SHx is recommended, it should be high enough capacitance value capacitor to deliver GHx pulses 11 Layout ### 11.1 Layout Guidelines - Low ESR/ESL capacitors must be connected close to the device between GVDD and GND and between BSTx and SHx pins to support high peak currents drawn from GVDD and BSTx pins during the turn-on of the external MOSFETs. - To prevent large voltage transients at the drain of the top MOSFET, a low ESR electrolytic capacitor and a good quality ceramic capacitor must be connected between the high side MOSFET drain and ground. - In order to avoid large negative transients on the switch node (SHx) pin, the parasitic inductances between the source of the high-side MOSFET and the source of the low-side MOSFET must be minimized. - In order to avoid unexpected transients, the parasitic inductance of the GHx, SHx, and GLx connections must be minimized. Minimize the trace length and number of vias wherever possible. Minimum 10 mil and typical 15 mil trace width is recommended. - Place the gate driver as close to the MOSFETs as possible. Confine the high peak currents that charge and discharge the MOSFET gates to a minimal physical area by reducing trace length. This confinement decreases the loop inductance and minimize noise issues on the gate terminals of the MOSFETs. - Refer to sections General Routing Techniques and MOSFET Placement and Power Stage Routing in Application Report ### 12 Device and Documentation Support ### 12.1 Receiving Notification of Documentation Updates To receive notification of documentation updates, navigate to the device product folder on ti.com. Click on *Subscribe to updates* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document. #### 12.2 サポート・リソース TI E2E<sup>™</sup> サポート・フォーラムは、エンジニアが検証済みの回答と設計に関するヒントをエキスパートから迅速かつ直接得ることができる場所です。既存の回答を検索したり、独自の質問をしたりすることで、設計で必要な支援を迅速に得ることができます。 リンクされているコンテンツは、該当する貢献者により、現状のまま提供されるものです。これらは TI の仕様を構成するものではなく、必ずしも TI の見解を反映したものではありません。TI の使用条件を参照してください。 #### 12.3 Trademarks TI E2E<sup>™</sup> is a trademark of Texas Instruments. すべての商標は、それぞれの所有者に帰属します。 ### 12.4 Electrostatic Discharge Caution This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage. ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications. ### 12.5 Glossary TI Glossary This glossary lists and explains terms, acronyms, and definitions. #### 13 Mechanical, Packaging, and Orderable Information The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation. Submit Document Feedback Copyright © 2022 Texas Instruments Incorporated www.ti.com 23-Apr-2022 #### PACKAGING INFORMATION | Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan | Lead finish/<br>Ball material | MSL Peak Temp | Op Temp (°C) | Device Marking<br>(4/5) | Samples | |------------------|--------|--------------|--------------------|------|----------------|--------------|-------------------------------|---------------------|--------------|-------------------------|---------| | | | | | | | | (6) | | | | | | DRV8300DPWRQ1 | ACTIVE | TSSOP | PW | 20 | 3000 | RoHS & Green | NIPDAU | Level-2-260C-1 YEAR | -40 to 125 | 8300D-Q | Samples | (1) The marketing status values are defined as follows: ACTIVE: Product device recommended for new designs. LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect. NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design. PREVIEW: Device has been announced but is not in production. Samples may or may not be available. **OBSOLETE:** TI has discontinued the production of the device. (2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free". RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption. Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement. - (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature. - (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device. - (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device. - (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width. Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. #### OTHER QUALIFIED VERSIONS OF DRV8300-Q1: ### **PACKAGE OPTION ADDENDUM** www.ti.com 23-Apr-2022 ● Catalog : DRV8300 NOTE: Qualified Version Definitions: • Catalog - TI's standard catalog product SMALL OUTLINE PACKAGE #### NOTES: - 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not - exceed 0.15 mm per side. - 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side. - 5. Reference JEDEC registration MO-153. SMALL OUTLINE PACKAGE NOTES: (continued) 6. Publication IPC-7351 may have alternate designs. 7. Solder mask tolerances between and around signal pads can vary based on board fabrication site. SMALL OUTLINE PACKAGE NOTES: (continued) - 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. - 9. Board assembly site may have different recommendations for stencil design. ### 重要なお知らせと免責事項 TI は、技術データと信頼性データ (データシートを含みます)、設計リソース (リファレンス・デザインを含みます)、アプリケーションや設計に関する各種アドバイス、Web ツール、安全性情報、その他のリソースを、欠陥が存在する可能性のある「現状のまま」提供しており、商品性および特定目的に対する適合性の黙示保証、第三者の知的財産権の非侵害保証を含むいかなる保証も、明示的または黙示的にかかわらず拒否します。 これらのリソースは、TI製品を使用する設計の経験を積んだ開発者への提供を意図したものです。(1) お客様のアプリケーションに適した TI製品の選定、(2) お客様のアプリケーションの設計、検証、試験、(3) お客様のアプリケーションに該当する各種規格や、その他のあらゆる安全性、セキュリティ、規制、または他の要件への確実な適合に関する責任を、お客様のみが単独で負うものとします。 上記の各種リソースは、予告なく変更される可能性があります。これらのリソースは、リソースで説明されている TI 製品を使用するアプリケーションの開発の目的でのみ、TI はその使用をお客様に許諾します。これらのリソースに関して、他の目的で複製することや掲載することは禁止されています。TI や第三者の知的財産権のライセンスが付与されている訳ではありません。お客様は、これらのリソースを自身で使用した結果発生するあらゆる申し立て、損害、費用、損失、責任について、TI およびその代理人を完全に補償するものとし、TI は一切の責任を拒否します。 TI の製品は、TI の販売条件、または ti.com やかかる TI 製品の関連資料などのいずれかを通じて提供する適用可能な条項の下で提供されています。TI がこれらのリソースを提供することは、適用される TI の保証または他の保証の放棄の拡大や変更を意味するものではありません。 お客様がいかなる追加条項または代替条項を提案した場合でも、TI はそれらに異議を唱え、拒否します。 郵送先住所:Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2022. Texas Instruments Incorporated