LM1084 JAJS640H - SEPTEMBER 1999 - REVISED MARCH 2024 # LM1084 5A 低ドロップアウト、正電圧レギュレータ ## 1 特長 - 3.3V、5.0V、および可変バージョンで供給 - 電流制限および過熱保護 - 出力電流:5A - 産業用温度範囲:-40℃~125℃ - ライン レギュレーション: 0.015% (標準値) - 負荷レギュレーション:0.1% (標準値) ## 2 アプリケーション - スイッチング DC/DC コンバータのポスト レギュレータ - 高効率リニア レギュレータ - バッテリチャージャ ## 3 概要 LM1084 は、負荷電流 5A で最大ドロップアウトが 1.5V のレギュレータです。このデバイスは、テキサス・インスツル メンツの業界標準である LM317 とピン配列が同じです。 LM1084 の可変出力電圧バージョンでは、出力電圧を設 定するために2つの抵抗が必要です。固定出力電圧バ ージョンには、調整用の抵抗が内蔵されています。 LM1084 の回路には、ツェナー トリムされたバンドギャップ 基準、電流制限、サーマル シャットダウンが含まれていま 3A バージョンについては LM1085、1.5A バージョンにつ いては LM1086 を参照してください。 ### パッケージ情報 | 部品番号 | パッケージ <sup>(1)</sup> | パッケージ サイズ <sup>(2)</sup> | | | |--------|----------------------|--------------------------|--|--| | LM1084 | KTT (TO-263、3) | 10.16mm ×<br>15.24mm | | | | | NDE (TO-220、3) | 10.16mm × 4.58mm | | | - (1) 詳細については、「メカニカル、パッケージ、および注文情報」を参 照してください。 - パッケージ サイズ (長さ×幅) は公称値であり、該当する場合はピ ンも含まれます。 \*NEEDED IF DEVICE IS FAR FROM FILTER CAPACITORS $$^{\dagger}V_{OUT} = 1.25V(1 + \frac{R2}{R1})$$ 代表的なアプリケーション English Data Sheet: SNVS037 ## **Table of Contents** | 1 特長 | 1 | 6.4 Device Functional Modes | 11 | |--------------------------------------|---|-----------------------------------------|-----------------| | 2 アプリケーション | | 7 Application and Implementation | 13 | | 3 概要 | | 7.1 Application Information | 13 | | 4 Pin Configuration and Functions | | 7.2 Typical Applications | 13 | | 5 Specifications | | 7.3 Power Supply Recommendations | 19 | | 5.1 Absolute Maximum Ratings | | 7.4 Layout | <mark>20</mark> | | 5.2 ESD Ratings | | 8 Device and Documentation Support | 22 | | 5.3 Recommended Operating Conditions | | 8.1ドキュメントの更新通知を受け取る方法 | <mark>22</mark> | | 5.4 Thermal Information | | 8.2 サポート・リソース | 22 | | 5.5 Electrical Characteristics | | 8.3 Trademarks | <mark>22</mark> | | 5.6 Typical Characteristics | 7 | 8.4 静電気放電に関する注意事項 | 22 | | 6 Detailed Description | | 8.5 用語集 | 22 | | 6.1 Overview | | 9 Revision History | | | 6.2 Functional Block Diagram | | 10 Mechanical, Packaging, and Orderable | | | 6.3 Feature Description | | Information | 23 | | | | | | English Data Sheet: SNVS037 # **4 Pin Configuration and Functions** 図 4-1. 3-Pin TO-220 Package Top View 図 4-2. 3-Pin TO-263 Package Top View 表 4-1. Pin Functions | PIN | | I/O | DESCRIPTION | |---------|---|-----|---------------------------------------------------------------------------------------------------------| | NAME | | | DESCRIPTION | | ADJ/GND | 1 | - | Adjust pin for the adjustable output voltage version. Ground pin for the fixed output voltage versions. | | OUTPUT | 2 | 0 | Output voltage pin for the regulator. | | INPUT | 3 | I | Input voltage pin for the regulator. | ## **5 Specifications** ### 5.1 Absolute Maximum Ratings over operating free-air temperature range (unless otherwise noted)(1) (2) | | MIN | MAX | UNIT | |-------------------------------------------------------|-------------|--------------------|------| | Maximum input to output voltage differential | | | | | LM1084-ADJ | | 29 | V | | LM1084-3.3 | | 27 | V | | LM1084-5.0 | | 25 | V | | Power dissipation <sup>(3)</sup> | | Internally limited | | | Junction temperature (T <sub>J</sub> ) <sup>(4)</sup> | | 150 | °C | | Lead temperature | | 260, to 10 sec | °C | | Storage temperature, T <sub>stg</sub> | <b>–</b> 65 | 150 | °C | - (1) Absolute Maximum Ratings indicate limits beyond which damage to the device may occur. The Recommended Operating Conditions indicate conditions for which the device is intended to be functional, but specific performance is not ensured. For ensured specifications and the test conditions, see the Electrical Characteristics. - (2) If Military/Aerospace specified devices are required, please contact the Texas Instruments Sales Office/Distributors for availability and specifications. - (3) Power dissipation is kept in a safe range by current limiting circuitry. See the Overload Recovery section. - (4) The maximum power dissipation is a function of T<sub>J(max)</sub>, θ<sub>JA</sub>, and T<sub>A</sub>. The maximum allowable power dissipation at any ambient temperature is P<sub>D</sub> = (T<sub>J(max)</sub>-T<sub>A</sub>)/θ<sub>JA</sub>. All numbers apply for packages soldered directly into a PC board. See the *Thermal Considerations*. ### 5.2 ESD Ratings | | | | VALUE | UNIT | |--------------------|-------------------------|-------------------------------------------------------------------|-------|------| | V <sub>(ESD)</sub> | Electrostatic discharge | Human-body model (HBM), per ANSI/ESDA/JEDEC JS-001 <sup>(1)</sup> | ±2000 | V | (1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process. ## 5.3 Recommended Operating Conditions over operating free-air temperature range (unless otherwise noted)(1) | | MIN | MAX | UNIT | |-------------------------------------------------------------|-----|-----|------| | Junction temperature range (T <sub>J</sub> ) <sup>(2)</sup> | | | | | Control section | -40 | 125 | °C | | Output section | -40 | 150 | °C | - (1) Absolute Maximum Ratings indicate limits beyond which damage to the device may occur. Recommended Operating Conditions indicate conditions for which the device is intended to be functional, but specific performance is not ensured. For ensured specifications and the test conditions, see the Electrical Characteristics. - (2) The maximum power dissipation is a function of T<sub>J(max)</sub>, θ<sub>JA</sub>, and T<sub>A</sub>. The maximum allowable power dissipation at any ambient temperature is P<sub>D</sub> = (T<sub>J(max)</sub>-T<sub>A</sub>)/θ<sub>JA</sub>. All numbers apply for packages soldered directly into a PC board. Refer to *Thermal Considerations*. 資料に関するフィードバック(ご意見やお問い合わせ)を送信 Copyright © 2024 Texas Instruments Incorporated 4 ### **5.4 Thermal Information** | | | LM1 | 084 | | |-----------------------|------------------------------------------------------------------------------|----------|----------|------| | | THERMAL METRIC <sup>(1)</sup> | ктт | NDE | UNIT | | | | 3 PINS | 3 PINS | | | $R_{\theta JA}$ | Junction-to-ambient thermal resistance | 40.4 | 22.7 | °C/W | | R <sub>θJC(top)</sub> | Junction-to-case (top) thermal resistance | 42.6 | 15.5 | °C/W | | $R_{\theta JB}$ | Junction-to-board thermal resistance | 23.0 | 4.1 | °C/W | | ΨЈТ | Junction-to-top characterization parameter | 9.8 | 2.1 | °C/W | | ΨЈВ | Junction-to-board characterization parameter | 22.0 | 4.1 | °C/W | | R <sub>0JC(bot)</sub> | Junction-to-case (bottom) thermal resistance: Control section/Output section | 0.65/2.7 | 0.65/2.7 | °C/W | <sup>(1)</sup> For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application note ## **5.5 Electrical Characteristics** Typicals and limits apply for $T_J = 25^{\circ}$ C unless specified otherwise. | | PARAMETER | TEST CONDITIONS | MIN <sup>(1)</sup> | TYP <sup>(2)</sup> | MAX <sup>(1)</sup> | UNIT | |-------------------|--------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------|--------------------|--------------------|------| | V <sub>REF</sub> | Reference Voltage | LM1084-ADJ, $I_{OUT} = 10$ mA, $V_{IN} - V_{OUT} = 3$ V, $10$ mA $\leq I_{OUT} \leq I_{FULL\ LOAD}, 1.5$ V $\leq (V_{IN} - V_{OUT}) \leq 25$ V <sup>(3)</sup> | 1.238 | 1.250 | 1.262 | | | | | LM1084-ADJ, $I_{OUT}$ = 10 mA, $V_{IN}$ – $V_{OUT}$ = 3 V, 10 mA $\leq$ $I_{OUT} \leq I_{FULL\ LOAD}$ , 1.5 V $\leq$ ( $V_{IN}$ – $V_{OUT}$ ) $\leq$ 25 V <sup>(3)</sup> , –40°C $\leq$ T <sub>J</sub> $\leq$ 125°C | 1.225 | 1.250 | 1.270 | V | | V <sub>OUT</sub> | Output Voltage <sup>(3)</sup> | LM1084-3.3, $I_{OUT}$ = 0 mA, $V_{IN}$ = 8 V, 0 $\leq$ $I_{OUT}$ $\leq$ $I_{FULL\ LOAD}$ , 4.8 V $\leq$ $V_{IN}$ $\leq$ 15 V | 3.270 | 3.300 | 3.330 | V | | | | $ \begin{split} & LM1084\text{-}3.3, \ I_{OUT} = 0 \ \text{mA}, \ V_{IN} = 8 \ \text{V}, \ 0 \leq I_{OUT} \leq I_{FULL \ LOAD}, \\ & 4.8 \ \text{V} \leq \text{V}_{IN} \leq 15 \ \text{V} \ , \ -40 ^{\circ}\text{C} \leq \text{T}_{J} \leq 125 ^{\circ}\text{C} \end{split} $ | 3.235 | 3.300 | 3.365 | V | | | | LM1084-5.0, $I_{OUT} = 0$ mA, $V_{IN} = 8$ V, $0 \le I_{OUT} \le I_{FULL\ LOAD}$ , $6.5\ V \le V_{IN} \le 20\ V$ | 4.950 | 5.000 | 5.050 | V | | | | LM1084-5.0, $I_{OUT} = 0$ mA, $V_{IN} = 8$ V, $0 \le I_{OUT} \le I_{FULL\ LOAD}$ , $6.5\ V \le V_{IN} \le 20\ V$ , $-40^{\circ}C \le T_{J} \le 125^{\circ}C$ | 4.900 | 5.000 | 5.100 | V | | ΔV <sub>OUT</sub> | Line Regulation <sup>(4)</sup> | LM1084-ADJ, $I_{OUT} = 10 \text{ mA}$ , $1.5 \text{ V} \le (V_{IN} - V_{OUT}) \le 15 \text{ V}$ | | 0.015% | 0.2% | | | | | LM1084-ADJ, $I_{OUT} = 10$ mA, $1.5$ V $\leq$ ( $V_{IN} - V_{OUT}$ ) $\leq$ 15 V, $-40^{\circ}$ C $\leq$ T <sub>J</sub> $\leq$ 125 $^{\circ}$ C | | 0.035% | 0.2% | | | | | LM1084-3.3, $I_{OUT} = 0$ mA, $4.8 \text{ V} \le V_{IN} \le 15 \text{ V}$ | | 0.5 | 6 | | | | | LM1084-3.3, $I_{OUT} = 0$ mA, $4.8 \text{ V} \le V_{IN} \le 15 \text{ V}, -40^{\circ}\text{C} \le T_{J} \le 125^{\circ}\text{C}$ | | 1.0 | 6 | mV | | | | LM1084-5.0, $I_{OUT} = 0$ mA, $6.5 \text{ V} \le V_{IN} \le 20 \text{ V}$ | | 0.5 | 10 | | | | | LM1084-5.0, $I_{OUT} = 0$ mA, $6.5 \text{ V} \le V_{IN} \le 20 \text{ V}, -40^{\circ}\text{C} \le T_{J} \le 125^{\circ}\text{C}$ | | 1.0 | 10 | mV | | ΔV <sub>OUT</sub> | Load Regulation <sup>(4)</sup> | LM1084-ADJ, $(V_{IN} - V_{OUT}) = 3 \text{ V}$ , 10 mA $\leq I_{OUT} \leq I_{FULL}$<br>LOAD | | 0.1 % | 0.3% | | | | | LM1084-ADJ, $(V_{IN} - V_{OUT}) = 3 \text{ V}$ , 10 mA $\leq I_{OUT} \leq I_{FULL}$<br>LOAD, $-40^{\circ}\text{C} \leq T_{J} \leq 125^{\circ}\text{C}$ | | 0.2% | 0.4% | | | | | LM1084-3.3, $V_{IN} = 5 \text{ V}, 0 \le I_{OUT} \le I_{FULL \ LOAD}$ | | 3 | 15 | | | | | LM1084-3.3, $V_{IN} = 5 \text{ V}$ , $0 \le I_{OUT} \le I_{FULL \ LOAD}$ , $-40^{\circ}\text{C} \le T_{J} \le 125^{\circ}\text{C}$ | | 7 | 20 | mV | | | | LM1084-5.0, V <sub>IN</sub> = 8 V, 0 ≤ I <sub>OUT</sub> ≤ I <sub>FULL LOAD</sub> | | 5 | 20 | | | | | LM1084-5.0, $V_{IN} = 8 \text{ V}$ , $0 \le I_{OUT} \le I_{FULL \ LOAD}$ , $-40^{\circ}\text{C} \le T_{J} \le 125^{\circ}\text{C}$ | | 10 | 35 | mV | | | Dropout Voltage <sup>(5)</sup> | LM1084-ADJ, 3.3, 5, 12, $\Delta V_{REF}$ , $\Delta V_{OUT}$ = 1%, $I_{OUT}$ = 5A, $-40^{\circ}C \le T_{J} \le 125^{\circ}C$ | | 1.3 | 1.5 | ٧ | ## 5.5 Electrical Characteristics (続き) Typicals and limits apply for $T_J = 25$ °C unless specified otherwise. | | PARAMETER | TEST CONDITIONS | MIN <sup>(1)</sup> | TYP <sup>(2)</sup> | MAX <sup>(1)</sup> | UNIT | | | | |--------------------|-------------------------------------------|---------------------------------------------------------------------------------------------------------------------------|--------------------|--------------------|--------------------|------|--|--|--| | I <sub>LIMIT</sub> | Current Limit | LM1084-ADJ, $V_{IN}^- V_{OUT} = 5 \text{ V}, -40^{\circ}\text{C} \le T_{J} \le 125^{\circ}\text{C}$ | 5.5 | 8.0 | | ^ | | | | | | | LM1084-ADJ, V <sub>IN</sub> − V <sub>OUT</sub> = 25 V, −40°C ≤ T <sub>J</sub> ≤ 125°C | 0.3 | 0.6 | | Α | | | | | | | LM1084-3.3, V <sub>IN</sub> = 8 V, –40°C ≤ T <sub>J</sub> ≤ 125°C | 5.5 | 8.0 | | Α | | | | | | | LM1084-5.0, V <sub>IN</sub> = 10 V, -40°C ≤ T <sub>J</sub> ≤ 125°C | 5.5 | 8.0 | | Α | | | | | | Minimum Load<br>Current <sup>(6)</sup> | LM1084-ADJ, V <sub>IN</sub> – V <sub>OUT</sub> = 25 V | | 5 | 10.0 | mA | | | | | | Quiescent Current | LM1084-3.3, V <sub>IN</sub> = 18 V | | 5.0 | 10.0 | mA | | | | | | | LM1084-5.0, V <sub>IN</sub> ≤ 20 V | | 5.0 | 10.0 | mA | | | | | | Thermal Regulation | T <sub>A</sub> = 25°C, 30 ms Pulse | | 0.003 | 0.015 | %/W | | | | | | Ripple Rejection | $f_{RIPPLE}$ = 120 Hz, = $C_{OUT}$ = 25 $\mu$ F Tantalum, $I_{OUT}$ = 5A | | | | | | | | | | | LM1084-ADJ, $C_{ADJ}$ , = 25 $\mu$ F, $(V_{IN} - V_{O})$ = 3 $V$ , $-40^{\circ}$ C $\leq$ $T_{J}$ $\leq$ 125 $^{\circ}$ C | 60 | 75 | | dB | | | | | | | LM1084-3.3, V <sub>IN</sub> = 6.3 V, −40°C ≤ T <sub>J</sub> ≤ 125°C | 60 | 72 | | dB | | | | | | | LM1084-5.0, V <sub>IN</sub> = 8 V, -40°C ≤ T <sub>J</sub> ≤ 125°C | 60 | 68 | | dB | | | | | | Adjust Pin Current | LM1084 | | 55 | | | | | | | | | LM1084, –40°C ≤ T <sub>J</sub> ≤ 125°C | | | 120 | μA | | | | | | Adjust Pin Current<br>Change | 10 mA ≤ $I_{OUT}$ ≤ $I_{FULL\ LOAD}$ , 1.5 V ≤ $V_{IN}$ - $V_{OUT}$ ≤ 25 V, - 40°C ≤ $T_J$ ≤ 125°C | | 0.2 | 5 | μΑ | | | | | | Temperature Stability | -40°C ≤ T <sub>J</sub> ≤ 125°C | | 0.5% | | | | | | | | Long Term Stability | T <sub>A</sub> =125°C, 1000 Hrs | | 0.3% | 1.0% | | | | | | | RMS Output Noise (% of V <sub>OUT</sub> ) | 10 Hz ≤ f≤ 10 kHz | | 0.003% | | | | | | - (1) All limits are specified by testing or statistical analysis. - (2) Typical Values represent the most likely parametric norm. - (3) I<sub>FULLLOAD</sub> is defined in the current limit curves. The I<sub>FULLLOAD</sub> Curve defines the current limit as a function of input-to-output voltage. Note that 30W power dissipation for the LM1084 is only achievable over a limited range of input-to-output voltage. - (4) Load and line regulation are measured at constant junction temperature, and are ensured up to the maximum power dissipation of 30W. Power dissipation is determined by the input/output differential and the output current. ensured maximum power dissipation will not be available over the full input/output range. - (5) Dropout voltage is specified over the full output current range of the device. - (6) The minimum output current required to maintain regulation. English Data Sheet: SNVS037 ## 5.6 Typical Characteristics ## **5.6 Typical Characteristics (continued)** ## **6 Detailed Description** ### 6.1 Overview A basic functional diagram for the LM1084-ADJ (excluding protection circuitry) is shown in $\boxtimes$ 6-1. The topology is basically that of the LM317 except for the pass transistor. Instead of a Darlington NPN with its two diode voltage drop, the LM1084 uses a single NPN. This results in a lower dropout voltage. The structure of the pass transistor is also known as a quasi LDO. The advantage of a quasi LDO over a PNP LDO is its inherently lower quiescent current. The LM1084 is ensured to provide a minimum dropout voltage of 1.5-V over temperature, at full load. 図 6-1. Basic Functional Diagram for the LM1084, Excluding Protection Circuitry ### 6.2 Functional Block Diagram ## **6.3 Feature Description** ## 6.3.1 Ripple Rejection Ripple rejection is a function of the open loop gain within the feed-back loop (refer to $\boxtimes$ 6-1 and $\boxtimes$ 6-4). The LM1084 exhibits 75dB of ripple rejection (typ.). When adjusted for voltages higher than $V_{REF}$ , the ripple rejection decreases as a function of adjustment gain: (1+R1/R2) or $V_O/V_{REF}$ . Therefore a 5-V adjustment decreases ripple rejection by a factor of four (-12dB); Output ripple increases as adjustment voltage increases. However, the adjustable version allows this degradation of ripple rejection to be compensated. The adjust terminal can be bypassed to ground with a capacitor ( $C_{ADJ}$ ). The impedance of the $C_{ADJ}$ should be equal to or less than R1 at the desired ripple frequency. This bypass capacitor prevents ripple from being amplified as the output voltage is increased. $$1/(2\pi \times f_{RIPPLE} * C_{ADJ}) \le R_1 \tag{1}$$ #### 6.3.2 Load Regulation The LM1084 regulates the voltage that appears between its output and ground pins, or between its output and adjust pins. In some cases, line resistances can introduce errors to the voltage across the load. To obtain the best load regulation, a few precautions are needed. $\boxtimes$ 6-2 shows a typical application using a fixed output regulator. Rt1 and Rt2 are the line resistances. V<sub>LOAD</sub> is less than the V<sub>OUT</sub> by the sum of the voltage drops along the line resistances. In this case, the load regulation seen at the R<sub>LOAD</sub> would be degraded from the data sheet specification. To improve this, the load should be tied directly to the output pin on the positive side and directly tied to the ground pin on the negative side. 図 6-2. Typical Application Using Fixed Output Regulator When the adjustable regulator is used ( $\boxtimes$ 6-3), the best performance is obtained with the positive side of the resistor R1 tied directly to the output pin of the regulator rather than near the load. This eliminates line drops from appearing effectively in series with the reference and degrading regulation. For example, a 5-V regulator with $0.05\Omega$ resistance between the regulator and load will have a load regulation due to line resistance of $0.05\Omega$ × I<sub>L</sub>. If R1 (= $125\Omega$ ) is connected near the load the effective line resistance will be $0.05\Omega$ (1 + R2/R1) or in this case, it is 4 times worse. In addition, the ground side of the resistor R2 can be returned near the ground of the load to provide remote ground sensing and improve load regulation. 図 6-3. Best Load Regulation Using Adjustable Output Regulator #### 6.3.3 Overload Recovery Overload recovery refers to regulator's ability to recover from a short circuited output. A key factor in the recovery process is the current limiting used to protect the output from drawing too much power. The current limiting circuit reduces the output current as the input to output differential increases. Refer to short circuit curve in the *Typical Characteristics* section. During normal start-up, the input to output differential is small because the output follows the input. But, if the output is shorted, then the recovery involves a large input to output differential. Sometimes during this condition the current limiting circuit is slow in recovering. If the limited current is too low to develop a voltage at the output, the voltage will stabilize at a lower level. Under these conditions it may be necessary to recycle the power of the regulator in order to get the smaller differential voltage and thus adequate start up conditions. See the *Typical Characteristics* section for the short circuit current vs. input differential voltage. #### **6.4 Device Functional Modes** #### 6.4.1 Output Voltage The LM1084 adjustable version develops a 1.25-V reference voltage, ( $V_{REF}$ ), between the output and the adjust pin. As shown in $\boxtimes$ 6-4, this voltage is applied across resistor R1 to generate a constant current I1. This constant current then flows through R2. The resulting voltage drop across R2 adds to the reference voltage to sets the desired output voltage. The current $I_{ADJ}$ from the adjustment terminal introduces an output error. But because it is small (120 uA max), it becomes negligible when R1 is in the 100 $\Omega$ range. For fixed voltage devices, R1 and R2 are integrated inside the devices. 図 6-4. Basic Adjustable Regulator ### 6.4.2 Stability Consideration Stability consideration primarily concerns the phase response of the feedback loop. In order for stable operation, the loop must maintain negative feedback. The LM1084 requires a certain amount series resistance with capacitive loads. This series resistance introduces a zero within the loop to increase phase margin and thus increase stability. The equivalent series resistance (ESR) of solid tantalum or aluminum electrolytic capacitors is used to provide the appropriate zero (approximately 500 kHz). Aluminum electrolytics are less expensive than tantalums, but their ESR varies exponentially at cold temperatures; therefore requiring close examination when choosing the desired transient response over temperature. Tantalums are a convenient choice because their ESR varies less than 2:1 over temperature. The recommended load, decoupling capacitance is a 10-µF tantalum or a 50-µF aluminum. These values assure stability for the majority of applications. The adjustable versions allow an additional capacitor to be used at the ADJ pin to increase ripple rejection. If this is done the output capacitor should be increased to 22 $\mu$ F for tantalum or to 150 $\mu$ F for aluminum. Capacitors other than tantalum or aluminum can be used at the adjust pin and the input pin. A 10-µF capacitor is a reasonable value at the input. See the *Ripple Rejection* section regarding the value for the adjust pin capacitor. Copyright © 2024 Texas Instruments Incorporated 資料に関するフィードバック(ご意見やお問い合わせ)を送信 11 It is desirable to have large output capacitance for applications that entail large changes in load current (microprocessors for example). The higher the capacitance, the larger the available charge per demand. It is also desirable to provide low ESR to reduce the change in output voltage: $$\Delta V = \Delta I \times ESR \tag{2}$$ It is common practice to use several tantalum and ceramic capacitors in parallel to reduce this change in the output voltage by reducing the overall ESR. Output capacitance can be increased indefinitely to improve transient response and stability. #### 6.4.3 Protection Diodes Under normal operation, the LM1084 regulator does not need any protection diode. With the adjustable device, the internal resistance between the adjustment and output terminals limits the current. No diode is needed to divert the current around the regulator even with a capacitor on the adjustment pin. The adjust pin can take a transient signal of ±25 V with respect to the output voltage without damaging the device. When an output capacitor is connected to a regulator and the input is shorted, the output capacitor will discharge into the output of the regulator. The discharge current depends on the value of the capacitor, the output voltage of the regulator, and rate of decrease of $V_{IN}$ . In the LM1084 regulator, the internal diode between the output and input pins can withstand microsecond surge currents of 10A to 20A. With an extremely large output capacitor ( $\geq$ 1000 µf), and with input instantaneously shorted to ground, the regulator could be damaged. In this case, an external diode is recommended between the output and input pins to protect the regulator, shown in $\boxtimes$ 6-5. 図 6-5. Regulator with Protection Diode ## 7 Application and Implementation 注 Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality. ### 7.1 Application Information The LM1084 is versatile in its applications, including uses in programmable output regulation and local on-card regulation. Or, by connecting a fixed resistor between the ADJUST and OUTPUT terminals, the LM1084 can function as a precision current regulator. An optional output capacitor can be added to improve transient response. The ADJUST terminal can be bypassed to achieve very high ripple-rejection ratios, which are difficult to achieve with standard three-terminal regulators. Please note, in the following applications, if ADJ is mentioned, it makes use of the adjustable version of the part, however, if GND is mentioned, it is the fixed voltage version of the part. ## 7.2 Typical Applications ### 7.2.1 1.2-V to 15-V Adjustable Regulator This part can be used as a simple low drop out regulator to enable a variety of output voltages needed for demanding applications. By using an adjustable R2 resistor a variety of output voltages can be made possible as shown in $\boxtimes$ 7-1 based on the LM1084-ADJ. \*NEEDED IF DEVICE IS FAR FROM FILTER CAPACITORS $$^{\dagger}V_{OUT} = 1.25V(1 + \frac{R2}{R1})$$ 図 7-1. 1.2-V to 15-V Adjustable Regulator ### 7.2.1.1 Design Requirements The device component count is very minimal, employing two resistors as part of a voltage divider circuit and an output capacitor for load regulation. ### 7.2.1.2 Detailed Design Procedure The voltage divider for this part is set based on the equation shown in $\boxtimes$ 7-1, where R1 is the upper feedback resistor and R2 is the lower feedback resistor. Copyright © 2024 Texas Instruments Incorporated 資料に関するフィードバック(ご意見やお問い合わせ)を送信 13 ### 7.2.1.3 Application Curve ### 7.2.2 Adjustable at 5 V The application shown in $\boxtimes$ 7-2 outlines a simple 5 V output application made possible by the LM1084-ADJ. This application can provide 5 A at high efficiencies and very low drop-out. 図 7-2. Adjustable @ 5 V English Data Sheet: SNVS037 #### 7.2.3 5-V Regulator With Shutdown A variation of the 5 V output regulator application with shutdown control is shown in $\boxtimes$ 7-3 based on the LM1084-ADJ. It uses a simple NPN transistor on the ADJ pin to block or sink the current on the ADJ pin. If the TTL logic is pulled high, the NPN transistor is activated and the part is disabled, outputting approximately 1.25 V. If the TTL logic is pulled low, the NPN transistor is unbiased and the regulator functions normally. 図 7-3. 5-V Regulator with Shutdown #### 7.2.4 Battery Charger The LM1084-ADJ can be used as a battery charger to regulate the charging current required by the battery bank as shown in $\boxtimes$ 7-4. In this application the LM1084 acts as a constant voltage, constant current part by sensing the voltage potential across the battery and compensating it to the current voltage. To maintain this voltage, the regulator delivers the maximum charging current required to charge the battery. As the battery approaches the fully charged state, the potential drop across the sense resistor, $R_S$ , reduces and the regulator throttles back the current to maintain the float voltage of the battery. 図 7-4. Battery Charger English Data Sheet: SNVS037 #### 7.2.5 Adjustable Fixed Regulator A simple adjustable, fixed range output regulator can be made possible by placing a variable resistor on the ground of the device as shown in $\boxtimes$ 7-5 based on the fixed output voltage LM1084-5.0. The GND pin has a small quiescent current of 5 mA typical. Increasing the resistance on the GND pin increases the voltage potential across the resistor. This potential is then mirrored on to the output to increase the total output voltage by the potential drop across the GND resistor. \*OPTIONAL IMPROVES RIPPLE REJECTION 図 7-5. Adjustable Fixed Regulator ### 7.2.6 Regulator with Reference A fixed output voltage version of the LM1084-5.0 can be employed to provide an output rail and a reference rail at the same time as shown in $\boxtimes$ 7-6. This simple application makes use of a reference diode, the LM136-5, to regulate the GND voltage to a fixed 5 V based on the quiescent current generated by the GND pin. This voltage is then added onto the output to generate a total of 10 V out. 図 7-6. Regulator with Reference ### 7.2.7 High Current Lamp Driver Protection A simple constant current source with protection can be designed by controlling the impedance between the lamp and ground. The LM1084-ADJ shown in $\boxtimes$ 7-7 makes use of an external TTL or CMOS input to drive the NPN transistor. This pulls the output of the regulator to a few tenths of a volt and puts the part into current limit. Releasing the logic will reduce the current flow across the lamp into the normal operating current thereby protecting the lamp during startup. 図 7-7. High Current Lamp Driver Protection ### 7.2.8 Battery Backup Regulated Supply A regulated battery backup supply can be generated by using two fixed output voltage versions of the part as shown in $\boxtimes$ 7-8. The top regulator supplies the Line voltage during normal operation, however when the input is not available, the second regulator derives power from the battery backup and regulates it to 5 V based on the LM1084-5.0. The diodes prevent the rails from back feeding into the supply and batteries. 図 7-8. Battery Backup Regulated Supply #### 7.2.9 Ripple Rejection Enhancement A very simple ripple rejection circuit is shown in $\boxtimes$ 7-9 using the LM1084-ADJ. The capacitor C1 smooths out the ripple on the output by cleaning up the feedback path and preventing excess noise from feeding back into the regulator. Please remember $X_{C1}$ should be approximately equal to R1 at the ripple frequency. 図 7-9. Ripple Rejection Enhancement ### 7.2.10 Automatic Light Control A common street light control or automatic light control circuit is designed in $\boxtimes$ 7-10 based on the LM1084-ADJ. The photo transistor conducts in the presence of light and grounds the ADJ pin preventing the lamp from turning on. However, in the absence of light, the LM1084 regulates the voltage to 1.25V between OUT and ADJ, ensuring the lamp remains on. 図 7-10. Automatic Light Control English Data Sheet: SNVS037 ### 7.2.11 Generating Negative Supply Voltage A quick inverting output rail or negative output rail is shown in $\boxtimes$ 7-11 using the LM1084 fixed output part. By tying the output to GND, the GND node is at a relatively more negative potential than the output. This is then interfaced to the negative application such as an operational amplifier or any other rail needing negative voltage. 図 7-11. Generating Negative Supply Voltage #### 7.2.12 Remote Sensing Remote sensing is a method of compensating the output voltage to a very precise degree by sensing the output and feeding it back through the feedback. The circuit implementing this is shown in $\boxtimes$ 7-12 using the LM1084-ADJ. The output of the regulator is fed into a voltage follower to avoid any loading effects and the output of the op-amp is injected into the top of the feedback resistor network. This has the effect of modulating the voltage to a precise degree without additional loading on the output. 図 7-12. Remote Sensing ## 7.3 Power Supply Recommendations The linear regulator input supply should be well regulated and kept at a voltage level such that the maximum input to output voltage differential allowed by the device is not exceeded. The minimum dropout voltage ( $V_{IN}-V_{OUT}$ ) should be met with extra headroom when possible in order to keep the output well regulated. A 10 $\mu$ F or higher capacitor should be placed at the input to bypass noise. ### 7.4 Layout #### 7.4.1 Layout Guidelines For the best overall performance, some layout guidelines should be followed. Place all circuit components on the same side of the circuit board and as near as practical to the respective linear regulator pins. Traces should be kept short and wide to reduce the amount of parasitic elements into the system. The actual width and thickness of traces will depend on the current carrying capability and heat dissipation required by the end system. An array of plated vias can be placed on the pad area underneath the TAB to conduct heat to any inner plane areas or to a bottom-side copper plane. #### 7.4.1.1 Thermal Considerations ICs heats up when in operation, and power consumption is one factor in how hot it gets. The other factor is how well the heat is dissipated. Heat dissipation is predictable by knowing the thermal resistance between the IC and ambient ( $\theta_{JA}$ ). Thermal resistance has units of temperature per power (C/W). The higher the thermal resistance, the hotter the IC. The LM1084 specifies the thermal resistance for each package as junction to case ( $\theta_{JC}$ ). In order to get the total resistance to ambient ( $\theta_{JA}$ ), two other thermal resistance must be added, one for case to heat-sink ( $\theta_{CH}$ ) and one for heatsink to ambient ( $\theta_{HA}$ ). The junction temperature can be predicted as follows: $$T_J = T_A + P_D (\theta_{JC} + \theta_{CH} + \theta_{HA}) = T_A + P_D \theta_{JA}$$ (3) $T_J$ is junction temperature, $T_A$ is ambient temperature, and $P_D$ is the power consumption of the device. Device power consumption is calculated as follows: $$I_{\rm IN} = I_{\rm L} + I_{\rm G} \tag{4}$$ $$P_{D} = (V_{IN} - V_{OLIT}) I_{L} + V_{IN} I_{G}$$ (5) ▼ 7-13 shows the voltages and currents which are present in the circuit. 図 7-13. Power Dissipation Diagram Once the devices power is determined, the maximum allowable $(\theta_{JA\;(max)})$ is calculated as: $$\theta_{\text{JA (max)}} = T_{\text{R(max)}}/P_{\text{D}} = T_{\text{J(max)}} - T_{\text{A(max)}}/P_{\text{D}} \tag{6}$$ The LM1084 has different temperature specifications for two different sections of the IC: the control section and the output section. The *Thermal Information* table shows the junction to case thermal resistances for each of these sections, while the maximum junction temperatures $(T_{J(max)})$ for each section is listed in the *Absolute Maximum Ratings* table. $T_{J(max)}$ is 125°C for the control section, while $T_{J(max)}$ is 150°C for the output section. $\theta_{JA\ (max)}$ should be calculated separately for each section as follows: $$\theta_{\text{JA}} \text{ (max, CONTROL SECTION)} = (125^{\circ}\text{C} - \text{T}_{\text{A(max)}})/\text{P}_{\text{D}}$$ (7) $$\theta_{JA}$$ (max, OUTPUT SECTION) = (150°C - $T_{A(max)}$ )/ $P_D$ (8) The required heat sink is determined by calculating its required thermal resistance ( $\theta_{HA (max)}$ ). $$\theta_{\text{HA (max)}} = \theta_{\text{JA (max)}} - (\theta_{\text{JC}} + \theta_{\text{CH}}) \tag{9}$$ $(\theta_{HA\ (max)})$ should also be calculated twice as follows: $$(\theta_{HA (max)}) = \theta_{JA} (max, CONTROL SECTION) - (\theta_{JC} (CONTROL SECTION) + \theta_{CH})$$ (10) $$(\theta_{HA (max)}) = \theta_{JA}(max, OUTPUT SECTION) - (\theta_{JC} (OUTPUT SECTION) + \theta_{CH})$$ (11) If thermal compound is used, $\theta_{CH}$ can be estimated at 0.2 C/W. If the case is soldered to the heat sink, then a $\theta_{CH}$ can be estimated as 0 C/W. After, $\theta_{HA~(max)}$ is calculated for each section, choose the lower of the two $\theta_{HA~(max)}$ values to determine the appropriate heat sink. If PC board copper is going to be used as a heat sink, then 🗵 7-14 can be used to determine the appropriate area (size) of copper foil required. 図 7-14. Heat Sink Thermal Resistance vs Area #### 7.4.2 Layout Example 図 7-15. Layout Example ## 8 Device and Documentation Support ## 8.1 ドキュメントの更新通知を受け取る方法 ドキュメントの更新についての通知を受け取るには、www.tij.co.jp のデバイス製品フォルダを開いてください。[通知] をクリックして登録すると、変更されたすべての製品情報に関するダイジェストを毎週受け取ることができます。 変更の詳細については、改訂されたドキュメントに含まれている改訂履歴をご覧ください。 #### 8.2 サポート・リソース テキサス・インスツルメンツ E2E™ サポート・フォーラムは、エンジニアが検証済みの回答と設計に関するヒントをエキスパートから迅速かつ直接得ることができる場所です。既存の回答を検索したり、独自の質問をしたりすることで、設計で必要な支援を迅速に得ることができます。 リンクされているコンテンツは、各寄稿者により「現状のまま」提供されるものです。これらはテキサス・インスツルメンツの仕様を構成するものではなく、必ずしもテキサス・インスツルメンツの見解を反映したものではありません。テキサス・インスツルメンツの使用条件を参照してください。 #### 8.3 Trademarks テキサス・インスツルメンツ E2E™ is a trademark of Texas Instruments. すべての商標は、それぞれの所有者に帰属します。 ### 8.4 静電気放電に関する注意事項 この IC は、ESD によって破損する可能性があります。テキサス・インスツルメンツは、IC を取り扱う際には常に適切な注意を払うことを推奨します。正しい取り扱いおよび設置手順に従わない場合、デバイスを破損するおそれがあります。 ESD による破損は、わずかな性能低下からデバイスの完全な故障まで多岐にわたります。精密な IC の場合、パラメータがわずかに変化するだけで公表されている仕様から外れる可能性があるため、破損が発生しやすくなっています。 ### 8.5 用語集 テキサス・インスツルメンツ用語集 この用語集には、用語や略語の一覧および定義が記載されています。 *資料に関するフィードバック (ご意見やお問い合わせ) を送信* Copyright © 2024 Texas Instruments Incorporated ## **9 Revision History** 資料番号末尾の英字は改訂を表しています。その改訂履歴は英語版に準じています。 | Char | nges from Revision G (January 2015) to Revision H (March 2024) | Page | |------|-------------------------------------------------------------------------------------------------|----------------| | • F: | キュメント全体にわたって表、図、相互参照の採番方法を更新 | 1 | | • C | hanged output deviation voltage units in LM1084-ADJ Line Transient Response figure from V to mV | <mark>7</mark> | | • C | hanged diode configuration in Generating Negative Supply Voltage figure | 19 | | | nges from Revision F (March 2013) to Revision G (January 2015) | Page | | • LF | ー<br>ピン構成および機能」セクション、「ESD 定格」表、「機能説明」セクション、「デバイスの機能モード」セクション、 | 「アプ | | IJ- | ケーションと実装」セクション、「電源に関する推奨事項」セクション、「レイアウト」セクション、「デバイスおよびド | キュメ | | ン | 小のサポート」セクション、「メカニカル、パッケージ、および注文情報」セクションを追加 | 1 | ## 10 Mechanical, Packaging, and Orderable Information The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation. 23 Product Folder Links: LM1084 ## 重要なお知らせと免責事項 テキサス・インスツルメンツは、技術データと信頼性データ (データシートを含みます)、設計リソース (リファレンス デザインを含みます)、アプリケーションや設計に関する各種アドバイス、Web ツール、安全性情報、その他のリソースを、欠陥が存在する可能性のある「現状のまま」提供しており、商品性および特定目的に対する適合性の黙示保証、第三者の知的財産権の非侵害保証を含むいかなる保証も、明示的または黙示的にかかわらず拒否します。 これらのリソースは、テキサス・インスツルメンツ製品を使用する設計の経験を積んだ開発者への提供を意図したものです。(1) お客様のアプリケーションに適した テキサス・インスツルメンツ製品の選定、(2) お客様のアプリケーションの設計、検証、試験、(3) お客様のアプリケーションに該当する各種規格や、その他のあらゆる安全性、セキュリティ、規制、または他の要件への確実な適合に関する責任を、お客様のみが単独で負うものとします。 上記の各種リソースは、予告なく変更される可能性があります。これらのリソースは、リソースで説明されているテキサス・インスツルメンツ製品を使用するアプリケーションの開発の目的でのみ、テキサス・インスツルメンツはその使用をお客様に許諾します。これらのリソースに関して、他の目的で複製することや掲載することは禁止されています。テキサス・インスツルメンツや第三者の知的財産権のライセンスが付与されている訳ではありません。お客様は、これらのリソースを自身で使用した結果発生するあらゆる申し立て、損害、費用、損失、責任について、テキサス・インスツルメンツおよびその代理人を完全に補償するものとし、テキサス・インスツルメンツは一切の責任を拒否します。 テキサス・インスツルメンツの製品は、テキサス・インスツルメンツの販売条件、または ti.com やかかる テキサス・インスツルメンツ製品の関連資料などのいずれかを通じて提供する適用可能な条項の下で提供されています。テキサス・インスツルメンツがこれらのリソースを提供することは、適用されるテキサス・インスツルメンツの保証または他の保証の放棄の拡大や変更を意味するものではありません。 お客様がいかなる追加条項または代替条項を提案した場合でも、テキサス・インスツルメンツはそれらに異議を唱え、拒否します。 郵送先住所: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2024, Texas Instruments Incorporated www.ti.com 30-Apr-2024 #### **PACKAGING INFORMATION** | Orderable Device | Status (1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan | Lead finish/<br>Ball material | MSL Peak Temp | Op Temp (°C) | Device Marking (4/5) | Samples | |--------------------|------------|------------------|--------------------|------|----------------|------------------------|-------------------------------|---------------------|--------------|----------------------|---------| | LM1084IS-3.3/NOPB | ACTIVE | DDPAK/<br>TO-263 | KTT | 3 | 45 | RoHS-Exempt<br>& Green | SN | Level-3-245C-168 HR | -40 to 125 | LM1084<br>IS-3.3 | Samples | | LM1084IS-5.0/NOPB | ACTIVE | DDPAK/<br>TO-263 | KTT | 3 | 45 | RoHS-Exempt<br>& Green | SN | Level-3-245C-168 HR | -40 to 125 | LM1084<br>IS-5.0 | Samples | | LM1084IS-ADJ/NOPB | ACTIVE | DDPAK/<br>TO-263 | KTT | 3 | 45 | RoHS-Exempt<br>& Green | SN | Level-3-245C-168 HR | -40 to 125 | LM1084<br>IS-ADJ | Samples | | LM1084ISX-3.3/NOPB | ACTIVE | DDPAK/<br>TO-263 | KTT | 3 | 500 | RoHS-Exempt<br>& Green | SN | Level-3-245C-168 HR | -40 to 125 | LM1084<br>IS-3.3 | Samples | | LM1084ISX-5.0/NOPB | ACTIVE | DDPAK/<br>TO-263 | KTT | 3 | 500 | RoHS-Exempt<br>& Green | SN | Level-3-245C-168 HR | -40 to 125 | LM1084<br>IS-5.0 | Samples | | LM1084ISX-ADJ/NOPB | ACTIVE | DDPAK/<br>TO-263 | KTT | 3 | 500 | RoHS-Exempt<br>& Green | SN | Level-3-245C-168 HR | -40 to 125 | LM1084<br>IS-ADJ | Samples | | LM1084IT-3.3/NOPB | ACTIVE | TO-220 | NDE | 3 | 45 | RoHS & Green | SN | Level-1-NA-UNLIM | -40 to 125 | LM1084<br>IT-3.3 | Samples | | LM1084IT-5.0/NOPB | ACTIVE | TO-220 | NDE | 3 | 45 | RoHS & Green | SN | Level-1-NA-UNLIM | -40 to 125 | LM1084<br>IT-5.0 | Samples | | LM1084IT-ADJ/NOPB | ACTIVE | TO-220 | NDE | 3 | 45 | RoHS & Green | SN | Level-1-NA-UNLIM | -40 to 125 | LM1084<br>IT-ADJ | Samples | <sup>(1)</sup> The marketing status values are defined as follows: **ACTIVE:** Product device recommended for new designs. LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect. NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design. PREVIEW: Device has been announced but is not in production. Samples may or may not be available. **OBSOLETE:** TI has discontinued the production of the device. RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption. Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement. <sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free". <sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature. ## **PACKAGE OPTION ADDENDUM** www.ti.com 30-Apr-2024 - (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device. - (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device. - (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width. **Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. www.ti.com 13-May-2024 ### TAPE AND REEL INFORMATION | | Dimension designed to accommodate the component width | |----|-----------------------------------------------------------| | В0 | Dimension designed to accommodate the component length | | K0 | Dimension designed to accommodate the component thickness | | W | Overall width of the carrier tape | | P1 | Pitch between successive cavity centers | #### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE #### \*All dimensions are nominal | Device | Package<br>Type | Package<br>Drawing | | SPQ | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant | |--------------------|------------------|--------------------|---|-----|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------| | LM1084ISX-3.3/NOPB | DDPAK/<br>TO-263 | KTT | 3 | 500 | 330.0 | 24.4 | 10.75 | 14.85 | 5.0 | 16.0 | 24.0 | Q2 | | LM1084ISX-5.0/NOPB | DDPAK/<br>TO-263 | KTT | 3 | 500 | 330.0 | 24.4 | 10.75 | 14.85 | 5.0 | 16.0 | 24.0 | Q2 | | LM1084ISX-ADJ/NOPB | DDPAK/<br>TO-263 | KTT | 3 | 500 | 330.0 | 24.4 | 10.75 | 14.85 | 5.0 | 16.0 | 24.0 | Q2 | www.ti.com 13-May-2024 ### \*All dimensions are nominal | Device | Package Type | Package Drawing | Pins SPQ | | Length (mm) | Width (mm) | Height (mm) | | |--------------------|--------------|-----------------|----------|-----|-------------|------------|-------------|--| | LM1084ISX-3.3/NOPB | DDPAK/TO-263 | ктт | 3 | 500 | 356.0 | 356.0 | 45.0 | | | LM1084ISX-5.0/NOPB | DDPAK/TO-263 | ктт | 3 | 500 | 356.0 | 356.0 | 45.0 | | | LM1084ISX-ADJ/NOPB | DDPAK/TO-263 | KTT | 3 | 500 | 356.0 | 356.0 | 45.0 | | # **PACKAGE MATERIALS INFORMATION** www.ti.com 13-May-2024 ### **TUBE** \*All dimensions are nominal | Device | Package Name | Package Type | Pins | SPQ | L (mm) | W (mm) | T (µm) | B (mm) | |-------------------|--------------|--------------|------|-----|--------|--------|--------|--------| | LM1084IS-3.3/NOPB | KTT | TO-263 | 3 | 45 | 502 | 25 | 8204.2 | 9.19 | | LM1084IS-5.0/NOPB | KTT | TO-263 | 3 | 45 | 502 | 25 | 8204.2 | 9.19 | | LM1084IS-ADJ/NOPB | KTT | TO-263 | 3 | 45 | 502 | 25 | 8204.2 | 9.19 | | LM1084IT-3.3/NOPB | NDE | TO-220 | 3 | 45 | 502 | 33 | 6985 | 4.06 | | LM1084IT-5.0/NOPB | NDE | TO-220 | 3 | 45 | 502 | 33 | 6985 | 4.06 | | LM1084IT-ADJ/NOPB | NDE | TO-220 | 3 | 45 | 502 | 33 | 6985 | 4.06 | TO-263 ### NOTES: - 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. - Features may not exist and shape may vary per different assembly sites. Reference JEDEC registration TO-263, except minimum lead thickness and minimum exposed pad length. TO-263 NOTES: (continued) - 5. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature numbers SLMA002(www.ti.com/lit/slm002) and SLMA004 (www.ti.com/lit/slma004). - 6. Vias are optional depending on application, refer to device data sheet. It is recommended that vias under paste be filled, plugged or tented. TO-263 NOTES: (continued) - 7. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations - design recommendations. 8. Board assembly site may have different recommendations for stencil design. ## 重要なお知らせと免責事項 TI は、技術データと信頼性データ (データシートを含みます)、設計リソース (リファレンス・デザインを含みます)、アプリケーションや設計に関する各種アドバイス、Web ツール、安全性情報、その他のリソースを、欠陥が存在する可能性のある「現状のまま」提供しており、商品性および特定目的に対する適合性の黙示保証、第三者の知的財産権の非侵害保証を含むいかなる保証も、明示的または黙示的にかかわらず拒否します。 これらのリソースは、TI 製品を使用する設計の経験を積んだ開発者への提供を意図したものです。(1) お客様のアプリケーションに適した TI 製品の選定、(2) お客様のアプリケーションの設計、検証、試験、(3) お客様のアプリケーションに該当する各種規格や、その他のあら ゆる安全性、セキュリティ、規制、または他の要件への確実な適合に関する責任を、お客様のみが単独で負うものとします。 上記の各種リソースは、予告なく変更される可能性があります。これらのリソースは、リソースで説明されている TI 製品を使用するアプリケーションの開発の目的でのみ、TI はその使用をお客様に許諾します。これらのリソースに関して、他の目的で複製することや掲載することは禁止されています。TI や第三者の知的財産権のライセンスが付与されている訳ではありません。お客様は、これらのリソースを自身で使用した結果発生するあらゆる申し立て、損害、費用、損失、責任について、TI およびその代理人を完全に補償するものとし、TI は一切の責任を拒否します。 TIの製品は、TIの販売条件、または ti.com やかかる TI 製品の関連資料などのいずれかを通じて提供する適用可能な条項の下で提供されています。TI がこれらのリソースを提供することは、適用される TI の保証または他の保証の放棄の拡大や変更を意味するものではありません。 お客様がいかなる追加条項または代替条項を提案した場合でも、TIはそれらに異議を唱え、拒否します。 郵送先住所:Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2024, Texas Instruments Incorporated