







LM5123-Q1 JAJSKQ9B - DECEMBER 2021 - REVISED DECEMBER 2022

# LM5123-Q1 2.2MHz 広い入力電圧範囲 (V<sub>IN</sub>)、低い静止電流 (I<sub>Q</sub>)、同期整流昇圧 コントローラ、Vour トラッキング付き

### 1 特長

- 車載アプリケーション向けの AEC-Q100 認証取得済 4
  - 温度グレード 1:-40℃~+125℃、T<sub>A</sub>
- 機能安全対応
  - 機能安全システムの設計に役立つ資料を利用可
- 車載用バッテリ駆動アプリケーションの広い動作範囲 に適合
  - 3.8V~42V の入力動作範囲
  - VOUT を 5V~20V または 15V~57V に動的にプ ログラム可能
  - BIAS ≥ 3.8V のときの最小昇圧入力電圧 0.8V
  - V<sub>SUPPLY</sub> > V<sub>LOAD</sub> のときバイパス動作
- バッテリ・ドレインの最小化
  - シャットダウン電流:3uA以下
  - 自動的なモード遷移
  - ディープ・スリープ状態でのバッテリ・ドレイン≤ 11µA (バイパス動作、チャージ・ポンプ・オフ)
  - ディープスリープ状態でのバッテリ・ドレイン≤ 38µA (バイパス動作、チャージ・ポンプ・オン)
  - スリープ時の BIAS I<sub>O</sub> ≤ 13µA (スキップ・モード)
  - 強力な 5V MOSFET ドライバ
- 小さなソリューション・サイズと低いコスト
  - 最大スイッチング周波数:2.2MHz
  - ブート・ダイオード内蔵
  - VIN に対する定ピーク電流制限
  - DCR インダクタ電流センシングをサポート
  - ウェッタブル・フランク付き QFN-20
- AM 帯域の干渉とクロストークを回避
  - 選択可能なクロック同期
  - スイッチング周波数:100kHz~2.2MHz

- スイッチング・モードを選択可能 (FPWM、ダイオー ド・エミュレーション、スキップ・モード)
- EMI 低減
  - プログラム可能な拡散スペクトラム (オプション)
  - リードレス・パッケージ
- プログラマビリティとフレキシビリティ
  - 動的 VOUT トラッキング
  - 動的なスイッチング周波数のプログラミング
  - ライン UVLO をプログラム可能
  - 調整可能なソフト・スタート
  - アダプティブ・デッドタイム制御
  - PGOOD インジケータ
- 保護機能内蔵
  - サイクルごとのピーク電流制限
  - 過電圧保護
  - HB-SW 短絡保護
  - サーマル・シャットダウン

# 2 アプリケーション

- トラッキング機能付き車載用オーディオ電源
- 車載用 LED バイアス電源
- 車載用 HVAC コントローラ電源
- 車載用モーター電源

### 3 概要

The LM5123-Q1 デバイスは、入力範囲が広い同期整流 昇圧コントローラで、ピーク電流モード制御を使用します。

### 製品情報

| 部品番号      | パッケージ <sup>(1)</sup> | 本体サイズ (公称)    |
|-----------|----------------------|---------------|
| LM5123-Q1 | QFN (20)             | 3.5mm × 3.5mm |

利用可能なすべてのパッケージについては、このデータシートの 末尾にある注文情報を参照してください。



代表的なアプリケーション



# **Table of Contents**

| 1 特長                                 | 1 9 Application and Implementation 32 |
|--------------------------------------|---------------------------------------|
| 2 アプリケーション                           |                                       |
| 3 概要                                 |                                       |
| 4 Revision History                   | 0.0.0                                 |
| 5 概要 (続き)                            | 40 Danier Oriente Danament dations    |
| 6 Pin Configuration and Functions    | 11 1 0/0/14                           |
| 7 Specifications                     | 44.4 Lavavit Ovidalinaa               |
| 7.1 Absolute Maximum Ratings         |                                       |
| 7.2 ESD Ratings                      |                                       |
| 7.3 Recommended Operating Conditions |                                       |
| 7.4 Thermal Information              |                                       |
| 7.5 Electrical Characteristics       | 40.0 11.19 1 11.2                     |
| 7.6 Typical Characteristics          |                                       |
| 8 Detailed Description               |                                       |
| 8.1 Overview                         |                                       |
| 8.2 Functional Block Diagram         | 40.55                                 |
| 8.3 Feature Description              |                                       |
| 8.4 Device Functional Modes          |                                       |

# **4 Revision History**

資料番号末尾の英字は改訂を表しています。その改訂履歴は英語版に準じています。

| Changes from Revision A (December 2021) to Revision B (January 2022)                                                                                                                                                                                                 | Page        |
|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|
| <ul> <li>Updated Bias current and battery drain in deep sleep.</li> <li>Updated overvoltage (OVP) and undervoltage threshold (PGOOD).</li> <li>Updated dead time.</li> <li>Updated HB diode resistance.</li> <li>Updated VOUT regulation target voltages.</li> </ul> | 7<br>7<br>7 |
| Changes from Revision * (December 2020) to Revision A (December 2021)                                                                                                                                                                                                | Page        |
| ・ ドキュメントのステータスを事前情報から量産データに変更                                                                                                                                                                                                                                        | 1           |

# 5 概要 (続き)

このデバイスは、シャットダウン時の  $I_Q$  が低く、また、 $I_Q$  が低いスリープ・モードを備えているため、無負荷および軽負荷の状況でバッテリ・ドレインを最小化できます。さらに、このデバイスは、 $I_Q$  が非常に低いディープ・スリープ・モードでのバイパス動作にも対応しているため、電源電圧が昇圧出力レギュレーション目標よりも高い場合の外部バイパス・スイッチが不要です。出力電圧は、トラッキング機能を使用して動的にプログラムできます。

デバイスの入力範囲が広いため、車載用のコールド・クランクおよびロード・ダンプに対応できます。BIAS が 3.8V 以上のとき、最小入力電圧は 0.8V までの範囲で設定できます。スイッチング周波数は、外付け抵抗により 100kHz~2.2MHz の範囲で動的にプログラムされます。2.2MHz でのスイッチングにより、AM 帯域との干渉が最小化され、ソリューション・サイズの小型化と、高速な過渡応答を実現できます。コントローラ・アーキテクチャにより、コンバータ・アーキテクチャと比較して、過酷な周囲温度条件での熱管理を簡素化できます。

V<sub>IN</sub> の全範囲にわたって一定のピーク電流制限、過電圧保護、サーマル・シャットダウンなどの保護機能が内蔵されています。外部クロック同期、プログラム可能なスペクトラム拡散変調、最小限の寄生容量でのリードレス・パッケージは、EMI の低減とクロストークの回避に役立ちます。その他の機能として、ライン UVLO、FPWM、ダイオード・エミュレーション、DCR インダクタ電流センシング、プログラム可能なソフトスタート、パワー・グッド・インジケータがあります。



# **6 Pin Configuration and Functions**



# 20-Pin QFN with Wettable Flanks RGR Package (Top View)

表 6-1. Pin Functions

| PIN        |     | I/O <sup>(1)</sup> | DESCRIPTION                                                                                                                                                                                                                                                                                   |
|------------|-----|--------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| NAME       | NO. | 1/0(-/             | DESCRIPTION                                                                                                                                                                                                                                                                                   |
| CSP        | 1   | I                  | Current sense amplifier input. The pin operates as the positive input pin.                                                                                                                                                                                                                    |
| CSN        | 2   | I                  | Current sense amplifier input. The pin operates as the negative input pin.                                                                                                                                                                                                                    |
| VOUT/SENSE | 3   |                    | Output voltage sensing pin. An internal feedback resistor voltage divider is connected from the pin to AGND. Connect a 0.1-µF local VOUT capacitor from the pin to ground.                                                                                                                    |
| VOOT/SENSE | 3   | '                  | High-side MOSFET drain voltage sensing pin. Connect the pin to the drain of the high-side MOSFET through a short, low inductance path.                                                                                                                                                        |
| PGOOD      | 4   | 0                  | Power-good indicator with open-drain output stage. The pin is grounded when the output voltage is less than the undervoltage threshold. The pin can be left floating if not used.                                                                                                             |
| НО         | 5   | 0                  | High-side gate driver output. Connect directly to the gate of the high-side N-channel MOSFET through a short, low inductance path.                                                                                                                                                            |
| SW         | 6   | P                  | Switching node connection and the high-side MOSFET source voltage sensing pin. Connect directly to the source of the high-side N-channel MOSFET and the drain of the low-side N-channel MOSFET through a short, low inductance path. Connect to PGND for non-synchronous boost configuration. |
| НВ         | 7   | Р                  | High-side driver supply for bootstrap gate drive. Boot diode is internally connected from VCC to the pin. Connect a 0.1-µF capacitor between the pin and SW. Connect to VCC for non-synchronous boost configuration.                                                                          |
| BIAS       | 8   | Р                  | Supply voltage input to the VCC regulator. Connect a 1-µF local BIAS capacitor from the pin to ground.                                                                                                                                                                                        |
| VCC        | 9   | Р                  | Output of the internal VCC regulator and supply voltage input of the internal MOSFET drivers. Connect a 4.7-µF capacitor between the pin and PGND.                                                                                                                                            |
| PGND       | 10  | G                  | Power ground pin. Connect directly to the source of the low-side N-channel MOSFET and the power ground plane through a short, low inductance path.                                                                                                                                            |
| LO         | 11  | 0                  | Low-side gate driver output. Connect directly to the gate of the low-side N-channel MOSFET through a short, low inductance path.                                                                                                                                                              |

### 表 6-1. Pin Functions (continued)

| PIN               |     | <b>3</b> 5         | ₹ 6-1. Pin Functions (continued)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
|-------------------|-----|--------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| NAME              | NO. | I/O <sup>(1)</sup> | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| MODE              | 12  | ı                  | Device switching mode (FPWM, diode emulation, or skip) selection pin. The device is configured to skip mode if the pin is open or if a resistor that is greater than 500 k $\Omega$ is connected from the pin to AGND during initial power-on. The device is configured to FPWM mode by connecting the pin to VCC or if the pin voltage is greater than 2.0 V during power-on. The device is configured to diode emulation mode by connecting the pin to ground or the pin voltage is less than 0.4 V during initial power-on. The switching mode can be dynamically programmed between the FPWM and the DE mode during operation. |
| UVLO/EN           | 13  | ı                  | Enable pin. The pin enables/disables the device. If the pin is less than 0.35 V, the device shuts down. The pin must be raised above 0.65 V to enable the device.  Undervoltage lockout programming pin. The converter start-up and shutdown levels can be programmed by connecting the pin to the supply voltage through a resistor voltage divider. The low-side UVLO resistor must be connected to AGND. Connect to BIAS if not used.                                                                                                                                                                                           |
|                   |     |                    | Synchronization clock input. The internal oscillator can be synchronized to an external clock during operation. Connect to AGND if not used.  Clock dithering/spread spectrum modulation frequency programming pin. If a capacitor is connected between the pin and AGND, the clock dithering/spread spectrum function                                                                                                                                                                                                                                                                                                             |
| SYNC/DITHER/VH/CP | 14  | I/O                | is activated. During the dithering operation, the capacitor is charged and discharged with an internal 20-µA current source/sink. As the voltage on the pin ramps up and down, the oscillator frequency is modulated between –6% and +5% of the nominal frequency set by the RT resistor. The clock dithering/spread spectrum can be deactivated during operation by pulling down the pin to ground.                                                                                                                                                                                                                               |
|                   |     |                    | VCC hold pin. If the pin is greater than 2.0 V, the device holds the VCC pin voltage when the EN pin is grounded, which helps to restart fast without reconfiguration.                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
|                   |     |                    | Charge pump enable pin. If the pin is greater than 2.0 V, the internal charge pump maintains the HB pin voltage above its HB UVLO threshold for bypass operation, which allows the high-side switch to turn on 100% during bypass operation.                                                                                                                                                                                                                                                                                                                                                                                       |
| RT                | 15  | I                  | Switching frequency setting pin. If no external clock is applied to the SYNC pin, the switching frequency is programmed by a single resistor between the pin and AGND. Switching frequency is dynamically programmable during operation.                                                                                                                                                                                                                                                                                                                                                                                           |
|                   |     |                    | 1.0-V internal reference voltage output. Connect a 470-pF capacitor from the pin to AGND. The $V_{OUT}$ regulation target can be programmed by connecting a resistor voltage divider from the pin to TRK. The resistance from the pin to AGND must be always greater than 20 $k\Omega$ if used. Connect the low-side resistor of the divider to AGND.                                                                                                                                                                                                                                                                              |
| VREF/RANGE        | 16  | I/O                | $V_{OUT}$ range selection pin. Lower $V_{OUT}$ range (5 V to 20 V) is selected if the resistance from the pin to AGND is in the range of 75 k $\Omega$ and 100 k $\Omega$ during initial power-on. Upper VOUT range (15 V to 57 V) is selected if the resistance from the pin to AGND is in the range of 20 k $\Omega$ and 35 k $\Omega$ during initial power-on. Boost converter output voltage can be dynamically programmed within the pre-programmed range. The accuracy of the output voltage regulation is specified within the selected range.                                                                              |
| SS                | 17  | I/O                | Soft-start time programming pin. An external capacitor and an internal current source set the ramp rate of the internal error amplifier reference during soft start. The device forces diode emulation during soft-start time.                                                                                                                                                                                                                                                                                                                                                                                                     |
| TRK               | 18  | I                  | Output regulation target programming pin. The $V_{OUT}$ regulation target can be programmed by connecting the pin to VREF through a resistor voltage divider or by controlling the pin voltage directly from a D/A. The recommended operating range of the pin is from 0.25 V to 1.0 V.                                                                                                                                                                                                                                                                                                                                            |
| AGND              | 19  | G                  | Analog ground pin. Connect to the analog ground plane through a wide and short path.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| СОМР              | 20  | 0                  | Output of the internal transconductance error amplifier. Connect the loop compensation components between the pin and AGND.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| EP                | _   |                    | Exposed pad of the package. The EP must be soldered to a large analog ground plane to reduce thermal resistance.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |

<sup>(1)</sup> G = Ground, I = Input, O = Output, P = Power



# 7 Specifications

# 7.1 Absolute Maximum Ratings

Over the recommended operating junction temperature range (unless otherwise specified)(1)

|                       |                                                               | MIN  | MAX                | UNIT |
|-----------------------|---------------------------------------------------------------|------|--------------------|------|
|                       | BIAS to AGND                                                  | -0.3 | 50                 |      |
|                       | UVLO to AGND                                                  | -0.3 | BIAS + 0.3         |      |
|                       | CSP to AGND                                                   | -0.3 | 50                 |      |
|                       | CSP to CSN                                                    | -0.3 | 0.3                |      |
|                       | VOUT to AGND                                                  | -0.3 | 65                 |      |
|                       | HB to AGND                                                    | -0.3 | 65                 |      |
| Input <sup>(2)</sup>  | HB to SW                                                      | -0.3 | 5.8 <sup>(3)</sup> | V    |
|                       | SW to AGND                                                    | -0.3 | 60                 |      |
|                       | SW to AGND (50ns)                                             | -1   |                    |      |
|                       | MODE, SYNC, TRK to AGND                                       | -0.3 | 5.5                |      |
|                       | PGOOD to AGND                                                 | -0.3 | VOUT + 0.3         |      |
|                       | RT to AGND                                                    | -0.3 | 2.5                |      |
|                       | PGND to AGND                                                  | -0.3 | 0.3                |      |
|                       | VCC to AGND                                                   | -0.3 | 5.8 <sup>(3)</sup> |      |
| Output <sup>(2)</sup> | HO to SW (50 ns)                                              | -1   |                    | V    |
| Output-               | LO to PGND (50 ns)                                            | -1   |                    | V    |
|                       | VREF, SS, COMP to AGND <sup>(4)</sup>                         | -0.3 | 5.5                |      |
| Operating jur         | Operating junction temperature, T <sub>J</sub> <sup>(5)</sup> |      | 150                | °C   |
| Storage temp          | perature, T <sub>STG</sub>                                    | -55  | 150                | C    |

<sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

- (2) It is not allowed to apply an external voltage directly to VREF, COMP, SS, RT, LO, and HO pins.
- (3) Operating lifetime is de-rated when the pin voltage is greater than 5.5 V.
- (4) Maximum VREF pin sourcing current is 50 μA.
- (5) High junction temperatures degrade operating lifetimes. Operating lifetime is de-rated for junction temperatures greater than 125°C.

# 7.2 ESD Ratings

|                    |               |                                                                                           | VALUE       | UNIT  |         |
|--------------------|---------------|-------------------------------------------------------------------------------------------|-------------|-------|---------|
|                    | Electrostatic | Human-body model (HBM), per AEC Q100-002 <sup>(1)</sup><br>HBM ESD Classification Level 2 |             | ±2000 |         |
| V <sub>(ESD)</sub> | discharge     | Charged-device model (CDM), per AEC Q100-011                                              | All pins    | ±500  | \ \ \ \ |
|                    |               | CDM ESD Classification Level C4B                                                          | Corner pins | ±750  |         |

(1) AEC Q100-002 indicates that HBM stressing shall be in accordance with the ANSI/ESDA/JEDEC JS-001 specification.

Submit Document Feedback

Copyright © 2022 Texas Instruments Incorporated

# 7.3 Recommended Operating Conditions

Over the recommended operating junction temperature range (unless otherwise specified)(1)

|                                     |                                               | MIN  | NOM MAX          | UNIT |
|-------------------------------------|-----------------------------------------------|------|------------------|------|
| V <sub>SUPPLY(BOOST)</sub>          | Boost converter input (when BIAS ≥ 3.8 V)     | 0.8  | 42               |      |
| V <sub>LOAD(BOOST)</sub>            | Boost converter output                        | 5    | 57               |      |
| V <sub>BIAS</sub>                   | BIAS input                                    | 3.8  | 42               |      |
| V <sub>UVLO</sub>                   | UVLO input                                    | 0    | 42               | V    |
| V <sub>CSP</sub> , V <sub>CSN</sub> | Current sense input                           | 0.8  | 42               | V    |
| V <sub>VOUT</sub>                   | Boost output sense                            | 5    | 57               |      |
| V <sub>TRK</sub>                    | TRK input                                     | 0.25 | 1 <sup>(3)</sup> |      |
| V <sub>SYNC</sub>                   | Synchronization pulse input                   | 0    | 5.25             |      |
| f <sub>SW</sub>                     | Typical switching frequency                   | 100  | 2200             | kHz  |
| f <sub>SYNC</sub>                   | Synchronization pulse frequency               | 200  | 2200             | KIZ  |
| T <sub>J</sub>                      | Operating junction temperature <sup>(2)</sup> | -40  | 150              | °C   |

<sup>(1)</sup> Operating Ratings are conditions under the device is intended to be functional. For specifications and test conditions, see *Electrical Characteristics*.

### 7.4 Thermal Information

|                       | THERMAL METRIC <sup>(1)</sup>                | RGR (QFN) | UNIT |
|-----------------------|----------------------------------------------|-----------|------|
|                       | I HERIMAL METRICO                            | 20 PINS   | UNII |
| R <sub>qJA</sub>      | Junction-to-ambient thermal resistance       | 43.3      | °C/W |
| R <sub>qJC(top)</sub> | Junction-to-case (top) thermal resistance    | 39.9      | °C/W |
| R <sub>qJB</sub>      | Junction-to-board thermal resistance         | 17.8      | °C/W |
| УЈТ                   | Junction-to-top characterization parameter   | 0.8       | °C/W |
| УЈВ                   | Junction-to-board characterization parameter | 17.8      | °C/W |
| R <sub>qJC(bot)</sub> | Junction-to-case (bottom) thermal resistance | 5.3       | °C/W |

For more information about traditional and new thermal metrics, see the <u>Semiconductor and IC Package Thermal Metrics</u> application report.

# 7.5 Electrical Characteristics

Typical values correspond to  $T_J$  = 25°C. Minimum and maximum limits apply over  $T_J$  = -40°C to 125°C. Unless otherwise stated,  $V_{BIAS}$  = 12 V,  $V_{VOUT}$  = 12 V,  $R_T$  = 9.09 k $\Omega$ ,  $R_{VREF}$  = 65 k $\Omega$ 

|                       | PARAMETER                                                                                                    | TEST CONDITIONS                                                                                          | MIN | TYP | MAX | UNIT |
|-----------------------|--------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------|-----|-----|-----|------|
| SUPPLY CURR           | RENT(BIAS, VCC, VOUT)                                                                                        |                                                                                                          |     |     |     |      |
| I <sub>BIAS-SD</sub>  | BIAS current in shutdown                                                                                     | V <sub>UVLO</sub> = 0 V, V <sub>OUT</sub> = 11.3 V                                                       |     | 2.5 | 5   | μΑ   |
| I <sub>BIAS-DS1</sub> | BIAS current in deep sleep (skip<br>or diode emulation mode, charge<br>pump off, VCC is supplied by<br>BIAS) | V <sub>UVLO</sub> = 2.5 V, V <sub>TRK</sub> = 0.25 V, V <sub>SYNC</sub> = 0 V, V <sub>OUT</sub> = 12 V   |     | 10  | 16  | μА   |
| I <sub>BIAS-DS2</sub> | BIAS current in deep sleep<br>(FPWM mode, charge pump off,<br>VCC is supplied by BIAS)                       | V <sub>UVLO</sub> = 2.5 V, V <sub>TRK</sub> = 0.25 V, V <sub>SYNC</sub> = 0 V, V <sub>OUT</sub> = 12 V   |     | 40  | 69  | μΑ   |
| I <sub>BIAS-DS3</sub> | BIAS current in deep sleep (skip<br>or diode emulation mode, charge<br>pump on, VCC is supplied by<br>BIAS)  | V <sub>UVLO</sub> = 2.5 V, V <sub>TRK</sub> = 0.25 V, V <sub>SYNC</sub> = 2.5 V, V <sub>OUT</sub> = 12 V |     | 32  | 60  | μА   |
| I <sub>BIAS-DS4</sub> | BIAS current in deep sleep<br>(FPWM mode, charge pump on,<br>VCC is supplied by BIAS)                        | V <sub>UVLO</sub> = 2.5 V, V <sub>TRK</sub> = 0.25 V, V <sub>SYNC</sub> = 2.5 V, V <sub>OUT</sub> = 12 V |     | 114 | 154 | μΑ   |

<sup>(2)</sup> High junction temperatures degrade operating lifetimes. Operating lifetime is de-rated for junction temperatures greater than 125°C.

<sup>(3)</sup> The maximum TRK pin voltage is limited to 0.95 V when the upper V<sub>OUT</sub> range is selected.



Typical values correspond to  $T_J$  = 25°C. Minimum and maximum limits apply over  $T_J$  = -40°C to 125°C. Unless otherwise stated,  $V_{BIAS}$  = 12 V,  $V_{VOUT}$  = 12 V,  $R_T$  = 9.09 k $\Omega$ ,  $R_{VREF}$  = 65 k $\Omega$ 

|                              | PARAMETER                                                                   | TEST CONDITIONS                                                                           | MIN   | TYP   | MAX   | UNIT |
|------------------------------|-----------------------------------------------------------------------------|-------------------------------------------------------------------------------------------|-------|-------|-------|------|
| I <sub>BIAS-SLEEP</sub>      | BIAS current in sleep (skip mode, VCC is supplied by BIAS)                  | V <sub>UVLO</sub> = 2.5 V, V <sub>TRK</sub> = 0.25 V, MODE = OPEN, V <sub>OUT</sub> = 5 V |       | 13    | 17.5  | μΑ   |
| BIAS-ACTIVE                  | BIAS current in active (non-<br>switching, VCC is supplied by<br>BIAS)      | V <sub>UVLO</sub> = 2.5 V, V <sub>TRK</sub> = 0.6 V, MODE = VCC                           |       | 1.2   | 1.5   | mA   |
| I <sub>VOUT-SD</sub>         | VOUT current in shutdown                                                    | V <sub>UVLO</sub> = 0 V, V <sub>OUT</sub> = 11.3 V                                        |       |       | 1     | μA   |
| I <sub>VOUT-DS</sub>         | VOUT current in deep sleep (diode emulation mode)                           | V <sub>UVLO</sub> = 2.5 V, V <sub>TRK</sub> = 0.25 V, V <sub>OUT</sub> = 12 V             |       | 1.2   | 1.5   | μΑ   |
| I <sub>VOUT-ACTIVE</sub>     | VOUT current in active (non-switching)                                      | V <sub>UVLO</sub> = 2.5 V, V <sub>TRK</sub> = 0.6 V, MODE = VCC                           |       | 42    | 55    | μΑ   |
| I <sub>BATTERY-SD</sub>      | Battery drain in shutdown                                                   | V <sub>UVLO</sub> = 0 V, V <sub>OUT</sub> = 11.3 V                                        |       | 2.5   | 5     | μA   |
| I <sub>BATTERY-DS1</sub>     | Battery drain in deep sleep (skip or diode emulation mode, charge pump off) | V <sub>UVLO</sub> = 2.5 V, V <sub>TRK</sub> = 0.25 V, V <sub>SYNC</sub> = 0 V             |       | 11    | 17    | μΑ   |
| I <sub>BATTERY-DS2</sub>     | Battery drain in deep<br>sleep (FPWM mode, charge<br>pump off)              | V <sub>UVLO</sub> = 2.5 V, V <sub>TRK</sub> = 0.25 V, V <sub>SYNC</sub> = 0 V             |       | 41    | 70    | μΑ   |
| BATTERY-DS3                  | Battery drain in deep sleep (skip or diode emulation mode, charge pump on)  | V <sub>UVLO</sub> = 2.5 V, V <sub>TRK</sub> = 0.25 V, V <sub>SYNC</sub> = 2.5 V           |       | 33    | 62    | μΑ   |
| I <sub>BATTERY-DS4</sub>     | Battery drain in deep<br>sleep (FPWM mode, charge<br>pump on)               | V <sub>UVLO</sub> = 2.5 V, V <sub>TRK</sub> = 0.25 V, V <sub>SYNC</sub> = 2.5 V           |       | 115   | 155   | μΑ   |
| ENABLE, UVLO                 |                                                                             |                                                                                           |       |       |       |      |
| V <sub>EN-RISING</sub>       | Enable threshold                                                            | EN rising                                                                                 | 0.45  | 0.55  | 0.65  | V    |
| V <sub>EN-FALLING</sub>      | Enable threshold                                                            | EN falling                                                                                | 0.35  | 0.45  | 0.55  | V    |
| V <sub>EN-HYS</sub>          | Enable hysteresis                                                           | EN falling                                                                                | 55    | 90    | 130   | mV   |
| I <sub>UVLO-HYS</sub>        | UVLO pulldown hysteresis current                                            | V <sub>UVLO</sub> = 0.7 V                                                                 | 8     | 10    | 12    | μΑ   |
| V <sub>UVLO-RISING</sub>     | UVLO threshold                                                              | UVLO rising                                                                               | 1.05  | 1.1   | 1.15  | V    |
| V <sub>UVLO-FALLING</sub>    | UVLO threshold                                                              | UVLO falling                                                                              | 1.025 | 1.075 | 1.125 | V    |
| V <sub>UVLO-HYS</sub>        | UVLO hysteresis                                                             | UVLO falling                                                                              |       | 25    |       | mV   |
| SYNC/DITHER/VH               | /CP                                                                         | -                                                                                         |       |       |       |      |
| V <sub>SYNC-RISING</sub>     | SYNC threshold/SYNC detection threshold                                     | SYNC rising                                                                               |       |       | 2     | ٧    |
| V <sub>SYNC-FALLING</sub>    | SYNC threshold                                                              | SYNC falling                                                                              | 0.4   |       |       | V    |
|                              | Minimum SYNC pull up pulse width                                            |                                                                                           |       |       | 100   | ns   |
| I <sub>DITHER</sub>          | Dither source/sink current                                                  |                                                                                           | 16    | 21    | 26    | μA   |
| $\Delta f_{SW1}$             | f <sub>SW</sub> modulation (upper limit)                                    |                                                                                           |       | 5%    |       |      |
| $\Delta f_{SW2}$             | f <sub>SW</sub> modulation (lower limit)                                    |                                                                                           |       | -6%   |       |      |
| V <sub>DITHER-FALLING</sub>  | Dither disable threshold                                                    |                                                                                           | 0.65  | 0.75  | 0.85  | V    |
| vcc                          |                                                                             |                                                                                           |       |       |       |      |
| V <sub>VCC-REG1</sub>        | VCC regulation                                                              | I <sub>VCC</sub> = 100 mA                                                                 | 4.75  | 5     | 5.25  | V    |
| V <sub>VCC-REG2</sub>        | VCC regulation                                                              | No load                                                                                   | 4.75  | 5     | 5.25  | V    |
| V <sub>VCC-REG3</sub>        | VCC regulation during dropout                                               | V <sub>BIAS</sub> = 3.8 V, I <sub>VCC</sub> = 100 mA                                      | 3.45  |       |       | V    |
| V <sub>VCC-UVLO-RISING</sub> | VCC UVLO threshold                                                          | VCC rising                                                                                | 3.55  | 3.65  | 3.75  | V    |
|                              |                                                                             |                                                                                           |       |       |       |      |

Product Folder Links: LM5123-Q1

Submit Document Feedback

Copyright © 2022 Texas Instruments Incorporated

Typical values correspond to  $T_J$  = 25°C. Minimum and maximum limits apply over  $T_J$  = -40°C to 125°C. Unless otherwise stated,  $V_{BIAS}$  = 12 V,  $V_{VOUT}$  = 12 V,  $R_T$  = 9.09 k $\Omega$ ,  $R_{VREF}$  = 65 k $\Omega$ 

| IVCC-CL CONFIGURATION VMODE-RISING VMODE-FALLING RT VRT VREF, TRK, VOI | FPWM mode threshold  Diode emulation mode threshold  RT regulation | V <sub>VCC</sub> = 4 V  MODE rising  MODE falling                            | 0.4   |     | 2.0   | mA<br>V |
|------------------------------------------------------------------------|--------------------------------------------------------------------|------------------------------------------------------------------------------|-------|-----|-------|---------|
| CONFIGURATION VMODE-RISING VMODE-FALLING RT VRT VREF, TRK, VOI         | FPWM mode threshold  Diode emulation mode threshold  RT regulation | •                                                                            | 0.4   |     | 2.0   | V       |
| V <sub>MODE-FALLING</sub><br>RT<br>V <sub>RT</sub><br>VREF, TRK, VOI   | Diode emulation mode threshold  RT regulation                      | •                                                                            | 0.4   |     | 2.0   | V       |
| RT<br>V <sub>RT</sub><br>VREF, TRK, VOI                                | RT regulation                                                      | MODE falling                                                                 | 0.4   |     |       |         |
| RT<br>V <sub>RT</sub><br>VREF, TRK, VOI                                | UT                                                                 |                                                                              |       |     |       | V       |
| VREF, TRK, VOI                                                         | UT                                                                 |                                                                              |       |     | -     |         |
|                                                                        |                                                                    |                                                                              |       | 0.5 |       | V       |
| V <sub>REF</sub>                                                       | VREF regulation target                                             |                                                                              |       |     | •     |         |
|                                                                        | 1 5                                                                |                                                                              | 0.99  | 1   | 1.005 | V       |
| V <sub>OUT-REG</sub>                                                   | VOUT regulation target1 with resistor divider (lower VOUT range)   | VREF resistor divider to make $V_{TRK}$ = 0.25 V, $R_{VREF}$ = 65 k $\Omega$ | 4.915 | 5   | 5.085 | V       |
| V <sub>OUT-REG</sub>                                                   | VOUT regulation target2 with resistor divider (lower VOUT range)   | VREF resistor divider to make $V_{TRK}$ = 0.5 V, $R_{VREF}$ = 65 k $\Omega$  | 9.9   | 10  | 10.1  | V       |
| V <sub>OUT-REG</sub>                                                   | VOUT regulation target3 with resistor divider (lower VOUT range)   | VREF resistor divider to make $V_{TRK}$ = 1.0 V, $R_{VREF}$ = 65 k $\Omega$  | 19.8  | 20  | 20.2  | V       |
| V <sub>OUT-REG</sub>                                                   | VOUT regulation target4 with resistor divider (upper VOUT range)   | VREF resistor divider to make $V_{TRK}$ = 0.25 V, $R_{VREF}$ = 35 kΩ         | 14.74 | 15  | 15.24 | V       |
| V <sub>OUT-REG</sub>                                                   | VOUT regulation target5 with resistor divider (upper VOUT range)   | VREF resistor divider to make $V_{TRK}$ = 0.5 V, $R_{VREF}$ = 35 k $\Omega$  | 29.7  | 30  | 30.3  | V       |
| V <sub>OUT-REG</sub>                                                   | VOUT regulation target6 with resistor divider (upper VOUT range)   | VREF resistor divider to make $V_{TRK}$ = 0.95 V, $R_{VREF}$ = 35 kΩ         | 56.43 | 57  | 57.57 | V       |
| V <sub>OUT-REG</sub>                                                   | VOUT regulation target1 using TRK (lower VOUT range)               | $V_{TRK}$ = 0.25 V, $R_{VREF}$ = 65 k $\Omega$                               | 4.91  | 5   | 5.09  | V       |
| V <sub>OUT-REG</sub>                                                   | VOUT regulation target2 using TRK (lower VOUT range)               | $V_{TRK}$ = 0.5 V, $R_{VREF}$ = 65 k $\Omega$                                | 9.88  | 10  | 10.11 | V       |
| V <sub>OUT-REG</sub>                                                   | VOUT regulation target3 using TRK (lower VOUT range)               | $V_{TRK}$ = 1.0 V, $R_{VREF}$ = 65 k $\Omega$                                | 19.8  | 20  | 20.2  | V       |
| V <sub>OUT-REG</sub>                                                   | VOUT regulation target4 using TRK (upper VOUT range)               | $V_{TRK}$ = 0.25 V, $R_{VREF}$ = 35 k $\Omega$                               | 14.71 | 15  | 15.25 | V       |
| V <sub>OUT-REG</sub>                                                   | VOUT regulation target5 using TRK (upper VOUT range)               | $V_{TRK}$ = 0.5 V, $R_{VREF}$ = 35 k $\Omega$                                | 29.6  | 30  | 30.3  | V       |
| V <sub>OUT-REG</sub>                                                   | VOUT regulation target6 using TRK (upper VOUT range)               | $V_{TRK}$ = 0.95 V, $R_{VREF}$ = 35 k $\Omega$                               | 56.45 | 57  | 57.5  | V       |
| I <sub>TRK</sub>                                                       | TRK bias current                                                   |                                                                              |       |     | 1     | uA      |
| SOFT START, D                                                          | E to FPWM TRANSITION                                               |                                                                              |       |     |       |         |
| I <sub>SS</sub>                                                        | Soft-start current                                                 |                                                                              | 17    | 20  | 23    | μΑ      |
| V <sub>SS-DONE</sub>                                                   | MODE transition start                                              | SS rising                                                                    | 1.3   | 1.5 | 1.7   | V       |
| R <sub>SS</sub>                                                        | SS pulldown switch R <sub>DSON</sub>                               |                                                                              |       | 30  | 70    | Ω       |
| V <sub>SS-DIS</sub>                                                    | SS discharge detection threshold                                   |                                                                              | 30    | 50  | 75    | mV      |
| $V_{SS-FB}$                                                            | Internal SS to FB clamp                                            | V <sub>FB</sub> = 0 V                                                        |       | 55  | 75    | mV      |
| CURRENT SEN                                                            | SE (CSP, CSN, SW, SENSE)                                           |                                                                              |       |     |       |         |
| V <sub>SLOPE</sub>                                                     | Peak slope compensation amplitude                                  | Referenced to CS input                                                       |       | 45  |       | mV      |
| A <sub>CS</sub>                                                        | Current sense amplifier gain                                       | CSP = 3.0 V                                                                  |       | 10  |       | V/V     |



Typical values correspond to  $T_J$  = 25°C. Minimum and maximum limits apply over  $T_J$  = -40°C to 125°C. Unless otherwise stated,  $V_{BIAS}$  = 12 V,  $V_{VOUT}$  = 12 V,  $R_T$  = 9.09 k $\Omega$ ,  $R_{VREF}$  = 65 k $\Omega$ 

|                           | PARAMETER                                                       | TEST CONDITIONS                                    | MIN    | TYP   | MAX   | UNIT   |
|---------------------------|-----------------------------------------------------------------|----------------------------------------------------|--------|-------|-------|--------|
|                           | Current sense amplifier gain                                    | CSP = 1.5 V                                        |        | 10    |       | V/V    |
| V <sub>CLTH</sub>         | Positive peak current limit threshold (CSP-CSN)                 | CSP = 3.0 V, MODE = GND                            | 54     | 60    | 66    | mV     |
|                           | Positive peak current limit threshold (CSP-CSN)                 | CSP = 1.5 V, MODE = GND                            | 51     | 60    | 72    | mV     |
| V <sub>ZCD-DE</sub>       | ZCD threshold (SW-SENSE)                                        | MODE = GND                                         |        | 4     |       | mV     |
| I <sub>CSN</sub>          | CSN bias current                                                |                                                    |        |       | 1     | μΑ     |
| I <sub>CSP</sub>          | CSP bias current                                                |                                                    |        | 110   |       | μA     |
| BOOT FAULT PI             | ROTECTION (HB)                                                  | 1                                                  |        | ,     | -     |        |
|                           | Maximum replenish pulse cycles                                  |                                                    |        | 4     |       | cycles |
|                           | Replenish off cycles                                            |                                                    |        | 12    |       | cycles |
|                           | Number of sets to enter hiccup mode protection                  |                                                    |        | 4     |       | sets   |
|                           | Off-cycle during hiccup mode off                                |                                                    |        | 512   |       | cycles |
| ERROR AMPLIF              | TIER (COMP)                                                     |                                                    |        |       |       |        |
| Gm                        | Transconductance                                                |                                                    |        | 1     |       | mA/V   |
| I <sub>SOURCE-MAX</sub>   | Maximum COMP sourcing current                                   | V <sub>COMP</sub> = 0 V                            | 95     |       |       | μΑ     |
| I <sub>SINK-MAX</sub>     | Maximum COMP sinking current                                    | V <sub>COMP</sub> = 1.8 V                          | 90     |       |       | μA     |
| V <sub>CLAMP-MAX</sub>    | COMP maximum clamp voltage                                      | COMP rising                                        | 1.8    | 2.2   | 2.55  | V      |
| V <sub>CLAMP-MIN</sub>    | COMP minimum clamp voltage, active in sleep and deep sleep mode | COMP falling                                       | 0.25   |       |       | V      |
| PULSE WIDTH I             | MODULATION (PWM)                                                |                                                    |        |       |       |        |
| f <sub>SW1</sub>          | Switching frequency                                             | R <sub>T</sub> = 220 kΩ                            | 85     | 100   | 115   | kHz    |
| f <sub>SW2</sub>          | Switching frequency                                             | $R_T = 9.09 \text{ k}\Omega$                       | 1980   | 2200  | 2420  | kHz    |
| t <sub>ON-MIN</sub>       | Minimum controllable on-time                                    | $R_T = 9.09 \text{ k}\Omega$                       | 14     | 20    | 50    | ns     |
| t <sub>OFF-MIN</sub>      | Minimum forced off-time                                         | $R_T = 9.09 \text{ k}\Omega$                       | 70     | 95    | 115   | ns     |
| D <sub>MAX1</sub>         | Maximum duty cycle limit                                        | R <sub>T</sub> = 220 kΩ                            | 90%    | 94%   | 98%   |        |
| D <sub>MAX2</sub>         | Maximum duty cycle limit                                        | $R_T = 9.09 \text{ k}\Omega$                       | 75%    | 80%   | 83%   |        |
| LOW IQ SLEEP              | MODE                                                            | 1                                                  |        | ,     | -     |        |
| V <sub>WAKE</sub>         | Internal wakeup threshold                                       | VOUT falling (referenced to V <sub>OUT-REG</sub> ) |        | 98.5% |       |        |
|                           | Sleep to wake-up delay                                          | $R_T = 9.09 \text{ k}\Omega$                       |        | 5     |       | μs     |
| PGOOD, OVP                |                                                                 |                                                    |        |       |       |        |
| V <sub>OVTH-RISING</sub>  | Overvoltage threshold (OVP threshold)                           | VOUT rising (reference to V <sub>OUT-REG</sub> )   | 104.5% | 108%  | 111%  |        |
| V <sub>OVTH-FALLING</sub> | Overvoltage threshold (OVP threshold)                           | VOUT falling (reference to V <sub>OUT-REG</sub> )  | 100.5% | 105%  | 109%  |        |
| V <sub>UVTH-RISING</sub>  | Undervoltage threshold (PGOOD threshold)                        | VOUT rising (reference to V <sub>OUT-REG</sub> )   | 91.5%  | 94%   | 98%   |        |
| V <sub>UVTH-FALLING</sub> | Undervoltage threshold (PGOOD threshold)                        | VOUT falling (reference to V <sub>OUT-REG</sub> )  | 89.5%  | 92%   | 95.5% |        |
|                           | UV comparator deglich filter                                    | Rising edge                                        |        | 26    |       | μs     |
|                           | UV comparator deglich filter                                    | Falling edge                                       |        | 21    |       | μs     |
| R <sub>PGOOD</sub>        | PGOOD pulldown switch R <sub>DSON</sub>                         |                                                    |        | 90    | 180   | Ω      |
| 1 0000                    |                                                                 |                                                    |        |       |       |        |

Submit Document Feedback

Copyright © 2022 Texas Instruments Incorporated

Typical values correspond to  $T_J$  = 25°C. Minimum and maximum limits apply over  $T_J$  = -40°C to 125°C. Unless otherwise stated,  $V_{BIAS}$  = 12 V,  $V_{VOUT}$  = 12 V,  $R_T$  = 9.09 k $\Omega$ ,  $R_{VREF}$  = 65 k $\Omega$ 

|                         | PARAMETER                           | TEST CONDITIONS    | MIN | TYP  | MAX  | UNIT |
|-------------------------|-------------------------------------|--------------------|-----|------|------|------|
|                         | High-state voltage drop (HO driver) | 100-mA sinking     |     | 0.08 | 0.15 | V    |
|                         | Low-state voltage drop (HO driver)  | 100-mA sourcing    |     | 0.04 | 0.1  | V    |
|                         | High-state voltage drop (LO driver) | 100-mA sinking     |     | 0.08 | 0.17 | V    |
|                         | Low-state voltage drop (LO driver)  | 100-mA sourcing    |     | 0.04 | 0.1  | V    |
| V <sub>HB-UVLO</sub>    | HB-SW UVLO threshold                | HB-SW falling      | 2.2 | 2.5  | 3.0  | V    |
| I <sub>HB-SLEEP</sub>   | HB quiescent current in sleep       | HB-SW = 5V         |     | 3.5  | 7    | μΑ   |
| t <sub>DHL</sub>        | HO off to LO on deadtime            |                    |     | 20   |      | ns   |
| t <sub>DLH</sub>        | LO off to HO on deadtime            |                    |     | 22   |      | ns   |
|                         | HB diode resistance                 |                    |     | 1.2  |      | Ω    |
| THERMAL SHU             | UTDOWN                              | ,                  |     |      | '    |      |
| T <sub>TSD-RISING</sub> | Thermal shutdown threshold          | Temperature rising |     | 175  |      | °C   |
| T <sub>TSD-HYS</sub>    | Thermal shutdown hysteresis         |                    |     | 15   |      | °C   |



# 7.6 Typical Characteristics



# 7.6 Typical Characteristics (continued)





# 7.6 Typical Characteristics (continued)



# **8 Detailed Description**

### 8.1 Overview

The LM5123-Q1 device is a wide input range synchronous boost controller that employs peak current mode control. The device features a low shutdown  $I_Q$  and a low  $I_Q$  sleep mode, which minimizes battery drain at no/light load condition. The device also supports an ultra-low  $I_Q$  deep sleep mode with bypass operation, which eliminates the need for an external bypass switch when the supply voltage is greater than the boost output regulation target. The output voltage can be dynamically programmed by using the tracking function.

The wide input range of the device supports automotive cold-crank and load dump. The minimum input voltage can be as low as 0.8 V when BIAS is equal to or greater than 3.8 V. The switching frequency is dynamically programmed with an external resistor from 100 kHz to 2.2 MHz. Switching at 2.2 MHz minimizes AM band interference and allows for a small solution size and fast transient response. Controller architecture simplifies thermal management at harsh ambient temperature conditions when compared to converter architectures.

The device has built-in protection features such as peak current limit, which is constant over VIN, overvoltage protection, and thermal shutdown. External clock synchronization, programmable spread spectrum modulation, and a lead-less package with minimal parasitic, help reduce EMI and avoid cross talk. Additional features include the following:

- Line UVLO
- FPWM
- Diode emulation
- DCR inductor current sensing
- Programmable soft start
- · Power-good indicator

# 8.2 Functional Block Diagram



# 8.3 Feature Description

#### Note

Read through  $\forall \not > \exists \gt 8.4$  before reading the feature description of the device. It is recommended to understand which device functional modes and what type of light load switching modes are supported by the device.

The parameters or thresholds values mentioned in this section are reference values unless otherwise specified. Refer to the *Electrical Characteristics* to find the minimum, maximum, and typical values.

### 8.3.1 Device Enable/Disable (EN, VH Pin)

The device shuts down when EN is less than the EN threshold ( $V_{EN}$ ) and VH is less than the SYNC threshold ( $V_{SYNC}$ ). The device is enabled when EN is greater than  $V_{EN}$  or VH is greater than  $V_{SYNC}$ . The VH pin provides a 40-µs internal delay before the device shuts down.

During shutdown a  $33-k\Omega$  internal pulldown resistor on the EN pin is connected to GND to prevent a false turnon when the pin is floating. Once EN goes above the EN threshold ( $V_{EN}$ ), the  $33-k\Omega$  resistor is disconnected and the  $I_{UVLO-HYS}$  current source is enabled to provide the UVLO functionality. The  $I_{UVLO-HYS}$  current is designed to avoid chatter around the EN threshold voltage.



図 8-1. EN/UVLO Circuit

### 8.3.2 High Voltage VCC Regulator (BIAS, VCC Pin)

The device features a high voltage 5-V VCC regulator, which is sourced from the BIAS pin. The internal VCC regulator turns on 50  $\mu$ s after the device is enabled, and 120- $\mu$ s device configuration starts when VCC is above VCC UVLO threshold (V<sub>VCC-UVLO</sub>). The device configuration is reset when the device shuts down or VCC falls down below 2.2 V. The preferred way to reconfigure the device is to shut down the device. During configuration time, the light load switching mode and VOUT range are selected.

The high voltage VCC regulator allows the connection of the BIAS pin directly to supply voltages from 3.8 V to 42 V. When BIAS is less than the 5-V VCC regulation target ( $V_{VCC-REG}$ ), the VCC output tracks the BIAS pin voltage with a small dropout voltage which is caused by 1.7- $\Omega$  resistance of the VCC regulator.

The recommended VCC capacitor value is 4.7  $\mu$ F. The VCC capacitor should be populated between VCC and PGND as close to the device. The recommended BIAS capacitor value is 1.0  $\mu$ F. The BIAS capacitor must be populated between BIAS and PGND close to the device.

Submit Document Feedback

Copyright © 2022 Texas Instruments Incorporated



図 8-2. High Voltage VCC Regulator

The VCC regulator features a VCC current limit function that prevents device damage when the VCC pin is shorted to ground accidentally. The minimum sourcing capability of the VCC regulator is 100 mA ( $I_{VCC-CL}$ ) during either the device configuration time or active mode operation. The minimum sourcing capability of the VCC regulator is reduced to 1 mA during sleep mode or deep sleep mode, or when EN is less than  $V_{EN}$  and VH is greater than  $V_{SYNC}$ . The VCC regulator supplies the internal drivers and other internal circuits. The external MOSFETs must be carefully selected to make the driver current consumption less than  $I_{VCC-CL}$ . The driver current consumption can be calculated in  $\overrightarrow{\times}$  1.

$$I_{G} = 2 \times Q_{G@5V} \times f_{SW} \tag{1}$$

where

Q<sub>G@5V</sub> is the N-channel MOSFET gate charge at 5 V gate-source voltage.

If VIN operation below 3.8 V is required, the BIAS pin must be connected to the output of the boost converter  $(V_{LOAD})$ . By connecting the BIAS pin to  $V_{LOAD}$ , the boost converter input voltage  $(V_{SUPPLY})$  can drop down to 0.8 V if BIAS is greater than 3.8 V. See  $299 \times 10^{-10} \times 10^{-10}$  8.3.17 for more detailed information about the minimum  $V_{SUPPLY}$ .

### 8.3.3 Light Load Switching Mode Selection (MODE Pin)

The light load switching mode is selected during the device configuration. The device is configured to skip mode when the MODE pin is floating or a resistor that is greater than 500 k $\Omega$  is connected between MODE and AGND during the device configuration. Once the device is configured to skip mode, the light load switching mode cannot be changed until reconfiguring the device.

If the MODE pin voltage is less than 0.4 V ( $V_{MODE-FALLING}$ ) or grounded during the device configuration, the device is configured to diode emulation (DE) mode. If the MODE pin voltage is greater than 2.0 V ( $V_{MODE-RISING}$ ) or connected to VCC during the device configuration, the device is configured to forced PWM (FPWM) mode. If the device is configured to DE or FPWM mode, the light load switching mode can be dynamically changed between DE and FPWM modes during operation without reconfiguration.



図 8-3. MODE Selection Circuit

### 8.3.4 V<sub>OUT</sub> Range Selection (RANGE Pin)

The programmable  $V_{OUT}$  range is selected during the device configuration and it cannot be changed until the user reconfigures the device. Lower  $V_{OUT}$  range (5 V to 20 V) is selected if the resistance from VREF to AGND ( $R_{VREFT} + R_{VREFB}$ ) is in the range of 75 k $\Omega$  to 100 k $\Omega$  during the device configuration. Upper  $V_{OUT}$  range (15 V to

57 V) is selected if the resistance from VREF to AGND is in the range of 20 k $\Omega$  to 35 k $\Omega$  during the device configuration. The accuracy of the V<sub>OUT</sub> regulation is specified within the selected range.

### 8.3.5 Line Undervoltage Lockout (UVLO Pin)

When UVLO is greater than the UVLO threshold ( $V_{UVLO}$ ), the device enters active mode if the device configuration is finished. UVLO hysteresis is accomplished with an internal 25-mV voltage hysteresis ( $V_{UVLO-HYS}$ ) at the UVLO pin, and an additional 10- $\mu$ A current sink ( $I_{UVLO-HYS}$ ) that is switched on or off. When the UVLO pin voltage exceeds  $V_{UVLO}$ , the current sink is disabled to quickly raise the voltage at the UVLO pin. When the UVLO pin voltage falls below  $V_{UVLO}$  or during the device configuration time, the current sink is enabled, causing the voltage at the UVLO pin to fall quickly.

The external UVLO resistor voltage divider ( $R_{UVLOT}$ ,  $R_{UVLOB}$ ) must be designed so that the voltage at the UVLO pin is greater than  $V_{UVLO}$  when  $V_{SUPPLY}$  is in the desired operating range. The values of  $R_{UVLOT}$  and  $R_{UVLOB}$  can be calculated as follows.

$$R_{UVLOT} = \frac{\left(V_{SUPPLY\_ON} - \frac{V_{UVLO\_RISING}}{V_{UVLO\_FALLING}} \times V_{SUPPLY\_OFF}\right)}{I_{UVLO\ HYS}}$$
(2)

$$R_{UVLOB} = \frac{V_{UVLO\_FALLING} \times R_{UVLOT}}{V_{SUPPLY\_OFF} - V_{UVLO\_FALLING}}$$
(3)

A UVLO capacitor ( $C_{\text{UVLO}}$ ) is required in case  $V_{\text{SUPPLY}}$  drops below  $V_{\text{SUPPLY-OFF}}$  momentarily during the start-up or during a severe load transient at the low input voltage. If the required UVLO capacitor is large, an additional series UVLO resistor ( $R_{\text{UVLOS}}$ ) can be used to quickly raise the voltage at the UVLO pin when  $I_{\text{UVLO-HYS}}$  is disabled.

The UVLO pin can be connected to the BIAS pin if not used. Drive the UVLO pin through a minimum of a 5-k $\Omega$  resistor if the BIAS pin voltage is less than the UVLO pin voltage in any conditions.

#### 8.3.6 Fast Restart using VCC HOLD (VH Pin)

The device is prepared for a fast start or restart when VH is greater than  $V_{SYNC}$ . The device configuration is done and the VCC regulator is active. The device stops switching, but keeps the VCC regulator active when EN is less than  $V_{EN}$  and VH is greater than  $V_{SYNC}$  (see  $\boxtimes$  8-5).

Submit Document Feedback

Copyright © 2022 Texas Instruments Incorporated





図 8-4. Boost Start-Up Waveforms Case 1: Start-Up by EN/UVLO, Restart when VH < V<sub>SYNC</sub>



図 8-5. Boost Start-Up Waveforms Case 2: Start-Up by EN/UVLO, Restart when VH > V<sub>SYNC</sub>

### 8.3.7 Adjustable Output Regulation Target (VOUT, TRK, VREF Pin)

The  $V_{OUT}$  regulation target ( $V_{OUT-REG}$ ) is adjustable by programming the TRK pin voltage, which is the reference of the internal error amplifier. The accuracy of  $V_{OUT-REG}$  is given when the TRK voltage is between 0.25 V and 1.0 V. The high impedance TRK pin allows users to program the pin voltage directly by a D/A converter or by connecting to a resistor voltage divider ( $R_{VREFT}$ ,  $R_{VREFB}$ ) between VREF and AGND.

The device provides a 1-V voltage reference ( $V_{REF}$ ), which can be used to program the TRK pin voltage through a resistor voltage divider. It is not recommended to use  $V_{REF}$  as a reference voltage of an external circuit because the device periodically disables  $V_{REF}$  in sleep or deep sleep mode. For stability reasons, the VREF capacitor ( $C_{VRFF}$ ) should be between 330 pF and 1 nF. 470 pF is recommended.

When R<sub>VREFT</sub> and R<sub>VREFB</sub> are used to program the TRK pin voltage, V<sub>OUT-REG</sub> can be calculated as follows.

Lower V<sub>OUT</sub> Range

$$V_{OUT\_REG} = \frac{20 \times R_{VREFB}}{R_{VREFB} + R_{VREFT}} \tag{4}$$

Upper V<sub>OUT</sub> Range

$$V_{OUT\_REG} = \frac{60 \times R_{VREFB}}{R_{VREFB} + R_{VREFT}} \tag{5}$$

The TRK pin voltage can be dynamically programmed in active mode, which makes an envelope tracking power supply design easy. When designing a tracking power supply, it is required to adjust the TRK pin voltage slow enough so that the VOUT pin voltage can track the command and the internal overvoltage or undervoltage comparator is not triggered during the transient operation. An RC filter must be used at the TRK pin to slow down the slew rate of the command signal at the TRK pin, especially when a step input is applied. When a trapezoidal or sinusoidal input is applied, the slew rate or the frequency of the command signal must be limited.



図 8-6. TRK Control (a) using VREF (b) by External Step Input

In FPWM operation,  $V_{OUT-REG}$  tracks the TRK pin voltage immediately as well during deep sleep mode. While in skip or diode mode operation,  $V_{OUT-REG}$  tracks the TRK pin voltage pin voltage with a maximum of a 20 ms delay during deep sleep mode to save power. Take extra care when programming TRK if  $V_{SUPPLY}$  is greater than  $V_{OUT-REG}$  in any conditions. The device enters active mode with a 5-µs delay if  $V_{LOAD}$  falls down below  $V_{OUT-REG}$  in deep sleep mode, but the device enters active mode with maximum of a 20 ms delay if  $V_{OUT-REG}$  is increased by TRK above  $V_{LOAD}$  in deep sleep mode.

#### 8.3.8 Overvoltage Protection (VOUT Pin)

The device provides an overvoltage protection (OVP) for boost converter output. The OVP comparator monitors the VOUT pin through an internal resistor voltage resistors. If the VOUT pin voltage rises above the overvoltage threshold (V<sub>OVTH</sub>), OVP is activated. When OVP is triggered, the device turns off the low-side driver and turns on the high-side driver until zero current is detected in diode emulation or skip mode. In FPWM mode, the low-side driver is not turned off when the OVP is triggered.

After at least 40  $\mu s$  in OVP status, the device enters deep sleep mode and turns on the high-side driver 100%. The recommended VOUT capacitor ( $C_{VOUT}$ ) is 0.1  $\mu F$ .

# 8.3.9 Power Good Indicator (PGOOD Pin)

The device provides a power-good indicator (PGOOD) to simplify sequencing and supervision. PGOOD is an open-drain output and a pullup resistor between 5 k $\Omega$  and 100 k $\Omega$  can be externally connected. The PGOOD switch opens when the VOUT pin voltage is greater than the undervoltage threshold (V<sub>UVTH</sub>). The PGOOD pin is pulled down to ground when the VOUT pin voltage is less than V<sub>UVTH</sub>, UVLO is less than V<sub>UVLO</sub>, VCC is less than V<sub>VCC-UVLO</sub>, or during thermal shutdown. A 26-µs rising and 21-µs falling deglitch filter prevents any false pulldown of the PGOOD due to transients. The PGOOD pin voltage cannot be greater than V<sub>VOUT</sub> + 0.3 V.



図 8-7. PGOOD Indicator

### 8.3.10 Dynamically Programmable Switching Frequency (RT)

The switching frequency of the device is set by a single RT resistor connected between RT and AGND if no external synchronization clock is applied to the SYNC pin. The resistor value to set the RT switching frequency  $(R_T)$  is calculated as follows.

$$R_T = \frac{2.21 \times 10^{10}}{f_{RT(typical)}} - 955 \tag{6}$$

The RT pin is regulated to 0.5 V by an internal RT regulator when the device is in active mode or during the device configuration. The switching frequency can be dynamically programmed during operation as shown in  $\boxtimes$  8-8.



図 8-8. Frequency Hopping Example

#### 8.3.11 External Clock Synchronization (SYNC Pin)

The switching frequency of the device can be synchronized to an external clock by directly applying an external pulse signal to the SYNC pin. The internal clock is synchronized at the rising edge of the external synchronization pulse using an internal PLL. Connect the SYNC pin to ground if not used.

The external synchronization pulse must be greater than  $V_{SYNC}$  in the high logic state and must be less than  $V_{SYNC}$  in the low logic state. The duty cycle of the external synchronization pulse is not limited, but the minimum on-pulse and the minimum off-pulse widths must be greater than 100 ns. The frequency of the external synchronization pulse must satisfy the following two inequalities.

$$200kHz \le f_{SYNC} \le 2.2MHz \tag{7}$$



$$0.75 \times f_{RT(typical)} \leq f_{SYNC} \leq 1.5 \times f_{RT(typical)}$$

(8)

For example, an RT resistor is required for typical 350-kHz switching to cover from 263-kHz to 525-kHz clock synchronization without changing the RT resistor.





図 8-9. External Clock Synchronization

Drive the SYNC pin through a minimum 1-k $\Omega$  resistor if the BIAS pin voltage is less than the SYNC pin voltage in any conditions.

#### 8.3.12 Programmable Spread Spectrum (DITHER Pin)

The device provides an optional programmable spread spectrum (clock dithering) function that is activated by connecting a capacitor between DITHER and AGND. A triangular waveform centered at 1.0 V is generated across the dither capacitor. This triangular waveform modulates the oscillator frequency by –6% to +5% of the frequency set by the RT resistor. The dither capacitance value sets the rate of the low frequency modulation.



図 8-10. Switching Frequency Dithering

For the dithering circuit to effectively reduce peak EMI, the modulation frequency must be much less than the RT switching frequency. The dither capacitance which is required for a given modulation frequency ( $f_{MOD}$ ), can be calculated from  $\pm$  9. Setting the  $f_{MOD}$  to 9 kHz or 10 kHz is a good starting point.

$$C_{DITHER} = \frac{20\mu A}{f_{MOD} \times 0.29} \tag{9}$$

Connecting DITHER to AGND deactivates clock dithering, and the internal oscillator operates at a fixed frequency set by the RT resistor. Clock dithering is also disabled when an external synchronization pulse is applied.



図 8-11. Dynamic Dither On/Off Example

### 8.3.13 Programmable Soft Start (SS Pin)

The soft-start feature helps the converter gradually reach the steady state operating point. To reduce start-up stresses and surges, the device regulates the error amplifier reference to the SS pin voltage or the TRK pin voltage ( $V_{TRK}$ ), whichever is lower.

The internal 20  $\mu$ A soft-start (I<sub>SS</sub>) current turns on 120  $\mu$ s after the VCC pin crosses V<sub>VCC-UVLO</sub>. I<sub>SS</sub> gradually increases the voltage on an external soft-start capacitor (C<sub>SS</sub>). This results in a gradual rise of the output voltage.

In FPWM mode, the device forces diode emulation while the SS pin voltage is less than 1.5 V. When the SS pin voltage is greater than 1.5 V, the device changes the zero current detection (ZCD) threshold gradually from 4 mV to -145 mV to achieve a smooth transition from diode emulation to FPWM mode.



図 8-12. Soft Start and Smooth Transition to FPWM

In boost topology, the soft-start time ( $t_{SS}$ ) varies with the input supply voltage because the boost output voltage is equal to the boost input voltage at the beginning of the soft-start switching.  $t_{SS}$  in boost topology is calculated in  $\pm$  10.

$$t_{SS} = V_{TRK} \times \frac{C_{SS}}{20\mu A} \times \left(1 - \frac{V_{SUPPLY}}{V_{LOAD}}\right) \tag{10}$$

Copyright © 2022 Texas Instruments Incorporated

Submit Document Feedback

In general, it is recommended to choose a soft-start time long enough so that the converter can start up without going into an overcurrent state. If the device is used for a pre-boost in automotive application, it is recommended to use 100-pF C<sub>SS</sub> to reach steady state as soon as possible.

The device also features an internal SS-to-FB clamp ( $V_{SS-FB}$ ), which clamps SS 55 mV above FB and is activated if 256 consecutive switching cycles occur with current limit. The SS-to-FB clamp is deactivated if 32 consecutive switching cycles occur without exceeding the current limit threshold. This clamp helps to minimize surges after output shorts or over load situations. The device can enter deep sleep mode when SS is greater than 1.5 V. It is not recommended to pulldown SS to stop switching.

#### 8.3.14 Wide Bandwidth Transconductance Error Amplifier and PWM (TRK, COMP Pin)

The device includes an internal feedback resistor voltage divider. The internal feedback resistor voltage divider is connected to the negative input of the internal transconductance error amplifier, and the TRK pin voltage programs the positive input of the internal transconductance error amplifier after the soft start is finished. The internal transconductance error amplifier features high output resistance ( $R_0 = 10 \text{ M}\Omega$ ) and wide bandwidth (BW = 3 MHz) and sinks (or sources) current which is proportional to the difference between the negative and the positive inputs of the error amplifier.

The output of the error amplifier is connected to the COMP pin, allowing the use of a Type-2 loop compensation network.  $R_{COMP}$ ,  $C_{COMP}$ , and an optional  $C_{HF}$  loop compensation components configure the error amplifier gain and phase characteristics to achieve a stable loop response. This compensation network creates a pole at very low frequency, a mid-band zero, and a high frequency pole.

The PWM comparator in  $\boxtimes$  8-13 compares the sum of the amplified sensed inductor current and the slope compensation ramp with the sum of the COMP pin voltage and a -0.3-V internal offset, and terminates the present cycle if the sum of the amplified sensed inductor current and the slope compensation ramp is greater than the sum of the COMP pin voltage and the -0.3-V internal offset.



図 8-13. Error Amplifier, Current Sense Amplifier, and PWM

### 8.3.15 Current Sensing and Slope Compensation (CSP, CSN Pin)

The device features a current sense amplifier with an effective gain of 10 ( $A_{CS}$ ), and provides an internal slope compensation ramp to the PWM comparator to prevent a subharmonic oscillation at high duty cycle. The device generates the 45-mV peak slope compensation ramp ( $V_{SLOPE}$ ) at the input of the current sense amplifier, which is a 0.45-V peak (at 100% duty cycle) slope compensation ramp at the PWM comparator input.

According to peak current mode control theory, the slope of the slope compensation ramp must be greater than at least half of the sensed inductor current falling slope to prevent subharmonic oscillation at high duty cycle. Therefore, the minimum amount of the slope compensation must satisfy 式 11.

$$0.5 \times (V_{LOAD} - V_{SUPPLY}) / L_{M} \times R_{S} \times Margin < V_{SLOPE} \times f_{SW} \text{ (in Boost)}$$
(11)

where

• 1.5-1.7 is recommended as the margin to cover non-ideal factors.



図 8-14. PWM Comparator Input

#### 8.3.16 Constant Peak Current Limit (CSP, CSN Pin)

When the CSP-CSN voltage exceeds the 60-mV cycle-by-cycle current limit threshold ( $V_{\text{CLTH}}$ ), the current limit comparator immediately terminates the LO output. The device provides an constant peak current limit whose peak inductor current limit is constant over the input and output voltage. For the case where the inductor current can overshoot, such as inductor saturation, the current limit comparator skips pulses until the current has decayed below the current limit threshold.



図 8-15. Current Limit Comparator

Cycle-by-cycle peak current limit is calculated as follows:

$$I_{PEAK-CL} = \frac{0.06}{R_S} \tag{12}$$

Copyright © 2022 Texas Instruments Incorporated

Submit Document Feedback



図 8-16. Current Limit Comparator Input

Boost converters have a natural pass-through path from the supply to the load through the high-side MOSFET body diode. Due to this path, boost converters cannot provide the peak current limit protection when the output voltage is close to or less than the input supply voltage, especially the peak current limit protection that does not work during the minimum on-time ( $t_{ON-MIN}$ ).

### 8.3.17 Maximum Duty Cycle and Minimum Controllable On-Time Limits

The device provides the maximum duty cycle limit ( $D_{MAX}$ ) / minimum off time to cover the non-ideal factors caused by resistive elements.  $D_{MAX}$  decides the minimum input supply voltage ( $V_{SUPPLY(MIN)}$ ), which can achieve the target output voltage ( $V_{LOAD}$ ) during CCM operation, but  $V_{SUPPLY(MIN)}$ , which can achieve the target output voltage during DCM operation, is not limited by  $D_{MAX}$ .  $V_{SUPPLY(MIN)}$ , which can achieve the target output voltage during CCM operation, can be estimated as follows. See also  $\boxtimes$  7-17.

$$V_{\text{SUPPLY}(\text{MIN})} \approx V_{\text{LOAD}} \times (1 - D_{\text{MAX}}) + I_{\text{SUPPLY}(\text{MAX})} \times (R_{\text{DCR}} + R_{\text{S}} + R_{\text{DS}(\text{ON})})$$
(13)

#### where

- $I_{SUPPLY(MAX)}$  is the maximum input current at  $V_{SUPPLY(MIN)}$  .
- R<sub>DCR</sub> is the DC resistance of the inductor.
- R<sub>DS(ON)</sub> is the turn-on resistance of the MOSFET.

At very light load condition or when  $V_{SUPPLY}$  is close to  $V_{OUT\text{-REG}}$ , the device skips the low-side driver pulses if the required on-time is less than  $t_{ON\text{-}MIN}$ . This pulse skipping appears as a random behavior. If  $V_{SUPPLY}$  is further increased to the voltage higher than  $V_{OUT\text{-REG}}$ , the required on time becomes zero and eventually the device can start bypass operation, which turns on the high-side driver 100% when the VOUT pin voltage is greater than  $V_{OVTH}$ .

### 8.3.18 Deep Sleep Mode and Bypass Operation (HO, CP Pin)

When SS is greater than 1.5 V, the device enters deep sleep mode after at least 40  $\mu$ s in OVP status. The device re-enters active mode if V<sub>OUT</sub> falls down below V<sub>OVP</sub>. During bypass operation, the loss, which is caused by the body diode of the high-side MOSFET, is minimized. See  $\forall D \neq 1$  8.4.1.5 for more information.



図 8-17. PWM to Bypass Transition in CCM Operation



図 8-18. PWM to Bypass Transition in DCM Operation

### 8.3.19 MOSFET Drivers, Integrated Boot Diode, and Hiccup Mode Fault Protection (LO, HO, HB Pin)

The device provides N-channel logic MOSFET drivers, which can source a peak current of 2.2 A and sink a peak current of 3.3 A. The LO driver is powered by VCC, and is enabled when EN is greater than  $V_{EN}$  and VCC is greater than  $V_{VCC-UVLO}$ . The HO driver is powered by HB, and is enabled when EN is greater than  $V_{EN}$  and HB-SW voltage is greater than HB UVLO threshold ( $V_{HB-UVLO}$ ).

When the SW pin voltage is approximately 0 V by turning on the low-side MOSFET, the  $C_{HB}$  is charged from VCC through the internal boot diode. The recommended value of the  $C_{HB}$  is 0.1  $\mu$ F.

The LO and HO outputs are controlled with an adaptive dead-time methodology which ensures that both outputs are not turned on at the same time. When the device commands LO to be turned on, the adaptive dead-time logic first turns off HO and waits for HO-SW voltage to drop. LO is then turned on after a small delay ( $t_{DHL}$ ). Similarly, the HO driver turn-on is delayed until the LO-PGND voltage has discharged. HO is then turned on after a small delay ( $t_{DHL}$ ).

If the BIAS pin voltage is below the 5-V VCC regulation target, take extra care when selecting the MOSFETs. The gate plateau voltage of the MOSFET switch must be less than the BIAS pin voltage to completely enhance the MOSFET, especially during start-up at low BIAS pin voltage. If the driver output voltage is lower than the MOSFET gate plateau voltage during start-up, the converter may not start up properly and it can stick at the maximum duty cycle in a high-power dissipation state. This condition can be avoided by selecting a lower threshold MOSFET or by turning on the device when the BIAS pin voltage is sufficient. Care should be taken when the converter operates in bypass at any conditions. During the bypass operation, the minimum HO-SW voltage is 3.75 V.



図 8-19. Driver Structure with Internal Boot Diode

The hiccup mode fault protection is triggered by the HB UVLO. If the HB-SW voltage is less than the HB UVLO threshold ( $V_{HB-UVLO}$ ), the LO turns on by force for 75 ns to replenish the boost capacitor. The device allows up to four consecutive replenish switching. After the maximum four consecutive boot replenish switching, the device skips switching for 12 cycles. If the device fails to replenish the boost capacitor after the four sets of the four consecutive replenish switching, the device stops switching and enters 512 cycles of hiccup mode off time. During the hiccup mode off time, PGOOD and SS are grounded.

If required, the slew rate of the switching node voltage can be adjusted by adding a gate resistor in parallel with a pulldown PNP transistor. Extra care should be taken when adding the gate resistor since it can decrease the effective dead-time.



図 8-20. Slew Rate Control

#### 8.3.20 Thermal Shutdown Protection

An internal thermal shutdown (TSD) is provided to protect the device if the junction temperature (T<sub>J</sub>) exceeds 175°C. When TSD is activated, the device is forced into a low-power thermal shutdown state with the MOSFET drivers and the VCC regulator disabled. After the T<sub>J</sub> is reduced (typical hysteresis is 15°C), the device restarts. The TSD is disabled during sleep or deep sleep mode.

#### 8.4 Device Functional Modes

#### 8.4.1 Device Status

#### 8.4.1.1 Shutdown Mode

When EN is less than  $V_{EN}$  and VH is less than  $V_{SYNC}$ , the device shuts down, consuming 3  $\mu$ A from BIAS. In shutdown mode, COMP, SS, and PGOOD are grounded. The device is enabled when EN is greater than  $V_{EN}$  or VH is greater than  $V_{SYNC}$ .

### 8.4.1.2 Configuration Mode

When the device is enabled initially, the 120- $\mu$ s device configuration starts if VCC is greater than V<sub>VCC-UVLO</sub>. During device configuration, the light load switching mode and VOUT range are selected. The device configuration is reset when the device shuts down or VCC falls down below 2.2 V. The preferred way to reconfigure the device is to shut down the device. During the configuration time, a 33- $\mu$ 0 internal EN pulldown resistor is connected, the minimum sourcing capability of the VCC regulator is 100 mA and the RT pin is regulated to 0.5 V by the internal RT regulator.

### 8.4.1.3 Active Mode

After the 120- $\mu$ s initial device configuration is finished, the device enters active mode with all functions enabled if UVLO is greater than  $V_{UVLO}$ . In active mode, a soft-start sequence starts and the error amplifier is enabled.

### 8.4.1.4 Sleep Mode

When skip mode is selected as the light load switching mode and SS is greater than 1.5 V, the device enters sleep mode if the low-side driver skips switching for 16 consecutive cycles. Once the device enters sleep mode, the device cannot re-enter active mode during 8  $\mu$ s minimum sleep time. During sleep mode, the device stops internal oscillator to reduce the operating current, disables UVLO comparator, disables the error amplifier, and parks the COMP pin at 0.25 V. The device re-enters active mode if the VOUT pin voltage falls down below the wake up threshold ( $V_{WAKE}$ ) which is 1.1% lower than the  $V_{OUT-REG}$ .

Submit Document Feedback

Copyright © 2022 Texas Instruments Incorporated

#### 8.4.1.5 Deep Sleep Mode

When SS is greater than 1.5 V, the device enters deep sleep mode after four cycles in OVP status. During deep sleep mode, the device stops the internal oscillator to reduce the operating current, disables UVLO comparator, disables the error amplifier, and parks the COMP pin at 0.25 V.

In FPWM or DE mode, the device re-enters active mode if  $V_{OUT}$  falls down below  $V_{OVTH}$ . In skip mode, the device re-enters active mode if VOUT falls down below  $V_{OVTH}$ , then immediately enters sleep mode after 16 consecutive cycles of pulse skipping.

### 8.4.2 Light Load Switching Mode

The device provides three light load switching modes. Inductor current waveforms in each mode are different at the light/no load condition.



図 8-21. Inductor Current Waveform at Light Load (a) FPWM (b) Diode Emulation (c) Skip Mode

# 8.4.2.1 Forced PWM (FPWM) Mode

In FPWM mode, the inductor current conducts continuously at light or no load conditions, allowing a continuous conduction mode (CCM) operation. The benefits of the FPWM mode are a fast light load to heavy load transient response, and constant switching frequency at light or no load conditions. The maximum reverse current is limited to 145 mV/ $R_{\rm DS(ON)}$  in FPWM mode.

### 8.4.2.2 Diode Emulation (DE) Mode

In diode emulation (DE) mode, inductor current flow is allowed only in one direction – from the input source to the output load. The device monitors the SENSE-SW voltage during the high-side switch on time and turns off the high-side switch for the remainder of the PWM cycle when the SENSE-SW voltage falls down below the 5-mV zero current detection (ZCD) threshold ( $V_{ZCD}$ ). The benefit of the diode emulation is a higher efficiency than FPWM mode efficiency at light load condition.





図 8-22. Zero Current Detection

### 8.4.2.3 Forced Diode Emulation Operation in FPWM Mode

During soft start, the device forces diode emulation while the SS pin voltage is less than 1.5 V. When the SS pin is greater than 1.5 V, the device reduces the zero current detection (ZCD) threshold down to -145 mV. The peak-to-peak inductor current must satisfy  $\not \lesssim 14$  for a proper FPWM operation at no load.

$$\frac{I_{PP} \times R_{DS(on)}}{2} < 145mV \tag{14}$$

### 8.4.2.4 Skip Mode

When skip mode is selected as the light load switching mode, the device enters sleep mode when the pulse skip counter detects 16 consecutive cycles of pulse skipping in the active mode, and re-enters the active mode if VOUT falls down below  $V_{WAKE}$ .

The light load efficiency can be increased by entering sleep mode more frequently and staying in sleep mode longer. In skip mode and when SS is greater than 1.5 V, the device works in the diode emulation, but the minimum peak current is limited to  $10 \text{ mV/R}_S$  once the low-side driver turns on. By limiting the minimum peak current, the boost converter is able to supply more current than what is required when switching, and enters sleep mode more frequently and stays longer in the sleep mode.



図 8-23. Skip Mode Operation

When skip mode is selected as the light load switching mode,  $L_M$  should be selected for the peak inductor to reach the 10m-V minimum peak current limit before LO turns off by  $D_{MAX}$  at the minimum  $V_{SUPPLY}$ .



# 9 Application and Implementation

#### Note

以下のアプリケーション情報は、TI の製品仕様に含まれるものではなく、TI ではその正確性または完全性を 保証いたしません。個々の目的に対する製品の適合性については、お客様の責任で判断していただくことに なります。お客様は自身の設計実装を検証しテストすることで、システムの機能を確認する必要があります。

### 9.1 Application Information

The device integrates several optional features to meet system design requirements, including input UVLO, programmable soft start, clock synchronization, spread spectrum, and selectable light load switching mode. Each application incorporates these features as needed for a more comprehensive design. Refer to the LM5123EVM-BST User's Guide for more information.

### 9.2 Typical Application



**図 9-1. Typical Synchronous Boost Converter with Optional Components** 

#### 9.2.1 Design Requirements

表 9-1 shows the intended input, output, and performance parameters for this application example.

| DESIGN PARAMETER                                         | VALUE          |
|----------------------------------------------------------|----------------|
| Minimum input supply voltage (V <sub>SUPPLY(MIN)</sub> ) | 9 V            |
| Target output voltage (V <sub>LOAD</sub> )               | 24 V           |
| Maximum load current (I <sub>LOAD</sub> )                | 4 A ( 96 Watt) |
| Typical switching frequency (f <sub>SW</sub> )           | 440 kHz        |

表 9-1. Design Example Parameters

#### 9.2.2 Detailed Design Procedure

Use the Quick Start Calculator to expedite the process of designing of a regulator for a given application.

Refer to the *LM5123EVM-BST* EVM user guide for recommended components and typical application curves.

Product Folder Links: LM5123-Q1

# 9.2.2.1 Application Ideas

For applications requiring the lowest cost with minimum conduction loss, inductor DC resistance (DCR) can be used to sense the inductor current rather than using a sense resistor.  $R_{DCRC}$  and  $C_{DCRC}$  must meet  $\not \equiv$  15 to match a time constant.



図 9-2. DCR Current Sensing

$$\frac{L_M}{R_{DCR}} = R_{DCRC} \times C_{DCRC} \tag{15}$$

If required, an additional PGOOD delay can be programmed using an external circuit.



図 9-3. Additional PGOOD Delay



# 9.2.3 Application Curves



# 9.3 System Example

Use LM5123 in LED application. The TRK pin can be used to control head-room.





図 9-7. LM5123 in LED Application

To configure non-synchronous boost converter, please connect SW to PGND, and connect HB to VCC.



図 9-8. Non-synchronous Boost Configuration

# 10 Power Supply Recommendations

The device is designed to operate from a power supply or a battery that has a voltage range is from 0.8 V to 42 V. The input power supply must be able to supply the maximum boost supply voltage and handle the maximum input current at 0.8 V. The impedance of the power supply and battery including cables must be low enough that an input current transient does not cause an excessive drop. Additional input ceramic capacitors can be required at the supply input of the converter.



# 11 Layout

# 11.1 Layout Guidelines

The performance of switching converters heavily depends on the quality of the PCB layout. The following quidelines will help users design a PCB with the best power conversion performance, thermal performance, and minimize generation of unwanted EMI.

- Place  $C_{VCC}$ ,  $C_{BIAS}$ ,  $C_{HB}$ , and  $C_{VOUT}$  as close to the device. Make direct connections to the pins.
- Place Q<sub>H</sub>, Q<sub>L</sub>, and C<sub>OUT</sub>. Make the switching loop (C<sub>OUT</sub> to Q<sub>H</sub> to Q<sub>L</sub> to C<sub>OUT</sub>) as small as possible. A small size ceramic capacitor helps to minimize the loop length. Leave a copper area near the drain connection of Q<sub>H</sub> for a thermal dissipation.
- Place L<sub>M</sub>, R<sub>S</sub>, and C<sub>IN</sub>. Make the loop (C<sub>IN</sub> to R<sub>S</sub> to L<sub>M</sub> to C<sub>IN</sub>) as small as possible. A small size ceramic capacitor helps to minimize the loop length.
- Connect R<sub>S</sub> to CSP-CSN. The CSP-CSN traces must be routed in parallel and surrounded by ground.
- Connect VOUT, HO, and SW. These traces must be routed in parallel using a short, low inductance path. VOUT must be directly connected the drain connection of Q<sub>H</sub>. SW must be directly connected to the source connection of Q<sub>H</sub>
- Connect LO and PGND. The LO-PGND traces must be routed in parallel using a short, low inductance path. PGND must be directly connected the source connection of QL
- Place R<sub>COMP</sub>, C<sub>COMP</sub>, C<sub>SS</sub>, C<sub>VREF</sub>, R<sub>VREFB</sub>, R<sub>T</sub>, and R<sub>UVLOB</sub> as close to the device, and connect to a common analog ground plane.
- Connect power ground plane (the source connection of the Q<sub>1</sub>) to EP through PGND. Connect the common analog ground plane to EP through AGND. PGND and AGND must be connected underneath the device.
- Add several vias under EP to help conduct heat away from the device. Connect the vias to a large analog ground plane on the bottom layer.
- Do not connect C<sub>OLIT</sub> and C<sub>IN</sub> grounds underneath the device and through the large analog ground plane which is connected to EP.

Product Folder Links: LM5123-Q1



# 11.2 Layout Example



図 11-1. PCB Layout Example



# 12 Device and Documentation Support

# 12.1 Device Support

# 12.1.1 Third-Party Products Disclaimer

TI'S PUBLICATION OF INFORMATION REGARDING THIRD-PARTY PRODUCTS OR SERVICES DOES NOT CONSTITUTE AN ENDORSEMENT REGARDING THE SUITABILITY OF SUCH PRODUCTS OR SERVICES OR A WARRANTY, REPRESENTATION OR ENDORSEMENT OF SUCH PRODUCTS OR SERVICES, EITHER ALONE OR IN COMBINATION WITH ANY TI PRODUCT OR SERVICE.

# 12.2 Receiving Notification of Documentation Updates

To receive notification of documentation updates, navigate to the device product folder on ti.com. Click on *Subscribe to updates* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document.

### 12.3 サポート・リソース

TI E2E<sup>™</sup> サポート・フォーラムは、エンジニアが検証済みの回答と設計に関するヒントをエキスパートから迅速かつ直接得ることができる場所です。既存の回答を検索したり、独自の質問をしたりすることで、設計で必要な支援を迅速に得ることができます。

リンクされているコンテンツは、該当する貢献者により、現状のまま提供されるものです。これらは TI の仕様を構成するものではなく、必ずしも TI の見解を反映したものではありません。 TI の使用条件を参照してください。

#### 12.4 Trademarks

TI E2E<sup>™</sup> is a trademark of Texas Instruments.

すべての商標は、それぞれの所有者に帰属します。

### 12.5 Electrostatic Discharge Caution



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

### 12.6 Glossary

TI Glossary

This glossary lists and explains terms, acronyms, and definitions.

# 13 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.

Submit Document Feedback

Copyright © 2022 Texas Instruments Incorporated

www.ti.com 11-Jan-2022

#### **PACKAGING INFORMATION**

| Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan     | Lead finish/<br>Ball material | MSL Peak Temp       | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|------------------|--------|--------------|--------------------|------|----------------|--------------|-------------------------------|---------------------|--------------|-------------------------|---------|
|                  |        |              |                    |      |                |              | (6)                           |                     |              |                         |         |
| LM5123QRGRRQ1    | ACTIVE | VQFN         | RGR                | 20   | 3000           | RoHS & Green | NIPDAU                        | Level-2-260C-1 YEAR | -40 to 150   | LM5123                  | Samples |

(1) The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 3-Jun-2022

# TAPE AND REEL INFORMATION





| A0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| В0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device        | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|---------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| LM5123QRGRRQ1 | VQFN            | RGR                | 20 | 3000 | 330.0                    | 12.4                     | 3.75       | 3.75       | 1.15       | 8.0        | 12.0      | Q2               |

**PACKAGE MATERIALS INFORMATION** 

www.ti.com 3-Jun-2022



### \*All dimensions are nominal

| De      | vice    | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|---------|---------|--------------|-----------------|------|------|-------------|------------|-------------|
| LM51230 | QRGRRQ1 | VQFN         | RGR             | 20   | 3000 | 367.0       | 367.0      | 35.0        |

# 重要なお知らせと免責事項

TI は、技術データと信頼性データ (データシートを含みます)、設計リソース (リファレンス・デザインを含みます)、アプリケーションや設計に関する各種アドバイス、Web ツール、安全性情報、その他のリソースを、欠陥が存在する可能性のある「現状のまま」提供しており、商品性および特定目的に対する適合性の黙示保証、第三者の知的財産権の非侵害保証を含むいかなる保証も、明示的または黙示的にかかわらず拒否します。

これらのリソースは、TI製品を使用する設計の経験を積んだ開発者への提供を意図したものです。(1) お客様のアプリケーションに適した TI製品の選定、(2) お客様のアプリケーションの設計、検証、試験、(3) お客様のアプリケーションに該当する各種規格や、その他のあらゆる安全性、セキュリティ、規制、または他の要件への確実な適合に関する責任を、お客様のみが単独で負うものとします。

上記の各種リソースは、予告なく変更される可能性があります。これらのリソースは、リソースで説明されている TI 製品を使用するアプリケーションの開発の目的でのみ、TI はその使用をお客様に許諾します。これらのリソースに関して、他の目的で複製することや掲載することは禁止されています。TI や第三者の知的財産権のライセンスが付与されている訳ではありません。お客様は、これらのリソースを自身で使用した結果発生するあらゆる申し立て、損害、費用、損失、責任について、TI およびその代理人を完全に補償するものとし、TI は一切の責任を拒否します。

TI の製品は、TI の販売条件、または ti.com やかかる TI 製品の関連資料などのいずれかを通じて提供する適用可能な条項の下で提供されています。TI がこれらのリソースを提供することは、適用される TI の保証または他の保証の放棄の拡大や変更を意味するものではありません。

お客様がいかなる追加条項または代替条項を提案した場合でも、TI はそれらに異議を唱え、拒否します。

郵送先住所:Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2022. Texas Instruments Incorporated