LMC6001-MIL JAJSDD6-JUNE 2017 # LMC6001-MIL 超低入力電流アンプ # 特長 (特に記述のない限り最大制限値、25℃) 入力電流(100%テスト済み): 25fA 入力電流(全温度範囲): 2pA 低消費電力: 750µA 低いVos: 350µV 低ノイズ: 1kHz時の標準値22nV/√Hz # アプリケーション 雷位計アンプ フォトダイオードのプリアンプ イオン検出器 A.T.E.リーク試験 # 3 概要 LMC6001-MILデバイスは、100%テスト済みの最大25fA の入力電流、低い動作電力、2000VのESD保護を特長と し、低入力電流のオペアンプについて新たな業界のベン チマークを達成した製品です。テキサス・インスツルメンツ は、モールド・コンパウンドの緻密な管理技術により、この 超低入力電流を、低コストのモールド・パッケージで実現 しています。 他の低入力電流オペアンプで一般的な、電源オン時の長 いセトリング時間を回避するため、LMC6001-MILは動作 の最初の1分間で3回テストされます。25fAの制限を満た しているユニットでも、ドリフトが発生するなら不合格になり ます。 入力電流ノイズが0.13fA/√Hzと非常に低いため、 LMC6001-MILは高抵抗値信号源をほぼノイズなしに増 幅できます。100k $\Omega$ で1dB、1M $\Omega$ で0.1dB、10M $\Omega$ $\sim$ **2,000M** $\Omega$ では**0.01dB**以下しか加算されないため、 LMC6001-MILはほぼノイズのないアンプと呼べます。 LMC6001-MILは、感受性の高い光検出トランスインピー ダンス・アンプやセンサ・アンプなど、超低入力リーク電流 が要求される電位計アプリケーションに理想的です。入力 換算ノイズがわずか22nV/ $\sqrt{\text{Hz}}$ であるため、LMC6001-MILはJFET入力タイプの電位計アンプよりも高い信号// イズ比を実現できます。LMC6001-MILの他の用途とし て、長間隔の積分器、非常に高い入力インピーダンスの 計測アンプ、高感度の電界測定回路が挙げられます。 #### 製品情報<sup>(1)</sup> | 型番 | パッケージ | 本体サイズ(公称) | |------------------|-----------|---------------| | LMC6001-MIL | PDIP (8) | 9.81mm×6.35mm | | LIVICOUU I-IVIIL | TO-99 (8) | 9.08mm×9.08mm | (1) 利用可能なすべてのパッケージについては、このデータシートの末 尾にある注文情報を参照してください。 # 概略回路図 # 目次 | 1 | 特長1 | | 7.4 Device Functional Modes | 9 | |---|---------------------------------------------------|----|---------------------------------|----| | 2 | アプリケーション1 | 8 | Applications and Implementation | 10 | | 3 | 概要1 | | 8.1 Application Information | 10 | | 4 | 改訂履歴 | | 8.2 Typical Application | 11 | | 5 | Pin Configuration and Functions | | 8.3 System Example | 13 | | 6 | Specifications | 9 | Power Supply Recommendations | 14 | | • | 6.1 Absolute Maximum Ratings | 10 | Layout | 14 | | | 6.2 ESD Ratings | | 10.1 Layout Guidelines | 14 | | | 6.3 Recommended Operating Conditions | | 10.2 Layout Example | 15 | | | 6.4 Thermal Information | 11 | デバイスおよびドキュメントのサポート | 16 | | | 6.5 DC Electrical Characteristics for LMC6001AI 4 | | 11.1 ドキュメントのサポート | 16 | | | 6.6 Dissipation Ratings | | 11.2 関連リンク | 16 | | | 6.7 Typical Characteristics | | 11.3 コミュニティ・リソース | 16 | | 7 | Detailed Description9 | | 11.4 商標 | 16 | | • | 7.1 Overview | | 11.5 静電気放電に関する注意事項 | 16 | | | 7.2 Functional Block Diagram9 | | 11.6 Glossary | 16 | | | 7.3 Feature Description | 12 | メカニカル、パッケージ、および注文情報 | 16 | # 4 改訂履歴 | 日付 | 改訂内容 | 注 | |----|------|----| | | * | 初版 | www.ti.com JAJSDD6 – JUNE 2017 # 5 Pin Configuration and Functions #### **Pin Functions** | PIN | | 1/0 | DECODIFICAL | | | | | |--------|----------|-----------|-------------|-----------------------------------------------------------|--|--|--| | NAME | PDIP NO. | TO-99 NO. | 1/0 | DESCRIPTION | | | | | CAN | | 8 | _ | No internal connection; connected to the external casing. | | | | | +IN | 3 | 3 | I | Noninverting Input | | | | | -IN | 2 | 2 | I | Inverting Input | | | | | NC | 1, 5, 8 | 1, 5 | _ | No connection | | | | | OUTPUT | 6 | 6 | 0 | Output | | | | | V+ | 7 | 7 | _ | Positive (higher) power supply | | | | | V- | 4 | 4 | _ | Negative (lower) power supply | | | | # 6 Specifications ## 6.1 Absolute Maximum Ratings Over operating free-air temperature range (unless otherwise noted)(1)(2) | | MIN | MAX | Unit | |---------------------------------------------------|---------------|-------------------------|------| | Differential Input Voltage | ±Supply \ | ±Supply Voltage | | | Voltage at Input/Output Pin | $(V^+) + 0.3$ | (V <sup>-</sup> ) - 0.3 | V | | Supply Voltage (V <sup>+</sup> - V <sup>-</sup> ) | -0.3 | +16 | V | | Output Short Circuit to V <sup>+</sup> | See ( | See (3)(4) | | | Output Short Circuit to V <sup>-</sup> | See | See (3) | | | Lead Temperature (Soldering, 10 Sec.) | 260 | 260 | | | Junction Temperature | 150 | | °C | | Current at Input Pin | ±10 | | mA | | Current at Output Pin | ±30 | ±30 | | | Current at Power Supply Pin | 40 | | mA | | Storage Temperature, T <sub>stg</sub> | -65 | 150 | °C | - (1) Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. - (2) If Military/Aerospace specified devices are required, please contact the Texas Instruments Sales Office/ Distributors for availability and specifications. - (3) Applies to both single supply and split supply operation. Continuous short circuit operation at elevated ambient temperature can result in exceeding the maximum allowed junction temperature of 150°C. Output currents in excess of ±30 mA over long term may adversely affect reliability. - (4) Do not connect the output to V<sup>+</sup>, when V<sup>+</sup> is greater than 13 V or reliability will be adversely affected. # 6.2 ESD Ratings | | | | VALUE | UNIT | |--------------------|-------------------------|-----------------------------------------------------------|-------|------| | V <sub>(ESD)</sub> | Electrostatic discharge | Human body model (HBM), per ANSI/ESDA/JEDEC JS-001 (1)(2) | ±2000 | V | - (1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process. - (2) Human body model, 1.5 k $\Omega$ in series with 100 pF. ## 6.3 Recommended Operating Conditions Over operating free-air temperature range (unless otherwise noted). | | | MIN | MAX | UNIT | |----------|--------------------------------|-----|------|------| | $V_{SS}$ | Supply input voltage | 4.5 | 15.5 | V | | $T_{J}$ | Operating junction temperature | -40 | 85 | °C | #### 6.4 Thermal Information | | | LMC60 | | | |----------------------|-------------------------------------------|--------------------------------------------|--------|------| | | THERMAL METRIC <sup>(1)</sup> | METRIC <sup>(1)</sup> P (PDIP) LMC (TO-99) | | UNIT | | | | 8 PINS | 8 PINS | | | $R_{\theta JA}$ | Junction-to-ambient thermal resistance | 100 | 145 | °C/W | | $R_{\theta JC(top)}$ | Junction-to-case (top) thermal resistance | _ | 45 | °C/W | For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report, SPRA953. #### 6.5 DC Electrical Characteristics for LMC6001AI Limits are ensured for $T_J = 25$ °C unless otherwise specified. Unless otherwise specified, $V^+ = 5 \text{ V}$ , $V^- = 0 \text{ V}$ , $V_{CM} = 1.5 \text{ V}$ , and $R_L > 1 \text{ M}$ . | PARAMETER | | TEST CONDITIONS | | LN | 1C6001AI | | UNIT | | |-------------------|---------------------------------|-----------------------------------------------------------------------------|-----------------------------|--------------------|--------------------|--------------------|--------|--| | PA | RAMETER | IESI | CONDITIONS | MIN <sup>(1)</sup> | TYP <sup>(2)</sup> | MAX <sup>(1)</sup> | UNII | | | | Input Current | Either Input, V <sub>CM</sub> = 0 V, | | | 10 | 25 | | | | I <sub>B</sub> | Input Current | $V_S = \pm 5 \text{ V}$ | At the temperature extremes | | | 2000 | fA | | | 1 | Input Offset | | | | 5 | | IA | | | Ios | Current | At the temperature extren | nes | | | 1000 | | | | | | | | | | 0.7 | | | | Vos | Input Offset | At the temperature extrer | nes | | | 1 | mV | | | VOS | Voltage | $V_{S} = \pm 5 \text{ V}, V_{CM} = 0 \text{ V}$ | | | | 10 | IIIV | | | | | vs - ±3 v, v <sub>CM</sub> - 0 v | At the temperature extremes | | | 1.35 | | | | TCV <sub>OS</sub> | Input Offset<br>Voltage Drift | | | | 2.5 | | μV/°C | | | R <sub>IN</sub> | Input<br>Resistance | | | | >1 | | ΤΩ | | | CMRR | Common Mode | 0 V ≤ V <sub>CM</sub> ≤ 7.5 V | | 75 | 83 | | | | | CIVIRR | Rejection Ratio | V <sup>+</sup> = 10 V | At the temperature extremes | 72 | | | | | | | Positive Power | | | 73 | 83 | | | | | +PSRR | Supply<br>Rejection Ratio | 5 V ≤ V <sup>+</sup> ≤ 15 V | At the temperature extremes | 70 | | | dB | | | | Negative | | | 80 | 94 | | | | | -PSRR | Power Supply<br>Rejection Ratio | Power Supply Rejection Ratio $0 \ V \ge V^- \ge -10 \ V$ At the temperature | At the temperature extremes | 77 | | | | | | | | Sourcing, $R_L = 2 k\Omega^{(3)}$ | | 400 | 1400 | | - V/mV | | | Λ | Large Signal | Sourcing, KL = 2 KΩ | | 300 | | | | | | A <sub>V</sub> | Voltage Gain | Sinking, $R_L = 2 k\Omega^{(3)}$ | | 180 | 350 | | V/IIIV | | | | | Silikilig, KL = 2 K22(5) | At the temperature extremes | 100 | | | | | <sup>(1)</sup> All limits are specified by testing or statistical analysis. **STRUMENTS** <sup>(2)</sup> Typical values represent the most likely parametric norm. <sup>(3)</sup> $V^{+} = 15 \text{ V}$ , $V_{CM} = 7.5 \text{ V}$ and $R_{L}$ connected to 7.5 V. For Sourcing tests, 7.5 V $\leq V_{O} \leq 11.5 \text{ V}$ . For Sinking tests, 2.5 V $\leq V_{O} \leq 7.5 \text{ V}$ . www.ti.com JAJSDD6-JUNE 2017 # DC Electrical Characteristics for LMC6001AI (continued) Limits are ensured for $T_J = 25$ °C unless otherwise specified. Unless otherwise specified, $V^+ = 5 \text{ V}$ , $V^- = 0 \text{ V}$ , $V_{CM} = 1.5 \text{ V}$ , and $R_L > 1 M$ . | | DADAMETED | TEST CONDITIONS | | | L | MC6001AI | | | |-----------------------------------------------|-----------------|--------------------------------------------------------------------|----------------------|-----------------------------|----------------------|--------------------|--------------------|-------| | | PARAMETER | IESI | TEST CONDITIONS | | | TYP <sup>(2)</sup> | MAX <sup>(1)</sup> | UNIT | | | | | | | | -0.4 | -0.1 | | | V <sub>CM</sub> Input Common-<br>Mode Voltage | Input Common- | V <sup>+</sup> = 5 V and 15 V For | V <sub>CM</sub> Low | At the temperature extremes | | | 0 | V | | | CMRR ≥ 60 dB | | | V <sup>+</sup> - 2.3 | V <sup>+</sup> - 1.9 | | V | | | | | | V <sub>CM</sub> High | At the temperature extremes | V <sup>+</sup> - 2.5 | | | | | | | | | | | 0.1 | 0.14 | | | | | $V^{+} = 15 \text{ V}, R_{\perp} = 2 \text{ k}\Omega \text{ to}$ | V <sub>O</sub> Low | At the temperature extremes | | | 0.17 | | | ., | | 2.5 V | | | 4.8 | 4.87 | | | | | Output Swing | | V <sub>O</sub> High | At the temperature extremes | 4.73 | | | V | | Vo | Output Swing | $V^{+} = 15 \text{ V}, R_{L} = 2 \text{ k}\Omega \text{ to}$ 7.5 V | V <sub>O</sub> Low | | | 0.26 | 0.35 | V | | | | | | At the temperature extremes | | | 0.45 | | | | | | V <sub>O</sub> High | | 14.5 | 14.63 | | | | | | | | At the temperature extremes | 14.34 | | | | | | | Sourcing, $V^+ = 5 V$ , $V_O = 0 V$ | | | 16 | 22 | | | | | | | At the temp | perature extremes | 10 | | | | | | | Sinking, $V^+ = 5 V$ , | | | 16 | 21 | | | | Io | Output Current | $V_O = 5 V$ | At the temp | perature extremes | 13 | | | mA | | 10 | Output Ourient | Sourcing, V <sup>+</sup> = 15 V, | | | 28 | 30 | | 111/5 | | | | $V_O = 0 \text{ V}$ | At the temp | perature extremes | 22 | | | | | | | Sinking, $V_{\star}^{+} = 15 \text{ V}$ , | | | 28 | 34 | | | | | | $V_{O} = 13 V^{(4)}$ | At the temp | perature extremes | 22 | | | | | | | $V^{+} = 5 \text{ V}, V_{O} = 1.5 \text{ V}$ | | | | 450 | 750 | | | Is | Supply Current | - 5 v, vo - 1.5 v | At the temp | perature extremes | | | 900 | μA | | .2 | Supply SulfClit | $V^{+} = 15 \text{ V}, V_{O} = 7.5 \text{ V}$ | | | | 550 | 850 | μ/ ι | | | | $V = 15 \text{ V}, V_0 = 7.5 \text{ V}$ At the tem | | perature extremes | | | 950 | | <sup>(4)</sup> Do not connect the output to V + , when V + is greater than 13 V or reliability will be adversely affected. # 6.6 Dissipation Ratings | | MIN MAX | UNIT | |-------------------|---------|------| | Power Dissipation | See (1) | | <sup>(1)</sup> For operating at elevated temperatures the device must be derated based on the thermal resistance $\theta_{JA}$ with $P_D = (T_J - T_A)/\theta_{JA}$ . # TEXAS INSTRUMENTS ## 6.7 Typical Characteristics $V_S = \pm 7.5 \text{ V}, T_A = 25^{\circ}\text{C}, \text{ unless otherwise specified}$ # **Typical Characteristics (continued)** $V_S = \pm 7.5 \text{ V}, T_A = 25^{\circ}\text{C}, \text{ unless otherwise specified}$ Figure 7. Input Voltage Noise vs. Frequency Figure 9. Output Characteristics Sourcing Current Figure 10. Output Characteristics Sinking Current Figure 11. Gain and Phase Response vs. Temperature (-55°C to +125°C) Figure 12. Gain and Phase Response vs. Capacitive Load # **STRUMENTS** # **Typical Characteristics (continued)** Figure 13. Open-Loop Frequency Response Figure 14. Inverting Small Signal Pulse Response ${\rm TIME}\,({\rm 1}\,\mu{\rm s/Div})$ Figure 15. Inverting Large Signal Pulse Response Figure 16. Noninverting Small Signal Pulse Response TIME (1 µs/Div) Figure 17. Noninverting Large Signal Pulse Response TIME (1 $\mu$ s/Div) Figure 18. Stability vs. Capacitive Load 7 Detailed Description ## 7.1 Overview www.ti.com LMC6001-MIL has an extremely low input current of 25 fA. In addition, its ultra-low input current noise of 0.13 fA/ $\sqrt{\text{Hz}}$ allows almost noiseless amplification of high-resistance signal sources. LMC6001-MIL is ideally suited for electrometer applications requiring ultra-low input leakage current such as sensitive photodetection transimpedance amplifiers and sensor amplifiers. ## 7.2 Functional Block Diagram # 7.3 Feature Description #### 7.3.1 Amplifier Topology The LMC6001-MIL incorporates a novel op amp design topology that enables it to maintain rail-to-rail output swing even when driving a large load. Instead of relying on a push-pull unity gain output buffer stage, the output stage is taken directly from the internal integrator, which provides both low output impedance and large gain. Special feed-forward compensation design techniques are incorporated to maintain stability over a wider range of operating conditions than traditional op amps. These features make the LMC6001-MIL both easier to design with, and provide higher speed than products typically found in this low-power class. #### 7.3.2 Latch-up Prevention CMOS devices tend to be susceptible to latch-up due to their internal parasitic SCR effects. The (I/O) input and output pins look similar to the gate of the SCR. There is a minimum current required to trigger the SCR gate lead. The LMC6001-MIL is designed to withstand 100-mA surge current on the I/O pins. Some resistive method should be used to isolate any capacitance from supplying excess current to the I/O pins. In addition, like an SCR, there is a minimum holding current for any latch-up mode. Limiting current to the supply pins will also inhibit latch-up susceptibility. #### 7.4 Device Functional Modes The LMC6001-MIL has a single functional mode and operates according to the conditions listed in *Recommended Operating Conditions*. # TEXAS INSTRUMENTS # 8 Applications and Implementation #### NOTE Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality. ## 8.1 Application Information #### 8.1.1 Compensating for Input Capacitance It is quite common to use large values of feedback resistance for amplifiers with ultra-low input current, like the LMC6001. Although the LMC6001 is highly stable over a wide range of operating conditions, certain precautions must be met to achieve the desired pulse response when a large feedback resistor is used. Large feedback resistors with even small values of input capacitance, due to transducers, photodiodes, and printed-circuit-board parasitics, reduce phase margins. When high input impedances are demanded, TI suggests guarding the LMC6001. Guarding input lines will not only reduce leakage, but lowers stray input capacitance as well. See *Printed-Circuit-Board Layout For High-Impedance Work*. The effect of input capacitance can be compensated for by adding a capacitor, C<sub>f</sub>, around the feedback resistors (as in Figure 19) such that: $$\frac{1}{2\pi R_1 C_{IN}} \ge \frac{1}{2\pi R_2 C_f} \tag{1}$$ or $$R_1 C_{IN} \le R_2 C_f \tag{2}$$ Because it is often difficult to know the exact value of $C_{IN}$ , $C_f$ can be experimentally adjusted so that the desired pulse response is achieved. Refer to the LMC660 (SNOSBZ3) and LMC662 (SNOSC51) for a more detailed discussion on compensating for input capacitance. Figure 19. Cancelling the Effect of Input Capacitance #### 8.1.2 Capacitive Load Tolerance All rail-to-rail output swing operational amplifiers have voltage gain in the output stage. A compensation capacitor is normally included in this integrator stage. The frequency location of the dominant pole is affected by the resistive load on the amplifier. Capacitive load driving capability can be optimized by using an appropriate resistive load in parallel with the capacitive load. See *Typical Characteristics*. Direct capacitive loading will reduce the phase margin of many op amps. A pole in the feedback loop is created by the combination of the output impedance of the op amp and the capacitive load. This pole induces phase lag at the unity-gain crossover frequency of the amplifier resulting in either an oscillatory or underdamped pulse response. With a few external components, op amps can easily indirectly drive capacitive loads, as shown in Figure 20. ## **Application Information (continued)** Figure 20. LMC6001 Noninverting Gain of 10 Amplifier, Compensated to Handle Capacitive Loads In the circuit of Figure 20, R1 and C1 serve to counteract the loss of phase margin by feeding the high frequency component of the output signal back to the inverting input of the amplifier, thereby preserving phase margin in the overall feedback loop. Capacitive load driving capability is enhanced by using a pullup resistor to V<sup>+</sup> (Figure 21). Typically a pullup resistor conducting 500 $\mu$ A or more will significantly improve capacitive load responses. The value of the pullup resistor must be determined based on the current sinking capability of the amplifier with respect to the desired output swing. Open-loop gain of the amplifier can also be affected by the pullup resistor. See *DC Electrical Characteristics for LMC6001AI*. Figure 21. Compensating for Large Capacitive Loads with a Pullup Resistor ## 8.2 Typical Application The extremely high input resistance, and low power consumption, of the LMC6001 make it ideal for applications that require battery-powered instrumentation amplifiers. Examples of these types of applications are hand-held pH probes, analytic medical instruments, electrostatic field detectors and gas chromotographs. Figure 22. Typical Application Schematic, LMC6001 # TEXAS INSTRUMENTS # **Typical Application (continued)** #### 8.2.1 Two Op Amp, Temperature Compensated Ph Probe Amplifier The signal from a pH probe has a typical resistance between 10 M $\Omega$ and 1000 M $\Omega$ . Because of this high value, it is very important that the amplifier input currents be as small as possible. The LMC6001 with less than 25-fA input current is an ideal choice for this application. The LMC6001 amplifies the probe output providing a scaled voltage of ±100 mV/pH from a pH of 7. The second op amp, a micropower LMC6041 provides phase inversion and offset so that the output is directly proportional to pH, over the full range of the probe. The pH reading can now be directly displayed on a low-cost, low-power digital panel meter. Total current consumption will be about 1 mA for the whole system. The micropower dual-operational amplifier, LMC6042, would optimize power consumption but not offer these advantages: - 1. The LMC6001A ensures a 25-fA limit on input current at 25°C. - 2. The input ESD protection diodes in the LMC6042 are only rated at 500 V while the LMC6001 has much more robust protection that is rated at 2000 V. R1 100 k + 3500 ppm/°C R2 68.1 k R3. 8 5 k R4, 9 100 k R5 36.5 k R6 619 k R7 97.6 k D1 LM4040D1Z-2.5 C1 2.2 µF (2) $\mu\Omega$ style 137 or similar Figure 23. Ph Probe Amplifier #### 8.2.1.1 Design Requirements The theoretical output of the standard Ag/AgCl pH probe is 59.16 mV/pH at 25°C with 0 V out at a pH of 7.00. This output is proportional to absolute temperature. To compensate for this, a temperature-compensating resistor, R1, is placed in the feedback loop. This cancels the temperature dependence of the probe. This resistor must be mounted where it will be at the same temperature as the liquid being measured. #### 8.2.1.2 Detailed Design Procedure The set-up and calibration is simple with no interactions to cause problems. #### **Typical Application (continued)** - 1. Disconnect the pH probe and with R3 set to about mid-range and the noninverting input of the LMC6001 grounded, adjust R8 until the output is 700 mV. - 2. Apply -414.1 mV to the noninverting input of the LMC6001. Adjust R3 for and output of 1400 mV. This completes the calibration. As real pH probes may not perform exactly to theory, minor gain and offset adjustments should be made by trimming while measuring a precision buffer solution. #### 8.2.1.3 Application Curve #### 8.3 System Example #### 8.3.1 Ultra-Low Input Current Instrumentation Amplifier Figure 25 shows an instrumentation amplifier that features high-differential and common-mode input resistance (>10<sup>14</sup> $\Omega$ ), 0.01% gain accuracy at A<sub>V</sub> = 1000, excellent CMRR with 1-M $\Omega$ imbalance in source resistance. Input current is less than 20 fA and offset drift is less than 2.5 $\mu$ V/°C. R<sub>2</sub> provides a simple means of adjusting gain over a wide range without degrading CMRR. R<sub>7</sub> is an initial trim used to maximize CMRR without using super precision matched resistors. For good CMRR over temperature, low-drift resistors should be used. If $$R_1 = R_5$$ , $R_3 = R_6$ , and $R_4 = R_7$ ; then $\frac{v_{OUT}}{v_{IN}} = \frac{R_2 + 2\,R_1}{R_2} \times \frac{R_4}{R_3}$ ∴ $A_V$ ≈ 100 for circuit shown ( $R_2$ = 9.85k). Figure 25. Instrumentation Amplifier # TEXAS INSTRUMENTS # 9 Power Supply Recommendations See the *Recommended Operating Conditions* for the minimum and maximum values for the supply input voltage and operating junction temperature. #### 10 Layout ## 10.1 Layout Guidelines #### 10.1.1 Printed-Circuit-Board Layout For High-Impedance Work It is generally recognized that any circuit which must operate with less than 1000 pA of leakage current requires special layout of the PCB. When one wishes to take advantage of the ultra-low bias current of the LMC6001, typically less than 10 fA, it is essential to have an excellent layout. Fortunately, the techniques of obtaining low leakages are quite simple. First, the user must not ignore the surface leakage of the PCB, even though it may sometimes appear acceptably low, because under conditions of high humidity or dust or contamination, the surface leakage will be appreciable. To minimize the effect of any surface leakage, lay out a ring of foil completely surrounding the inputs of the LMC6001 and the terminals of capacitors, diodes, conductors, resistors, relay terminals, and so forth, connected to the inputs of the op amp, as in Figure 30. To have a significant effect, guard rings must be placed on both the top and bottom of the PCB. This PC foil must then be connected to a voltage which is at the same voltage as the amplifier inputs, because no leakage current can flow between two points at the same potential. For example, a PCB trace-to-pad resistance of $10 \text{ T}\Omega$ , which is normally considered a very large resistance, could leak 5 pA if the trace were a 5-V bus adjacent to the pad of the input. This would cause a 500 times degradation from the LMC6001's actual performance. If a guard ring is used and held within 1 mV of the inputs, then the same resistance of 10 T $\Omega$ will only cause 10 fA of leakage current. Even this small amount of leakage will degrade the extremely low input current performance of the LMC6001. See Figure 28 for typical connections of guard rings for standard op amp configurations. Figure 26. Inverting Amplifier Figure 27. Noninverting Amplifier Figure 28. Typical Connections of Guard Rings www.tij.co.jp # **Layout Guidelines (continued)** The designer should be aware that when it is inappropriate to lay out a PCB for the sake of just a few circuits, there is another technique which is even better than a guard ring on a PCB: Do not insert the input pin of the amplifier into the board at all, but bend it up in the air and use only air as an insulator. Air is an excellent insulator. In this case you may have to forego some of the advantages of PCB construction, but the advantages are sometimes well worth the effort of using point-to-point up-in-the-air wiring. See Figure 29. (Input pins are lifted out of PCB and soldered directly to components. All other pins connected to PCB). Figure 29. Air Wiring Another potential source of leakage that might be overlooked is the device package. When the LMC6001 is manufactured, the device is always handled with conductive finger cots. This is to assure that salts and skin oils do not cause leakage paths on the surface of the package. We recommend that these same precautions be adhered to, during all phases of inspection, test and assembly. ## 10.2 Layout Example Figure 30. Examples of Guard Ring in PCB Layout # 11 デバイスおよびドキュメントのサポート #### 11.1 ドキュメントのサポート #### 11.1.1 関連資料 関連資料については、以下を参照してください。 - 『LMC660 CMOSクワッド・オペアンプ』、SNOSBZ3 - 『LMC662 CMOSクワッド・オペアンプ』、SNOSC51 #### 11.2 関連リンク 表 1 に、クイック・アクセス・リンクの一覧を示します。カテゴリには、技術資料、サポートおよびコミュニティ・リソース、ツール とソフトウェア、およびサンプル注文またはご購入へのクイック・アクセスが含まれます。 #### 表 1. 関連リンク | 製品 | プロダクト・フォルダ | サンプルとご購入 | 技術資料 | ツールとソフトウェア | サポートとコミュニティ | |-------------|------------|----------|---------|------------|-------------| | LMC6001-MIL | ここをクリック | ここをクリック | ここをクリック | ここをクリック | ここをクリック | #### 11.3 コミュニティ・リソース The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use. TI E2E™オンライン・コミュニティ TIのE2E (Engineer-to-Engineer) コミュニティ。エンジニア間の共同作 業を促進するために開設されたものです。e2e.ti.comでは、他のエンジニアに質問し、知識を共有 し、アイディアを検討して、問題解決に役立てることができます。 設計サポート *TIの設計サポート* 役に立つE2Eフォーラムや、設計サポート・ツールをすばやく見つけることが できます。技術サポート用の連絡先情報も参照できます。 ## 11.4 商標 E2E is a trademark of Texas Instruments. All other trademarks are the property of their respective owners. #### 11.5 静電気放電に関する注意事項 これらのデバイスは、限定的なESD(静電破壊)保護機能を内 蔵しています。保存時または取り扱い時は、MOSゲートに対す る静電破壊を防 ▲ 上するために、リード線同士をショートさせて おくか、デバイスを導電フォームに入れる必要があります。 # 11.6 Glossary SLYZ022 — TI Glossary. This glossary lists and explains terms, acronyms, and definitions. # 12 メカニカル、パッケージ、および注文情報 以降のページには、メカニカル、パッケージ、および注文に関する情報が記載されています。これらの情報は、指定のデバ イスに対して提供されている最新のデータです。このデータは予告なく変更されることがあり、ドキュメントが改訂される場合 もあります。本データシートのブラウザ版を使用されている場合は、画面左側の説明をご覧ください。 www.ti.com 6-Apr-2024 #### PACKAGING INFORMATION | Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan | Lead finish/<br>Ball material | MSL Peak Temp | Op Temp (°C) | Device Marking (4/5) | Samples | |------------------|--------|--------------|--------------------|------|----------------|--------------|-------------------------------|------------------|--------------|----------------------|---------| | | | | | | | | (6) | | | | | | LMC6001A MDC | ACTIVE | DIESALE | Y | 0 | 270 | RoHS & Green | Call TI | Level-1-NA-UNLIM | -40 to 85 | | Samples | (1) The marketing status values are defined as follows: ACTIVE: Product device recommended for new designs. LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect. NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design. PREVIEW: Device has been announced but is not in production. Samples may or may not be available. **OBSOLETE:** TI has discontinued the production of the device. (2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free". RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption. Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement. - (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature. - (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device. - (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device. - (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width. **Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. ## 重要なお知らせと免責事項 TI は、技術データと信頼性データ (データシートを含みます)、設計リソース (リファレンス・デザインを含みます)、アプリケーションや設計に関する各種アドバイス、Web ツール、安全性情報、その他のリソースを、欠陥が存在する可能性のある「現状のまま」提供しており、商品性および特定目的に対する適合性の黙示保証、第三者の知的財産権の非侵害保証を含むいかなる保証も、明示的または黙示的にかかわらず拒否します。 これらのリソースは、TI 製品を使用する設計の経験を積んだ開発者への提供を意図したものです。(1) お客様のアプリケーションに適した TI 製品の選定、(2) お客様のアプリケーションの設計、検証、試験、(3) お客様のアプリケーションに該当する各種規格や、その他のあら ゆる安全性、セキュリティ、規制、または他の要件への確実な適合に関する責任を、お客様のみが単独で負うものとします。 上記の各種リソースは、予告なく変更される可能性があります。これらのリソースは、リソースで説明されている TI 製品を使用するアプリケーションの開発の目的でのみ、TI はその使用をお客様に許諾します。これらのリソースに関して、他の目的で複製することや掲載することは禁止されています。TI や第三者の知的財産権のライセンスが付与されている訳ではありません。お客様は、これらのリソースを自身で使用した結果発生するあらゆる申し立て、損害、費用、損失、責任について、TI およびその代理人を完全に補償するものとし、TI は一切の責任を拒否します。 TIの製品は、TIの販売条件、または ti.com やかかる TI 製品の関連資料などのいずれかを通じて提供する適用可能な条項の下で提供されています。TI がこれらのリソースを提供することは、適用される TI の保証または他の保証の放棄の拡大や変更を意味するものではありません。 お客様がいかなる追加条項または代替条項を提案した場合でも、TIはそれらに異議を唱え、拒否します。 郵送先住所: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2024, Texas Instruments Incorporated