









**PGA855** 

JAJSPR4B - APRIL 2023 - REVISED SEPTEMBER 2023

PGA855 低ノイズ、広帯域、完全差動出力、プログラマブル・ゲイン計測ア ンプ

## 1 特長

- 8 つのピン・プログラマブル・バイナリ・ゲイン - G (V/V) = ½、¼、½、1、2、4、8、および 16
- "Low" ゲイン誤差ドリフト:G = 1V/V で 1ppm/℃ (最 大値)
- 完全差動出力

**TEXAS** 

INSTRUMENTS

- ADC 入力のオーバードライブ保護を可能にする独 立した出力電源ピン
- 出力同相モード制御
- 高速信号処理:
  - 広い帯域幅:10MHz (すべてのゲイン)
  - 高いスルーレート:35V/µs
  - セトリング・タイム: 誤差 0.01% まで 500ns、0.0015% まで 950ns
  - 入力段ノイズ:G = 16V/V 時に 7.8nV/√Hz
  - SNR を向上させるフィルタ・オプション
- 高低の電源電圧に対して ±40V までの入力過電圧保 護機能
- 入力段電源電圧範囲:
  - 単一電源:8V~36V
  - デュアル電源:±4V~±18V
- 出力段電源電圧範囲:
  - 単一電源:4.5V~36V
  - デュアル電源:±2.25V~±18V
- 仕様温度範囲:-40℃~+125℃
- 小型パッケージ:3mm × 3mm VQFN

## 2 アプリケーション

- ファクトリ・オートメーションおよび制御
- アナログ入力モジュール
- データ・アクイジション (DAQ)
- 試験および測定機器
- 半導体試験装置



PGA855 のアプリケーション概略図

## 3 概要

PGA855 は、完全差動出力を備えた高帯域のプログラマ ブル・ゲイン計測アンプです。PGA855 は、3 本のデジタ ル・ゲイン選択ピンを使用して、0.125V/Vの減衰ゲインか ら最大 16V/V まで、8 つのバイナリ・ゲイン設定を備えて います。出力同相電圧は、VOCM ピンを使用して個別に 設定できます。

PGA855 アーキテクチャは、追加の ADC ドライバを必要 とせずに、最大 1MSPS のサンプリング・レートで高分解 能、高精度の A/D コンバータ (ADC) の入力を駆動するよ うに最適化されています。出力段電源 (LVSS/LVDD) は 入力段からデカップリングされており、ADC の電源に接続 することで、オーバードライブによる損傷から ADC や下流 のデバイスを保護できます。

スーパーベータ入力トランジスタが提供する入力バイアス 電流は非常に低く、それにより入力電流ノイズ密度が 0.3pA/vHz と非常に低くなるため、PGA855 は、事実上あ らゆる種類のセンサに対応する汎用性の高い選択肢にな っています。低ノイズの電流フィードバック・フロントエンド・ アーキテクチャにより、高周波数でも優れたゲイン平坦性 を実現しているため、PGA855 は、優れた高インピーダン スのセンサ読み出しデバイスとなります。入力ピンに保護 回路が内蔵されており、電源電圧を最大±40V 上回る過 電圧に対処できます。

| パッ | ッケー | ジ情報 |
|----|-----|-----|
|----|-----|-----|

| 部品番号   | パッケージ <sup>(1)</sup> | パッケージ・サイズ <sup>(2)</sup> |
|--------|----------------------|--------------------------|
| PGA855 | RGT (VQFN、16)        | 3mm × 3mm                |

- 利用可能なパッケージについては、パッケージ・オプションについ (1)ての付録を参照してください。
- パッケージ・サイズ (長さ×幅) は公称値であり、該当する場合はピ (2) ンも含まれます。







## **Table of Contents**

| 1 | 特長                                   | 1 |
|---|--------------------------------------|---|
| 2 | アプリケーション                             | 1 |
| 3 | 概要                                   | 1 |
| 4 | Revision History                     | 2 |
| 5 | Device Comparison Table              | 3 |
| 6 | Pin Configuration and Functions      | 3 |
| 7 | Specifications                       | 5 |
|   | 7.1 Absolute Maximum Ratings         | 5 |
|   | 7.2 ESD Ratings                      | 5 |
|   | 7.3 Recommended Operating Conditions | 5 |
|   | 7.4 Thermal Information              | 6 |
|   | 7.5 Electrical Characteristics       | 6 |
|   | 7.6 Typical Characteristics          | 9 |
| 8 | Detailed Description2                | 1 |
|   | 8.1 Overview                         | 1 |
|   | 8.2機能ブロック図2                          | 1 |
|   | 8.3 Feature Description22            | 2 |
|   |                                      |   |

| 8.4 Device Functional Modes             | <mark>24</mark> |
|-----------------------------------------|-----------------|
| 9 Application and Implementation        | 25              |
| 9.1 Application Information             | 25              |
| 9.2 Typical Applications                | 27              |
| 9.3 Power Supply Recommendations        | 33              |
| 9.4 Layout                              | 33              |
| 10 Device and Documentation Support     | 35              |
| 10.1 Device Support                     | 35              |
| 10.2 Documentation Support              | 35              |
| 10.3ドキュメントの更新通知を受け取る方法                  | 35              |
| 10.4 サポート・リソース                          | 35              |
| 10.5 Trademarks                         | 35              |
| 10.6 静電気放電に関する注意事項                      | 35              |
| 10.7 用語集                                | 35              |
| 11 Mechanical, Packaging, and Orderable |                 |
| Information                             | 35              |
|                                         |                 |

## **4 Revision History**

資料番号末尾の英字は改訂を表しています。その改訂履歴は英語版に準じています。

| Changes from Revision A (September 2023) to Revision B (September 2023) |      |  |
|-------------------------------------------------------------------------|------|--|
|                                                                         | 1    |  |
| Changed 4 MSPS to 1 MSPS in Overview section                            | 21   |  |
| Changes from Revision * (April 2023) to Revision A (September 2023)     | Page |  |

| • | • PGA855 のステータスを事前情報 (プレビュー) から量産データ (アクティ | ィブ)に変更 |
|---|--------------------------------------------|--------|
|---|--------------------------------------------|--------|



## **5** Device Comparison Table

| DEVICE | DESCRIPTION                                                                                                                                | GAIN EQUATION                   | RG PINS AT PIN |
|--------|--------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------|----------------|
| INA849 | Ultra-low-noise (1-nV/ $\sqrt{Hz}$ ), high-bandwidth instrumentation amplifier                                                             | G = 1 + 6 kΩ / RG               | 2, 3           |
| INA851 | Low-noise (3.2 nV/ $\sqrt{Hz}$ ), high-speed (22 MHz), fully-differential instrumentation amp with overvoltage protection (±40 V)          | G = 1 + 6 kΩ / RG               | 2, 3           |
| PGA280 | 20-mV to $\pm 10\text{-V}$ programmable gain instrumentation amplifier with 3-V or 5-V differential output; analog supply up to $\pm 18$ V | Digitally programmable with SPI | N/A            |
| PGA281 | Zero-drift, high-voltage programmable gain amplifier                                                                                       | Digitally pin-programmable      | N/A            |

## **6** Pin Configuration and Functions



#### 図 6-1. RGT Package, 16-Pin VQFN (Top View)

#### 表 6-1. Pin Functions

| PIN     |     | TYPE   | DESCRIPTION                                                                                                    |  |
|---------|-----|--------|----------------------------------------------------------------------------------------------------------------|--|
| NAME    | NO. |        | DESCRIPTION                                                                                                    |  |
| A0      | 4   | Input  | Gain option pin 0                                                                                              |  |
| A1      | 5   | Input  | Gain option pin 1                                                                                              |  |
| A2      | 1   | Input  | Gain option pin 2                                                                                              |  |
| DGND    | 16  | Power  | Ground reference for digital logic and gain setting pins                                                       |  |
| FDA_IN- | 9   | Input  | Connection to output driver summing node                                                                       |  |
| FDA_IN+ | 12  | Input  | Connection to output driver summing node                                                                       |  |
| IN–     | 3   | Input  | Negative (inverting) input                                                                                     |  |
| IN+     | 2   | Input  | Positive (noninverting) input                                                                                  |  |
| LVDD    | 7   | Power  | Output driver positive supply. Connect this pin to the positive supply of the ADC to protect from overdriving. |  |
| LVSS    | 14  | Power  | Output driver negative supply. Connect this pin to the negative supply of the ADC to protect from overdriving. |  |
| NC      | 8   | -      | Do not connect                                                                                                 |  |
| OUT-    | 11  | Output | Output (inverting)                                                                                             |  |
| OUT+    | 10  | Output | Output (noninverting)                                                                                          |  |
| VOCM    | 13  | Input  | Level set for output common mode value                                                                         |  |
| VS+     | 6   | Power  | Input stage positive supply                                                                                    |  |
| VS-     | 15  | Power  | Input stage negative supply                                                                                    |  |



## 表 6-1. Pin Functions (続き)

| PIN         |             | TVDE | DESCRIPTION                                                                                                                                                                                                                               |
|-------------|-------------|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| NAME        | NO.         |      |                                                                                                                                                                                                                                           |
| Thermal Pad | Thermal pad | _    | The thermal pad must be soldered to the printed-circuit board (PCB). Connect thermal pad to a plane or large copper pour that is either floating or electrically connected to VS–, even for applications that have low power dissipation. |



## **7** Specifications

#### 7.1 Absolute Maximum Ratings

over operating free-air temperature range (unless otherwise noted)<sup>(1)</sup>

|                   |                                                                         | MIN                      | MAX                      | UNIT |
|-------------------|-------------------------------------------------------------------------|--------------------------|--------------------------|------|
| Vs                | Supply voltage on $V_{S+}$ , $V_{S-}$ pins; $V_S = (V_{S+}) - (V_{S-})$ | 0                        | 40                       | V    |
| V <sub>SOUT</sub> | Supply voltage on LVDD, LVSS pins; $V_{SOUT} = V_{LVDD} - V_{LVSS}$     | 0                        | 40                       | V    |
|                   | Voltage on power pins LVDD, LVSS                                        | (V <sub>S-</sub> ) – 0.5 | (V <sub>S+</sub> ) + 0.5 | V    |
| V <sub>IN</sub>   | Voltage on signal-input pins IN+, IN–                                   | (V <sub>S-</sub> ) – 40  | (V <sub>S+</sub> ) + 40  | V    |
|                   | DGND, FDA_IN+, FDA_IN– pin voltage                                      | (V <sub>S</sub> _) – 0.5 | (V <sub>S+</sub> ) + 0.5 | V    |
|                   | Voltage on gain-select pins A2, A1, A0                                  | V <sub>DGND</sub> – 0.5  | (V <sub>S+</sub> ) + 0.5 | V    |
| Vo                | Signal output pins maximum voltage on OUT+, OUT-                        | V <sub>LVSS</sub> – 0.5  | V <sub>LVDD</sub> + 0.5  | V    |
| V <sub>OCM</sub>  | Output common-mode voltage                                              | V <sub>LVSS</sub> – 0.5  | V <sub>LVDD</sub> + 0.5  | V    |
| I <sub>O</sub>    | Signal-output pins current                                              | -100                     | 100                      | mA   |
| I <sub>SC</sub>   | Output short-circuit current <sup>(2)</sup>                             | Continuous               | ;                        |      |
| T <sub>A</sub>    | Operating temperature                                                   | -50                      | 150                      | °C   |
| TJ                | Junction Temperature                                                    |                          | 175                      | °C   |
| T <sub>stg</sub>  | Storage Temperature                                                     | -65                      | 150                      | °C   |

(1) Operation outside the Absolute Maximum Ratings may cause permanent device damage. Absolute Maximum Ratings do not imply functional operation of the device at these or any other conditions beyond those listed under Recommended Operating Conditions. If used outside the Recommended Operating Conditions but within the Absolute Maximum Ratings, the device may not be fully functional, and this may affect device reliability, functionality, performance, and shorten the device lifetime.

(2) Short-circuit to  $V_{SOUT}$  / 2.

## 7.2 ESD Ratings

|                                            |                         |                                                                       | VALUE | UNIT |
|--------------------------------------------|-------------------------|-----------------------------------------------------------------------|-------|------|
| V <sub>(ESD)</sub> Electrostatic discharge | Electrostatic discharge | Human-body model (HBM), per ANSI/ESDA/JEDEC JS-001 <sup>(1)</sup>     | ±2000 | V    |
|                                            | Liechostatic discharge  | Charged-device model (CDM), per ANSI/ESDA/JEDEC JS-002 <sup>(2)</sup> | ±1000 | v    |

(1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.

(2) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.

## 7.3 Recommended Operating Conditions

over operating free-air temperature range (unless otherwise noted)

|                |                             |               | MIN   | MAX | UNIT |
|----------------|-----------------------------|---------------|-------|-----|------|
| N.             | Input stage supply voltage  | Single supply | 8     | 36  | V    |
| VS             | Input stage supply voltage  | Dual supply   | ±4    | ±18 |      |
| V.             |                             | Single supply | 4.5   | 36  | V    |
| V SOUT         | Output stage supply voltage | Dual supply   | ±2.25 | ±18 | v    |
| T <sub>A</sub> | Specified temperature       |               | -40   | 125 | °C   |



## 7.4 Thermal Information

|                       |                                              | PGA855     |      |
|-----------------------|----------------------------------------------|------------|------|
|                       | THERMAL METRIC <sup>(1)</sup>                | RGT (VQFN) | UNIT |
|                       |                                              | 16 PINS    |      |
| R <sub>0JA</sub>      | Junction-to-ambient thermal resistance       | 47.3       | °C/W |
| R <sub>0JC(top)</sub> | Junction-to-case (top) thermal resistance    | 53.6       | °C/W |
| R <sub>θJB</sub>      | Junction-to-board thermal resistance         | 22.0       | °C/W |
| Ψ <sub>JT</sub>       | Junction-to-top characterization parameter   | 1.4        | °C/W |
| Ψ <sub>JB</sub>       | Junction-to-board characterization parameter | 22.0       | °C/W |
| R <sub>0JC(bot)</sub> | Junction-to-case (bottom) thermal resistance | 7.8        | °C/W |

(1) For information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report.

## 7.5 Electrical Characteristics

at  $T_A = 25 \text{ °C}$ ,  $V_S = V_{SOUT} = \pm 15 \text{ V}$ ,  $V_{ICM} = V_{OCM}$  is at mid-supply,  $R_L = 10 \text{ k}\Omega$ , and G = 1 V/V (unless otherwise noted) PARAMETER TEST CONDITIONS MIN TYP MAX UNIT

|                                    |                                                    | 1201 00                                                                      |                                              |                          |          | IIIAA                    |         |
|------------------------------------|----------------------------------------------------|------------------------------------------------------------------------------|----------------------------------------------|--------------------------|----------|--------------------------|---------|
| INPUT                              |                                                    |                                                                              |                                              | I                        |          |                          |         |
| Differential offset voltage (input |                                                    | G = 1 to 16                                                                  |                                              |                          | ±70      | ±350                     |         |
| vos referred)                      | G < 1                                              | G < 1                                                                        |                                              | ±70/G                    | ±350/G   | μν                       |         |
|                                    | Differential offset voltage drift (input referred) | G = 1 to 16, T <sub>A</sub> = -40°C to                                       | G = 1 to 16, $T_A = -40^{\circ}$ C to +125°C |                          | ±0.3     | ±1.0                     |         |
|                                    |                                                    | $G < 1, T_A = -40^{\circ}C$ to +125                                          | юС                                           |                          | ±0.3/G   | ±1.0/G                   | μν/ C   |
|                                    |                                                    |                                                                              | G = 0.125                                    | 102                      | 108      |                          | dB      |
|                                    |                                                    |                                                                              | G = 0.25                                     | 108                      | 114      |                          |         |
|                                    |                                                    |                                                                              | G = 0.5                                      | 114                      | 120      |                          |         |
| DODD                               | Dever eventy rejection ratio                       |                                                                              | G = 1                                        | 120                      | 126      |                          |         |
| PSRR                               | Power-supply rejection ratio                       | $\pm 4 V \leq V_S \leq \pm 10 V, R11$                                        | G = 2                                        | 120                      | 126      |                          | dB      |
|                                    |                                                    |                                                                              | G = 4                                        | 120                      | 132      |                          |         |
|                                    |                                                    |                                                                              | G = 8                                        | 120                      | 136      |                          | 1       |
|                                    |                                                    |                                                                              | G = 16                                       | 120                      | 140      |                          |         |
| z <sub>id</sub>                    | Differential impedance                             |                                                                              |                                              |                          | 100    1 |                          | GΩ ∥ pF |
| z <sub>ic</sub>                    | Common-mode impedance                              |                                                                              |                                              |                          | 100    7 |                          | GΩ∥pF   |
| Vi                                 | Input voltage                                      | $V_{\rm S}$ = ±4 V to ±18 V, T <sub>A</sub> = -                              | 40°C to +125°C                               | (V <sub>S-</sub> ) + 2.5 |          | (V <sub>S+</sub> ) – 2.5 | V       |
|                                    |                                                    | At dc to 60 Hz,<br>$V_{ICM} = \pm 10 V$ ,<br>$T_A = -40^{\circ}C$ to +125°C, | G = 0.125                                    | 64                       | 82       |                          |         |
|                                    |                                                    |                                                                              | G = 0.25                                     | 70                       | 88       |                          | - dB    |
|                                    |                                                    |                                                                              | G = 0.5                                      | 76                       | 94       |                          |         |
| CMPD                               |                                                    |                                                                              | G = 1                                        | 82                       | 100      |                          |         |
| CIVIER                             |                                                    |                                                                              | G = 2                                        | 88                       | 106      |                          |         |
|                                    |                                                    |                                                                              | G = 4                                        | 94                       | 112      |                          | ]       |
|                                    |                                                    |                                                                              | G = 8                                        | 100                      | 118      |                          | 1       |
|                                    |                                                    |                                                                              | G = 16                                       | 106                      | 124      |                          | ]       |
| BIAS CU                            | IRRENT                                             | •                                                                            | ·                                            | ·                        |          |                          |         |
| 1-                                 | Input bios current                                 |                                                                              |                                              |                          | 0.5      | 1.8                      | n۸      |
|                                    |                                                    | $T_{A} = -40^{\circ}C \text{ to } +125^{\circ}C$                             |                                              |                          | 1        |                          |         |
|                                    | Input bias current drift                           | $T_A = -40^{\circ}C \text{ to } +125^{\circ}C$                               |                                              |                          |          | 10                       | pA/°C   |
|                                    | Input offset current                               |                                                                              |                                              |                          | 0.5      | 1                        | nA      |
| 105                                |                                                    | $T_{A} = -40^{\circ}C \text{ to } +125^{\circ}C$                             |                                              |                          | 1        |                          |         |
|                                    | Input offset current drift                         | $T_{A} = -40^{\circ}C \text{ to } +125^{\circ}C$                             |                                              |                          |          | 10                       | pA/°C   |



## 7.5 Electrical Characteristics (続き)

|                            | PARAMETER                            | TEST CON                                                                    | DITIONS                                      | MIN                     | TYP   | MAX         | UNIT             |
|----------------------------|--------------------------------------|-----------------------------------------------------------------------------|----------------------------------------------|-------------------------|-------|-------------|------------------|
| NOISE V                    | OLTAGE                               |                                                                             |                                              |                         |       |             |                  |
|                            |                                      |                                                                             | G = 16                                       |                         | 7.8   |             |                  |
|                            |                                      |                                                                             | G = 8                                        |                         | 8.0   |             |                  |
|                            |                                      |                                                                             | G = 4                                        |                         | 8.6   |             |                  |
|                            |                                      | 6 4111                                                                      | G = 2                                        |                         | 12.6  |             |                  |
| e <sub>NI</sub>            | Input-referred voltage noise density | t = 1 kHz                                                                   | G = 1                                        |                         | 21.6  |             | nV/√Hz           |
|                            |                                      |                                                                             | G = 0.5                                      |                         | 42    |             |                  |
|                            |                                      |                                                                             | G = 0.25                                     |                         | 84    |             |                  |
|                            |                                      |                                                                             | G = 0.125                                    |                         | 168   |             |                  |
|                            |                                      |                                                                             | G = 16                                       |                         | 0.26  |             |                  |
|                            |                                      |                                                                             | G = 8                                        |                         | 0.27  |             |                  |
|                            |                                      |                                                                             | G = 4                                        |                         | 0.29  |             |                  |
|                            |                                      |                                                                             | G = 2                                        |                         | 0.44  |             |                  |
| E <sub>NI</sub>            | Input-referred voltage noise         | $f_{\rm B} = 0.1  \text{Hz}$ to 10 Hz                                       | G = 1                                        |                         | 0.8   |             | μV <sub>PP</sub> |
|                            |                                      |                                                                             | G = 0.5                                      |                         | 1.6   |             |                  |
|                            |                                      |                                                                             | G = 0.25                                     |                         | 3.2   |             |                  |
|                            |                                      |                                                                             | G = 0.125                                    |                         | 6.4   |             |                  |
| İN                         | Input current noise density          | f = 1 kHz                                                                   |                                              |                         | 0.3   |             | nA/√Hz           |
| -in<br> n                  | Input current noise                  | $f_{\rm p} = 0.1 \text{ Hz to } 10 \text{ Hz}$                              |                                              |                         | 13    |             | pApp             |
| GAIN                       |                                      | 1B 0.1112 10 10 112                                                         |                                              |                         |       |             | P' 'PP           |
|                            | Differential gain range              |                                                                             |                                              | 0 125                   |       | 16          | VN               |
|                            |                                      | G = 0.25, 0.5, 2, 4                                                         |                                              | 0.120                   | +0.02 | +0.05       |                  |
| GE Differential gain error | Differential gain error              | G = 1                                                                       |                                              |                         | +0.02 | +0.03       | %                |
|                            |                                      | $G = 0.125 \ 8.16$                                                          |                                              |                         | +0.02 | +0.07       |                  |
|                            |                                      | G = 1 T <sub>2</sub> = -40°C to +125°C                                      |                                              |                         | 10.00 | +1          | <u>'</u>         |
|                            | Differential gain drift              | G = 0.125, 0.25, 0.5, 2, 4, 8,<br>+125°C                                    | 16, $T_A = -40^{\circ}C$ to                  |                         |       | ±1          | ppm/°C           |
|                            |                                      |                                                                             |                                              |                         | 2     | 5           |                  |
|                            | Differential gain nonlinearity       | 10 V                                                                        | $T_{A} = -40^{\circ}C$ to $\pm 125^{\circ}C$ |                         | -     | 10          | ppm              |
|                            | -                                    |                                                                             |                                              |                         |       | 10          |                  |
|                            |                                      | No load                                                                     | Voour = +2 25 V                              | $V_{\rm Wee} \pm 0.1$   |       | Vuvee - 0.1 |                  |
| Vout                       | Output voltage                       |                                                                             | $V_{SOUT} = +2.25 V$                         | $V_{LVSS} + 0.2$        |       |             | v                |
| •001                       | $R_L = 10 \text{ k}\Omega$           | R <sub>L</sub> = 10 kΩ                                                      | $V_{SOUT} = \pm 18V$                         | V <sub>LVSS</sub> + 0.4 |       | Vurp = 0.4  |                  |
| C.                         | Load canacitance                     | Stable operation for different                                              |                                              | VLVSS · 0.4             | 50    | VLVDD 0.4   | nF               |
| ΟL                         |                                      |                                                                             |                                              |                         | +15   |             | Pi               |
| I <sub>SC</sub>            | Short-circuit current                | Continuous to V <sub>SOUT</sub> / 2                                         | $T = 40^{\circ}C t_{2} \pm 125^{\circ}C$     | +20                     | 145   | +60         | mA               |
| EDEOU                      |                                      |                                                                             | $T_{A} = -40 \text{ C to } + 125 \text{ C}$  | 120                     |       | TOO         |                  |
|                            |                                      | C = 0.125  to  16                                                           |                                              | 1                       | 10    |             | NAL I-           |
| BVV<br>CD                  | Dandwidth, -3 dB                     | G = 0.125 10 10                                                             | - \/                                         |                         | 10    |             |                  |
| SR                         | Siew rate                            | G = 0.125 to 16, V <sub>OUTDIFF</sub> > :                                   |                                              |                         | 35    |             | v/µs             |
| ts                         | Settling time                        | G = 0.125 to 16<br>$V_{INDIFF} = 10$ -V step or<br>$V_{INDIFF} = 10$ V step | To 0.0015%                                   |                         | 0.7   |             | μs               |
|                            | Gain switching time                  | VOUIDIFF - 10-V step                                                        |                                              |                         | 2     |             |                  |
|                            |                                      | Differential input f = 10 kHz                                               | V = 10 V                                     |                         | 110   |             | μο               |
| THD+N                      | Total harmonic distortion and Noise  | Single ended input $f = 10 \text{ kHz}$ ,                                   | $v_0 = 10 v_{PP}$                            |                         | -110  |             | dB               |
|                            |                                      | Differential input f = 10 kF                                                | $v_0 = 10 v_{PP}$                            |                         | -100  |             |                  |
| HD2                        | Second-order harmonic distortion     | Single and a input, $T = 10$ KHZ,                                           | $v_0 = 10 v_{PP}$                            |                         | -120  |             | dB               |
|                            |                                      | Single-ended input, $T = 10 \text{ KF}$                                     | $v_0 = 10 v_{PP}$                            |                         | -110  |             |                  |
| HD3                        | Third-order harmonic distortion      | Differential input, $f = 10$ kHz,                                           | $v_0 = 10 V_{PP}$                            |                         | -120  |             | dB               |
|                            |                                      | Single-ended input, f = 10 kHz, $V_{O}$ = 10 $V_{PP}$                       |                                              | 1                       | -110  |             | 1                |

Copyright © 2023 Texas Instruments Incorporated



## 7.5 Electrical Characteristics (続き)

| at T <sub>A</sub> = 25 °C, V <sub>S</sub> = V <sub>S</sub> | <sub>SOUT</sub> = ±15 V, V <sub>ICM</sub> = V | $O_{\rm OCM}$ is at mid-supply, R <sub>L</sub> = 10 k $\Omega$ , | and G = 1 V/V (unless otherwise noted) |
|------------------------------------------------------------|-----------------------------------------------|------------------------------------------------------------------|----------------------------------------|
|------------------------------------------------------------|-----------------------------------------------|------------------------------------------------------------------|----------------------------------------|

| PARAMETER            |                                             | TEST CONDITIONS                                                              | MIN                     | TYP      | MAX                     | UNIT     |  |
|----------------------|---------------------------------------------|------------------------------------------------------------------------------|-------------------------|----------|-------------------------|----------|--|
| OUTPUT               | COMMON-MODE VOLTAGE (V <sub>OCM</sub> )     | ONTROL                                                                       |                         |          |                         |          |  |
| V                    |                                             | V <sub>S</sub> = ±4 V                                                        | V <sub>LVSS</sub> + 1.5 |          | V <sub>LVDD</sub> – 1.5 | V        |  |
| V OCM                | Common-mode input voltage                   | V <sub>S</sub> = ±18 V                                                       | V <sub>LVSS</sub> + 2   |          | $V_{LVDD} - 2$          | v        |  |
|                      | Small-signal bandwidth V <sub>OCM</sub> pin | V <sub>OCM</sub> = 100 mV <sub>PP</sub>                                      |                         | 16       |                         | MHz      |  |
|                      | Large-signal bandwidth V <sub>OCM</sub> pin | V <sub>OCM</sub> = 0.6 V <sub>PP</sub>                                       |                         | 16       |                         | MHz      |  |
|                      | DC output balance                           | $V_{OCM}$ fixed at mid-supply (V <sub>O</sub> = ±1 V)                        |                         | 70       |                         | dB       |  |
|                      | Input impedance V <sub>VOCM</sub> pin       |                                                                              |                         | 250    1 |                         | kΩ    pF |  |
|                      | V <sub>OCM</sub> offset from mid-supply     | VOCM pin floating                                                            |                         | ±1       | ±3.5                    | mV       |  |
|                      | V <sub>OCM</sub> offset voltage             | $V_{OCM} = V_{ICM}, V_O = 0 V$                                               |                         | ±1       | ±3.5                    | mV       |  |
|                      | V <sub>OCM</sub> offset voltage drift       | $V_{OCM} = V_{ICM}, V_O = 0 V, T_A = -40^{\circ}C \text{ to } +125^{\circ}C$ |                         | ±20      | ±40                     | µV/°C    |  |
| INPUT S              | TAGE POWER SUPPLY                           |                                                                              | ·                       |          |                         |          |  |
|                      | Input stage quiescent current               | V <sub>IN</sub> = 0 V                                                        |                         | 3        | 3.7                     | mA       |  |
| <sup>I</sup> Q_input | V <sub>S+</sub> , V <sub>S-</sub>           | $T_{A} = -40^{\circ}C \text{ to } +125^{\circ}C$                             |                         |          | 4.5                     | IIIA     |  |
| OUTPUT               | STAGE POWER SUPPLY                          |                                                                              | ·                       |          |                         |          |  |
|                      | Output stage quiescent current              | V <sub>IN</sub> = 0 V, V <sub>OCM</sub> fixed at mid-supply                  |                         | 2.3      | 2.8                     | mA       |  |
| Q_output             | V <sub>LVDD</sub> , V <sub>LVSS</sub>       | $T_A = -40^{\circ}C$ to $125^{\circ}C$                                       |                         |          | 3.5                     | mA       |  |
| DIGITAL              | LOGIC                                       |                                                                              | ·                       |          |                         |          |  |
| V <sub>IL</sub>      | Digital input logic low                     | A0, A1, A2 pins, referred to DGND                                            | V <sub>DGND</sub>       |          | V <sub>DGND</sub> + 0.8 | V        |  |
| VIH                  | Digital input logic high                    | A0, A1, A2 pins, referred to DGND                                            | V <sub>DGND</sub> + 1.8 |          | V <sub>S+</sub>         | V        |  |
|                      | Digital input pin current                   | A0, A1, A2 pins                                                              |                         | 1.5      | 3                       | μA       |  |
| V <sub>DGND</sub>    | DGND voltage                                |                                                                              | V <sub>S-</sub>         |          | (V <sub>S+</sub> ) – 4  | V        |  |
|                      | DGND reference current                      |                                                                              |                         | 4        | 10                      | μA       |  |



## 7.6 Typical Characteristics

at  $T_A = 25^{\circ}C$ ,  $V_S = V_{SOUT} = \pm 15$  V,  $V_{ICM} = V_{OCM} = 0$  V,  $R_L = 10$  k $\Omega$ , and G = 1 V/V (unless otherwise noted)

| DESCRIPTION                                               | FIGURE |
|-----------------------------------------------------------|--------|
| Distribution of Offset Voltage (RTI), G = 16 V/V          | ⊠ 7-1  |
| Distribution of Offset Voltage Drift (RTI), G = 16 V/V    | 図 7-2  |
| Distribution of Offset Voltage (RTI), G = 1 V/V           | 図 7-3  |
| Distribution of Offset Voltage Drift (RTI), G = 1 V/V     | 図 7-4  |
| Distribution of Offset Voltage (RTI), G = 0.125 V/V       | 図 7-5  |
| Distribution of Offset Voltage Drift (RTI), G = 0.125 V/V | 図 7-6  |
| Distribution of Differential Gain Error, G = 16 V/V       | 図 7-7  |
| Distribution of Differential Gain Error, G = 1 V/V        | 図 7-8  |
| Gain Error vs Temperature, G = 1 V/V                      | 図 7-9  |
| Distribution of Differential Gain Error, G = 0.125 V/V    | 図 7-10 |
| Distribution of Input Bias Current                        | 図 7-11 |
| Distribution of Input Bias Current, T <sub>A</sub> = 85°C | 図 7-12 |
| Input Bias Current vs Temperature                         | 図 7-13 |
| Input Bias Current vs Input Common-Mode Voltage           | 図 7-14 |
| Distribution of Input Offset Current                      | 図 7-15 |
| Input Offset Current vs Temperature                       | 図 7-16 |
| Offset Voltage (RTI) vs Temperature, G = 16 V/V           | 図 7-17 |
| Offset Voltage (RTI) vs Temperature                       | 図 7-18 |
| Offset Voltage (RTI) vs Temperature, G = 0.125 V/V        | 図 7-19 |
| Offset Voltage (RTI) vs Input Common-Mode Voltage         | 図 7-20 |
| CMRR Distribution, G = 16 V/V                             | ⊠ 7-21 |
| CMRR Distribution, G = 1 V/V                              | ⊠ 7-22 |
| CMRR Distribution, G = 0.125V/V                           | ⊠ 7-23 |
| CMRR vs Frequency (RTI)                                   | ⊠ 7-24 |
| CMRR vs Frequency (Unbalanced)                            | ⊠ 7-25 |
| Typical CMRR vs Temperature                               | ⊠ 7-26 |
| Positive PSRR vs Frequency                                | 図 7-27 |
| Negative PSRR vs Frequency                                | 図 7-28 |
| PSRR Distribution, G = 16 V/V                             | 図 7-29 |
| PSRR Distribution, G = 1 V/V                              | 図 7-30 |
| PSRR Distribution, G = 0.125 V/V                          | 図 7-31 |
| Gain Nonlinearity, G = 16 V/V                             | 図 7-32 |
| Gain Nonlinearity, G = 1 V/V                              | 図 7-33 |
| Gain Nonlinearity, G = 0.125 V/V                          | 図 7-34 |
| Voltage Noise Spectral Density (RTI) vs Frequency         | 図 7-35 |
| 0.1-Hz to 10-Hz Voltage Noise (RTI), G = 16 V/V           | 図 7-36 |
| 0.1-Hz to 10-Hz Voltage Noise (RTI), G = 1 V/V            | 図 7-37 |
| 0.1-Hz to 10-Hz Voltage Noise (RTI), G = 0.125 V/V        | 図 7-38 |
| Current Noise Spectral Density vs Frequency               | 図 7-39 |

## 表 7-1. Table of Graphs

Copyright © 2023 Texas Instruments Incorporated



## 7.6 Typical Characteristics

at  $T_A = 25^{\circ}C$ ,  $V_S = V_{SOUT} = \pm 15$  V,  $V_{ICM} = V_{OCM} = 0$  V,  $R_L = 10$  k $\Omega$ , and G = 1 V/V (unless otherwise noted)

| DESCRIPTION                                                    | FIGURE |
|----------------------------------------------------------------|--------|
| Gain vs Frequency                                              | 図 7-40 |
| Large-Signal Step Response vs Frequency                        | 図 7-41 |
| Small-Signal Step Response, G = 16 V/V                         | 図 7-42 |
| Small-Signal Step Response, G = 1 V/V                          | 図 7-43 |
| Small-Signal Step Response, G = 0.125 V/V                      | 図 7-44 |
| Large-Signal Step Response                                     | 図 7-45 |
| Gain Switching Transient Response                              | 図 7-46 |
| Output Short-Circuit Current vs Temperature                    | 図 7-47 |
| Positive Output Voltage Swing vs Output Current                | 図 7-48 |
| Negative Output Voltage Swing vs Output Current                | 図 7-49 |
| Overload Recovery                                              | 図 7-50 |
| Closed-Loop Output Impedance vs Frequency                      | ⊠ 7-51 |
| Overshoot vs Capacitive Load                                   | 図 7-52 |
| Quiescent Current vs Temperature                               | 図 7-53 |
| THD + Noise vs Frequency (22-kHz Filter)                       | ⊠ 7-54 |
| THD + Noise vs Frequency (500-kHz Filter)                      | 図 7-55 |
| 2nd Harmonic Distortion vs Frequency                           | ⊠ 7-56 |
| 3rd Harmonic Distortion vs Frequency                           | 図 7-57 |
| Total Harmonic Distortion vs Frequency vs Output Load          | ⊠ 7-58 |
| Ax Digital Input Pin Current vs Ax Digital Input Pin Voltage   | 図 7-59 |
| DGND Digital Input Pin Current vs A2 Digital Input Pin Voltage | 図 7-60 |
| Digital Input Pin Current vs Temperature                       | 図 7-61 |

#### 表 7-1. Table of Graphs (続き)





at T<sub>A</sub> = 25°C, V<sub>S</sub> = V<sub>SOUT</sub> = ±15 V, V<sub>ICM</sub> = V<sub>OCM</sub> = 0 V, R<sub>L</sub> = 10 kΩ, and G = 1 V/V (unless otherwise noted)



Copyright © 2023 Texas Instruments Incorporated



at T<sub>A</sub> = 25°C, V<sub>S</sub> = V<sub>SOUT</sub> = ±15 V, V<sub>ICM</sub> = V<sub>OCM</sub> = 0 V, R<sub>L</sub> = 10 kΩ, and G = 1 V/V (unless otherwise noted)



Copyright © 2023 Texas Instruments Incorporated



at  $T_A = 25^{\circ}C$ ,  $V_S = V_{SOUT} = \pm 15$  V,  $V_{ICM} = V_{OCM} = 0$  V,  $R_L = 10$  k $\Omega$ , and G = 1 V/V (unless otherwise noted)





at  $T_A = 25^{\circ}C$ ,  $V_S = V_{SOUT} = \pm 15$  V,  $V_{ICM} = V_{OCM} = 0$  V,  $R_L = 10$  k $\Omega$ , and G = 1 V/V (unless otherwise noted)





























## 8 Detailed Description

#### 8.1 Overview

The PGA855 is a monolithic, high-voltage, precision programmable-gain instrumentation amplifier. The PGA855 combines a high-speed current-feedback input stage with an internally matched gain resistor network, followed by a four-resistor, fully differential amplifier output stage. Eight preprogrammed binary gains, ranging from 0.125 V/V to 16 V/V are selectable using gain-select pins A0, A1, and A2.

A functional block diagram for PGA855 is shown in the next section. The differential input voltage is fed into a pair of matched, high-impedance input-current-feedback amplifiers. An integrated precision-matched gain resistor network is used to amplify the differential input voltage. A fully differential output difference amplifier,  $A_3$ , rejects the input common-mode component and refers the output signal to the voltage level set by the VOCM pin.

The PGA855 output amplifier bandwidth is optimized to drive high-performance analog-to-digital converters (ADCs) with sampling rates up to 1 MSPS without the need for an additional ADC driver. The output amplifier uses a separate power supply that is independent of the input-stage power supply. When driving an ADC, use a low-impedance connection from LVDD and LVSS to the ADC power supplies. This configuration protects the ADC inputs from damage due to inadvertent overvoltage conditions.

#### 8.2 機能ブロック図





#### 8.3 Feature Description

#### 8.3.1 Gain Control

The PGA855 uses three pins to set the amplifier gain. These gain select pins are set with respect to DGND. This configuration simplifies design when compared to programmable-gain amplifiers requiring an SPI or other digital interface options for gain changes.  $\boxtimes$  8-1 shows the gain-setting block diagram.  $\ddagger$  8-1 lists the gain options. Any gain select pin that is not driven by an external source is automatically biased at DGND using internal pulldown options.



#### 図 8-1. PGA855 Gain Setting Block Diagram

| A2:A0 | GAIN  |  |  |  |
|-------|-------|--|--|--|
| 000   | 0.125 |  |  |  |
| 001   | 0.25  |  |  |  |
| 010   | 0.5   |  |  |  |
| 011   | 1     |  |  |  |
| 100   | 2     |  |  |  |
| 101   | 4     |  |  |  |
| 110   | 8     |  |  |  |
| 111   | 16    |  |  |  |

#### 表 8-1. Gain Options



#### 8.3.2 Input Protection

The inputs of PGA855 are individually protected for voltages up to  $\pm 40$  V beyond either supply. For example, an input common-mode voltage anywhere between -55 V and +55 V does not cause damage when powered from  $\pm 15$ -V supplies. Internal circuitry on each input provides low series impedance under normal signal conditions, thus maintaining high performance under normal operating conditions. If the input is overloaded, the protection circuitry limits the input current to a value of approximately 4.8 mA.  $\boxtimes$  8-2 shows the input protection functionality during an overvoltage condition.



図 8-2. Input Current vs Input Overvoltage

⊠ 8-3 shows that during an input overvoltage condition, current flows through the input protection diodes into the power supplies. In applications where the power supplies are unable to sink current, place Zener diode clamps (ZD1 and ZD2) on the power supplies to provide a current pathway to ground.



8-3. Input Current Path During an Overvoltage Condition



#### 8.3.3 Output Common-Mode Pin

The output voltages of the PGA855 are balanced with respect to the voltage on the output common-mode pin, VOCM. The starting point for most designs is to assign an output common-mode voltage for the PGA855. For ac-coupled signal paths, this voltage is often the default mid-supply voltage, so as to retain the most available output swing around the voltage centered at VOCM. For dc-coupled signal paths, set this voltage between a maximum of  $V_{LVDD} - 1.5$  V and minimum of  $V_{LVSS} + 1.5$  V. For precision ADC applications, this voltage is typically the input common-mode voltage of the ADC.

The voltage at the VOCM pin is internally buffered to bias the fully differential output amplifier, eliminating the need for an external VOCM buffer. In the event that the VOCM pin is left floating, the output common-mode voltage is biased at output mid-supply using an internal 500-k $\Omega$  / 500-k $\Omega$  resistor divider network connected between the output-stage power-supply pins.

#### 8.3.4 Using the Fully Differential Output Amplifier to Shape Noise

t / 2 = 2 shows that the PGA855 output-stage fully-differential amplifier uses 5-k $\Omega$  feedback resistors between the OUT+ and OUT– outputs and the inverting and noninverting inputs, respectively. External direct access to the inverting and noninverting inputs of the fully differential amplifier is provided through the FDA\_IN– and FDA\_IN+ pins, respectively. This option allows circuit designers to add external feedback capacitors in parallel with the internal feedback resistors to implement noise-filtering or noise-shaping techniques. These pins can also be used to implement customized attenuating gains for the output stage. Consider the following important factors when designing parallel circuits with the internal feedback resistors:

- The accuracy of the internal resistor network is 0.01 % or better. This accuracy results in a common-mode rejection (CMRR) of 80 dB or better. Mismatched leakage currents on these pins can cause CMRR degradation.
- The internal resistors have ±15% absolute resistance variation and must be considered when implementing custom attenuating gains or noise filters.

注意 Do not treat these pins as outputs, nor use the pins to source or sink current. Excessive currents through the feedback resistors can cause permanent damage to internal circuitry.

#### 8.4 Device Functional Modes

The PGA855 has a single functional mode and operates when the input-stage power supply is greater than  $\pm 4$  V (8 V) and the output-stage power supply is greater than  $\pm 2.25$  V (4.5 V); see also  $\pm 222$  V (3.2 V) = 222 V



## 9 Application and Implementation

注

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes, as well as validating and testing their design implementation to confirm system functionality.

#### 9.1 Application Information

The PGA855 is a monolithic, high-voltage, high bandwidth, precision programmable gain instrumentation amplifier with fully differential outputs. The PGA855 combines a high-speed current-feedback input stage with an internally matched gain resistor network, followed by a four-resistor, fully differential amplifier output stage. The PGA855 is equipped with 8 binary-gain settings, from 0.125 V/V to 16 V/V, using three digital gain-selection pins: A0, A1, and A2.

The PGA855 is designed to work with applications such as factory automation and control, analog input modules, data acquisition, test and measurement, and semiconductor test.

#### 9.1.1 Linear Operating Input Range

The linear operating input voltage range of the PGA855 input circuitry extends within 2.5 V (maximum) of both power supplies, and maintains excellent common-mode rejection throughout this range. The linear operating input common-mode range is a function of the input common-mode voltage, input differential voltage, gain, and output common-mode voltage.

The valid common-mode range to enable valid output voltage at no load condition are shown in 🗵 9-1 to 🗵 9-3.



Copyright © 2023 Texas Instruments Incorporated

資料に関するフィードバック(ご意見やお問い合わせ)を送信 25

PGA855 JAJSPR4B – APRIL 2023 – REVISED SEPTEMBER 2023





#### 9.2 Typical Applications

#### 9.2.1 ADS127L11 and ADS127L21, 24-Bit, Delta-Sigma ADC Driver Circuit

The application circuit in  $\boxtimes$  9-6 shows a schematic for a 24-bit wide-bandwidth, delta-sigma ADC. The ADS127Lx1 ADC offers two digital filters to optimize ac applications (wideband filter) or dc applications (sinc4 filter). R 9-2 and  $\Huge{R}$  9-3 show measurement results in both filter settings. For a detailed design procedure to operate the ADS127Lx1 ADC, see the ADS127Lx1EVM-PDK evaluation module user's guide.



図 9-6. Driving the ADS127Lx1 Delta-Sigma ADC

#### 9.2.1.1 Design Requirements

The design requirements for the application driving the ADS127Lx1 ADC are listed in the following table.

| PARAMETER                               | VALUE                                                                  |
|-----------------------------------------|------------------------------------------------------------------------|
| Differential-to-differential conversion | V <sub>INDIFF</sub> to V <sub>OUTDIFF</sub>                            |
| Supply voltages                         | $V_{S\pm}$ = ±15 V, $V_{LVDD}$ = 5 V, $V_{LVSS}$ = GND, VREF = 4.096 V |
| Full-scale range of ADC                 | FSR = ± 4.096 V                                                        |
| Data rate of ADC                        | f <sub>DATA</sub> = 187.5 kSPS                                         |
| ADC filter configuration                | (1) High-speed mode, Sinc4 filter, OSR = 64                            |
|                                         | (2) High-speed mode, Wideband filter, OSR = 64                         |
| PGA gain                                | See 表 9-2 and 表 9-3                                                    |
| Signal frequency                        | Tested at f <sub>IN</sub> = 1 kHz                                      |
| RC kickback filter <sup>(1)</sup>       | $R_{FIL}$ = 47.4 $\Omega$ , $C_{DIFF}$ = 560 pF, $C_{CM}$ = 51 pF      |

#### 表 9-1. Design Parameters

(1) Consider a trade-off between THD, frequency response, and drift. The differential current drift into the ADC can interact with the filter resistors and result in higher drift errors. However, lower resistance degrades the phase margin of the PGA855. For low drift applications, keep R<sub>FIL</sub> < 50 Ω.</p>



#### 9.2.1.2 Detailed Design Procedure

表 9-2 and 表 9-3 show the typical signal-to-noise (SNR) and total harmonic distortion (THD) of the PGA855 driving the ADS127Lx1 delta-sigma ADC using a sinc4 or wideband filter. 🗵 9-7 and 🗵 9-8 show the respective FFT plots. For the SNR and THD measurements, a 1-kHz differential signal is applied. The signal amplitude is adjusted to produce a PGA855 output at -0.2 dBFS of the ADC full-scale range. For a list of the equivalent input voltage amplitude signals for the different PGA855 gain configurations, see 表 9-2 and 表 9-3. At gain = 1 V/V, the design achieves -121.4-dB THD and 109.1-dB SNR.

| PGA GAIN (V/V) | INPUT AMPLITUDE (V <sub>PP</sub> ) | SNR (dB) | THD (dB) | ENOB (Bits) |
|----------------|------------------------------------|----------|----------|-------------|
| 0.125          | 40.0                               | 106.0    | -119.6   | 17.5        |
| 0.25           | 32.022                             | 109.0    | -119.3   | 17.8        |
| 0.5            | 16.012                             | 109.8    | -121.2   | 17.9        |
| 1              | 8.006                              | 109.6    | -121.4   | 17.9        |
| 2              | 4.002                              | 109.6    | -121.4   | 17.9        |
| 4              | 2.002                              | 107.4    | -121.4   | 17.5        |
| 8              | 1.0                                | 104.0    | -121.4   | 17.0        |
| 16             | 0.5                                | 99.1     | -117.0   | 16.2        |

#### 表 9-2. PGA855 and ADS127Lx1 FFT Data Summary, OSR = 64, Sinc4 Filter

表 9-3. PGA855 and ADS127Lx1 FFT Data Summary, OSR = 64, Wideband Filter

| PGA GAIN (V/V) | INPUT AMPLITUDE (V <sub>PP</sub> ) | SNR (dB) | THD (dB) | ENOB (Bits) |
|----------------|------------------------------------|----------|----------|-------------|
| 0.125          | 40.0                               | 106.0    | -119.6   | 17.3        |
| 0.25           | 32.022                             | 107.5    | -119.0   | 17.5        |
| 0.5            | 16.012                             | 107.7    | -121.2   | 17.6        |
| 1              | 8.006                              | 107.6    | -121.4   | 17.6        |
| 2              | 4.002                              | 107.0    | -121.4   | 17.5        |
| 4              | 2.002                              | 105.4    | -121.4   | 17.2        |
| 8              | 1.0                                | 101.7    | -121.4   | 16.6        |
| 16             | 0.5                                | 96.7     | -117.0   | 15.8        |



The R-C-R differential low-pass filter at the input of the instrumentation amplifier helps reduce EMI/RFI high-frequency extrinsic noise. This filter can be customized per the bandwidth and application requirements. This design example (see  $\boxtimes$  9-6) suggests a filter with the capacitor ratio of C<sub>IN\_DIFF</sub> = 10 × C<sub>IN\_CM</sub>. Using the 10-to-1 ratio for differential capacitor C<sub>IN\_DIFF</sub> versus common-mode capacitors C<sub>IN\_CM</sub> offers good differential and common-mode noise rejection, and this arrangement tends to be less sensitive to the tolerance variation and mismatch of the filter capacitors.

The feedback capacitor,  $C_{FB}$ , is in parallel with the PGA855 output-stage 5-k $\Omega$  feedback resistors to implement additional noise filtering. The internal resistors have ±15 % absolute resistance variation, and this variation must be taken in to account when implementing noise filtering. In this example,  $C_{FB}$  is set to 25 pF, providing a typical  $f_{-3dB}$  corner frequency of 1 MHz. The estimated minimum  $f_{-3dB}$  corner frequency for this circuit is approximately 938 kHz when accounting for the feedback-resistor variation.

The filter at the ADS127Lx1 inputs works as a charge reservoir to filter the sampled input of the ADC. The charge reservoir reduces the instantaneous charge demand of the amplifier, maintaining low distortion and low gain error that otherwise can degrade because of incomplete amplifier settling. The ADC input filter values are  $R_{FIL} = 47.4 \ \Omega$ ,  $C_{DIFF} = 560 \ pF$ , and  $C_{CM} = 51 \ pF$ . The ADC input precharge buffers significantly reduce the sample-phase input charge that raises the ADC input impedance to decrease gain error.

High-grade COG (NPO) are used everywhere in the signal path ( $C_{IN\_DIFF,} C_{IN\_CM,} C_{FB}, C_{DIFF,} C_{CM}$ ) for low distortion. Among ceramic surface-mount capacitors, COG (NPO) ceramic capacitors provide the best capacitance accuracy. The type of dielectric used in COG (NPO) ceramic capacitors provides the most stable electrical properties over voltage, frequency, and temperature changes.



#### 9.2.1.3 Application Curves



#### 9.2.2 ADS8900B 20-Bit SAR ADC Driver Circuit

The application circuit in  $\boxtimes$  9-9 shows the schematic for the 20-bit, precision, 1-MSPS, successive approximation register (SAR), analog-to-digital converter (ADC). This circuit is used to measure the driving capability of the PGA855 with the ADS8900B ADC. The circuit accepts single-ended or differential input signals.

The PGA855 operates with independent input and output power supplies. In this example, ±15-V power supplies are used for the input section, and a 5.3-V power supply for the output section.

To reduce extrinsic voltage supply noise, the ADC portion of the circuit uses the TPS7A4700, a low-noise, 4- $\mu$ VRMS LDO voltage regulator, to generate a unipolar 5.3-V ADC supply rail and the PGA855 output stage supply is powered by the same 5.3-V ADC supply. The 5.3-V output supply operation prevents overloading the ADC inputs during PGA overdrive conditions. The REF5050 is selected as a voltage reference; this is a low-noise, low-drift, precision 5-V reference connected to the ADS8900B REFIN pin.



図 9-9. Driving the SAR ADC ADS8900B

#### 9.2.2.1 Design Requirements

The design requirements for the application driving the ADS8900B ADC are listed in the following table.

| U                                                                 |
|-------------------------------------------------------------------|
| VALUE                                                             |
| $VS\pm$ = ±15 V, $V_{LVDD}$ = 5.3 V, $V_{LVSS}$ = GND, VREF = 5 V |
| FSR = ±5 V                                                        |
| f <sub>SAMPLE</sub> = 1 MSPS                                      |
| See Table 表 9-5                                                   |
| See Table 表 9-5                                                   |
| Tested at f <sub>IN</sub> = 1 kHz                                 |
| $R_{FIL}$ = 47.4 $\Omega$ , $C_{DIFF}$ = 560 pF, $C_{CM}$ = 51 pF |
|                                                                   |

| 表 | 9-4. | Desig | n Pa | rame | eters |
|---|------|-------|------|------|-------|
|---|------|-------|------|------|-------|

#### 9.2.2.2 Detailed Design Procedure

The ADS8900B requires an input common-mode voltage within the range of VREF / 2 ±100 mV. The PGA855 VOCM pin is set to a nominal voltage of approximately 2.58 V. The VOCM voltage is purposely set to a voltage slightly greater than VREF / 2 to maximize the output voltage swing range of the PGA855, while allowing margin for the VOCM offset voltage error and drift variation. The VOCM voltage is generated by feeding the REF5050



reference through an 18.7 k $\Omega$ - to 0 k $\Omega$  voltage divider implemented with 0.1% tolerance resistors. An additional RC filter with R = 1 k $\Omega$ , C = 10 nF is used in close proximity to the VOCM pin as shown on  $\boxtimes$  9-9.

The R-C-R differential low-pass filter at the input of the PGA helps reduce EMI/RFI high frequency extrinsic noise. This filter can be customized per the bandwidth and application requirements.

Two first-order filters are implemented with the PGA855 circuit. The first filter is provided by  $C_{FB}$  in parallel with the PGA 5-k $\Omega$  feedback resistors. The PGA resistors are ±15% absolute tolerance, such as, consider the effect of the tolerance on the filter cutoff frequency, the filter frequency changes to 126 kHz. At this tolerance, the filter maintains –0.1 dB flatness to 24 kHz.

There is flexibility of modifying the  $C_{FB}$  capacitor value to adjust bandwidth, with the trade-off on the broadband noise of the circuit.

The second filter placed directly at the ADS8900B inputs works as a charge reservoir to filter the sampled input of the ADC. The charge reservoir reduces the instantaneous charge demand of the amplifier, maintaining low distortion that otherwise can degrade because of incomplete amplifier settling. The RC filter combination ( $R_{FIL}$ ,  $C_{DIFF}$ ) is optimized for the SAR ADC sample and hold settling. This combination reduces nonlinear charge kickback of the SAR ADC and is optimized for best THD performance. This combination allows for the best trade-off between harmonic distortion while maintaining stability of the PGA output stage.

High-grade C0G (NPO) are used everywhere in the signal path ( $C_{IN\_DIFF}$ ,  $C_{IN\_CM}$ ,  $C_{FB}$ ,  $C_{DIFF}$ ,  $C_{CM}$ ) for the low distortion properties.

The results are shown in  $\gtrsim$  9-5, which includes the typical signal-to-noise ratio (SNR) and total harmonic distortion (THD) of the PGA855 driving the ADS8900B SAR ADC. For the SNR and THD measurements, a 1-kHz differential signal is applied. The signal amplitude is adjusted to produce a PGA855 output at -0.5 dBFS of the ADC full-scale range.  $\gtrsim$  9-5 shows the equivalent input voltage amplitude signal for different PGA855 gain configurations. At gain = 1 V/V, the design achieves a -121.4-dB THD and 101.2-dB SNR.

| PGA GAIN (V/V) | INPUT AMPLITUDE<br>(V <sub>PP</sub> ) | ADC SIGNAL POWER<br>(dBFS) | SNR (dB) | THD (dB) | ENOB (Bits) |  |  |  |  |  |
|----------------|---------------------------------------|----------------------------|----------|----------|-------------|--|--|--|--|--|
| 0.125          | 40.10                                 | -6.0                       | 95.9     | -118.2   | 15.6        |  |  |  |  |  |
| 0.25           | 36.48                                 | -0.8                       | 101.0    | -118.6   | 16.5        |  |  |  |  |  |
| 0.5            | 18.24                                 | -0.8                       | 101.2    | -121.0   | 16.5        |  |  |  |  |  |
| 1              | 9.12                                  | -0.8                       | 101.2    | -121.7   | 16.5        |  |  |  |  |  |
| 2              | 4.56                                  | -0.8                       | 100.5    | -121.6   | 16.4        |  |  |  |  |  |
| 4              | 2.28                                  | -0.8                       | 99.5     | -121.3   | 16.2        |  |  |  |  |  |
| 8              | 1.14                                  | -0.8                       | 97.4     | -119.4   | 15.9        |  |  |  |  |  |
| 16             | 0.58                                  | -0.8                       | 93.6     | -117.3   | 15.2        |  |  |  |  |  |

表 9-5. PGA855 and ADS8900B FFT Data Summary: f<sub>SAMPLE</sub> = 1 MSPS, f<sub>IN</sub> = 1 kHz



#### 9.2.2.3 Application Curves





#### 9.3 Power Supply Recommendations

The nominal performance of the PGA855 is specified with input-stage supply and output-stage supply voltages of ±15 V, and V<sub>ICM</sub> and V<sub>OCM</sub> at mid-supply. Within the specified limits, custom input and output common-mode voltages can be used without compromising performance; see also  $\pm 2 \times 2 \times 2$ .

注意 To prevent damage to internal circuitry, the output-stage power supplies are clamped to stay within the input-stage supply voltage levels; see セクション 8.2.

#### 9.4 Layout

#### 9.4.1 Layout Guidelines

Attention to good layout practices is always recommended. For best operational performance of the device, use good PCB layout practices, including:

- To avoid converting common-mode signals into differential signals and thermal electromotive forces (EMFs), make sure that both input paths are symmetrical and well-matched for source impedance and capacitance.
- Noise can propagate into analog circuitry through the power pins of the device and of the circuit as a whole. Bypass capacitors reduce the coupled noise by providing low-impedance power sources local to the analog circuitry.
  - Connect low-ESR, 0.1-µF ceramic bypass capacitors between each supply pin and ground, placed as
    close as possible to the device. A single bypass capacitor from V<sub>S+</sub> and V<sub>LVDD</sub> to ground is applicable for
    single-supply applications.
- To reduce parasitic coupling, run the input traces as far away as possible from the supply or output traces. If these traces cannot be kept separate, crossing the sensitive trace perpendicular is much better than in parallel with the noisy trace.
- Leakage on the FDA\_IN+ and FDA\_IN– pins can cause in a dc offset error in the output voltages. Additionally, excessive parasitic capacitance at these pins can result in decreased phase margin and affect the stability of the output stage. If these pins are not used to implement deliberate capacitive feedback, follow best practices to minimize leakage and parasitic capacitance.
- Follow best practices to minimize leakage and parasitic capacitance, which includes implementing *keep-out* areas in any ground planes that lie immediately below the input pins.
- Minimize the number of thermal junctions. If possible, route the signal path using a single layer without vias.
- Keep sufficient distance from major thermal energy sources (circuits with high power dissipation). If not possible, place the device so that the effects of the thermal energy source on the high and low sides of the differential signal path are evenly matched.
- Keep the traces as short as possible.

#### 9.4.2 Layout Example







## 10 Device and Documentation Support

#### **10.1 Device Support**

#### **10.1.1 Development Support**

#### 10.1.1.1 PSpice<sup>®</sup> for TI

PSpice<sup>®</sup> for TI is a design and simulation environment that helps evaluate performance of analog circuits. Create subsystem designs and prototype solutions before committing to layout and fabrication, reducing development cost and time to market.

#### **10.2 Documentation Support**

#### **10.2.1 Related Documentation**

For related documentation see the following:

- Texas Instruments, Comprehensive Error Calculation for Instrumentation Amplifiers application note
- Texas Instruments, Importance of Input Bias Current Return Paths in Instrumentation Amplifier Applications application note

#### 10.3 ドキュメントの更新通知を受け取る方法

ドキュメントの更新についての通知を受け取るには、ti.comのデバイス製品フォルダを開いてください。「更新の通知を受け取る」をクリックして登録すると、変更されたすべての製品情報に関するダイジェストを毎週受け取れます。変更の詳細については、修正されたドキュメントに含まれている改訂履歴をご覧ください。

## 10.4 サポート・リソース

TI E2E<sup>™</sup> サポート・フォーラムは、エンジニアが検証済みの回答と設計に関するヒントをエキスパートから迅速かつ直接 得ることができる場所です。既存の回答を検索したり、独自の質問をしたりすることで、設計で必要な支援を迅速に得るこ とができます。

リンクされているコンテンツは、該当する貢献者により、現状のまま提供されるものです。これらは TI の仕様を構成するものではなく、必ずしも TI の見解を反映したものではありません。TI の使用条件を参照してください。

#### 10.5 Trademarks

#### TI E2E<sup>™</sup> is a trademark of Texas Instruments.

PSpice<sup>®</sup> is a registered trademark of Cadence Design Systems, Inc.

すべての商標は、それぞれの所有者に帰属します。

#### 10.6 静電気放電に関する注意事項



この IC は、ESD によって破損する可能性があります。テキサス・インスツルメンツは、IC を取り扱う際には常に適切な注意を払うことを推奨します。正しい取り扱いおよび設置手順に従わない場合、デバイスを破損するおそれがあります。

ESD による破損は、わずかな性能低下からデバイスの完全な故障まで多岐にわたります。精密な IC の場合、パラメータがわずか に変化するだけで公表されている仕様から外れる可能性があるため、破損が発生しやすくなっています。

#### 10.7 用語集

#### テキサス・インスツルメンツ用語集 この用語集には、用語や略語の一覧および定義が記載されています。

#### 11 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.



### PACKAGING INFORMATION

| Orderable Device | Status<br>(1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan<br>(2) | Lead finish/<br>Ball material<br>(6) | MSL Peak Temp<br>(3) | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|------------------|---------------|--------------|--------------------|------|----------------|-----------------|--------------------------------------|----------------------|--------------|-------------------------|---------|
| PGA855RGTR       | ACTIVE        | VQFN         | RGT                | 16   | 3000           | RoHS & Green    | NIPDAU                               | Level-1-260C-UNLIM   | -40 to 125   | PGA855                  | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

**RoHS Exempt:** TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

(5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

<sup>(6)</sup> Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:**The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.



Texas

STRUMENTS

## TAPE AND REEL INFORMATION





#### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



| *All dimensions are nominal |  |
|-----------------------------|--|
|                             |  |

| Device     | Package<br>Type | Package<br>Drawing | Pins | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|------------|-----------------|--------------------|------|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| PGA855RGTR | VQFN            | RGT                | 16   | 3000 | 330.0                    | 12.4                     | 3.3        | 3.3        | 1.1        | 8.0        | 12.0      | Q2               |



www.ti.com

# PACKAGE MATERIALS INFORMATION

6-Oct-2023



\*All dimensions are nominal

| Device     | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|------------|--------------|-----------------|------|------|-------------|------------|-------------|
| PGA855RGTR | VQFN         | RGT             | 16   | 3000 | 367.0       | 367.0      | 35.0        |

# **GENERIC PACKAGE VIEW**

# VQFN - 1 mm max height PLASTIC QUAD FLATPACK - NO LEAD



Images above are just a representation of the package family, actual package may vary. Refer to the product data sheet for package details.



# **RGT0016C**



# **PACKAGE OUTLINE**

## VQFN - 1 mm max height

PLASTIC QUAD FLATPACK - NO LEAD



#### NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice.
- 3. The package thermal pad must be soldered to the printed circuit board for thermal and mechanical performance.



# **RGT0016C**

# **EXAMPLE BOARD LAYOUT**

## VQFN - 1 mm max height

PLASTIC QUAD FLATPACK - NO LEAD



4. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271).

5. Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented.



# **RGT0016C**

# **EXAMPLE STENCIL DESIGN**

## VQFN - 1 mm max height

PLASTIC QUAD FLATPACK - NO LEAD



6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.



#### 重要なお知らせと免責事項

TIは、技術データと信頼性データ (データシートを含みます)、設計リソース (リファレンス・デザインを含みます)、アプリケーションや 設計に関する各種アドバイス、Web ツール、安全性情報、その他のリソースを、欠陥が存在する可能性のある「現状のまま」提供してお り、商品性および特定目的に対する適合性の黙示保証、第三者の知的財産権の非侵害保証を含むいかなる保証も、明示的または黙示的に かかわらず拒否します。

これらのリソースは、TI 製品を使用する設計の経験を積んだ開発者への提供を意図したものです。(1) お客様のアプリケーションに適した TI 製品の選定、(2) お客様のアプリケーションの設計、検証、試験、(3) お客様のアプリケーションに該当する各種規格や、その他のあら ゆる安全性、セキュリティ、規制、または他の要件への確実な適合に関する責任を、お客様のみが単独で負うものとします。

上記の各種リソースは、予告なく変更される可能性があります。これらのリソースは、リソースで説明されている TI 製品を使用するアプ リケーションの開発の目的でのみ、TI はその使用をお客様に許諾します。これらのリソースに関して、他の目的で複製することや掲載す ることは禁止されています。TI や第三者の知的財産権のライセンスが付与されている訳ではありません。お客様は、これらのリソースを 自身で使用した結果発生するあらゆる申し立て、損害、費用、損失、責任について、TI およびその代理人を完全に補償するものとし、TI は一切の責任を拒否します。

TIの製品は、TIの販売条件、または ti.com やかかる TI 製品の関連資料などのいずれかを通じて提供する適用可能な条項の下で提供され ています。TI がこれらのリソースを提供することは、適用される TI の保証または他の保証の放棄の拡大や変更を意味するものではありま せん。

お客様がいかなる追加条項または代替条項を提案した場合でも、TIはそれらに異議を唱え、拒否します。

郵送先住所:Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2024, Texas Instruments Incorporated