SN74HCS02-Q1 JAJSHQ3C - JULY 2019 - REVISED MARCH 2021 # SN74HCS02-Q1 車載用、シュミット・トリガ入力採用クワッド 2 入力 NOR ゲート # 1 特長 - 車載アプリケーション用に AEC-Q100 認定済み - デバイス温度グレード 1: -40℃~+125℃、T<sub>A</sub> - デバイス HBM ESD 分類レベル 2 - デバイス CDM ESD 分類レベル C6 - 広い動作電圧範囲:2V~6V - シュミット・トリガ入力により低速の信号またはノイズの多い信号に対応 - 低消費電力 - I<sub>CC</sub>: 100nA (標準値) - 入力リーク電流:±100nA (標準値) - 6V で ±7.8mA の出力駆動能力 # 2 アプリケーション - アラーム/タンパ検出回路 - S-R ラッチ # 3 概要 このデバイスには、シュミット・トリガ入力採用の 4 つの独立した 2 入力 NOR ゲートが内蔵されています。各ゲートはブール関数 $Y = \overline{A + B}$ を正論理で実行します。 #### デバイス情報 | 部品番号 | パッケージ <sup>(1)</sup> | 本体サイズ (公称) | |-----------------|----------------------|-----------------| | SN74HCS02PW-Q1 | TSSOP (14) | 5.00mm × 4.40mm | | SN74HCS02D-Q1 | SOIC (14) | 9.90mm × 3.90mm | | SN74HCS02BQA-Q1 | WQFN (14) | 3.00mm × 2.50mm | (1) 利用可能なすべてのパッケージについては、このデータシートの 末尾にある注文情報を参照してください。 シュミット・トリガ入力の利点 # **Table of Contents** | 1 特長 | 1 | 8.3 Feature Description | 8 | |--------------------------------------|----------------|-----------------------------------------|----| | 2 アプリケーション | | 8.4 Device Functional Modes | | | - | | 9 Application and Implementation | 10 | | 4 Revision History | | 9.1 Application Information | 10 | | 5 Pin Configuration and Functions | | 9.2 Typical Application | 10 | | Pin Functions | | 10 Power Supply Recommendations | 13 | | 6 Specifications | | 11 Layout | 13 | | 6.1 Absolute Maximum Ratings | | 11.1 Layout Guidelines | 13 | | 6.2 ESD Ratings | | 11.2 Layout Example | 13 | | 6.3 Recommended Operating Conditions | | 12 Device and Documentation Support | 14 | | 6.4 Thermal Information | | 12.1 Documentation Support | 14 | | 6.5 Electrical Characteristics | | 12.2ドキュメントの更新通知を受け取る方法 | 14 | | 6.6 Switching Characteristics | | 12.3 サポート・リソース | 14 | | 6.7 Typical Characteristics | | 12.4 Trademarks | 14 | | 7 Parameter Measurement Information | | 12.5 静電気放電に関する注意事項 | 14 | | 8 Detailed Description | <mark>8</mark> | 12.6 用語集 | 14 | | 8.1 Overview | | 13 Mechanical, Packaging, and Orderable | | | 8.2 Functional Block Diagram | | Information | 15 | | | | | | # **4 Revision History** 資料番号末尾の英字は改訂を表しています。その改訂履歴は英語版に準じています。 | C | hanges from Revision B (September 2019) to Revision C (March 2021) | Page | |---|------------------------------------------------------------------------|----------------| | • | 文書全体にわたって表、図、相互参照の採番方法を更新 | 1 | | • | 「デバイス情報」に BQA パッケージの情報を追加 | 1 | | • | Added BQA package information to Pin Configurations and Functions | 3 | | • | Added BQA package information to Thermal Information table | 5 | | • | Changed V <sub>OH</sub> value for 4.5 V from '1.3' to '4.3' | <mark>5</mark> | | • | Removed 'A or B' from t <sub>t</sub> FROM column | 6 | | С | hanges from Revision A (August 2019) to Revision B (September 2019) | Page | | _ | 01 111 1 11 11 11 1 15 10 10 10 10 10 10 10 10 10 10 10 10 10 | | | • | Changed the recommended ambient temp from -55 to 125 C to -40 to 125 C | 4 | | • | Added D package column to <i>Thermal Information</i> table | | | • | | <mark>5</mark> | | • | Added D package column to Thermal Information table | <mark>5</mark> | # **5 Pin Configuration and Functions** D or PW Package 14-Pin SOIC or TSSOP Top View #### **Pin Functions** | PIN | | I/O | DESCRIPTION | |-----------------|-----|--------|--------------------------------------------------------------------------------------------------------| | NAME | NO. | | DESCRIPTION | | 1Y | 1 | Output | Channel 1, Output Y | | 1A | 2 | Input | Channel 1, Input A | | 1B | 3 | Input | Channel 1, Input B | | 2Y | 4 | Output | Channel 2, Output Y | | 2A | 5 | Input | Channel 2, Input A | | 2B | 6 | Input | Channel 2, Input B | | GND | 7 | _ | Ground | | 3A | 8 | Input | Channel 3, Input A | | 3B | 9 | Input | Channel 3, Input B | | 3Y | 10 | Output | Channel 3, Output Y | | 4A | 11 | Input | Channel 4, Input A | | 4B | 12 | Input | Channel 4, Input B | | 4Y | 13 | Output | Channel 4, Output Y | | V <sub>CC</sub> | 14 | _ | Positive Supply | | Thermal Pad | (1) | _ | The thermal pad can be connected to GND or left floating. Do not connect to any other signal or supply | # 1. BQA Package only. # **6 Specifications** # **6.1 Absolute Maximum Ratings** over operating free-air temperature range (unless otherwise noted)(1) | | | | MIN | MAX | UNIT | | |------------------|---------------------------------------------------|---------------------------------------------------|-----|-----|------|--| | V <sub>CC</sub> | Supply voltage | Supply voltage | | | | | | I <sub>IK</sub> | Input clamp current <sup>(2)</sup> | $V_{I} < -0.5 \text{ or } V_{I} > V_{CC} + 0.5$ | | ±20 | mA | | | I <sub>OK</sub> | Output clamp current <sup>(2)</sup> | $V_{O} < -0.5 \text{ or } V_{O} > V_{CC} + 0.5$ | | ±20 | mA | | | Io | Continuous output current | $V_O = 0$ to $V_{CC}$ | | ±35 | mA | | | | Continuous current through V <sub>CC</sub> or GND | Continuous current through V <sub>CC</sub> or GND | | | | | | TJ | Junction temperature <sup>(3)</sup> | | 150 | °C | | | | T <sub>stg</sub> | Storage temperature | | -65 | 150 | °C | | - (1) Stresses beyond those listed under Absolute Maximum Rating may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Condition. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. - (2) The input and output voltage ratings may be exceeded if the input and output current ratings are observed. Do not exceed the absolute maximum voltage supply rating. - (3) Guaranteed by design. # 6.2 ESD Ratings | | | | VALUE | UNIT | |--------------------|-------------------------|-------------------------------------------------------------------------------------------|-------|------| | \ | Electrostatic discharge | Human body model (HBM), per AEC Q100-002 <sup>(1)</sup><br>HBM ESD Classification Level 2 | ±4000 | V | | V <sub>(ESD)</sub> | | Charged device model (CDM), per AEC Q100-011 CDM ESD Classification Level C6 | ±1500 | V | (1) AEC Q100-002 indicate that HBM stressing shall be in accordrance with the ANSI/ESDA/JEDEC JS-001 specification. # **6.3 Recommended Operating Conditions** over operating free-air temperature range (unless otherwise noted) | | | MIN | NOM MAX | UNIT | |-----------------|-------------------------------------|-----|-----------------|------| | V <sub>CC</sub> | Supply voltage | 2 | 6 | V | | VI | Input voltage | 0 | V <sub>CC</sub> | V | | Vo | Output voltage | 0 | V <sub>CC</sub> | V | | Δt/Δν | Input transition rise and fall rate | | Unlimited | ns/V | | T <sub>A</sub> | Ambient temperature | -40 | 125 | °C | Submit Document Feedback Copyright © 2023 Texas Instruments Incorporated # **6.4 Thermal Information** | | THERMAL METRIC(1) | PW (TSSOP) | D (SOIC) | BQA (WQFN) | UNIT | |-----------------------|----------------------------------------------|------------|----------|------------|------| | | | 14 PINS | 14 PINS | 14 PINS | | | R <sub>θJA</sub> | Junction-to-ambient thermal resistance | 151.7 | 133.6 | 109.7 | °C/W | | R <sub>θJC(top)</sub> | Junction-to-case (top) thermal resistance | 79.4 | 89.0 | 111.0 | °C/W | | $R_{\theta JB}$ | Junction-to-board thermal resistance | 94.7 | 89.5 | 77.9 | °C/W | | $\Psi_{JT}$ | Junction-to-top characterization parameter | 25.2 | 45.5 | 20.2 | °C/W | | $\Psi_{JB}$ | Junction-to-board characterization parameter | 94.1 | 89.1 | 77.8 | °C/W | | R <sub>θJC(bot)</sub> | Junction-to-case (bottom) thermal resistance | N/A | N/A | 56.6 | °C/W | <sup>(1)</sup> For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report. # 6.5 Electrical Characteristics over operating free-air temperature range; typical ratings measured at $T_A = 25$ °C (unless otherwise noted). | | PARAMETER | TEST CO | NDITIONS | V <sub>CC</sub> | MIN | TYP | MAX | UNIT | |-----------------|-------------------------------------------------|---------------------------------------|---------------------------|-----------------|-----------------------|-------------------------|-------|------| | | | | | 2 V | 0.7 | | 1.5 | | | $V_{T+}$ | Positive switching threshold | | | 4.5 V | 1.7 | | 3.15 | V | | | | | | 6 V | 2.1 | | 4.2 | | | | | | | 2 V | 0.3 | | 1.0 | | | V <sub>T-</sub> | Negative switching threshold | | | 4.5 V | 0.9 | | 2.2 | V | | | | | | 6 V | 1.2 | | 3.0 | | | | | | | 2 V | 0.2 | | 1.0 | | | $\Delta V_T$ | Hysteresis (V <sub>T+</sub> - V <sub>T-</sub> ) | | | 4.5 V | 0.4 | | 1.4 | V | | | | | | 6 V | 0.6 | | 1.6 | | | | | | I <sub>OH</sub> = -20 μA | 2 V to 6 V | V <sub>CC</sub> - 0.1 | V <sub>CC</sub> - 0.002 | | | | V <sub>OH</sub> | High-level output voltage | $V_I = V_{IH}$ or $V_{IL}$ | I <sub>OH</sub> = -6 mA | 4.5 V | 4.0 | 4.3 | | V | | | | | I <sub>OH</sub> = -7.8 mA | 6 V | 5.4 | 5.75 | | | | | | | I <sub>OL</sub> = 20 μA | 2 V to 6 V | | 0.002 | 0.1 | | | V <sub>OL</sub> | Low-level output voltage | $V_I = V_{IH}$ or $V_{IL}$ | I <sub>OL</sub> = 6 mA | 4.5 V | | 0.18 | 0.30 | V | | | | | I <sub>OL</sub> = 7.8 mA | 6 V | | 0.22 | 0.33 | | | I <sub>I</sub> | Input leakage current | V <sub>I</sub> = V <sub>CC</sub> or 0 | | 6 V | | ±100 | ±1000 | nA | | I <sub>CC</sub> | Supply current | $V_I = V_{CC}$ or 0, $I_O = 0$ | | 6 V | | 0.1 | 2 | μA | | Ci | Input capacitance | | | 2 V to 6 V | | | 5 | pF | | C <sub>pd</sub> | Power dissipation capacitance per gate | No load | | 2 V to 6 V | | 10 | | pF | ## 6.6 Switching Characteristics over operating free-air temperature range; typical ratings measured at $T_A = 25$ °C (unless otherwise noted). See Parameter Measurement Information. | | PARAMETER | FROM (INPUT) | TO (OUTPUT) | V <sub>CC</sub> | MIN | TYP | MAX | UNIT | |-----------------------------|-------------------|--------------|-------------|-----------------|-----|-----|-----|------| | t <sub>pd</sub> Propagation | | | | 2 V | | 16 | 36 | | | | Propagation delay | A or B | Y | 4.5 V | | 7 | 13 | ns | | | | | | 6 V | | 6 | 12 | | | t <sub>t</sub> | Transition-time | | | 2 V | | 7.7 | 13 | | | | | | | 4.5 V | | 4 | 6.1 | ns | | | | | | 6 V | | 3.5 | 5.1 | | # **6.7 Typical Characteristics** $T_A = 25^{\circ}C$ 図 6-1. Output driver resistance in LOW state. 図 6-3. Supply current across input voltage, 2-, 2.5-, and 3.3-V supply ☑ 6-2. Output driver resistance in HIGH state. 図 6-4. Supply current across input voltage, 4.5-, 5-, and 6-V supply # 7 Parameter Measurement Information Phase relationships between waveforms were chosen arbitrarily. All input pulses are supplied by generators having the following characteristics: PRR $\leq$ 1 MHz, $Z_O$ = 50 $\Omega$ , $t_t$ < 2.5 ns. For clock inputs, $f_{\text{max}}$ is measured when the input duty cycle is 50%. The outputs are measured one at a time with one input transition per measurement. (1) $C_L$ includes probe and test-fixture capacitance. # 図 7-1. Load Circuit for Push-Pull Outputs (1) The greater between $t_{\text{PLH}}$ and $t_{\text{PHL}}$ is the same as $t_{\text{pd}}$ . 図 7-2. Voltage Waveforms Propagation Delays (1) The greater between $t_r$ and $t_f$ is the same as $t_t$ . 図 7-3. Voltage Waveforms, Input and Output Transition Times # 8 Detailed Description #### 8.1 Overview This device contains four independent 2-input NOR Gates with Schmitt-trigger inputs. Each gate performs the Boolean function $Y = \overline{A + B}$ in positive logic. # 8.2 Functional Block Diagram #### 8.3 Feature Description #### 8.3.1 Balanced CMOS Push-Pull Outputs This device includes balanced CMOS push-pull outputs. The term "balanced" indicates that the device can sink and source similar currents. The drive capability of this device may create fast edges into light loads so routing and load conditions should be considered to prevent ringing. Additionally, the outputs of this device are capable of driving larger currents than the device can sustain without being damaged. It is important for the output power of the device to be limited to avoid damage due to overcurrent. The electrical and thermal limits defined in the *Absolute Maximum Ratings* must be followed at all times. Unused push-pull CMOS outputs should be left disconnected. #### 8.3.2 CMOS Schmitt-Trigger Inputs This device includes inputs with the Schmitt-trigger architecture. These inputs are high impedance and are typically modeled as a resistor in parallel with the input capacitance given in the *Electrical Characteristics* table from the input to ground. The worst case resistance is calculated with the maximum input voltage, given in the *Absolute Maximum Ratings* table, and the maximum input leakage current, given in the *Electrical Characteristics* table, using Ohm's law $(R = V \div I)$ . The Schmitt-trigger input architecture provides hysteresis as defined by $\Delta V_T$ in the *Electrical Characteristics* table, which makes this device extremely tolerant to slow or noisy inputs. While the inputs can be driven much slower than standard CMOS inputs, it is still recommended to properly terminate unused inputs. Driving the inputs with slow transitioning signals will increase dynamic current consumption of the device. For additional information regarding Schmitt-trigger inputs, please see Understanding Schmitt Triggers. #### 8.3.3 Clamp Diode Structure The inputs and outputs to this device have both positive and negative clamping diodes as depicted in Electrical Placement of Clamping Diodes for Each Input and Output. 注意 Voltages beyond the values specified in the *Absolute Maximum Ratings* table can cause damage to the device. The input and output voltage ratings may be exceeded if the input and output clamp-current ratings are observed. 図 8-1. Electrical Placement of Clamping Diodes for Each Input and Output # **8.4 Device Functional Modes** Function Table lists the functional modes of the SN74HCS02-Q1. 表 8-1. Function Table | INPU | TS <sup>(1)</sup> | OUTPUT | | | | | |------|-------------------|--------|--|--|--|--| | Α | В | Y | | | | | | L | L | Н | | | | | | Н | Х | L | | | | | | X | Н | L | | | | | (1) H = High Voltage Level, L = Low Voltage Level, X = Don't # 9 Application and Implementation 注 Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes, as well as validating and testing their design implementation to confirm system functionality. #### 9.1 Application Information In this application, two 2-input NOR gates are used to create an SR latch as shown in 🗵 9-1. The two additional gates can be used for a second SR latch, or the inputs can be grounded and both channels left unused. The SN74HCS02-Q1 is used to drive the tamper indicator LED and provide one bit of data to the system controller. When the tamper switch outputs HIGH, the output Q becomes HIGH. This output remains HIGH until the system controller addresses the event and sends a HIGH signal to the R input which returns the Q output back to LOW. The user can add a small RC to the feedback path of the NOR gates to default the output to a certain state, which can create slow transition rates. This fact makes the SN74HCS02-Q1 ideal for the application because it has Schmitt-trigger inputs that do not have input transition rate requirements. ## 9.2 Typical Application ☑ 9-1. Typical application block diagram ## 9.2.1 Design Requirements #### 9.2.1.1 Power Considerations Ensure the desired supply voltage is within the range specified in the *Recommended Operating Conditions*. The supply voltage sets the device's electrical characteristics as described in the *Electrical Characteristics*. The positive voltage supply must be capable of sourcing current equal to the total current to be sourced by all outputs of the SN74HCS02-Q1 plus the maximum static supply current, $I_{CC}$ , listed in *Electrical Characteristics* and any transient current required for switching. The logic device can only source as much current as is provided by the positive supply source. Be sure not to exceed the maximum total current through $V_{CC}$ listed in the *Absolute Maximum Ratings*. The ground must be capable of sinking current equal to the total current to be sunk by all outputs of the SN74HCS02-Q1 plus the maximum supply current, I<sub>CC</sub>, listed in *Electrical Characteristics*, and any transient current required for switching. The logic device can only sink as much current as can be sunk into its ground connection. Be sure not to exceed the maximum total current through GND listed in the *Absolute Maximum Ratings*. The SN74HCS02-Q1 can drive a load with a total capacitance less than or equal to 50 pF while still meeting all of the datasheet specifications. Larger capacitive loads can be applied, however it is not recommended to exceed 50 pF. The SN74HCS02-Q1 can drive a load with total resistance described by $R_L \ge V_O / I_O$ , with the output voltage and current defined in the *Electrical Characteristics* table with $V_{OH}$ and $V_{OL}$ . When outputting in the high state, the output voltage in the equation is defined as the difference between the measured output voltage and the supply voltage at the $V_{CC}$ pin. Total power consumption can be calculated using the information provided in CMOS Power Consumption and Cpd Calculation. Thermal increase can be calculated using the information provided in Thermal Characteristics of Standard Linear and Logic (SLL) Packages and Devices. #### 注意 The maximum junction temperature, $T_{J(max)}$ listed in the *Absolute Maximum Ratings*, is an additional limitation to prevent damage to the device. Do not violate any values listed in the *Absolute Maximum Ratings*. These limits are provided to prevent damage to the device. #### 9.2.1.2 Input Considerations Input signals must cross $V_{t-(min)}$ to be considered a logic LOW, and $V_{t+(max)}$ to be considered a logic HIGH. Do not exceed the maximum input voltage range found in the *Absolute Maximum Ratings*. Unused inputs must be terminated to either $V_{CC}$ or ground. These can be directly terminated if the input is completely unused, or they can be connected with a pull-up or pull-down resistor if the input is to be used sometimes, but not always. A pull-up resistor is used for a default state of HIGH, and a pull-down resistor is used for a default state of LOW. The resistor size is limited by drive current of the controller, leakage current into the SN74HCS02-Q1, as specified in the *Electrical Characteristics*, and the desired input transition rate. A 10-k $\Omega$ resistor value is often used due to these factors. The SN74HCS02-Q1 has no input signal transition rate requirements because it has Schmitt-trigger inputs. Another benefit to having Schmitt-trigger inputs is the ability to reject noise. Noise with a large enough amplitude can still cause issues. To know how much noise is too much, please refer to the $\Delta V_{T(min)}$ in the *Electrical Characteristics*. This hysteresis value will provide the peak-to-peak limit. Unlike what happens with standard CMOS inputs, Schmitt-trigger inputs can be held at any valid value without causing huge increases in power consumption. The typical additional current caused by holding an input at a value other than V<sub>CC</sub> or ground is plotted in the *Typical Characteristics*. Refer to the Feature Description section for additional information regarding the inputs for this device. #### 9.2.1.3 Output Considerations The positive supply voltage is used to produce the output HIGH voltage. Drawing current from the output will decrease the output voltage as specified by the $V_{OH}$ specification in the *Electrical Characteristics*. The ground voltage is used to produce the output LOW voltage. Sinking current into the output will increase the output voltage as specified by the $V_{OL}$ specification in the *Electrical Characteristics*. Push-pull outputs that could be in opposite states, even for a very short time period, should never be connected directly together. This can cause excessive current and damage to the device. Two channels within the same device with the same input signals can be connected in parallel for additional output drive strength. Unused outputs can be left floating. Do not connect outputs directly to V<sub>CC</sub> or ground. Refer to Feature Description section for additional information regarding the outputs for this device. # 9.2.2 Detailed Design Procedure Add a decoupling capacitor from V<sub>CC</sub> to GND. The capacitor needs to be placed physically close to the device and electrically close to both the V<sub>CC</sub> and GND pins. An example layout is shown in the *Layout* section. Copyright © 2023 Texas Instruments Incorporated - 2. Ensure the capacitive load at the output is ≤ 50 pF. This is not a hard limit, however it will ensure optimal performance. This can be accomplished by providing short, appropriately sized traces from the SN74HCS02-Q1 to the receiving device(s). - 3. Ensure the resistive load at the output is larger than $(V_{CC} / I_{O(max)}) \Omega$ . This will ensure that the maximum output current from the *Absolute Maximum Ratings* is not violated. Most CMOS inputs have a resistive load measured in megaohms; much larger than the minimum calculated above. - 4. Thermal issues are rarely a concern for logic gates, however the power consumption and thermal increase can be calculated using the steps provided in the application report, CMOS Power Consumption and Cpd Calculation. # 9.2.3 Application Curves 図 9-2. Application timing diagram # 10 Power Supply Recommendations The power supply can be any voltage between the minimum and maximum supply voltage rating located in the *Recommended Operating Conditions*. Each $V_{CC}$ terminal should have a good bypass capacitor to prevent power disturbance. A 0.1- $\mu$ F capacitor is recommended for this device. It is acceptable to parallel multiple bypass caps to reject different frequencies of noise. The 0.1- $\mu$ F and 1- $\mu$ F capacitors are commonly used in parallel. The bypass capacitor should be installed as close to the power terminal as possible for best results, as shown in given example layout image. ## 11 Layout ## 11.1 Layout Guidelines When using multiple-input and multiple-channel logic devices inputs must not ever be left floating. In many cases, functions or parts of functions of digital logic devices are unused; for example, when only two inputs of a triple-input AND gate are used or only 3 of the 4 buffer gates are used. Such unused input pins must not be left unconnected because the undefined voltages at the outside connections result in undefined operational states. All unused inputs of digital logic devices must be connected to a logic high or logic low voltage, as defined by the input voltage specifications, to prevent them from floating. The logic level that must be applied to any particular unused input depends on the function of the device. Generally, the inputs are tied to GND or V<sub>CC</sub>, whichever makes more sense for the logic function or is more convenient. #### 11.2 Layout Example 図 11-1. Example layout for the SN74HCS02-Q1 # 12 Device and Documentation Support TI offers an extensive line of development tools. Tools and software to evaluate the performance of the device, generate code, and develop solutions are listed below. # **12.1 Documentation Support** #### 12.1.1 Related Documentation For related documentation see the following: - Texas Instruments, HCMOS Design Considerations application report (SCLA007) - Texas Instruments, CMOS Power Consumption and Cpd Calculation application report (SDYA009) - Texas Instruments, Designing With Logic application report # 12.2 ドキュメントの更新通知を受け取る方法 ドキュメントの更新についての通知を受け取るには、ti.com のデバイス製品フォルダを開いてください。「更新の通知を受け取る」をクリックして登録すると、変更されたすべての製品情報に関するダイジェストを毎週受け取れます。変更の詳細については、修正されたドキュメントに含まれている改訂履歴をご覧ください。 # 12.3 サポート・リソース TI E2E™ サポート・フォーラムは、エンジニアが検証済みの回答と設計に関するヒントをエキスパートから迅速かつ直接得ることができる場所です。既存の回答を検索したり、独自の質問をしたりすることで、設計で必要な支援を迅速に得ることができます。 リンクされているコンテンツは、該当する貢献者により、現状のまま提供されるものです。これらは TI の仕様を構成するものではなく、必ずしも TI の見解を反映したものではありません。TI の使用条件を参照してください。 #### 12.4 Trademarks TI E2E™ is a trademark of Texas Instruments. すべての商標は、それぞれの所有者に帰属します。 #### 12.5 静電気放電に関する注意事項 この IC は、ESD によって破損する可能性があります。テキサス・インスツルメンツは、IC を取り扱う際には常に適切な注意を払うことを推奨します。正しい ESD 対策をとらないと、デバイスを破損するおそれがあります。 ESD による破損は、わずかな性能低下からデバイスの完全な故障まで多岐にわたります。精密な IC の場合、パラメータがわずかに変化するだけで公表されている仕様から外れる可能性があるため、破損が発生しやすくなっています。 #### 12.6 用語集 TI 用語集 この用語集には、用語や略語の一覧および定義が記載されています。 # 13 Mechanical, Packaging, and Orderable Information The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation. www.ti.com 3-Feb-2023 #### PACKAGING INFORMATION | Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan | Lead finish/<br>Ball material | MSL Peak Temp | Op Temp (°C) | Device Marking (4/5) | Samples | |------------------|--------|--------------|--------------------|------|----------------|--------------|-------------------------------|--------------------|--------------|----------------------|---------| | | | | | | | | (6) | | | | | | SN74HCS02QBQARQ1 | ACTIVE | WQFN | BQA | 14 | 3000 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | HCS02Q | Samples | | SN74HCS02QDRQ1 | ACTIVE | SOIC | D | 14 | 2500 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | HCS02Q1 | Samples | | SN74HCS02QPWRQ1 | ACTIVE | TSSOP | PW | 14 | 2000 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | HCS02Q | Samples | (1) The marketing status values are defined as follows: **ACTIVE:** Product device recommended for new designs. LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect. NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design. PREVIEW: Device has been announced but is not in production. Samples may or may not be available. **OBSOLETE:** TI has discontinued the production of the device. (2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free". RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption. Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement. - (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature. - (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device. - (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device. - (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width. **Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. # **PACKAGE OPTION ADDENDUM** www.ti.com 3-Feb-2023 In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. #### OTHER QUALIFIED VERSIONS OF SN74HCS02-Q1: Catalog : SN74HCS02 NOTE: Qualified Version Definitions: Catalog - TI's standard catalog product # **PACKAGE MATERIALS INFORMATION** www.ti.com 3-Feb-2023 # TAPE AND REEL INFORMATION | A0 | Dimension designed to accommodate the component width | |----|-----------------------------------------------------------| | В0 | Dimension designed to accommodate the component length | | K0 | Dimension designed to accommodate the component thickness | | W | Overall width of the carrier tape | | P1 | Pitch between successive cavity centers | #### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE #### \*All dimensions are nominal | Device | Package<br>Type | Package<br>Drawing | | SPQ | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant | |------------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------| | SN74HCS02QBQARQ1 | WQFN | BQA | 14 | 3000 | 180.0 | 12.4 | 2.8 | 3.3 | 1.1 | 4.0 | 12.0 | Q1 | | SN74HCS02QDRQ1 | SOIC | D | 14 | 2500 | 330.0 | 16.4 | 6.5 | 9.0 | 2.1 | 8.0 | 16.0 | Q1 | | SN74HCS02QPWRQ1 | TSSOP | PW | 14 | 2000 | 330.0 | 12.4 | 6.9 | 5.6 | 1.6 | 8.0 | 12.0 | Q1 | www.ti.com 3-Feb-2023 ### \*All dimensions are nominal | Device | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) | |------------------|--------------|-----------------|------|------|-------------|------------|-------------| | SN74HCS02QBQARQ1 | WQFN | BQA | 14 | 3000 | 210.0 | 185.0 | 35.0 | | SN74HCS02QDRQ1 | SOIC | D | 14 | 2500 | 356.0 | 356.0 | 35.0 | | SN74HCS02QPWRQ1 | TSSOP | PW | 14 | 2000 | 356.0 | 356.0 | 35.0 | 2.5 x 3, 0.5 mm pitch PLASTIC QUAD FLATPACK - NO LEAD This image is a representation of the package family, actual package may vary. Refer to the product data sheet for package details. www.ti.com PLASTIC QUAD FLAT PACK-NO LEAD #### NOTES: - All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. - 2. This drawing is subject to change without notice. - 3. The package thermal pad must be soldered to the printed circuit board for optimal thermal and mechanical performance. PLASTIC QUAD FLAT PACK-NO LEAD NOTES: (continued) - 4. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271). - 5. Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented. PLASTIC QUAD FLAT PACK-NO LEAD NOTES: (continued) 6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. # D (R-PDSO-G14) # PLASTIC SMALL OUTLINE NOTES: - A. All linear dimensions are in inches (millimeters). - B. This drawing is subject to change without notice. - Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.006 (0,15) each side. - Body width does not include interlead flash. Interlead flash shall not exceed 0.017 (0,43) each side. - E. Reference JEDEC MS-012 variation AB. PW (R-PDSO-G14) # PLASTIC SMALL OUTLINE NOTES: - A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M—1994. - B. This drawing is subject to change without notice. - Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0,15 each side. - Body width does not include interlead flash. Interlead flash shall not exceed 0,25 each side. - E. Falls within JEDEC MO-153 # 重要なお知らせと免責事項 TI は、技術データと信頼性データ (データシートを含みます)、設計リソース (リファレンス・デザインを含みます)、アプリケーションや設計に関する各種アドバイス、Web ツール、安全性情報、その他のリソースを、欠陥が存在する可能性のある「現状のまま」提供しており、商品性および特定目的に対する適合性の黙示保証、第三者の知的財産権の非侵害保証を含むいかなる保証も、明示的または黙示的にかかわらず拒否します。 これらのリソースは、TI 製品を使用する設計の経験を積んだ開発者への提供を意図したものです。(1) お客様のアプリケーションに適した TI 製品の選定、(2) お客様のアプリケーションの設計、検証、試験、(3) お客様のアプリケーションに該当する各種規格や、その他のあら ゆる安全性、セキュリティ、規制、または他の要件への確実な適合に関する責任を、お客様のみが単独で負うものとします。 上記の各種リソースは、予告なく変更される可能性があります。これらのリソースは、リソースで説明されている TI 製品を使用するアプリケーションの開発の目的でのみ、TI はその使用をお客様に許諾します。これらのリソースに関して、他の目的で複製することや掲載することは禁止されています。TI や第三者の知的財産権のライセンスが付与されている訳ではありません。お客様は、これらのリソースを自身で使用した結果発生するあらゆる申し立て、損害、費用、損失、責任について、TI およびその代理人を完全に補償するものとし、TI は一切の責任を拒否します。 TIの製品は、TIの販売条件、または ti.com やかかる TI 製品の関連資料などのいずれかを通じて提供する適用可能な条項の下で提供されています。TI がこれらのリソースを提供することは、適用される TI の保証または他の保証の放棄の拡大や変更を意味するものではありません。 お客様がいかなる追加条項または代替条項を提案した場合でも、TIはそれらに異議を唱え、拒否します。 郵送先住所: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2024, Texas Instruments Incorporated