**TCA4307** JAJSJK0B - AUGUST 2020 - REVISED NOVEMBER 2023 # TCA4307 ホットスワップ可能 I<sup>2</sup>C バスおよび SMBus バッファ、スタック・バ ス・リカバリ付き ## 1 特長 - I<sup>2</sup>C バス信号の双方向データ転送をサポート - 2.3V~5.5V の動作電源電圧範囲 - T<sub>4</sub> 周囲空気温度範囲:-40℃~125℃ - スタック・バス回復によるバスの自動回復 - すべての SDA および SCL ラインの 1V プリチャージ により、活線挿入時の破損を防止 - Standard モードおよび Fast モードの I<sup>2</sup>C デバイスに 対応 - クロックの延長、調停、同期をサポート - 電源オフ時に高インピーダンスになる I2C ピン ## 2 アプリケーション - サーバー - エンタープライズ・スイッチング - テレコム用スイッチング機器 - 基地局 - 産業オートメーション機器 ## 3 概要 TCA4307 は、データおよびクロック・ラインを破損すること なく、動作中のバックプレーンに I/O カードを挿入できる、 ホットスワップ可能 I<sup>2</sup>C バス・バッファです。 I/O カードでバ スの競合が発生しないように、STOP コマンドが発行され るまで、またはバス・アイドル条件がバックプレーンで発生 するまでの間、バックプレーン側の $I^2C$ ライン (in) がカー ド側の I<sup>2</sup>C ライン (out) に接続するのを制御回路が防止し ます。接続が行われると、このデバイスは双方向のバッフ ァ処理を行い、バックプレーンとカードの容量を絶縁状態 に維持します。挿入中、SDA および SCL ラインは 1V に プリチャージされ、デバイスの寄生容量を充電するのに必 要な電流を最小限に抑えます。 TCA4307 にはスタック・バス回復機能が備わっており、 SDAOUT または SCLOUT が約 40ms にわたって Low であることを検出するとバスを自動的に切断します。バス が切断されると、本デバイスは SCLOUT に最大 16 パル スを自動的に生成し、バスを Low に保持しているデバイ スをリセットしようと試みます。 $I^{2}C$ バスがアイドルのとき、TCA4307 は EN ピンを Low に設定することで、シャットダウンモードに移行して消費電 力を低減できます。 EN を High にすると、TCA4307 は通 常動作を再開します。オープン・ドレインの READY 出力 ピンも搭載されており、バックプレーンとカードの側が互い に接続されたことを示します。READY が High のとき、 SDAIN および SCLIN は、SDAOUT および SCLOUT に接続されています。2 つの側が切断されているとき、 READY は Low になります。 #### パッケージ情報 | 部品番号 | パッケージ <sup>(1)</sup> | パッケージ サイズ <sup>(2)</sup> | |---------|----------------------|--------------------------| | TCA4307 | VSSOP (DGK, 8) | 3mm × 4.9mm | | | WSON (DRG, 8) | 3mm × 3mm | - 詳細については、セクション 11 を参照してください。 - パッケージ サイズ (長さ×幅) は公称値であり、該当する場合はピ ンも含まれます。 概略回路図 ## **Table of Contents** | 1 特長 1 | 7.3 Feature Description10 | |---------------------------------------|-------------------------------------------------------| | 2アプリケーション1 | 7.4 Device Functional Modes10 | | 3 概要1 | 8 Application and Implementation12 | | 4 Pin Configuration and Functions | 8.1 Application Information12 | | 5 Specifications4 | 8.2 Typical Application12 | | 5.1 Absolute Maximum Ratings4 | 8.3 Power Supply Recommendations16 | | 5.2 ESD Ratings4 | 8.4 Layout16 | | 5.3 Recommended Operating Conditions4 | 9 Device and Documentation Support18 | | 5.4 Thermal Information4 | 9.1 Receiving Notification of Documentation Updates18 | | 5.5 Electrical Characteristics5 | 9.2 サポート・リソース18 | | 5.6 Timing Requirements6 | 9.3 Trademarks18 | | 5.7 Switching Characteristics6 | 9.4 静電気放電に関する注意事項18 | | 6 Parameter Measurement Information8 | 9.5 用語集18 | | 7 Detailed Description9 | 10 Revision History18 | | 7.1 Overview9 | 11 Mechanical, Packaging, and Orderable | | 7.2 Functional Block Diagram9 | Information18 | Product Folder Links: TCA4307 ## **4 Pin Configuration and Functions** 図 4-1. 8-Pin VSSOP, DGK Package (Top View) 図 4-2. 8-Pin WSON, DRG Package (Top View) | | PIN | | PIN | | DESCRIPTION | | | |----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|-------------|--|--| | NAME | NO. | ITPE | DESCRIPTION | | | | | | EN | 1 | ı | Active-high chip enable pin. If EN is low, the TCA4307 is in a low current mode. It also disables the rise-time accelerators, disables the bus pre-charge circuitry, drives READY low, isolates SDAIN from SDAOUT and isolates SCLIN from SCLOUT. EN should be high (at VCC) for normal operation. Connect EN to VCC if this feature is not being used. | | | | | | SCLOUT | 2 | I/O | Serial clock output. Connect this pin to the SCL bus on the card. | | | | | | SCLIN | 3 | I/O | Serial clock input. Connect this pin to the SCL bus on the backplane. | | | | | | GND | 4 | - | Supply ground | | | | | | READY | 5 | 0 | Connection flag/rise-time accelerator control. Ready is low when either EN is low or the start-up sequence has not been completed. READY goes high when EN is high and start-up is complete. Connect a 10-k $\Omega$ resistor from this pin to $V_{CC}$ to provide the pull-up current. | | | | | | SDAIN | 6 | I/O | Serial data input. Connect this pin to the SDA bus on the backplane. | | | | | | SDAOUT | 7 | I/O | Serial data output. Connect this pin to the SDA bus on the card. | | | | | | Supply Power. Main input power supply from backplane. This is the supply von devices on the backplane I <sup>2</sup> C buses. Connect pull-up resistors from SDAIN a also from SDAOUT and SCLOUT) to this supply. It is recommended to place | | Supply Power. Main input power supply from backplane. This is the supply voltage for the devices on the backplane $I^2C$ buses. Connect pull-up resistors from SDAIN and SCLIN (and also from SDAOUT and SCLOUT) to this supply. It is recommended to place a bypass capacitor of 0.1 $\mu$ F close to this pin for best results. | | | | | | ## **5 Specifications** ## 5.1 Absolute Maximum Ratings Over operating free-air temperature range (unless otherwise noted)(1) | | | | MIN | MAX | UNIT | |------------------|--------------------------------------|--------------------------------------------|------|------|------| | la a cod | VCC | | -0.5 | 7 | V | | Input<br>Voltage | SDAIN, SCLIN, SDAOUT, SCLOUT | | -0.5 | 7 | V | | | EN, READY | | -0.5 | 7 | V | | I <sub>IK</sub> | Input clamp current | V <sub>1</sub> < 0 | | -50 | mA | | I <sub>OK</sub> | Output clamp current | V <sub>O</sub> < 0 | | -50 | mA | | Io | Continuous output current | SDAIN, SDAOUT, SCLIN, SCLOUT,<br>EN, READY | | ±50 | mA | | I <sub>CC</sub> | Continuous current through VCC or GN | D | | ±100 | mA | | TJ | Maximum junction temperature | | | 130 | °C | | T <sub>stg</sub> | Storage temperature | | -65 | 150 | °C | <sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Rating may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Condition. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. ## 5.2 ESD Ratings | | | | VALUE | UNIT | |-------------------------|---------------------------------------------------------------------------------|------------------------------------------------------------------------------------------|-------|------| | V Electrontelle discher | Human body model (HBM), per ANSI/ESDA/<br>JEDEC JS-001, all pins <sup>(1)</sup> | ±3500 | V | | | V <sub>(ESD)</sub> | Electrostatic discharge | Charged device model (CDM), per JEDEC specification JESD22-C101, all pins <sup>(2)</sup> | ±1000 | V | - JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process - JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process ## 5.3 Recommended Operating Conditions Over operating free-air temperature range (unless otherwise noted) | | | | MIN | MAX | UNIT | |-----------------|----------------------------|------------------------------|-----|-----|------| | $V_{CC}$ | Supply voltage | | 2.3 | 5.5 | | | VI | Input voltage range | EN input | 0 | 5.5 | \/ | | V <sub>IO</sub> | Input/output voltage range | SDAIN, SCLIN, SDAOUT, SCLOUT | 0 | 5.5 | V | | Vo | Output voltage range | READY | 0 | 5.5 | | | T <sub>A</sub> | Ambient temperature | | -40 | 125 | °C | ## 5.4 Thermal Information | | | TCA4307 | TCA4307 | | |------------------------|----------------------------------------------|---------|---------|------| | | THERMAL METRIC(1) | DGK | DRG | UNIT | | | | 8 Pin | 8 Pin | | | R <sub>θJA</sub> | Junction-to-ambient thermal resistance | 177.1 | 58.4 | °C/W | | R <sub>0</sub> JC(top) | Junction-to-case (top) thermal resistance | 64.5 | 61.3 | °C/W | | $R_{\theta JB}$ | Junction-to-board thermal resistance | 99.6 | 31.5 | °C/W | | $\Psi_{JT}$ | Junction-to-top characterization parameter | 9.5 | 2.4 | °C/W | | $\Psi_{JB}$ | Junction-to-board characterization parameter | 97.9 | 31.4 | °C/W | 資料に関するフィードバック(ご意見やお問い合わせ)を送信 Copyright © 2023 Texas Instruments Incorporated Product Folder Links: TCA4307 English Data Sheet: SCPS270 | THERMAL METRIC <sup>(1)</sup> | | TCA4307 | TCA4307 | | |-------------------------------|----------------------------------------------|---------|---------|------| | | | DGK DRG | | UNIT | | | | 8 Pin | 8 Pin | | | R <sub>0JC(bot)</sub> | Junction-to-case (bottom) thermal resistance | N/A | 14.8 | °C/W | <sup>(1)</sup> For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report. #### 5.5 Electrical Characteristics Over operating free-air temperature range (unless otherwise noted). Typical specifications are at $T_A$ = 25 °C, $V_{CC}$ = 3.3 V, unless otherwise noted. | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |--------------------|----------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------|--------------------------|------|--------------------------|------| | POWEF | R SUPPLY | | | | | | | lcc | Supply current | VCC = 5.5V<br>SDAIN, SCLIN = 0V<br>SDAOUT, SCLOUT = 10k R <sub>PU</sub> | | 2.5 | 4.5 | mA | | SD | Supply current in shutdown mode through the $V_{CC}$ $pin^{(1)}$ | EN = 0 V SDAIN, SCLIN, SDAOUT, SCLOUT = 0V or V <sub>CC</sub> READY pin = Hi-Z EN pulled low after bus connection event (disable precharge) | | 10 | 30 | μА | | UVLO | Under voltage lockout (rising) | EN = V <sub>CC</sub> | | 2.1 | | V | | JVLO | Under voltage lockout (falling) | READY = 10 k $\Omega$ to V <sub>CC</sub> | | 2 | | V | | START- | UP CIRCUITRY | | | | ' | | | V <sub>PRE</sub> | Pre-charge voltage | SDA, SCL = Hi-Z | 8.0 | 1 | 1.2 | V | | RISE-TI | IME ACCELERATORS | | | | | | | l <sub>PU</sub> | RTA pull-up current <sup>(2)</sup> | Position transition on SDA, SCL<br>V <sub>SDA/SCL</sub> = 0.6 V, Slew rate = 1.25 V/μs.<br>VCC = 3.3 V | 2 | 5 | | mA | | NPUT- | OUTPUT CONNECTION | 1 | | | | | | l <sub>LI</sub> | Input pin leakage | SDA/SCL pins = 90% $V_{CC}$ , EN = $V_{CC}$ , GND SDA/SCL pins = 10% $V_{CC}$ , EN = GND | -1 | | 1 | μA | | V <sub>OS</sub> | Input-output offset voltage (SCLIN to SCLOUT, SCLOUT to SCLIN and SDAIN to SDAOUT, SDAOUT to SDAIN | $R_{PU}$ for SDA/SCL = 10 k $\Omega$ | | 60 | 100 | mV | | I <sub>I_RDY</sub> | Ready pin leakage | EN = VCC, READY = V <sub>CC</sub> , Bus connected | -1 | | 1 | μΑ | | DIGITA | L IO THRESHOLD | | | | | | | V <sub>IH</sub> | High-level input voltage | EN | 0.7 ×<br>V <sub>CC</sub> | | V <sub>CC</sub> | | | V <sub>IL</sub> | Low-level input voltage | EN | 0 | | 0.3 ×<br>V <sub>CC</sub> | | | V <sub>OL</sub> | Low-level output voltage | SDAIN, SCLIN, SDAOUT, SCLOUT $I_{OL}$ = 4 mA $V_{IN}$ = 0.1 V | | 0.15 | 0.4 | V | | | | READY<br>I <sub>OL</sub> = 3 mA | 0 | | 0.4 | | | | IIC CHARACTERISTICS | | | | | | Product Folder Links: TCA4307 Copyright © 2023 Texas Instruments Incorporated 資料に関するフィードバック(ご意見やお問い合わせ)を送信 5 English Data Sheet: SCPS270 ## 5.5 Electrical Characteristics (続き) Over operating free-air temperature range (unless otherwise noted). Typical specifications are at $T_A$ = 25 °C, $V_{CC}$ = 3.3 V, unless otherwise noted. | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |-------------------------------|------------------------------------------------|------------------------------------------------------------|-----|-----|-----|------| | C <sub>IN (EN)</sub> | EN input capacitance | $V_{EN} = 0 \text{ V or } V_{CC}$<br>f = 400 kHz | | 1.6 | 4 | | | C <sub>IO</sub> (READY) | READY output capacitance | V <sub>READY</sub> = 0 V or V <sub>CC</sub><br>f = 400 kHz | | 7 | 10 | pF | | C <sub>IO (SDA/</sub><br>SCL) | SDA/SCL pin capacitance | V <sub>PIN</sub> = 0 V or V <sub>CC</sub><br>f = 400 kHz | | 5 | 10 | | | STUCK B | US RECOVERY | | | | | | | t <sub>STUCKBU</sub><br>s | Stuck bus timer | | 25 | 40 | 65 | ms | | f <sub>SB_SCLO</sub><br>UT | Stuck bus recovery clock frequency | | 5.5 | 8.5 | 14 | kHz | | V <sub>OL</sub> | Low level output during stuck bus clock output | I <sub>OL</sub> = 4 mA | 0 | | 0.4 | V | In shutdown mode there will also be current flowing from V<sub>CC</sub> through the ready pin as this pin is pulled down to indicate the bus is disconnected. ## 5.6 Timing Requirements | | | MIN | NOM | MAX | UNIT | |-------------------------|--------------------------------------------------|-------------------------------------|-----|-----|------| | f <sub>SCL_MAX</sub> | Maximum SCL clock frequency | 400 | | | kHz | | t <sub>BUF</sub> (1) | Bus free time between a STOP and START condition | 1.3 | | | μs | | t <sub>HD;STA</sub> (1) | Hold time for a repeated START condition | 0.6 | | | μs | | t <sub>SU;STA</sub> (1) | Set-up time for a repeated START condition | 0.6 | | | μs | | t <sub>SU;STO</sub> (1) | Set-up time for a STOP condition | 0.6 | | | μs | | t <sub>HD;DAT</sub> (1) | Data hold time | 0 | | | ns | | t <sub>SU;DAT</sub> (1) | Data set-up time | 100 | | | ns | | t <sub>LOW</sub> (1) | LOW period of the SCL clock | 1.3 | | | μs | | t <sub>HIGH</sub> (1) | HIGH period of the SCL clock | 0.6 | , | | μs | | t <sub>f</sub> (1) | Fall time of both SDA and SCL signals | 20 ×<br>(V <sub>CC</sub> /5.5<br>V) | | 300 | ns | | t <sub>r</sub> (1) | Rise time of both SDA and SCL signals | 20 ×<br>(V <sub>CC</sub> /5.5<br>V) | | 300 | ns | <sup>(1)</sup> These are system-level timing specs and are dependent upon bus capacitance and pull up resistor value. It is up to the system designer to ensure they are met ## **5.7 Switching Characteristics** Over operating free-air temperature range (unless otherwise noted). Typical specifications are at $T_A$ = 25 °C, $V_{CC}$ = 3.3 V, unless otherwise noted. | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |----------------------------|---------------------------------------------------|-------------------------------------------------------------------------------------------------------|-----|-----|-----|------| | START-UP CIRCUITRY | | | | | | | | t <sub>PRECHAR</sub><br>GE | Time from V <sub>CC</sub> to precharge enabled | SDA,SCL = Hi-Z<br>EN = V <sub>CC</sub> , GND | | 15 | 60 | μs | | t <sub>EN</sub> | Time from V <sub>POR</sub> to digital being ready | VCC transition from 0V to V <sub>CC</sub> Time from V <sub>PORR</sub> to earliest stop bit recongized | | 35 | 95 | μs | Product Folder Links: TCA4307 資料に関するフィードバック(ご意見やお問い合わせ)を送信 Copyright © 2023 Texas Instruments Incorporated <sup>(2)</sup> Determined by design, not tested in production. ## 5.7 Switching Characteristics (続き) Over operating free-air temperature range (unless otherwise noted). Typical specifications are at $T_A$ = 25 °C, $V_{CC}$ = 3.3 V, unless otherwise noted. | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |----------------------|-------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------|-----|-----|-----|------| | t <sub>IDLE</sub> | Bus idle time to READY active | SDA,SCL = $10 \text{ k}\Omega$ to $\text{V}_{\text{CC}}$<br>EN = $\text{V}_{\text{CC}}$<br>Measured at $0.5 \times \text{V}_{\text{CC}}$ | | 95 | | μs | | t <sub>DISABLE</sub> | Time from EN high to low to READY low | SDA,SCL = $10 \text{ k}\Omega$ to $V_{CC}$<br>READY = $10 \text{ k}\Omega$ to $V_{CC}$<br>Measured at $0.5 \times V_{CC}$ | | 30 | 200 | ns | | t <sub>STOP</sub> | SDAIN to READY delay after stop condition | SDA,SCL = $10 \text{ k}\Omega$ to $V_{CC}$<br>READY = $10 \text{ k}\Omega$ to $V_{CC}$<br>Measured at $0.5 \times V_{CC}$ | | 1.2 | 2 | μs | | t <sub>READY</sub> | SCLOUT/SDAOUT to READY | SDA,SCL = $10 \text{ k}\Omega$ to $V_{CC}$<br>READY = $10 \text{ k}\Omega$ to $V_{CC}$<br>Measured at $0.5 \times V_{CC}$ | | 0.8 | 1.5 | μs | | INPUT-C | DUTPUT CONNECTION | | ' | | " | | | t <sub>PLZ</sub> | Low to high propagation delay | $R_{PU}$ for SDA/SCL = 10 kΩ $C_L$ = 100 pF per pin Measured at 0.5 × VCC | | 0 | 10 | ns | | t <sub>PZL</sub> | High to low propagation delay | $R_{PU}$ for SDA/SCL = 10 kΩ<br>$C_L$ = 100 pF per pin<br>Measured at 0.5 × VCC | | 70 | 150 | ns | 7 Product Folder Links: TCA4307 ## **6 Parameter Measurement Information** $\blacksquare$ 6-1. Timing for $t_{\text{EN}},\,t_{\text{IDLE}(\text{READY})},$ and $t_{\text{DIS}}$ 図 6-2. Timing for t<sub>STOP</sub> Copyright © 2023 Texas Instruments Incorporated 8 Product Folder Links: TCA4307 ## 7 Detailed Description #### 7.1 Overview The TCA4307 is a hot-swappable I<sup>2</sup>C bus buffer that supports I/O card insertion into a live backplane without corruption of the data and clock buses. Control circuitry prevents the backplane from being connected to the card until a stop command or bus idle condition occurs on the backplane without bus contention on the card. When the connection is made, this device provides bidirectional buffering, keeping the backplane and card capacitances isolated. During insertion, the SDA and SCL lines are pre-charged to 1 V to minimize the current required to charge the parasitic capacitance of the device. The TCA4307 has stuck bus recovery, which will automatically disconnect the bus if it detects that SDAOUT or SCLOUT are low for about 40 ms. Once the bus is disconnected, the device will automatically generate up to 16 pulses on SCLOUT to attempt to free the bus from the device which is holding it low. When the I<sup>2</sup>C bus is idle, the TCA4307 is put into shutdown mode by setting the EN pin low. When EN is high, the TCA4307 resumes normal operation. It also includes an open drain READY output pin, which indicates that the backplane and card sides are connected together. When READY is high, the SDAIN and SCLIN are connected to SDAOUT and SCLOUT. When the two sides are disconnected, READY is low. ## 7.2 Functional Block Diagram ## 7.3 Feature Description #### 7.3.1 Hot bus insertion During a hot bus insertion event, the TCA4307 keeps the buses disconnected to ensure that no data corruption occurs on either bus. Once the buses are idle or a stop bit on the IN side is detected, the TCA4307 connects the buses and READY goes high. #### 7.3.2 Pre-charge voltage Both the SDA and SCL pins feature a 1-V pre-charge circuit through an internal 100 k $\Omega$ resistor prior to the pins being connected to an I<sup>2</sup>C bus. This feature helps minimize disruptions as a result of a hot bus insertion event. #### 7.3.3 Rise time accelerators The TCA4307 features a rise time accelerator (RTA) on all $I^2C$ pins that during a positive bus transition, switches on a current source to quickly slew the bus pins high. This allows the use of weaker pull-up resistors, which can lower $V_{OL}$ s and lower power system level power consumption. ### 7.3.4 Bus ready output indicator The READY pin is an open drain output that provides an indicator to whether the buses are connected and ready for traffic. This pin is pulled low when the connection between IN/OUT is high impedance. Once the bus is idle or a stop condition on the IN side is detected, and the connection between IN/OUT is made, the READY pin is released and pulled high by an external pull-up resistor, signaling that it is ready for traffic. ### 7.3.5 Powered-off high impedance for I<sup>2</sup>C and I/O pins When the supply voltage is below the UVLO threshold, the I<sup>2</sup>C and digital I/O pins are a high impedance state to prevent leakage currents from flowing through the device. When the EN pin is taken low, the device enters an isolation state, presenting a high impedance on all bus pins and pulling the READY pin low. #### 7.3.6 Supports clock stretching and arbitration The TCA4307 supports full clock stretching, and arbitration without lock up. #### 7.3.7 Stuck bus recovery When SDAOUT or SCLOUT is low, an internal timer is started. After the timer expires, the TCA4307 will disconnect the IN/OUT buses and then clock the SCLOUT pin in an attempt to unstick the bus, generating up to 16 clock pulses. Once the clock pulses are complete, the device will generate a stop bit and release the bus. The device will then look for the same connection requirements as described in セクション 7.4.2 before reconnecting the IN/OUT buses. #### 7.4 Device Functional Modes #### 7.4.1 Start-up and precharge When the TCA4307 first receives power on the VCC pin, either during power-up or during live insertion, it starts in an under voltage lockout (UVLO) state, ignoring any activity on the SDA and SCL pins until $V_{CC}$ rises above UVLO. Once the ENABLE pin goes high, the 'Stop Bit and Bus Idle' detect circuit is enabled and the device enters the bus idle state. When $V_{CC}$ rises above UVLO, the precharge circuitry will activate, which biases the bus pins on both sides to about 1 V through an internal 100 k $\Omega$ resistor. #### 7.4.2 Bus idle After the Stop Bit and Bus Idle detect circuits are enabled the device enters the bus idle state. The pre-charge circuitry becomes active and forces 1 V through 100 k $\Omega$ nominal resistors to the SCL and SDA pins. The pre-charge circuitry minimizes the voltage differential seen by the SCL/SDA pins during a hot insertion event. This minimizes the amount of disturbance seen by the I/O card. かせ) を送信 Copyright © 2023 Texas Instruments Incorporated Product Folder Links: *TCA4307* The device waits for the SDAIN and SCLIN pins to be high for the bus idle time or a STOP condition to be observed on the IN pins. The SDAOUT and SCLOUT pins must be high and the SDAIN and SCLIN pins must meet 1 of the 2 qualifiers (idle timer or a STOP condition) before connecting SDAIN to SDAOUT and SCLIN to SCLOUT. Once the bus connections have been made, the pre-charge circuitry is disabled and the device enters the bus active state. #### 7.4.3 Bus active In the bus active mode, the I<sup>2</sup>C IN and OUT pins are connected, and the input is passed bi-directionally from IN/OUT side of the bus to the OUT/IN side respectively. The buses remain connected until the EN pin is taken low. When the bus is connected, the driven-low side of the device is reflected on the opposite side, but with a small offset voltage. For example, if the input is pulled low to 100 mV, the output side will be pulled to roughly 160 mV. This offset allows the device to determine which side is currently being driven and avoid getting stuck low. For the TCA4307, once a stuck bus event is detected (about 40 ms), the bus disconnects, even if EN is high. #### 7.4.4 Bus stuck Once a stuck bus condition has been detected on SDAOUT or SCLOUT, the TCA4307 disconnects the bus and begins a sequence to attempt to recover the bus. First, the OUT side is disconnected from the IN side. READY will go low to signal that the bus is disconnected. Second, the TCA4307 will begin generating clocks on SCLOUT, up to 16. It will constantly monitor the state of SDAOUT to see if it has been released. Clocking will continue until 16 clocks are generated, or the SDAOUT releases. Once the SDAOUT releases, the TCA4307 will stop clocking and will generate a stop condition to terminate the recovery sequence. The last step is to go back to the bus-idle state and wait for an idle bus on both sides or a stop condition to ensure it's safe to connect the bus. Copyright © 2023 Texas Instruments Incorporated 資料に関するフィードバック(ご意見やお問い合わせ)を送信 11 Product Folder Links: TCA4307 ## 8 Application and Implementation 注 Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality. ## 8.1 Application Information The typical application is to place the TCA4307 on the card that is being inserted or connected to a live bus, rather than being placed on the live bus. The reason for this is to provide maximum benefit by ensuring that the bus stays disconnected until an idle condition or stop condition is seen. ## 8.2 Typical Application 図 8-1. General Application Schematic #### 8.2.1 Design Requirements #### 8.2.1.1 Series connections It is possible to have multiple buffers in series, but care must be taken when designing a system. 図 8-2. Series Buffer Connections Copyright © 2023 Texas Instruments Incorporated Each buffer adds approximately 60 mV of offset. Maximum offset ( $V_{OFFSET}$ ) should be considered. The low level at the signal origination end is dependent upon bus load. The I<sup>2</sup>C-bus specification requires that a 3 mA current produces no larger than a 0.4 V $V_{OL}$ . As an example, if the $V_{OL}$ at the controller is 0.1 V, and there are 4 buffers in series (each adding about 60 mV), then the $V_{OL}$ at the farthest buffer is approximately 0.34 V. This device has a rise time accelerator (RTA) that activates at 0.6 V. With great care, a system with 4 buffers may work, but as the $V_{OL}$ moves up, it may be possible to trigger the RTA, creating a false edge on the clock. It is recommended to limit the number of buffers in series to two, and to keep the load light to minimize the offset. Another special consideration of series connections is the effect on round-trip-delay. This is the sum of propagation delays through the buffers and any effects on rise time. It is possible that fast mode speeds (400 kHz) are not possible due to delays and bus loading. #### 8.2.1.2 Multiple connections to a common node It is possible to have multiple buffers in connect to a common node, but care must be taken when designing a system. 図 8-3. Connections to Common Node It is important to try and avoid common node architectures. The multiple nodes sharing a common node can create glitches if the output voltage from a controller target device plus the offset voltage of the buffer are high enough to trip the RTA. Also keep in mind that the $V_{OS}$ must be crossed in order for a device to begin to regulate the other side. Consider a system with three buffers connected to a common node and communication between the Controller and Target B that are connected at either end of buffer A and buffer B in series as shown in 🗵 8-3. Consider if the $V_{OL}$ at the input of buffer A is 0.3 V and the $V_{OL}$ of Target B (when acknowledging) is 0.36 V with the direction changing from Controller and Target B and then from Taarget B to Controller. Before the direction change the user should observe $V_{IL}$ at the input of buffer A of 0.3 V and its output, the common node, is ~0.36 V. The output of buffer B and buffer C would be ~0.42 V, but Target B is driving 0.4 V, so the voltage at Target B is 0.4 V. The output of buffer C is ~0.52 V. When the controller pull-down turns off, the input of buffer A rises and so does its output, the common node, because it is the only part driving the node. The common node rises to ~0.5 V before the buffer B output turns on, if the pull-up is strong the node may bounce. If the bounce goes above the threshold for the rising edge accelerator ~0.6 V, the accelerators on both buffer A and buffer C will fire, contending with the output of buffer B. The node on the input of buffer A goes high as will the input node of buffer C. After the common node voltage is stable for a while, the rising edge accelerators turn off, and the common node returns to ~0.5 V because the buffer B is still on. The voltage at both the Controller and Target C nodes then fall to ~0.6 V until Target B turned off. This does not cause a failure on the data line as long as the return to 0.5 V on the common node (~0.56 V at the Controller and Target C) occurred before the data setup time. If this were the SCL line, the parts on buffer A and buffer C would see a false clock rather than a stretched clock, which causes a system error. Copyright © 2023 Texas Instruments Incorporated 資料に関するフィードバック(ご意見やお問い合わせ)を送信 13 #### 8.2.1.3 Propagation delays The delay for a rising edge is determined by the combined pull-up current from the bus resistors and the rise time accelerator current source and the effective capacitance on the lines. If the pull-up currents are the same, any difference in rise time is directly proportional to the difference in capacitance between the two sides. The t<sub>PLH</sub> may be negative if the output capacitance is less than the input capacitance and would be positive if the output capacitance is larger than the input capacitance, when the currents are the same. The $t_{PHL}$ can never be negative because the output does not start to fall until the input is below $0.7 \times V_{CC}$ , the output turn on has a non-zero delay, and the output has a limited maximum slew rate. Even if the input slew rate is slow enough that the output catches up, it would still lag the falling voltage of the input by the offset voltage. The maximum $t_{PHL}$ occurs when the input is driven low with a very fast slew rate and the output is still limited by its turn-on delay and the falling edge slew rate. #### 8.2.2 Detailed Design Procedure The system pull-up resistors must be strong enough to provide a positive slew rate of 1.25 V/ $\mu$ s on the SDA and SCL pins, in order to activate the boost pull-up currents during rising edges. Choose maximum resistor value using the formula given in $\pm$ 1. $$R \le 800 \times 10^{3} \left( \frac{V_{CC(MIN)} - 0.6}{C} \right) \tag{1}$$ where R is the pull-up resistor value in $\Omega$ , $V_{CC(MIN)}$ is the minimum $V_{CC}$ voltage in volts, and C is the equivalent bus capacitance in picofarads (pF). In addition, regardless of the bus capacitance, always choose $R_{PU} \le 65.7 \text{ k}\Omega$ for $V_{CC} = 5.5 \text{ V}$ , $R_{PU} \le 45 \text{ k}\Omega$ for $V_{CC} = 3.3 \text{ V}$ , and $R_{PU} \le 33 \text{ k}\Omega$ for $V_{CC} = 2.5 \text{ V}$ . The start-up circuitry requires logic HIGH voltages on SDAOUT and SCLOUT to connect the backplane to the card, and these pull-up values are needed to overcome the precharge voltage. #### 8.2.3 Application Curves 図 8-4. Example Bus Requirements for 3.3 V Systems **図 8-5. Example Bus Requirements for 5 V Systems** #### 8.2.4 Typical Application on a Backplane As shown in 🗵 8-6, the TCA4307 is used in a backplane connection. The TCA4307 is placed on the I/O peripheral card and connects the I<sup>2</sup>C devices on the card to the backplane safely upon a hot insertion event. Note that if the I/O cards were plugged directly into the backplane, all of the backplane and card capacitances would add directly together, making rise time and fall time requirements difficult to meet. Placing a bus buffer on the edge of each card; however, isolates the card capacitance from the backplane. For a given I/O card, the TCA4307 drives the capacitance of everything on the card and the backplane must drive only the capacitance of the bus buffer, which is less than 10 pF, the connector, trace, and all additional cards on the backplane. 図 8-6. Backplane Application Schematic ### 8.2.4.1 Design Requirements There are a few considerations when using these hot swap buffers. It is NOT recommended to place the TCA4307 on the backplane connector as it cannot isolate the cards from one another which will possibly result in disturbing on-going I<sup>2</sup>C transactions. Instead, place the TCA4307 on the I/O peripheral card to maximize benefit. #### 8.2.4.2 Detailed Design Procedure The design procedure is the same as outlined in セクション 8.2.2. ## 8.3 Power Supply Recommendations #### 8.3.1 Power Supply Best Practices #### 8.3.2 Power-on Reset Requirements Make sure the part starts up in the correct state. It is recommended that the power supply ramp rates meet the requirements in $\frac{1}{2}$ 8-1. | 表 8-1. | Recommended | supply | ramp rates | |--------|-------------|--------|------------| |--------|-------------|--------|------------| | | Parameter | MIN | MAX | UNIT | |-----------------|-----------|-----|------|------| | t <sub>RT</sub> | Rise rate | 0.1 | 1000 | ms | | t <sub>FT</sub> | Fall rate | 0.1 | 1000 | ms | ### 8.4 Layout #### 8.4.1 Layout Guidelines For printed circuit board (PCB) layout of the TCA4307, common PCB layout practices should be followed but additional concerns related to high-speed data transfer such as matched impedances and differential pairs are not a concern for I<sup>2</sup>C signal speeds. In all PCB layouts, it is a best practice to avoid right angles in signal traces, to fan out signal traces away from each other upon leaving the vicinity of an integrated circuit (IC), and to use thicker trace widths to carry higher amounts of current that commonly pass through power and ground traces. By-pass and de-coupling capacitors are commonly used to control the voltage on the VCC pin, using a larger capacitor to provide additional power in the event of a short power supply glitch and a smaller capacitor to filter out high frequency ripple. These capacitors should be placed as close to the TCA4307 as possible. These best practices are shown in the event of a short power supply glitch and a smaller capacitor to filter out high frequency ripple. These capacitors should be placed as close to the TCA4307 as possible. These best practices are shown in the event of a short power supply glitch and a smaller capacitor to filter out high frequency ripple. These capacitors should be placed as close to the TCA4307 as possible. The layout example provided in $\[ 2/2 \] \times 8.4.2 \]$ shows a 4 layer board, which is preferable for boards with higher density signal routing. On a 4 layer PCB, it is common to route signals on the top and bottom layer, dedicate one internal layer to a ground plane, and dedicate the other internal layer to a power plane. In a board layout using planes or split planes for power and ground, vias are placed directly next to the surface mount component pad which needs to attach to $V_{CC}$ or GND and the via is connected electrically to the internal layer or the other side of the board. Vias are also used when a signal trace needs to be routed to the opposite side of the board, shown in the $\[ 2/2 \] \times 8.4.2 \]$ for the VCC side of the resistor connected to the EN pin; however, this routing and via is not necessary if $V_{CC}$ and GND are both full planes as opposed to the partial planes depicted. Product Folder Links: TCA4307 た) を送信 Copyright © 2023 Texas Instruments Incorporated ## 8.4.2 Layout Example **LEGEND** O VIA to Power Plane VIA to GND Plane VIA to opposite layer 図 8-7. Layout example for TCA4307 17 Product Folder Links: TCA4307 ## 9 Device and Documentation Support ## 9.1 Receiving Notification of Documentation Updates To receive notification of documentation updates, navigate to the device product folder on ti.com. In the upper right corner, click on *Alert me* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document. ## 9.2 サポート・リソース テキサス・インスツルメンツ E2E™ サポート・フォーラムは、エンジニアが検証済みの回答と設計に関するヒントをエキスパートから迅速かつ直接得ることができる場所です。既存の回答を検索したり、独自の質問をしたりすることで、設計で必要な支援を迅速に得ることができます。 リンクされているコンテンツは、各寄稿者により「現状のまま」提供されるものです。これらはテキサス・インスツルメンツの仕様を構成するものではなく、必ずしもテキサス・インスツルメンツの見解を反映したものではありません。テキサス・インスツルメンツの使用条件を参照してください。 #### 9.3 Trademarks テキサス・インスツルメンツ E2E™ is a trademark of Texas Instruments. すべての商標は、それぞれの所有者に帰属します。 #### 9.4 静電気放電に関する注意事項 この IC は、ESD によって破損する可能性があります。テキサス・インスツルメンツは、IC を取り扱う際には常に適切な注意を払うことを推奨します。正しい取り扱いおよび設置手順に従わない場合、デバイスを破損するおそれがあります。 ESD による破損は、わずかな性能低下からデバイスの完全な故障まで多岐にわたります。精密な IC の場合、パラメータがわずかに変化するだけで公表されている仕様から外れる可能性があるため、破損が発生しやすくなっています。 #### 9.5 用語集 テキサス・インスツルメンツ用語集 こ この用語集には、用語や略語の一覧および定義が記載されています。 ### 10 Revision History 資料番号末尾の英字は改訂を表しています。その改訂履歴は英語版に準じています。 | Changes from Revision A (October 2023) to Revision B (November 2023) | Page | |----------------------------------------------------------------------|------| | • 「製品情報」表の DGR パッケージから製品プレビューの注を削除 | 1 | | Changes from Revision * (August 2020) to Revision A (October 2023) | Page | | • I <sup>2</sup> C に言及している場合、すべての旧式の用語をコントローラおよびターゲットに変更 | 1 | | • 「パッケージ情報」表に DRG パッケージを追加 | 1 | | Added DRG to the Thermal Information table | 4 | | | | ## 11 Mechanical, Packaging, and Orderable Information The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation. Product Folder Links: TCA4307 わせ) を送信 Copyright © 2023 Texas Instruments Incorporated www.ti.com 30-Nov-2023 #### PACKAGING INFORMATION | Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan | Lead finish/<br>Ball material | MSL Peak Temp | Op Temp (°C) | Device Marking<br>(4/5) | Samples | |------------------|--------|--------------|--------------------|------|----------------|--------------|-------------------------------|--------------------|--------------|-------------------------|---------| | TCA4307DGKR | ACTIVE | VSSOP | DGK | 8 | 2500 | RoHS & Green | NIPDAUAG SN | Level-1-260C-UNLIM | -40 to 125 | 4307 | Samples | | TCA4307DRGR | ACTIVE | SON | DRG | 8 | 3000 | RoHS & Green | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | 4307 | Samples | (1) The marketing status values are defined as follows: **ACTIVE:** Product device recommended for new designs. LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect. NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design. PREVIEW: Device has been announced but is not in production. Samples may or may not be available. **OBSOLETE:** TI has discontinued the production of the device. (2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free". RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption. Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement. - (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature. - (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device. - (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device. - (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width. **Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. ## **PACKAGE OPTION ADDENDUM** www.ti.com 30-Nov-2023 ## **PACKAGE MATERIALS INFORMATION** www.ti.com 13-Apr-2024 ## TAPE AND REEL INFORMATION | | Dimension designed to accommodate the component width | |----|-----------------------------------------------------------| | В0 | Dimension designed to accommodate the component length | | K0 | Dimension designed to accommodate the component thickness | | W | Overall width of the carrier tape | | P1 | Pitch between successive cavity centers | #### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE #### \*All dimensions are nominal | Device | Package<br>Type | Package<br>Drawing | | SPQ | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant | |-------------|-----------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------| | TCA4307DGKR | VSSOP | DGK | 8 | 2500 | 330.0 | 12.4 | 5.3 | 3.4 | 1.4 | 8.0 | 12.0 | Q1 | | TCA4307DRGR | SON | DRG | 8 | 3000 | 330.0 | 12.4 | 3.3 | 3.3 | 1.1 | 8.0 | 12.0 | Q2 | www.ti.com 13-Apr-2024 ### \*All dimensions are nominal | Device | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) | |-------------|--------------|-----------------|------|------|-------------|------------|-------------| | TCA4307DGKR | VSSOP | DGK | 8 | 2500 | 366.0 | 364.0 | 50.0 | | TCA4307DRGR | SON | DRG | 8 | 3000 | 367.0 | 367.0 | 35.0 | # DRG (S-PWSON-N8) ## PLASTIC SMALL OUTLINE NO-LEAD - NOTES: A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M—1994. - B. This drawing is subject to change without notice. - C. SON (Small Outline No-Lead) package configuration. - The package thermal pad must be soldered to the board for thermal and mechanical performance. See the Product Data Sheet for details regarding the exposed thermal pad dimensions. - E. JEDEC MO-229 package registration pending. PLASTIC SMALL OUTLINE - NO LEAD #### NOTES: - All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. This drawing is subject to change without notice. - 3. The package thermal pad must be soldered to the printed circuit board for thermal and mechanical performance. PLASTIC SMALL OUTLINE - NO LEAD NOTES: (continued) - 4. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271). - Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented. PLASTIC SMALL OUTLINE - NO LEAD NOTES: (continued) 6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. SMALL OUTLINE PACKAGE #### NOTES: PowerPAD is a trademark of Texas Instruments. - 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not - exceed 0.15 mm per side. - 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side. - 5. Reference JEDEC registration MO-187. SMALL OUTLINE PACKAGE NOTES: (continued) - 6. Publication IPC-7351 may have alternate designs. - 7. Solder mask tolerances between and around signal pads can vary based on board fabrication site. - 8. Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented. - 9. Size of metal pad may vary due to creepage requirement. SMALL OUTLINE PACKAGE NOTES: (continued) - 11. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. - 12. Board assembly site may have different recommendations for stencil design. ## 重要なお知らせと免責事項 TI は、技術データと信頼性データ (データシートを含みます)、設計リソース (リファレンス・デザインを含みます)、アプリケーションや設計に関する各種アドバイス、Web ツール、安全性情報、その他のリソースを、欠陥が存在する可能性のある「現状のまま」提供しており、商品性および特定目的に対する適合性の黙示保証、第三者の知的財産権の非侵害保証を含むいかなる保証も、明示的または黙示的にかかわらず拒否します。 これらのリソースは、TI 製品を使用する設計の経験を積んだ開発者への提供を意図したものです。(1) お客様のアプリケーションに適した TI 製品の選定、(2) お客様のアプリケーションの設計、検証、試験、(3) お客様のアプリケーションに該当する各種規格や、その他のあら ゆる安全性、セキュリティ、規制、または他の要件への確実な適合に関する責任を、お客様のみが単独で負うものとします。 上記の各種リソースは、予告なく変更される可能性があります。これらのリソースは、リソースで説明されている TI 製品を使用するアプリケーションの開発の目的でのみ、TI はその使用をお客様に許諾します。これらのリソースに関して、他の目的で複製することや掲載することは禁止されています。TI や第三者の知的財産権のライセンスが付与されている訳ではありません。お客様は、これらのリソースを自身で使用した結果発生するあらゆる申し立て、損害、費用、損失、責任について、TI およびその代理人を完全に補償するものとし、TI は一切の責任を拒否します。 TIの製品は、TIの販売条件、または ti.com やかかる TI 製品の関連資料などのいずれかを通じて提供する適用可能な条項の下で提供されています。TI がこれらのリソースを提供することは、適用される TI の保証または他の保証の放棄の拡大や変更を意味するものではありません。 お客様がいかなる追加条項または代替条項を提案した場合でも、TIはそれらに異議を唱え、拒否します。 郵送先住所: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2024, Texas Instruments Incorporated