







TLV9361, TLV9362, TLV9364

JAJSL05B - NOVEMBER 2021 - REVISED MARCH 2022

# TLV936x コスト重視システム向けの 10MHz、40V、RRO オペアンプ

# 1 特長

低いオフセット電圧:±400µV

低い入力オフセット電圧ドリフト:±1.25µV/℃

• 低いノイズ: 1kHz で 8.5nV/√Hz、広帯域で 6nV/√Hz

大きい同相除去比:110dB

小さいバイアス電流:±10pA

レール・ツー・レール出力

• 広帯域幅: 10.6MHz GBW、ユニティ・ゲインで安定

高スルーレート: 25V/µs

低い静止電流:チャネルごとに 2.6mA

広い電源範囲:±2.25V~±20V、4.5V~40V

堅牢な EMIRR 性能

# 2 アプリケーション

• AC およびモータ駆動サーボ制御モジュール

• AC およびモータ駆動電力段モジュール

試験および計測機器

プログラマブル・ロジック・コントローラ

# 3 概要

TLV936x ファミリ (TLV9361、TLV9362、TLV9364) はコ スト最適化された 40V オペアンプ・ファミリです。

これらのデバイスは、レール・ツー・レール出力、低いオフ セット (標準値 ±400µV)、低いオフセット・ドリフト係数 (標 準値 ±1.25µV/℃)、10.6MHz の帯域幅などの優れた DC および AC 仕様を備えています。

EMIRR フィルタリング、大きな出力電流 (±60mA)、高い スルーレート (25V/µs) などの特長を持つ TLV936x は、 コストの制約が厳しい高電圧アプリケーションに適した堅 牢なオペアンプです。

TLV936x ファミリのオペアンプは標準パッケージで供給さ れ、-40℃~125℃で動作が規定されています。

# デバイス情報

| 部品番号(1)  | パッケージ      | 本体サイズ (公称)      |
|----------|------------|-----------------|
| TLV9361  | SOT-23 (5) | 2.90mm × 1.60mm |
| 111/9301 | SC70 (5)   | 2.00mm × 1.25mm |
|          | SOIC (8)   | 4.90mm × 3.90mm |
| TLV9362  | SOT-23 (8) | 2.90mm × 1.60mm |
| 1LV9302  | TSSOP (8)  | 3.00mm × 4.40mm |
|          | VSSOP (8)  | 3.00mm × 3.00mm |
| TLV9364  | SOIC (14)  | 8.65mm × 3.90mm |
| 1279304  | TSSOP (14) | 5.00mm × 4.40mm |

利用可能なパッケージについては、このデータシートの末尾にあ る注文情報を参照してください。



$$\frac{V_{OUT}}{V_{IN}} = \left(1 + \frac{R_F}{R_G}\right) \left(\frac{1}{1 + sR_1C_1}\right)$$

単極、ローパス・フィルタの TLV936x



### **Table of Contents**

| 1 特長                                       | 1 | 7.4 Device Functional Modes                         | 22                |
|--------------------------------------------|---|-----------------------------------------------------|-------------------|
| 2 アプリケーション                                 |   | 8 Application Information Disclaimer                |                   |
| 3 概要                                       |   | 8.1 Application Information                         | 23                |
| 4 Revision History                         |   | 8.2 Typical Applications                            |                   |
| 5 Pin Configuration and Functions          |   | 9 Power Supply Recommendations                      |                   |
| 6 Specifications                           |   | 10 Layout                                           | 25                |
| 6.1 Absolute Maximum Ratings               |   | 10.1 Layout Guidelines                              | 25                |
| 6.2 ESD Ratings                            |   | 10.2 Layout Example                                 |                   |
| 6.3 Recommended Operating Conditions       |   | 11 Device and Documentation Support                 | 27                |
| 6.4 Thermal Information for Single Channel |   | 11.1 Device Support                                 |                   |
| 6.5 Thermal Information for Dual Channel   |   | 11.2 Documentation Support                          | 27                |
| 6.6 Thermal Information for Quad Channel   |   | 11.3 Receiving Notification of Documentation Update | s <mark>27</mark> |
| 6.7 Electrical Characteristics             |   | 11.4 サポート・リソース                                      | <mark>27</mark>   |
| 6.8 Typical Characteristics                |   | 11.5 Trademarks                                     | <mark>27</mark>   |
| 7 Detailed Description                     |   | 11.6 Electrostatic Discharge Caution                | 28                |
| 7.1 Overview                               |   | 11.7 Glossary                                       |                   |
| 7.2 Functional Block Diagram               |   | 12 Mechanical, Packaging, and Orderable             |                   |
| 7.3 Feature Description                    |   | Information                                         | 29                |
| '                                          |   |                                                     |                   |
|                                            |   |                                                     |                   |
| <b></b>                                    |   |                                                     |                   |
| 4 Revision History                         |   |                                                     |                   |

資料番号末尾の英字は改訂を表しています。その改訂履歴は英語版に準じています。

# Changes from Revision A (December 2021) to Revision B (March 2022) **Page** Adjusted A<sub>OL</sub> test condition at $V_S$ = 40 V across temperature from "V<sub>S</sub> = 40 V, V<sub>CM</sub> = V<sub>S</sub> / 2, (V–) + 0.1 V < V<sub>O</sub> < (V+) - 0.1 V" to "V<sub>S</sub> = 40 V, V<sub>CM</sub> = V<sub>S</sub> / 2, (V-) + 0.12 V < V<sub>O</sub> < (V+) - 0.12 V"......8 Changes from Revision \* (November 2021) to Revision A (December 2021) Removed preview notation from TLV9364 D package (SOIC) in the Pin Configuration and Functions section... Removed preview notation from TLV9364 PW package (TSSOP) in the Pin Configuration and Functions Removed preview notation from TLV9164 D package (SOIC) in the Thermal Information for Quad Channel Removed preview notation from TLV9164 PW package (TSSOP) in the Thermal Information for Quad



# **5 Pin Configuration and Functions**



図 5-1. TLV9361 DBV Package 5-Pin SOT-23 (Top View)



図 5-2. TLV9361 DCK Package 5-Pin SC70 (Top View)

表 5-1. Pin Functions: TLV9361

|      | PIN    |      | I/O | DESCRIPTION                     |
|------|--------|------|-----|---------------------------------|
| NAME | SOT-23 | SC70 | ,,0 | DESCRIPTION                     |
| IN+  | 3      | 1    | I   | Noninverting input              |
| IN-  | 4      | 3    | I   | Inverting input                 |
| OUT  | 1      | 4    | 0   | Output                          |
| V+   | 5      | 5    | _   | Positive (highest) power supply |
| V-   | 2      | 2    | _   | Negative (lowest) power supply  |





図 5-3. TLV9362 D, DDF, DGK, and PW Package 8-Pin SOIC, SOT-23, VSSOP, and TSSOP (Top View)

表 5-2. Pin Functions: TLV9362

| PI   | IN  | I/O | DESCRIPTION                     |
|------|-----|-----|---------------------------------|
| NAME | NO. | ] " | DESCRIPTION                     |
| IN1+ | 3   | I   | Noninverting input, channel 1   |
| IN1- | 2   | I   | Inverting input, channel 1      |
| IN2+ | 5   | I   | Noninverting input, channel 2   |
| IN2- | 6   | I   | Inverting input, channel 2      |
| OUT1 | 1   | 0   | Output, channel 1               |
| OUT2 | 7   | 0   | Output, channel 2               |
| V+   | 8   | _   | Positive (highest) power supply |
| V-   | 4   | _   | Negative (lowest) power supply  |





図 5-4. TLV9364 D and PW Package SOIC and TSSOP (Top View)

表 5-3. Pin Functions: TLV9364

| Р    | IN  | I/O | DESCRIPTION                     |
|------|-----|-----|---------------------------------|
| NAME | NO. | 1/0 | DESCRIPTION                     |
| IN1+ | 3   | I   | Noninverting input, channel 1   |
| IN1- | 2   | I   | Inverting input, channel 1      |
| IN2+ | 5   | I   | Noninverting input, channel 2   |
| IN2- | 6   | I   | Inverting input, channel 2      |
| IN3+ | 10  | I   | Noninverting input, channel 3   |
| IN3- | 9   | I   | Inverting input, channel 3      |
| IN4+ | 12  | I   | Noninverting input, channel 4   |
| IN4- | 13  | I   | Inverting input, channel 4      |
| OUT1 | 1   | 0   | Output, channel 1               |
| OUT2 | 7   | 0   | Output, channel 2               |
| OUT3 | 8   | 0   | Output, channel 3               |
| OUT4 | 14  | 0   | Output, channel 4               |
| V+   | 4   | _   | Positive (highest) power supply |
| V-   | 11  | _   | Negative (lowest) power supply  |



# **6 Specifications**

# **6.1 Absolute Maximum Ratings**

over operating ambient temperature range (unless otherwise noted)(1)

|                                       | 3 (                                 | MIN        | MAX                  | UNIT |
|---------------------------------------|-------------------------------------|------------|----------------------|------|
| Supply voltage, V <sub>S</sub> = (V+) | ) – (V–)                            | 0          | 42                   | V    |
| Common-mode voltage <sup>(3)</sup>    |                                     | (V-) - 0.5 | (V+) + 0.5           | V    |
| Signal input pins                     | Differential voltage <sup>(3)</sup> |            | V <sub>S</sub> + 0.2 | V    |
|                                       | Current <sup>(3)</sup>              | -10        | 10                   | mA   |
| Output short-circuit <sup>(2)</sup>   | ·                                   | Continuou  | IS                   |      |
| Operating ambient tempe               | erature, T <sub>A</sub>             | -55        | 150                  | °C   |
| Junction temperature, T <sub>J</sub>  | unction temperature, T <sub>J</sub> |            | 150                  | °C   |
| Storage temperature, T <sub>stg</sub> | ]                                   | -65        | 150                  | °C   |

- (1) Operating the device beyond the ratings listed under *Absolute Maximum Ratings* will cause permanent damage to the device. These are stress ratings only, based on process and design limitations, and this device has not been designed to function outside the conditions indicated under *Recommended Operating Conditions*. Exposure to any condition outside *Recommended Operating Conditions* for extended periods, including absolute-maximum-rated conditions, may affect device reliability and performance.
- (2) Short-circuit to ground, one amplifier per package. Extended short-circuit current, especially with higher supply voltage, can cause excessive heating and eventual destruction.
- (3) Input pins are diode-clamped to the power-supply rails. Input signals that may swing more than 0.5 V beyond the supply rails must be current limited to 10 mA or less.

## 6.2 ESD Ratings

|                    |                          |                                                                       | VALUE | UNIT |
|--------------------|--------------------------|-----------------------------------------------------------------------|-------|------|
| V                  | Electrostatic discharge  | Human-body model (HBM), per ANSI/ESDA/JEDEC JS-001 <sup>(1)</sup>     | ±2500 | V    |
| V <sub>(ESD)</sub> | Liectrostatic discriarge | Charged-device model (CDM), per ANSI/ESDA/JEDEC JS-002 <sup>(2)</sup> | ±1500 | v    |

- (1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.
- (2) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.

#### **6.3 Recommended Operating Conditions**

over operating ambient temperature range (unless otherwise noted)

|                |                             | MIN  | MAX      | UNIT |
|----------------|-----------------------------|------|----------|------|
| Vs             | Supply voltage, (V+) – (V–) | 4.5  | 40       | V    |
| VI             | Common mode voltage range   | (V-) | (V+) - 2 | V    |
| T <sub>A</sub> | Specified temperature       | -40  | 125      | °C   |

# 6.4 Thermal Information for Single Channel

|                       |                                              | TLV9361,        | TLV9361S      |      |
|-----------------------|----------------------------------------------|-----------------|---------------|------|
|                       | THERMAL METRIC(1)                            | DBV<br>(SOT-23) | DCK<br>(SC70) | UNIT |
|                       |                                              | 5 PINS          | 5 PINS        |      |
| R <sub>θJA</sub>      | Junction-to-ambient thermal resistance       | 185.4           | 198.1         | °C/W |
| R <sub>θJC(top)</sub> | Junction-to-case (top) thermal resistance    | 83.9            | 94.1          | °C/W |
| R <sub>θJB</sub>      | Junction-to-board thermal resistance         | 52.5            | 45.3          | °C/W |
| ΨЈТ                   | Junction-to-top characterization parameter   | 25.4            | 16.9          | °C/W |
| ΨЈВ                   | Junction-to-board characterization parameter | 52.1            | 45.0          | °C/W |
| R <sub>θJC(bot)</sub> | Junction-to-case (bottom) thermal resistance | N/A             | N/A           | °C/W |

 For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report, SPRA953.

# 6.5 Thermal Information for Dual Channel

|                       |                                              |             | TLV             | 9362           |               |      |
|-----------------------|----------------------------------------------|-------------|-----------------|----------------|---------------|------|
|                       | THERMAL METRIC(1)                            | D<br>(SOIC) | DDF<br>(SOT-23) | DGK<br>(VSSOP) | PW<br>(TSSOP) | Unit |
|                       |                                              | 8 PINS      | 8 PINS          | 8 PINS         | 8 PINS        |      |
| R <sub>0JA</sub>      | Junction-to-ambient thermal resistance       | 131.0       | 149.6           | 174.2          | 183.4         | °C/W |
| $R_{\theta JC(top)}$  | Junction-to-case (top) thermal resistance    | 73.0        | 85.3            | 65.9           | 72.4          | °C/W |
| $R_{\theta JB}$       | Junction-to-board thermal resistance         | 74.5        | 68.6            | 95.9           | 114.0         | °C/W |
| ΨЈТ                   | Junction-to-top characterization parameter   | 25.0        | 7.9             | 11.0           | 12.1          | °C/W |
| ΨЈВ                   | Junction-to-board characterization parameter | 73.8        | 68.4            | 94.4           | 112.3         | °C/W |
| R <sub>θJC(bot)</sub> | Junction-to-case (bottom) thermal resistance | N/A         | N/A             | N/A            | N/A           | °C/W |

<sup>(1)</sup> For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report, SPRA953.

#### 6.6 Thermal Information for Quad Channel

|                       |                                              | TLV         | 9364          |      |
|-----------------------|----------------------------------------------|-------------|---------------|------|
|                       | THERMAL METRIC(1)                            | D<br>(SOIC) | PW<br>(TSSOP) | UNIT |
|                       |                                              | 14 PINS     | 14 PINS       |      |
| $R_{\theta JA}$       | Junction-to-ambient thermal resistance       | 99.0        | 118.8         | °C/W |
| R <sub>0JC(top)</sub> | Junction-to-case (top) thermal resistance    | 55.1        | 47.0          | °C/W |
| $R_{\theta JB}$       | Junction-to-board thermal resistance         | 54.8        | 61.9          | °C/W |
| ΨJT                   | Junction-to-top characterization parameter   | 16.7        | 5.5           | °C/W |
| ΨЈВ                   | Junction-to-board characterization parameter | 54.4        | 61.3          | °C/W |
| R <sub>0JC(bot)</sub> | Junction-to-case (bottom) thermal resistance | N/A         | N/A           | °C/W |

<sup>(1)</sup> For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report, SPRA953.



# 6.7 Electrical Characteristics

For  $V_S$  = (V+) – (V–) = 4.5 V to 40 V (±2.25 V to ±20 V) at  $T_A$  = 25°C,  $R_L$  = 10 k $\Omega$  connected to  $V_S$  / 2,  $V_{CM}$  =  $V_S$  / 2, and  $V_{OUT}$  =  $V_S$  / 2, unless otherwise noted.

|                      | PARAMETER                                | TEST CO                                                                                                                                                                                    | ONDITIONS                                                   | MIN  | TYP      | MAX      | UNIT              |  |
|----------------------|------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------|------|----------|----------|-------------------|--|
| OFFSET V             | OLTAGE                                   |                                                                                                                                                                                            |                                                             |      |          |          |                   |  |
|                      |                                          |                                                                                                                                                                                            |                                                             |      | ±0.4     | ±1.7     |                   |  |
| V <sub>OS</sub>      | Input offset voltage                     | V <sub>CM</sub> = V-                                                                                                                                                                       | T <sub>A</sub> = -40°C to 125°C                             |      |          | ±2       | mV                |  |
| dV <sub>OS</sub> /dT | Input offset voltage drift               | V <sub>CM</sub> = V-                                                                                                                                                                       | $T_A = -40^{\circ}\text{C to } 125^{\circ}\text{C}$         |      | ±1.25    |          | μV/°C             |  |
| PSRR                 | Input offset voltage versus power supply | $V_{CM} = V_{-}, V_{S} = 5 \text{ V to } 40 \text{ V}^{(1)}$                                                                                                                               |                                                             |      | ±1.5     | ±7.5     | μV/V              |  |
|                      | DC channel separation                    |                                                                                                                                                                                            |                                                             |      | 1        |          | μV/V              |  |
| NPUT BIA             | AS CURRENT                               |                                                                                                                                                                                            |                                                             |      | -        |          |                   |  |
| I <sub>B</sub>       | Input bias current                       |                                                                                                                                                                                            |                                                             |      | ±10      |          | pA                |  |
| l <sub>os</sub>      | Input offset current                     |                                                                                                                                                                                            |                                                             |      | ±10      |          | pA                |  |
| NOISE                | '                                        |                                                                                                                                                                                            |                                                             |      |          |          | •                 |  |
|                      |                                          |                                                                                                                                                                                            |                                                             |      | 6        |          | μV <sub>PP</sub>  |  |
| E <sub>N</sub>       | Input voltage noise                      | f = 0.1 Hz to 10 Hz                                                                                                                                                                        |                                                             |      | 1        |          | μV <sub>RMS</sub> |  |
|                      |                                          | f = 1 kHz                                                                                                                                                                                  |                                                             |      | 8.5      |          | F ' KIVIS         |  |
| e <sub>N</sub>       | Input voltage noise density              | f = 10 kHz                                                                                                                                                                                 |                                                             |      | 6        |          | nV/√Hz            |  |
| i                    | Input current noise density              | f = 1 kHz                                                                                                                                                                                  |                                                             |      | 100      |          | fA/√Hz            |  |
| INPLIT VO            | LTAGE RANGE                              | 1 1 M IZ                                                                                                                                                                                   |                                                             |      | 100      |          | 17/ VI IZ         |  |
| V <sub>CM</sub>      | Common-mode voltage range                |                                                                                                                                                                                            |                                                             | (V-) |          | (V+) - 2 | V                 |  |
|                      | -                                        | V <sub>S</sub> = 40 V, V- < V <sub>CM</sub> < (V+) -                                                                                                                                       |                                                             | 95   | 110      |          |                   |  |
| CMRR                 | Common-mode rejection ratio              | $V_S = 5 \text{ V}, V < V_{CM} < (V+) - 2$                                                                                                                                                 | $T_A = -40^{\circ}\text{C to } 125^{\circ}\text{C}$         | 75   | 85       |          | dB                |  |
| INPUT IMF            | PEDANCE                                  | V                                                                                                                                                                                          |                                                             |      |          |          |                   |  |
| Z <sub>ID</sub>      | Differential                             |                                                                                                                                                                                            |                                                             |      | 100    9 |          | MΩ    p           |  |
| Z <sub>ICM</sub>     | Common-mode                              |                                                                                                                                                                                            |                                                             |      | 6    1   |          | TΩ    pl          |  |
| OPEN-LO              |                                          |                                                                                                                                                                                            |                                                             |      | - II I   |          | 111               |  |
| <u> </u>             |                                          | V <sub>S</sub> = 40 V, V <sub>CM</sub> = V <sub>S</sub> / 2,<br>(V-) + 0.1 V < V <sub>O</sub> < (V+) -<br>0.1 V                                                                            |                                                             | 115  | 130      |          |                   |  |
| A <sub>OL</sub>      | Open-loop voltage gain                   | V <sub>S</sub> = 40 V, V <sub>CM</sub> = V <sub>S</sub> / 2,<br>(V-) + 0.12 V < V <sub>O</sub> < (V+) -<br>0.12 V                                                                          | $T_A = -40$ °C to 125°C                                     |      | 130      |          | dB                |  |
|                      |                                          | V <sub>S</sub> = 5 V, V <sub>CM</sub> = V <sub>S</sub> / 2,                                                                                                                                |                                                             | 100  | 120      |          |                   |  |
|                      |                                          | $(V-) + 0.1 V < V_O < (V+) - 0.1 V(1)$                                                                                                                                                     | $T_A = -40^{\circ}\text{C} \text{ to } 125^{\circ}\text{C}$ |      | 120      |          |                   |  |
| FREQUEN              | ICY RESPONSE                             | <u> </u>                                                                                                                                                                                   |                                                             |      |          |          |                   |  |
| GBW                  | Gain-bandwidth product                   |                                                                                                                                                                                            |                                                             |      | 10.6     |          | MHz               |  |
| SR                   | Slew rate                                | V <sub>S</sub> = 40 V, G = +1, V <sub>STEP</sub> = 10                                                                                                                                      | $0 \text{ V. C}_1 = 20 \text{ pF}^{(3)}$                    |      | 25       |          | V/µs              |  |
|                      |                                          | To 0.1%, $V_S = 40 \text{ V}$ , $V_{STEP} = 100 \text{ V}$                                                                                                                                 |                                                             |      | 0.65     |          | 7,40              |  |
|                      |                                          | To 0.1%, $V_S = 40 \text{ V}$ , $V_{STEP} = 20 \text{ V}$                                                                                                                                  |                                                             |      | 0.03     |          | -                 |  |
| t <sub>S</sub>       | Settling time                            |                                                                                                                                                                                            |                                                             |      | 0.86     |          | μs                |  |
|                      |                                          | To 0.01%, $V_S = 40 \text{ V}$ , $V_{STEP} = 10 \text{ V}$ , $G = +1$ , $C_L = 20 \text{ pF}$ To 0.01%, $V_S = 40 \text{ V}$ , $V_{STEP} = 2 \text{ V}$ , $G = +1$ , $C_L = 20 \text{ pF}$ |                                                             |      | 0.66     |          | -                 |  |
|                      | Phase margin                             |                                                                                                                                                                                            |                                                             |      |          |          | 0                 |  |
|                      | Phase margin                             | $G = +1, R_L = 10 k\Omega, C_L = 20 \mu$                                                                                                                                                   | γI                                                          |      | 64       |          |                   |  |
|                      | Overload recovery time                   | V <sub>IN</sub> × gain > V <sub>S</sub>                                                                                                                                                    |                                                             | -    | 170      |          | ns                |  |
|                      |                                          | $V_S = 40 \text{ V}, V_O = 3 V_{RMS}, G =$                                                                                                                                                 | 1, f = 1 kHz, R <sub>L</sub> = 10 kΩ                        |      | 0.0001%  |          | ,_                |  |
|                      |                                          |                                                                                                                                                                                            |                                                             |      | 120      |          | dB                |  |
| THD+N                | Total harmonic distortion +              | V <sub>S</sub> = 10 V, V <sub>O</sub> = 3 V <sub>RMS</sub> , G =                                                                                                                           | 1, f = 1 kHz, R <sub>L</sub> = 128 Ω                        |      | 0.0056%  |          |                   |  |
|                      | noise                                    |                                                                                                                                                                                            |                                                             |      | 85       |          | dB                |  |
|                      |                                          | $V_S = 10 \text{ V}, V_O = 0.4 \text{ V}_{RMS}, G$                                                                                                                                         | = 1, f = 1 kHz, R <sub>1</sub> = 32 Ω                       |      | 0.00056% |          |                   |  |
|                      |                                          | ν <sub>ο</sub> το ν, ν <sub>U</sub> – σ. τ ν <sub>KMS</sub> , σ – τ, τ – τ κιτε, τν μ – σε νε                                                                                              |                                                             | 1    | 105      |          | dB                |  |

# **6.7 Electrical Characteristics (continued)**

For  $V_S$  = (V+) – (V–) = 4.5 V to 40 V (±2.25 V to ±20 V) at  $T_A$  = 25°C,  $R_L$  = 10 k $\Omega$  connected to  $V_S$  / 2,  $V_{CM}$  =  $V_S$  / 2, and  $V_{OUT}$  =  $V_S$  / 2, unless otherwise noted.

|                   | PARAMETER                      | TEST                                | CONDITIONS                                      | MIN | TYP                | MAX      | UNIT |
|-------------------|--------------------------------|-------------------------------------|-------------------------------------------------|-----|--------------------|----------|------|
| OUTPUT            |                                |                                     |                                                 |     |                    | <u>'</u> |      |
|                   |                                |                                     | V <sub>S</sub> = 40 V, R <sub>L</sub> = no load |     | 10                 |          |      |
|                   | Voltage output swing from rail | Positive and negative rail headroom | $V_S = 40 \text{ V}, R_L = 10 \text{ k}\Omega$  |     | 60                 | 100      | mV   |
|                   |                                |                                     | $V_S = 40 \text{ V}, R_L = 2 \text{ k}\Omega$   |     | 250                | 400      |      |
| I <sub>SC</sub>   | Short-circuit current          |                                     |                                                 |     | ±60 <sup>(2)</sup> |          | mA   |
| C <sub>LOAD</sub> | Capacitive Load Drive          |                                     |                                                 | Se  | e 図 6-28           |          | pF   |
| Z <sub>O</sub>    | Open-loop output impedance     | I <sub>O</sub> = 0 A                |                                                 | Se  | e 図 6-25           |          | Ω    |
| POWER S           | SUPPLY                         |                                     |                                                 |     |                    |          |      |
| 1                 | Quiescent current per          | I - 0 A                             |                                                 |     | 2.6                | 3        | mA   |
| IQ                | amplifier                      | I <sub>O</sub> = 0 A                | T <sub>A</sub> = -40°C to 125°C                 |     |                    | 3.2      | MA   |

<sup>(1)</sup> Specified by characterization only.

<sup>(2)</sup> At high supply voltage, placing the TLV936x in a sudden short to mid-supply or ground will lead to rapid thermal shutdown. Output current greater than I<sub>SC</sub> can be achieved if rapid thermal shutdown is avoided as per 🗵 6-12.

<sup>(3)</sup> See 🗵 6-11 for more information.



# **6.8 Typical Characteristics**

at  $T_A = 25$ °C,  $V_S = \pm 20$  V,  $V_{CM} = V_S / 2$ ,  $R_{LOAD} = 10$  k $\Omega$  (unless otherwise noted)











# www.tij.co.jp

















# 7 Detailed Description

# 7.1 Overview

The TLV936x family (TLV9361, TLV9362, and TLV9364) is a family of 40-V, cost-optimized operational amplifiers. These devices offer strong general-purpose DC and AC specifications, including rail-to-rail output, low offset ( $\pm 400 \, \mu V$ , typ), low offset drift ( $\pm 1.25 \, \mu V/^{\circ} C$ , typ), and 10.6-MHz bandwidth.

Convenient features such as wide differential input-voltage range, high output current (±60 mA), and high slew rate (25 V/µs) make the TLV936x a robust operational amplifier for high-voltage, cost-sensitive applications.

The TLV936x family of op amps is available in standard packages and is specified from -40°C to 125°C.

# 7.2 Functional Block Diagram



## 7.3 Feature Description

#### 7.3.1 EMI Rejection

The TLV936x uses integrated electromagnetic interference (EMI) filtering to reduce the effects of EMI from sources such as wireless communications and densely-populated boards with a mix of analog signal chain and digital components. EMI immunity can be improved with circuit design techniques; the TLV936x benefits from these design improvements. Texas Instruments has developed the ability to accurately measure and quantify the immunity of an operational amplifier over a broad frequency spectrum extending from 10 MHz to 6 GHz. 図 7-1 shows the results of this testing on the TLV936x. 表 7-1 shows the EMIRR IN+ values for the TLV936x at particular frequencies commonly encountered in real-world applications. 表 7-1 lists applications that may be centered on or operated near the particular frequency shown. The *EMI Rejection Ratio of Operational Amplifiers* application report contains detailed information on the topic of EMIRR performance as it relates to op amps and is available for download from www.ti.com.



図 7-1. EMIRR Testing

表 7-1. TLV936x EMIRR IN+ for Frequencies of Interest

| FREQUENCY | APPLICATION OR ALLOCATION                                                                                                                                                        | EMIRR IN+ |
|-----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------|
| 400 MHz   | Mobile radio, mobile satellite, space operation, weather, radar, ultra-high frequency (UHF) applications                                                                         | 50.0 dB   |
| 900 MHz   | Global system for mobile communications (GSM) applications, radio communication, navigation, GPS (to 1.6 GHz), GSM, aeronautical mobile, UHF applications                        | 56.3 dB   |
| 1.8 GHz   | GSM applications, mobile personal communications, broadband, satellite, L-band (1 GHz to 2 GHz)                                                                                  | 65.6 dB   |
| 2.4 GHz   | 802.11b, 802.11g, 802.11n, Bluetooth®, mobile personal communications, industrial, scientific and medical (ISM) radio band, amateur radio and satellite, S-band (2 GHz to 4 GHz) | 70.0 dB   |
| 3.6 GHz   | Radiolocation, aero communication and navigation, satellite, mobile, S-band                                                                                                      | 78.9 dB   |
| 5 GHz     | 802.11a, 802.11n, aero communication and navigation, mobile communication, space and satellite operation, C-band (4 GHz to 8 GHz)                                                | 91.0 dB   |

#### 7.3.2 Thermal Protection

The internal power dissipation of any amplifier causes its internal (junction) temperature to rise. This phenomenon is called *self heating*. The absolute maximum junction temperature of the TLV936x is 150°C. Exceeding this temperature causes damage to the device. The TLV936x has a thermal protection feature that reduces damage from self heating. The protection works by monitoring the temperature of the device and turning off the op amp output drive for temperatures above 170°C.  $\boxtimes$  7-2 shows an application example for the TLV9362 that has significant self heating because of its power dissipation (0.954 W). In this example, both channels have a quiescent power dissipation while one of the channels has a significant load. Thermal calculations indicate that for an ambient temperature of 55°C, the device junction temperature reaches 180°C. The actual device, however, turns off the output drive to recover towards a safe junction temperature.  $\boxtimes$  7-2 shows how the circuit behaves during thermal protection. During normal operation, the device acts as a buffer so the output is 3 V.

When self heating causes the device junction temperature to increase above the internal limit, the thermal protection forces the output to a high-impedance state and the output is pulled to ground through resistor  $R_L$ . If the condition that caused excessive power dissipation is not removed, the amplifier will oscillate between a shutdown and enabled state until the output fault is corrected. Please note that thermal performance can vary greatly depending on the package selected and the PCB layout design. This example uses the thermal performance of the SOIC (8) package.



図 7-2. Thermal Protection

#### 7.3.3 Capacitive Load and Stability

The TLV936x features an output stage capable of driving moderate capacitive loads, and by leveraging an isolation resistor, the device can easily be configured to driver large capacitive loads. Increasing the gain enhances the ability of the amplifier to drive greater capacitive loads; see  $\boxtimes$  7-3 and  $\boxtimes$  7-4. The particular op amp circuit configuration, layout, gain, and output loading are some of the factors to consider when establishing whether an amplifier is stable in operation.



For additional drive capability in unity-gain configurations, improve capacitive load drive by inserting a small resistor,  $R_{\rm ISO}$ , in series with the output, as shown in  $\boxtimes$  7-5. This resistor significantly reduces ringing and maintains DC performance for purely capacitive loads. However, if a resistive load is in parallel with the capacitive load, then a voltage divider is created, thus introducing a gain error at the output and slightly reducing the output swing. The error introduced is proportional to the ratio  $R_{\rm ISO}$  /  $R_{\rm L}$ , and is generally negligible at low output levels. A high capacitive load drive makes the TLV936x well suited for applications such as reference buffers, MOSFET gate drives, and cable-shield drives. The circuit shown in  $\boxtimes$  7-5 uses an isolation resistor,  $R_{\rm ISO}$ , to stabilize the output of an op amp.  $R_{\rm ISO}$  modifies the open-loop gain of the system for increased phase margin.





図 7-5. Extending Capacitive Load Drive With the TLV9361

#### 7.3.4 Electrical Overstress

Designers often ask questions about the capability of an operational amplifier to withstand electrical overstress (EOS). These questions tend to focus on the device inputs, but may involve the supply voltage pins or even the output pin. Each of these different pin functions have electrical stress limits determined by the voltage breakdown characteristics of the particular semiconductor fabrication process and specific circuits connected to the pin. Additionally, internal electrostatic discharge (ESD) protection is built into these circuits to protect them from accidental ESD events both before and during product assembly.

Having a good understanding of this basic ESD circuitry and its relevance to an electrical overstress event is helpful. Z 7-6 shows an illustration of the ESD circuits contained in the TLV936x (indicated by the dashed line area). The ESD protection circuitry involves several current-steering diodes connected from the input and output pins and routed back to the internal power-supply lines, where the diodes meet at an absorption device or the power-supply ESD cell, internal to the operational amplifier. This protection circuitry is intended to remain inactive during normal circuit operation.



図 7-6. Equivalent Internal ESD Circuitry Relative to a Typical Circuit Application

An ESD event is very short in duration and very high voltage (for example; 1 kV, 100 ns), whereas an EOS event is long duration and lower voltage (for example; 50 V, 100 ms). The ESD diodes are designed for out-of-circuit ESD protection (that is; during assembly, test, and storage of the device before being soldered to the PCB). During an ESD event, the ESD signal is passed through the ESD steering diodes to an absorption circuit (labeled ESD power-supply circuit). The ESD absorption circuit clamps the supplies to a safe level.

Although this behavior is necessary for out-of-circuit protection, excessive current and damage is caused if activated in-circuit. A transient voltage suppressors (TVS) can be used to prevent against damage caused by turning on the ESD absorption circuit during an in-circuit ESD event. Using the appropriate current limiting resistors and TVS diodes allows for the use of device ESD diodes to protect against EOS events.

#### 7.3.5 Overload Recovery

Overload recovery is defined as the time required for the op amp output to recover from a saturated state to a linear state. The output devices of the op amp enter a saturation region when the output voltage exceeds the rated operating voltage, either due to the high input voltage or the high gain. After the device enters the saturation region, the charge carriers in the output devices require time to return back to the linear state. After the charge carriers return back to the linear state, the device begins to slew at the specified slew rate. Thus, the propagation delay in case of an overload condition is the sum of the overload recovery time and the slew time. The overload recovery time for the TLV936x is approximately 170 ns.

#### 7.3.6 Typical Specifications and Distributions

Designers often have questions about a typical specification of an amplifier in order to design a more robust circuit. Due to natural variation in process technology and manufacturing procedures, every specification of an amplifier will exhibit some amount of deviation from the ideal value, like an amplifier's input offset voltage. These deviations often follow Gaussian ("bell curve"), or normal distributions, and circuit designers can leverage this information to quardband their system, even when there is not a minimum or maximum specification in the Electrical Characteristics table.



図 7-7. Ideal Gaussian Distribution

 $\boxtimes$  7-7 shows an example distribution, where  $\mu$ , or mu, is the mean of the distribution, and where  $\sigma$ , or sigma, is the standard deviation of a system. For a specification that exhibits this kind of distribution, approximately two-



thirds (68.26%) of all units can be expected to have a value within one standard deviation, or one sigma, of the mean (from  $\mu - \sigma$  to  $\mu + \sigma$ ).

Depending on the specification, values listed in the *typical* column of the *Electrical Characteristics* table are represented in different ways. As a general rule of thumb, if a specification naturally has a nonzero mean (for example, like gain bandwidth), then the typical value is equal to the mean ( $\mu$ ). However, if a specification naturally has a mean near zero (like input offset voltage), then the typical value is equal to the mean plus one standard deviation ( $\mu$  +  $\sigma$ ) in order to most accurately represent the typical value.

You can use this chart to calculate approximate probability of a specification in a unit; for example, for TLV936x, the typical input voltage offset is 400  $\mu$ V, so 68.2% of all TLV936x devices are expected to have an offset from –400  $\mu$ V to 400  $\mu$ V. At 4  $\sigma$  (±1600  $\mu$ V), 99.9937% of the distribution has an offset voltage less than ±1600  $\mu$ V, which means 0.0063% of the population is outside of these limits, which corresponds to about 1 in 15,873 units.

Specifications with a value in the minimum or maximum column are assured by TI, and units outside these limits will be removed from production material. For example, the TLV936x family has a maximum offset voltage of 1.7 mV at 125°C, and even though this corresponds to about 4.25  $\sigma$  ( $\approx$ 2 in 100,000 units), which is unlikely, TI assures that any unit with larger offset than 1.7 mV will be removed from production material.

For specifications with no value in the minimum or maximum column, consider selecting a sigma value of sufficient guardband for your application, and design worst-case conditions using this value. For example, the 6-  $\sigma$  value corresponds to about 1 in 500 million units, which is an extremely unlikely chance, and could be an option as a wide guardband to design a system around. In this case, the TLV936x family does not have a maximum or minimum for offset voltage drift, but based on the typical value of 1.25  $\mu$ V/°C in the *Electrical Characteristics* table, it can be calculated that the 6- $\sigma$  value for offset voltage drift is about 7.5  $\mu$ V/°C. When designing for worst-case system conditions, this value can be used to estimate the worst possible offset across temperature without having an actual minimum or maximum value.

However, process variation and adjustments over time can shift typical means and standard deviations, and unless there is a value in the minimum or maximum specification column, TI cannot assure the performance of a device. This information should be used only to estimate the performance of a device.

#### 7.4 Device Functional Modes

The TLV936x has a single functional mode and is operational when the power-supply voltage is greater than 4.5 V ( $\pm 2.25$  V). The maximum power supply voltage for the TLV936x is 40 V ( $\pm 20$  V).

Submit Document Feedback

Copyright © 2022 Texas Instruments Incorporated

# 8 Application Information Disclaimer

#### Note

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes, as well as validating and testing their design implementation to confirm system functionality.

### 8.1 Application Information

The TLV936x family offers excellent DC precision and DC performance. These devices operate up to 40-V supply rails and offer true rail-to-rail output, low offset voltage and offset voltage drift, as well as 10.6-MHz bandwidth and high output drive. These features make the TLV936x a robust, high-performance operational amplifier for high-voltage cost-sensitive applications.

## 8.2 Typical Applications

#### 8.2.1 Unity-Gain Buffer With RISO Stability Compensation

This circuit can drive capacitive loads (such as cable shields, reference buffers, MOSFET gates, and diodes). The circuit uses an isolation resistor ( $R_{\rm ISO}$ ) to stabilize the output of an operational amplifier.  $R_{\rm ISO}$  modifies the open-loop gain of the system to ensure that the circuit has sufficient phase margin.



Copyright © 2017, Texas Instruments Incorporated

図 8-1. Unity-Gain Buffer With R<sub>ISO</sub> Stability Compensation

#### 8.2.1.1 Design Requirements

The design requirements are:

- Supply voltage: 30 V (±15 V)
- Capacitive loads: 20 pF, 100 pF, 200 pF, and 500 pF
- Phase margin: 45°

#### 8.2.1.2 Detailed Design Procedure

 $\boxtimes$  8-1 shows a unity-gain buffer driving a capacitive load. Equation 1 shows the transfer function for the circuit in  $\boxtimes$  8-1.  $\boxtimes$  8-1 does not show the open-loop output resistance of the operational amplifier ( $R_o$ ).

$$T(s) = \frac{1 + C_{LOAD} \times R_{ISO} \times s}{1 + (R_o + R_{ISO}) \times C_{LOAD} \times s}$$
(1)

The transfer function in Equation 1 has a pole and a zero. The frequency of the pole  $(f_p)$  is determined by  $(R_o + R_{ISO})$  and  $C_{LOAD}$ . The  $R_{ISO}$  and  $C_{LOAD}$  components determine the frequency of the zero  $(f_z)$ . A stable system is obtained by selecting  $R_{ISO}$  so that the rate of closure (ROC) between the open-loop gain  $(A_{OL})$  and  $1/\beta$  is 20 dB per decade.  $\boxtimes$  8-2 shows the concept. The  $1/\beta$  curve for a unity-gain buffer is 0 dB.





図 8-2. Unity-Gain Amplifier With R<sub>ISO</sub> Compensation

Typically, ROC stability analysis is simulated. The validity of the analysis depends on multiple factors, especially the accurate modeling of  $R_o$ . In addition to simulating the ROC, a robust stability analysis includes a measurement of overshoot percentage and/or AC gain peaking of the circuit using a function generator, oscilloscope, and gain and phase analyzer. Phase margin is then calculated from these measurements.  $\frac{1}{8}$  8-1 shows the overshoot percentage and AC gain peaking that correspond to a phase margin of 45°. For more details on this design and other alternative devices that can replace the TLV936x, see the *Capacitive Load Drive Solution Using an Isolation Resistor* precision design.

表 8-1. Phase Margin versus Overshoot and AC Gain Peaking

| PHASE<br>MARGIN | OVERSHOOT | AC GAIN PEAKING |  |  |  |  |
|-----------------|-----------|-----------------|--|--|--|--|
| 45°             | 23.3%     | 2.35 dB         |  |  |  |  |

#### 8.2.1.3 Application Curve

The values of  $R_{ISO}$  that yield phase margins of 45°, or other typical design targets such as 60°, for various capacitive loads can be determined using the described methodology.  $\boxtimes$  8-3 shows the results that can be achieved with no  $R_{ISO}$  compensation vs an  $R_{ISO}$  of 50  $\Omega$ .



図 8-3. Small-Signal Overshoot vs Capacitive Load With R<sub>ISO</sub>

# 9 Power Supply Recommendations

The TLV936x is specified for operation from 4.5 V to 40 V (±2.25 V to ±20 V); many specifications apply from –40°C to 125°C.

#### CAUTION

Supply voltages larger than 40 V can permanently damage the device; see the *Absolute Maximum Ratings* table.

Place 0.1-µF bypass capacitors close to the power-supply pins to reduce errors coupling in from noisy or high-impedance power supplies. For more detailed information on bypass capacitor placement, refer to the *Layout* section.

# 10 Layout

#### 10.1 Layout Guidelines

For best operational performance of the device, use good PCB layout practices, including:

- Noise can propagate into analog circuitry through the power pins of the circuit as a whole and op amp itself.
   Bypass capacitors are used to reduce the coupled noise by providing low-impedance power sources local to the analog circuitry.
  - Connect low-ESR, 0.1-µF ceramic bypass capacitors between each supply pin and ground, placed as close to the device as possible. A single bypass capacitor from V+ to ground is applicable for singlesupply applications.
- Separate grounding for analog and digital portions of circuitry is one of the simplest and most-effective methods of noise suppression. One or more layers on multilayer PCBs are usually devoted to ground planes. A ground plane helps distribute heat and reduces EMI noise pickup. Make sure to physically separate digital and analog grounds paying attention to the flow of the ground current.
- In order to reduce parasitic coupling, run the input traces as far away from the supply or output traces as possible. If these traces cannot be kept separate, crossing the sensitive trace perpendicular is much better as opposed to in parallel with the noisy trace.
- Place the external components as close to the device as possible. As illustrated in 🗵 10-2, keeping RF and RG close to the inverting input minimizes parasitic capacitance.
- Keep the length of input traces as short as possible. Always remember that the input traces are the most sensitive part of the circuit.
- Consider a driven, low-impedance guard ring around the critical traces. A guard ring can significantly reduce leakage currents from nearby traces that are at different potentials.
- Cleaning the PCB following board assembly is recommended for best performance.
- Any precision integrated circuit may experience performance shifts due to moisture ingress into the plastic package. Following any aqueous PCB cleaning process, baking the PCB assembly is recommended to remove moisture introduced into the device packaging during the cleaning process. A low temperature, post cleaning bake at 85°C for 30 minutes is sufficient for most circumstances.



# 10.2 Layout Example



図 10-1. Schematic for Noninverting Configuration Layout Example



図 10-2. Operational Amplifier Board Layout for Noninverting Configuration - SC70 (DCK) Package

# 11 Device and Documentation Support

# 11.1 Device Support

## 11.1.1 Development Support

#### 11.1.1.1 TINA-TI™ (Free Software Download)

TINA™ is a simple, powerful, and easy-to-use circuit simulation program based on a SPICE engine. TINA-TI is a free, fully-functional version of the TINA software, preloaded with a library of macro models in addition to a range of both passive and active models. TINA-TI provides all the conventional dc, transient, and frequency domain analysis of SPICE, as well as additional design capabilities.

Available as a free download from the Analog eLab Design Center, TINA-TI offers extensive post-processing capability that allows users to format results in a variety of ways. Virtual instruments offer the ability to select input waveforms and probe circuit nodes, voltages, and waveforms, creating a dynamic quick-start tool.

#### Note

These files require that either the TINA software (from DesignSoft<sup>™</sup>) or TINA-TI software be installed. Download the free TINA-TI software from the TINA-TI folder.

#### 11.1.1.2 TI Precision Designs

The TLV936x is featured in several TI Precision Designs, available online at <a href="http://www.ti.com/ww/en/analog/precision-designs/">http://www.ti.com/ww/en/analog/precision-designs/</a>. TI Precision Designs are analog solutions created by TI's precision analog applications experts and offer the theory of operation, component selection, simulation, complete PCB schematic and layout, bill of materials, and measured performance of many useful circuits.

# 11.2 Documentation Support

#### 11.2.1 Related Documentation

Texas Instruments, Analog Engineer's Circuit Cookbook: Amplifiers

Texas Instruments, AN31 amplifier circuit collection application report

Texas Instruments, EMI Rejection Ratio of Operational Amplifiers application report

Texas Instruments, Capacitive Load Drive Solution using an Isolation Resistor reference design

#### 11.3 Receiving Notification of Documentation Updates

To receive notification of documentation updates, navigate to the device product folder on ti.com. Click on *Subscribe to updates* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document.

#### 11.4 サポート・リソース

TI E2E™ サポート・フォーラムは、エンジニアが検証済みの回答と設計に関するヒントをエキスパートから迅速かつ直接得ることができる場所です。既存の回答を検索したり、独自の質問をしたりすることで、設計で必要な支援を迅速に得ることができます。

リンクされているコンテンツは、該当する貢献者により、現状のまま提供されるものです。これらは TI の仕様を構成するものではなく、必ずしも TI の見解を反映したものではありません。 TI の使用条件を参照してください。

#### 11.5 Trademarks

TINA-TI<sup>™</sup> is a trademark of Texas Instruments, Inc and DesignSoft, Inc.

TINA™ and DesignSoft™ are trademarks of DesignSoft, Inc.

TI E2E™ is a trademark of Texas Instruments.

Bluetooth® is a registered trademark of Bluetooth SIG, Inc.

すべての商標は、それぞれの所有者に帰属します。



# 11.6 Electrostatic Discharge Caution



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

# 11.7 Glossary

TI Glossary

This glossary lists and explains terms, acronyms, and definitions.



# 12 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.

www.ti.com 7-Feb-2022

#### **PACKAGING INFORMATION**

| Orderable Device | Status (1) | Package Type | Package<br>Drawing |    | Package<br>Qty | Eco Plan     | Lead finish/<br>Ball material | MSL Peak Temp      | Op Temp (°C) | Device Marking (4/5) | Samples |
|------------------|------------|--------------|--------------------|----|----------------|--------------|-------------------------------|--------------------|--------------|----------------------|---------|
| TLV9361IDBVR     | ACTIVE     | SOT-23       | DBV                | 5  | 3000           | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM | -40 to 125   | T93DB                | Samples |
| TLV9361IDCKR     | ACTIVE     | SC70         | DCK                | 5  | 3000           | RoHS & Green | SN                            | Level-1-260C-UNLIM | -40 to 125   | 1JU                  | Samples |
| TLV9362IDDFR     | ACTIVE     | SOT-23-THIN  | DDF                | 8  | 3000           | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM | -40 to 125   | 2IDF                 | Samples |
| TLV9362IDGKR     | ACTIVE     | VSSOP        | DGK                | 8  | 2500           | RoHS & Green | SN                            | Level-1-260C-UNLIM | -40 to 125   | 2JWT                 | Samples |
| TLV9362IDR       | ACTIVE     | SOIC         | D                  | 8  | 3000           | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM | -40 to 125   | T9362D               | Samples |
| TLV9362IPWR      | ACTIVE     | TSSOP        | PW                 | 8  | 3000           | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM | -40 to 125   | T9362P               | Samples |
| TLV9364IDR       | ACTIVE     | SOIC         | D                  | 14 | 3000           | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM | -40 to 125   | TLV9364D             | Samples |
| TLV9364IPWR      | ACTIVE     | TSSOP        | PW                 | 14 | 3000           | RoHS & Green | NIPDAU                        | Level-1-260C-UNLIM | -40 to 125   | T9364PW              | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

**Green:** TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

<sup>(5)</sup> Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.



# **PACKAGE OPTION ADDENDUM**

www.ti.com 7-Feb-2022

(6) Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.



www.ti.com 27-Mar-2024

# TAPE AND REEL INFORMATION





| Γ | A0 | Dimension designed to accommodate the component width     |
|---|----|-----------------------------------------------------------|
|   | В0 | Dimension designed to accommodate the component length    |
|   | K0 | Dimension designed to accommodate the component thickness |
|   | W  | Overall width of the carrier tape                         |
|   | P1 | Pitch between successive cavity centers                   |

#### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device       | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|--------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| TLV9361IDBVR | SOT-23          | DBV                | 5  | 3000 | 180.0                    | 8.4                      | 3.2        | 3.2        | 1.4        | 4.0        | 8.0       | Q3               |
| TLV9361IDCKR | SC70            | DCK                | 5  | 3000 | 178.0                    | 9.0                      | 2.4        | 2.5        | 1.2        | 4.0        | 8.0       | Q3               |
| TLV9362IDDFR | SOT-23-<br>THIN | DDF                | 8  | 3000 | 180.0                    | 8.4                      | 3.2        | 3.2        | 1.4        | 4.0        | 8.0       | Q3               |
| TLV9362IDGKR | VSSOP           | DGK                | 8  | 2500 | 330.0                    | 12.4                     | 5.3        | 3.4        | 1.4        | 8.0        | 12.0      | Q1               |
| TLV9362IDR   | SOIC            | D                  | 8  | 3000 | 330.0                    | 12.4                     | 6.4        | 5.2        | 2.1        | 8.0        | 12.0      | Q1               |
| TLV9362IPWR  | TSSOP           | PW                 | 8  | 3000 | 330.0                    | 12.4                     | 7.0        | 3.6        | 1.6        | 8.0        | 12.0      | Q1               |
| TLV9364IDR   | SOIC            | D                  | 14 | 3000 | 330.0                    | 16.4                     | 6.5        | 9.0        | 2.1        | 8.0        | 16.0      | Q1               |
| TLV9364IPWR  | TSSOP           | PW                 | 14 | 3000 | 330.0                    | 12.4                     | 6.9        | 5.6        | 1.6        | 8.0        | 12.0      | Q1               |



www.ti.com 27-Mar-2024



\*All dimensions are nominal

| Device       | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|--------------|--------------|-----------------|------|------|-------------|------------|-------------|
| TLV9361IDBVR | SOT-23       | DBV             | 5    | 3000 | 210.0       | 185.0      | 35.0        |
| TLV9361IDCKR | SC70         | DCK             | 5    | 3000 | 180.0       | 180.0      | 18.0        |
| TLV9362IDDFR | SOT-23-THIN  | DDF             | 8    | 3000 | 210.0       | 185.0      | 35.0        |
| TLV9362IDGKR | VSSOP        | DGK             | 8    | 2500 | 366.0       | 364.0      | 50.0        |
| TLV9362IDR   | SOIC         | D               | 8    | 3000 | 356.0       | 356.0      | 35.0        |
| TLV9362IPWR  | TSSOP        | PW              | 8    | 3000 | 356.0       | 356.0      | 35.0        |
| TLV9364IDR   | SOIC         | D               | 14   | 3000 | 356.0       | 356.0      | 35.0        |
| TLV9364IPWR  | TSSOP        | PW              | 14   | 3000 | 356.0       | 356.0      | 35.0        |



SMALL OUTLINE TRANSISTOR



#### NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
  2. This drawing is subject to change without notice.
  3. Reference JEDEC MO-178.

- 4. Body dimensions do not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.25 mm per side.
- 5. Support pin may differ or may not be present.



SMALL OUTLINE TRANSISTOR



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



SMALL OUTLINE TRANSISTOR



NOTES: (continued)

- 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 9. Board assembly site may have different recommendations for stencil design.





SMALL OUTLINE TRANSISTOR



- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.

  2. This drawing is subject to change without notice.

  3. Reference JEDEC MO-203.

- 4. Support pin may differ or may not be present.5. Lead width does not comply with JEDEC.



SMALL OUTLINE TRANSISTOR



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



SMALL OUTLINE TRANSISTOR



- 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 9. Board assembly site may have different recommendations for stencil design.



# D (R-PDSO-G14)

## PLASTIC SMALL OUTLINE



- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.006 (0,15) each side.
- Body width does not include interlead flash. Interlead flash shall not exceed 0.017 (0,43) each side.
- E. Reference JEDEC MS-012 variation AB.



PW (R-PDSO-G14)

# PLASTIC SMALL OUTLINE



- A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M—1994.
- B. This drawing is subject to change without notice.
- Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0,15 each side.
- Body width does not include interlead flash. Interlead flash shall not exceed 0,25 each side.
- E. Falls within JEDEC MO-153





SMALL OUTLINE INTEGRATED CIRCUIT



- 1. Linear dimensions are in inches [millimeters]. Dimensions in parenthesis are for reference only. Controlling dimensions are in inches. Dimensioning and tolerancing per ASME Y14.5M.
- 2. This drawing is subject to change without notice.
- 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed .006 [0.15] per side.
- 4. This dimension does not include interlead flash.
- 5. Reference JEDEC registration MS-012, variation AA.



SMALL OUTLINE INTEGRATED CIRCUIT



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



SMALL OUTLINE INTEGRATED CIRCUIT



- 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 9. Board assembly site may have different recommendations for stencil design.







- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.

  2. This drawing is subject to change without notice.

  3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
- exceed 0.15 mm per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side.
- 5. Reference JEDEC registration MO-153, variation AA.





NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.





- 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 9. Board assembly site may have different recommendations for stencil design.







PowerPAD is a trademark of Texas Instruments.

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.

  2. This drawing is subject to change without notice.

  3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
- exceed 0.15 mm per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side.
- 5. Reference JEDEC registration MO-187.





- 6. Publication IPC-7351 may have alternate designs.
- 7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.
- 8. Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented.
- 9. Size of metal pad may vary due to creepage requirement.





- 11. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 12. Board assembly site may have different recommendations for stencil design.





PLASTIC SMALL OUTLINE



- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.

  2. This drawing is subject to change without notice.

  3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
- exceed 0.15 mm per side.



PLASTIC SMALL OUTLINE



- 4. Publication IPC-7351 may have alternate designs.
- 5. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



PLASTIC SMALL OUTLINE



- 6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 7. Board assembly site may have different recommendations for stencil design.



## 重要なお知らせと免責事項

TI は、技術データと信頼性データ (データシートを含みます)、設計リソース (リファレンス・デザインを含みます)、アプリケーションや設計に関する各種アドバイス、Web ツール、安全性情報、その他のリソースを、欠陥が存在する可能性のある「現状のまま」提供しており、商品性および特定目的に対する適合性の黙示保証、第三者の知的財産権の非侵害保証を含むいかなる保証も、明示的または黙示的にかかわらず拒否します。

これらのリソースは、TI 製品を使用する設計の経験を積んだ開発者への提供を意図したものです。(1) お客様のアプリケーションに適した TI 製品の選定、(2) お客様のアプリケーションの設計、検証、試験、(3) お客様のアプリケーションに該当する各種規格や、その他のあら ゆる安全性、セキュリティ、規制、または他の要件への確実な適合に関する責任を、お客様のみが単独で負うものとします。

上記の各種リソースは、予告なく変更される可能性があります。これらのリソースは、リソースで説明されている TI 製品を使用するアプリケーションの開発の目的でのみ、TI はその使用をお客様に許諾します。これらのリソースに関して、他の目的で複製することや掲載することは禁止されています。TI や第三者の知的財産権のライセンスが付与されている訳ではありません。お客様は、これらのリソースを自身で使用した結果発生するあらゆる申し立て、損害、費用、損失、責任について、TI およびその代理人を完全に補償するものとし、TI は一切の責任を拒否します。

TIの製品は、TIの販売条件、または ti.com やかかる TI 製品の関連資料などのいずれかを通じて提供する適用可能な条項の下で提供されています。TI がこれらのリソースを提供することは、適用される TI の保証または他の保証の放棄の拡大や変更を意味するものではありません。

お客様がいかなる追加条項または代替条項を提案した場合でも、TIはそれらに異議を唱え、拒否します。

郵送先住所: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2024, Texas Instruments Incorporated