TMUX1248 JAJSLW1 – JULY 2021 # TMUX1248 3Ω、低オン抵抗、 5V、 2:1 (SPDT) 汎用スイッチ 1.8V ロジック付き #### 1 特長 - レール・ツー・レール動作 - 双方向の信号パス - 1.8V ロジック互換 - フェイルセーフ・ロジック - 制御入力過電圧耐性: 5.5 V - 低オン抵抗:3Ω - 広い電源電圧範囲 1.08 V~5.5 V - -40°C~+125°C の動作温度範囲 - 低消費電流:7nA - ブレイク・ビフォー・メイクのスイッチング動作 #### 2 アプリケーション - アナログおよびデジタル・スイッチング - I<sup>2</sup>C および SPI バスの多重化 - ラック・サーバー - ネットワーク・インタフェース・カード (NIC) - バーコード・スキャナー - ビル・オートメーション - アナログ入力モジュール - モータ・ドライブ - ビデオ監視 - POS システム - デスクトップ PC - 家電製品 #### 3 概要 TMUX1248 は、汎用の 2:1 単極双投(SPDT)スイッチで、 $1.08V\sim5.5V$ の広い動作範囲をサポートします。このデバイスはソース(Sx) およびドレイン(D) ピンで、GND から $V_{DD}$ までの範囲の双方向アナログおよびデジタル信号をサポートします。選択ピンの状態(SEL)は、ドレイン・ピンに接続される 2 つのソース・ピンのうちどれを制御します。さらに、TMUX1248 は消費電流が 7nA と小さいため、デバイスをホストのハンドヘルドまたは低消費電力アプリケーションで使用できます。 ブレーク・ビフォア・メイク のスイッチングにより、両方のソース・ピンが同時にイネーブルになることが防止されます。この機能により、スイッチング・イベント中のソース信号が短絡しないようにすることで、システムの堅牢性が向上します。 すべてのロジック入力は 1.8V ロジック互換 のスレッショルドで、低電圧ロジック信号での動作が可能です。フェイルセーフ・ロジック 回路により、電源ピンよりも前に制御ピンに電圧が印加されるか、電源ピンよりも最大 5.5V までの高電圧で電圧が印加されるため、デバイスへの損傷の可能性が避けられます。 #### 製品情報(1) | 部品番号 | パッケージ | 本体サイズ (公称) | |----------|----------|-----------------| | TMUX1248 | SC70 (6) | 2.00mm × 1.25mm | (1) 提供されているすべてのパッケージについては、データシートの 末尾にあるパッケージ・オプションについての付録を参照してくだ さい。 #### **Table of Contents** | 1 特長 | 1 | 7.5 Break-Before-Make | 17 | |-----------------------------------------------------------------|----|------------------------------------------------------|----| | 2 アプリケーション | | 7.6 Charge Injection | 17 | | 3 概要 | | 7.7 Off Isolation | 18 | | 4 Revision History | | 7.8 Crosstalk | 18 | | 5 Pin Configuration and Functions | | 7.9 Bandwidth | 19 | | Specifications | | 8 Detailed Description | 19 | | 6.1 Absolute Maximum Ratings | | 8.1 Overview | | | 6.2 ESD Ratings | | 8.2 Functional Block Diagram | 19 | | 6.3 Recommended Operating Conditions | | 8.3 Feature Description | 19 | | 6.4 Thermal Information | | 8.4 Device Functional Modes | | | 6.5 Electrical Characteristics (V <sub>DD</sub> = 5 V ±10 %), | | 8.5 Truth Tables | | | GND = 0 V unless otherwise specified | 6 | 9 Power Supply Recommendations | | | 6.6 Electrical Characteristics (V <sub>DD</sub> = 3.3 V ±10 %), | | 10 Layout | | | GND = 0 V unless otherwise specified | 8 | 10.1 Layout Guidelines | | | 6.7 Electrical Characteristics (V <sub>DD</sub> = 1.8 V ±10 %), | | 10.2 Layout Example | | | GND = 0 V unless otherwise specified | 10 | 11 Device and Documentation Support | | | 6.8 Electrical Characteristics (V <sub>DD</sub> = 1.2 V ±10 %), | | 11.1 Documentation Support | | | GND = 0 V unless otherwise specified | | 11.2 Receiving Notification of Documentation Updates | | | 6.9 Typical Characteristics | 14 | 11.3 サポート・リソース | | | 7 Parameter Measurement Information | 15 | 11.4 Trademarks | | | 7.1 On-Resistance | | 11.5 Electrostatic Discharge Caution | | | 7.2 Off-Leakage Current | | 11.6 Glossary | 24 | | 7.3 On-Leakage Current | | 12 Mechanical, Packaging, and Orderable | _ | | 7.4 Transition Time | 16 | Information | 24 | | | | | | # **4 Revision History** 資料番号末尾の英字は改訂を表しています。その改訂履歴は英語版に準じています。 | DATE | REVISION | NOTES | |-----------|----------|-----------------| | July 2021 | * | Initial Release | ## **5 Pin Configuration and Functions** 図 5-1. DCK Package 6-Pin SC70 Top View #### 表 5-1. Pin Functions | PIN | | TYPE <sup>(1)</sup> | DESCRIPTION <sup>(2)</sup> | | | |---------------------------|-----|---------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | NAME | NO. | I I I I I I I I I I I I I I I I I I I | DESCRIPTION / | | | | D | 4 | I/O | Drain pin. Can be an input or output. | | | | GND 2 P | | Р | Ground (0 V) reference. | | | | S1 | 3 | I/O | Source pin 1. Can be an input or output. | | | | S2 | 1 | I/O | Source pin 2. Can be an input or output. | | | | SEL 6 I | | I | Select pin: controls state of the switch according to 表 8-1. | | | | Voc. 5 P Positive power s | | Р | Positive power supply. This pin is the most positive power-supply potential. For reliable operation, connect a decoupling capacitor ranging from 0.1 $\mu$ F to 10 $\mu$ F between V <sub>DD</sub> and GND. | | | - (1) I = input, O = output, I/O = input and output, P = power. - (2) Refer to セクション 8.4 for what to do with unused pins. #### **6 Specifications** #### **6.1 Absolute Maximum Ratings** over operating free-air temperature range (unless otherwise noted)(1) (2) (3) | | | MIN | MAX | UNIT | |-----------------------------------------|--------------------------------------------|------|----------------------|------| | V <sub>DD</sub> | Supply voltage | -0.5 | 6 | V | | V <sub>SEL</sub> or V <sub>EN</sub> | Logic control input pin voltage (SEL) | -0.5 | 6 | V | | I <sub>SEL</sub> or I <sub>EN</sub> | Logic control input pin current (SEL) | -30 | 30 | mA | | V <sub>S</sub> or V <sub>D</sub> | Source or drain voltage (Sx, D) | -0.5 | V <sub>DD</sub> +0.5 | V | | I <sub>S</sub> or I <sub>D (CONT)</sub> | Source or drain continuous current (Sx, D) | -50 | 50 | mA | | I <sub>K</sub> | Diode clamp current <sup>(4)</sup> | -30 | 30 | mA | | T <sub>stg</sub> | Storage temperature | -65 | 150 | °C | | TJ | Junction temperature | | 150 | °C | - (1) Stresses beyond those listed under Absolute Maximum Rating may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Condition. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. - (2) The algebraic convention, whereby the most negative value is a minimum and the most positive value is a maximum. - (3) All voltages are with respect to ground, unless otherwise specified. - (4) Pins are diode-clamped to the power-supply rails. Over voltage signals must be voltage and current limited to maximum ratings. #### 6.2 ESD Ratings | | | | VALUE | UNIT | |----------------------|-------------------------|------------------------------------------------------------------------------------------|-------|------| | V <sub>(ESD)</sub> E | Electrostatic discharge | Human body model (HBM), per ANSI/ESDA/<br>JEDEC JS-001, all pins <sup>(1)</sup> | ±2000 | ., | | V(ESD) | Electrostatic discrarge | Charged device model (CDM), per JEDEC specification JESD22-C101, all pins <sup>(2)</sup> | ±750 | V | - (1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process. - (2) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process. #### 6.3 Recommended Operating Conditions over operating free-air temperature range (unless otherwise noted) | | | MIN | NOM MAX | UNIT | |----------------------------------|----------------------------------------------------------------|------|----------|------| | $V_{DD}$ | Supply voltage | 1.08 | 5.5 | V | | V <sub>S</sub> or V <sub>D</sub> | Signal path input/output voltage (source or drain pin) (Sx, D) | 0 | $V_{DD}$ | V | | V <sub>SEL</sub> | Logic control input pin voltage (SEL) | 0 | 5.5 | V | | T <sub>A</sub> | Ambient temperature | -40 | 125 | °C | | t <sub>r</sub> ,t <sub>f</sub> | Logic input pin rise and fall time | | 70 | ns/V | #### 6.4 Thermal Information | | | TMUX1248 | | |------------------------|----------------------------------------------------------------------------------|------------|------| | | Junction-to-board thermal resistance Junction-to-top characterization parameter | DCK (SC70) | UNIT | | | | 6 PINS | | | $R_{\theta JA}$ | Junction-to-ambient thermal resistance | 243.6 | °C/W | | R <sub>0</sub> JC(top) | Junction-to-case (top) thermal resistance | 180.9 | °C/W | | $R_{\theta JB}$ | Junction-to-board thermal resistance | 106.3 | °C/W | | $\Psi_{JT}$ | Junction-to-top characterization parameter | 89.1 | °C/W | | $\Psi_{JB}$ | Junction-to-board characterization parameter | 106.0 | °C/W | Product Folder Links: TMUX1248 #### **6.4 Thermal Information (continued)** | | | TMUX1248 | | |----------------------|----------------------------------------------|------------|------| | | THERMAL METRIC(1) | DCK (SC70) | UNIT | | | | 6 PINS | | | $R_{\theta JC(bot)}$ | Junction-to-case (bottom) thermal resistance | N/A | °C/W | <sup>(1)</sup> For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report. Copyright © 2022 Texas Instruments Incorporated # 6.5 Electrical Characteristics ( $V_{DD}$ = 5 V ±10 %), GND = 0 V unless otherwise specified. at T<sub>A</sub> = 25°C, V<sub>DD</sub> = 5 V (unless otherwise noted) | | PARAMETER | TEST CONDITIONS | TA | MIN | TYP | MAX | UNIT | |------------------------------------|-------------------------------------------|------------------------------------------------------------|-----------------|------|--------|-------|------| | ANALC | G SWITCH | | | | | | | | | | | 25°C | | 3 | | Ω | | R <sub>ON</sub> | On-resistance | $V_S = 0 V \text{ to } V_{DD}$<br>$I_{SD} = 10 \text{ mA}$ | -40°C to +85°C | | | 5 | Ω | | | | | -40°C to +125°C | | | 6 | Ω | | | | | 25°C | | 0.15 | | Ω | | $\Delta R_{ON}$ | On-resistance matching between channels | $V_S = 0 \text{ V to } V_{DD}$<br>$I_{SD} = 10 \text{ mA}$ | -40°C to +85°C | | | 1 | Ω | | | Granicis | ISD - TO THA | -40°C to +125°C | | | 1 | Ω | | | | | 25°C | | 1.5 | | Ω | | R <sub>ON</sub> | On-resistance flatness | $V_S = 0 \text{ V to } V_{DD}$<br>$I_{SD} = 10 \text{ mA}$ | -40°C to +85°C | | 2 | | Ω | | FLAT | | ISD - TO IIIA | -40°C to +125°C | | 3 | | Ω | | | | V <sub>DD</sub> = 5 V | 25°C | | ±75 | | nA | | I <sub>S(OFF)</sub> | Source off leakage current <sup>(1)</sup> | Switch Off<br>V <sub>D</sub> = 4.5 V / 1.5 V | -40°C to +85°C | -150 | | 150 | nA | | Is(OFF) ID(ON) Is(ON) LOGIC I | | V <sub>S</sub> = 1.5 V / 4.5 V | -40°C to +125°C | -175 | | 175 | nA | | | | V <sub>DD</sub> = 5 V | 25°C | | ±200 | | nA | | I <sub>D(ON)</sub> | Channel on leakage current | Switch On | -40°C to +85°C | -500 | | 500 | nA | | 15(ON) | | $V_D = V_S = 4.5 \text{ V} / 1 \text{ V}$ | -40°C to +125°C | -750 | | 750 | nA | | LOGIC | INPUTS | | | | | , | | | V <sub>IH</sub> | Input logic high | | -40°C to 125°C | 1.42 | | 5.5 | V | | V <sub>IL</sub> | Input logic low | | -40°C to 125°C | 0 | | 0.87 | V | | I <sub>IH</sub><br>I <sub>IL</sub> | Input leakage current | | 25°C | ± | :0.005 | | μΑ | | I <sub>IH</sub><br>I <sub>IL</sub> | Input leakage current | | -40°C to +125°C | | | ±0.05 | μΑ | | C <sub>IN</sub> | Digital input capacitance | | 25°C | | 1 | | pF | | C <sub>IN</sub> | Digital input capacitance | | -40°C to +125°C | | | 2 | pF | | POWER | SUPPLY | | | | | ' | | | 1 | V supply current | Digital Inputs = 0 V or 5.5 V | 25°C | | 0.007 | | μΑ | | $I_{DD}$ | V <sub>DD</sub> supply current | Digital Inputs – 0 v of 5.5 v | -40°C to +125°C | | , | 1.5 | μA | # 6.5 Electrical Characteristics ( $V_{DD}$ = 5 V ±10 %), GND = 0 V unless otherwise specified. (continued) at T<sub>A</sub> = 25°C, V<sub>DD</sub> = 5 V (unless otherwise noted) | | PARAMETER | TEST CONDITIONS | TA | MIN | TYP | MAX | UNIT | |------------------------------------------------|---------------------------------|-------------------------------------------------------|-----------------|-----|-----|-----|------| | DYNAN | IIC CHARACTERISTICS | | | | | | | | | | | 25°C | | 12 | | ns | | t <sub>TRAN</sub> | Switching time between channels | $V_S = 3 V$<br>$R_L = 200 \Omega, C_L = 15 pF$ | -40°C to +85°C | | | 18 | ns | | | | 11t 200 32, OL 10 pi | -40°C to +125°C | | | 19 | ns | | | | | 25°C | | 8 | | ns | | ttran topen (BBM) QC Oiso Xtalk BW Csoff | Break before make time | $V_S = 3 V$<br>$R_1 = 200 \Omega, C_1 = 15 pF$ | -40°C to +85°C | 1 | | | ns | | | | | -40°C to +125°C | 1 | | | ns | | Q <sub>C</sub> | Charge Injection | $V_S = V_{DD} / 2$<br>$R_S = 0 \Omega$ , $C_L = 1 nF$ | 25°C | | -10 | | рС | | O <sub>ISO</sub> | | $R_L = 50 \Omega$ , $C_L = 5 pF$<br>f = 1 MHz | 25°C | | -65 | | dB | | | Off Isolation | $R_L = 50 \Omega, C_L = 5 pF$<br>f = 10 MHz | 25°C | | -45 | | dB | | V | Constalle | $R_L = 50 \Omega, C_L = 5 pF$<br>f = 1 MHz | 25°C | | -65 | | dB | | <b>A</b> TALK | Crosstalk | $R_L = 50 \Omega, C_L = 5 pF$<br>f = 10 MHz | 25°C | | -45 | | dB | | BW | Bandwidth | R <sub>L</sub> = 50 Ω, C <sub>L</sub> = 5 pF | 25°C | | 250 | | MHz | | C <sub>SOFF</sub> | Source off capacitance | f = 1 MHz | 25°C | | 7 | | pF | | C <sub>SON</sub><br>C <sub>DON</sub> | On capacitance | f = 1 MHz | 25°C | | 23 | | pF | <sup>(1)</sup> When $\rm V_S$ is 4.5 V, $\rm V_D$ is 1.5 V or when $\rm V_S$ is 1.5 V, $\rm V_D$ is 4.5 V. # 6.6 Electrical Characteristics ( $V_{DD}$ = 3.3 V ±10 %), GND = 0 V unless otherwise specified. at T<sub>A</sub> = 25°C, V<sub>DD</sub> = 3.3 V (unless otherwise noted) | | PARAMETER | TEST CONDITIONS | TA | MIN | TYP | MAX | UNIT | |-----------------------------------------------------|-------------------------------------------|------------------------------------------------------------|-----------------|------|--------|-------|------| | ANALC | G SWITCH | | | | | | | | | | | 25°C | | 4.5 | | Ω | | R <sub>ON</sub> | On-resistance | $V_S = 0 \text{ V to } V_{DD}$<br>$I_{SD} = 10 \text{ mA}$ | -40°C to +85°C | | , | 12.5 | Ω | | | | ISD TO HILL | -40°C to +125°C | | | 13 | Ω | | | | | 25°C | | 0.15 | | Ω | | $\Delta R_{ON}$ | On-resistance matching between channels | $V_S = 0 \text{ V to } V_{DD}$<br>$I_{SD} = 10 \text{ mA}$ | -40°C to +85°C | | | 1 | Ω | | | Charmois | ISD - TO IIIA | -40°C to +125°C | | | 1 | Ω | | | | | 25°C | | 3.5 | | Ω | | ΔRON RON FLAT D(ON) S(ON) LOGIC II VIH VIL IIH | On-resistance flatness | $V_S = 0 \text{ V to } V_{DD}$<br>$I_{SD} = 10 \text{ mA}$ | -40°C to +85°C | | 4 | | Ω | | FLAI | | ISD - TO IIIA | -40°C to +125°C | | 5 | | Ω | | | | V <sub>DD</sub> = 3.3 V | 25°C | | ±75 | | nA | | I <sub>S(OFF)</sub> | Source off leakage current <sup>(1)</sup> | Switch Off<br>V <sub>D</sub> = 3 V / 1 V | -40°C to +85°C | -150 | | 150 | nA | | I <sub>D(ON)</sub><br>I <sub>S(ON)</sub><br>LOGIC I | | V <sub>S</sub> = 1 V / 3 V | -40°C to +125°C | -175 | | 175 | nA | | | | V <sub>DD</sub> = 3.3 V | 25°C | | ±200 | | nA | | I <sub>D(ON)</sub> | Channel on leakage current | Switch On | -40°C to +85°C | -500 | | 500 | nA | | ·5(ON) | | $V_D = V_S = 3 V / 1 V$ | -40°C to +125°C | -750 | | 750 | nA | | LOGIC | INPUTS | | | | | | | | V <sub>IH</sub> | Input logic high | | -40°C to 125°C | 1.3 | | 5.5 | V | | V <sub>IL</sub> | Input logic low | | -40°C to 125°C | 0 | | 0.8 | V | | I <sub>IH</sub><br>I <sub>IL</sub> | Input leakage current | | 25°C | | ±0.005 | | μA | | I <sub>IH</sub><br>I <sub>IL</sub> | Input leakage current | | -40°C to +125°C | | | ±0.05 | μA | | C <sub>IN</sub> | Logic input capacitance | | 25°C | | 1 | | pF | | C <sub>IN</sub> | Logic input capacitance | | -40°C to +125°C | | | 2 | pF | | POWE | SUPPLY | | | | | | | | ı | V aupply aurrent | Digital Inputs = 0 \/ or 5 5 \/ | 25°C | | 0.004 | | μΑ | | $I_{DD}$ | V <sub>DD</sub> supply current | Digital Inputs = 0 V or 5.5 V | -40°C to +125°C | | | 0.8 | μΑ | #### www.tij.co.jp ### 6.6 Electrical Characteristics ( $V_{DD}$ = 3.3 V ±10 %), GND = 0 V unless otherwise specified. (continued) at T<sub>A</sub> = 25°C, V<sub>DD</sub> = 3.3 V (unless otherwise noted) | | PARAMETER | TEST CONDITIONS | TA | MIN | TYP | MAX | UNIT | |--------------------------------------|---------------------------------|-----------------------------------------------------|-----------------|-----|-----|-------|----------| | DYNAN | IIC CHARACTERISTICS | | | | | | <u> </u> | | | | | 25°C | | 14 | | ns | | t <sub>TRAN</sub> | Switching time between channels | $V_S = 2 V$<br>$R_L = 200 \Omega, C_L = 15 pF$ | -40°C to +85°C | | | 20 | ns | | | | 11, 200 12, OL 10 p. | -40°C to +125°C | | | 20 22 | ns | | | | | 25°C | | 8 | | ns | | t <sub>OPEN</sub><br>(BBM) | Break before make time | $V_S = 2 V$<br>$R_1 = 200 \Omega, C_1 = 15 pF$ | -40°C to +85°C | 1 | | 20 | ns | | (DDIVI) | | | -40°C to +125°C | 1 | | | ns | | $Q_C$ | Charge Injection | $V_S = V_{DD}/2$<br>$R_S = 0 \Omega$ , $C_L = 1 nF$ | 25°C | | -6 | | pC | | 0 | Off Isolation | $R_L = 50 \Omega$ , $C_L = 5 pF$<br>f = 1 MHz | 25°C | | -65 | | dB | | O <sub>ISO</sub> | On isolation | $R_L = 50 \Omega, C_L = 5 pF$<br>f = 10 MHz | 25°C | | -45 | | dB | | V | Crosstalk | $R_L = 50 \Omega$ , $C_L = 5 pF$<br>f = 1 MHz | 25°C | | -65 | | dB | | X <sub>TALK</sub> | Crosstalk | $R_L = 50 \Omega, C_L = 5 pF$<br>f = 10 MHz | 25°C | | -45 | | dB | | BW | Bandwidth | $R_L = 50 \Omega, C_L = 5 pF$ | 25°C | | 250 | | MHz | | C <sub>SOFF</sub> | Source off capacitance | f = 1 MHz | 25°C | | 7 | | pF | | C <sub>SON</sub><br>C <sub>DON</sub> | On capacitance | f = 1 MHz | 25°C | | 23 | | pF | <sup>(1)</sup> When $V_S$ is 3 V, $V_D$ is 1 V or when $V_S$ is 1 V, $V_D$ is 3 V. # 6.7 Electrical Characteristics ( $V_{DD}$ = 1.8 V ±10 %), GND = 0 V unless otherwise specified. at $T_A = 25$ °C, $V_{DD} = 1.8 \text{ V}$ (unless otherwise noted) | | PARAMETER | TEST CONDITIONS | TA | MIN | TYP | MAX | UNIT | |------------------------------------------|-------------------------------------------|-----------------------------------------------------------------|-----------------|------|--------|-------|------| | ANALO | G SWITCH | | | | | | | | | | | 25°C | | 40 | | Ω | | R <sub>ON</sub> | On-resistance | $V_S = 0 \text{ V to } V_{DD}$<br>$I_{SD} = 10 \text{ mA}$ | -40°C to +85°C | | , | 80 | Ω | | | | ISD - 10 IIIA | -40°C to +125°C | | , | 80 | Ω | | | | | 25°C | | 0.4 | | Ω | | $\Delta R_{ON}$ | On-resistance matching between channels | $V_S = 0 \text{ V to } V_{DD}$<br>$I_{SD} = 10 \text{ mA}$ | -40°C to +85°C | | 1 | 1.5 | Ω | | | Granners | ISD - TO THA | -40°C to +125°C | | | 1.5 | Ω | | R <sub>ON</sub><br>FLAT | On-resistance flatness | $V_S = 0 \text{ V to } V_{DD}$<br>$I_{SD} = 10 \text{ mA}$ 25°C | | | 35 | | Ω | | | | V <sub>DD</sub> = 1.98 V | 25°C | | ±75 | 1.5 | nA | | I <sub>S(OFF)</sub> | Source off leakage current <sup>(1)</sup> | Switch Off<br>V <sub>D</sub> = 1.8 V / 1 V | -40°C to +85°C | -150 | | 150 | nA | | | | $V_S = 1 \text{ V} / 1.8 \text{ V}$ | -40°C to +125°C | -175 | | 175 | nA | | I <sub>D(ON)</sub><br>I <sub>S(ON)</sub> | | V <sub>DD</sub> = 1.98 V | 25°C | | ±200 | | nA | | | Channel on leakage current | Switch On | -40°C to +85°C | -500 | | 500 | nA | | | | $V_D = V_S = 1.62 \text{ V} / 1 \text{ V}$ | -40°C to +125°C | -750 | , | 750 | nA | | DIGITA | LINPUTS | | | | | | | | V <sub>IH</sub> | Input logic high | | -40°C to +125°C | 1.07 | | 5.5 | V | | V <sub>IL</sub> | Input logic low | | -40°C to +125°C | 0 | | 0.68 | V | | I <sub>IH</sub><br>I <sub>IL</sub> | Input leakage current | | 25°C | : | ±0.005 | | μΑ | | I <sub>IH</sub><br>I <sub>IL</sub> | Input leakage current | | -40°C to +125°C | | | ±0.05 | μA | | C <sub>IN</sub> | Logic input capacitance | | 25°C | | 1 | | pF | | C <sub>IN</sub> | Logic input capacitance | | -40°C to +125°C | | | 2 | pF | | POWER | RSUPPLY | | | • | | | | | | V aupply aurrent | Logic Inputs = 0 V or E E V | 25°C | | 0.002 | | μΑ | | I <sub>DD</sub> | V <sub>DD</sub> supply current | Logic Inputs = 0 V or 5.5 V | -40°C to +125°C | | | 0.52 | μA | # 6.7 Electrical Characteristics ( $V_{DD}$ = 1.8 V ±10 %), GND = 0 V unless otherwise specified. (continued) at T<sub>A</sub> = 25°C, V<sub>DD</sub> = 1.8 V (unless otherwise noted) | | PARAMETER | TEST CONDITIONS | TA | MIN TYP MAX | | | UNIT | |--------------------------------------|---------------------------------|-----------------------------------------------------|-----------------|-------------|-----|----|------| | DYNAN | IIC CHARACTERISTICS | | | • | | | | | | | | | | 24 | | ns | | t <sub>TRAN</sub> | Switching time between channels | $V_S = 1 V$<br>$R_L = 200 \Omega, C_L = 15 pF$ | -40°C to +85°C | | | 44 | ns | | | | 11t 200 32, OL 10 pi | -40°C to +125°C | | | | ns | | | | | 25°C | | 16 | | ns | | t <sub>OPEN</sub> | Break before make time | $V_S = 1 V$<br>$R_1 = 200 \Omega, C_1 = 15 pF$ | -40°C to +85°C | 1 | | | ns | | (BBM) | | 11, 200 11, OL 10 pi | -40°C to +125°C | 1 | | | ns | | Q <sub>C</sub> | Charge Injection | $V_S = V_{DD}/2$<br>$R_S = 0 \Omega$ , $C_L = 1 nF$ | 25°C | | -3 | | рС | | _ | Off Isolation | $R_L = 50 \Omega$ , $C_L = 5 pF$<br>f = 1 MHz | 25°C | | -65 | | dB | | O <sub>ISO</sub> | Oil isolation | $R_L = 50 \Omega, C_L = 5 pF$<br>f = 10 MHz | 25°C | | -45 | | dB | | · · | On a stall | $R_L = 50 \Omega$ , $C_L = 5 pF$<br>f = 1 MHz | 25°C | | -65 | 44 | dB | | X <sub>TALK</sub> | Crosstalk | $R_L = 50 \Omega, C_L = 5 pF$<br>f = 10 MHz | 25°C | | -45 | | dB | | BW | Bandwidth | $R_L = 50 \Omega, C_L = 5 pF$ | 25°C | | 250 | | MHz | | C <sub>SOFF</sub> | Source off capacitance | f = 1 MHz | 25°C | | 7 | | pF | | C <sub>SON</sub><br>C <sub>DON</sub> | On capacitance | f = 1 MHz | 25°C | | 23 | | pF | <sup>(1)</sup> When $V_S$ is 1.8 V, $V_D$ is 1 V or when $V_S$ is 1 V, $V_D$ is 1.8 V. # 6.8 Electrical Characteristics ( $V_{DD}$ = 1.2 V ±10 %), GND = 0 V unless otherwise specified. at $T_A = 25$ °C, $V_{DD} = 1.2 \text{ V}$ (unless otherwise noted) | | PARAMETER | TEST CONDITIONS | TA | MIN TYF | MAX | UNIT | |------------------------------------------|-------------------------------------------|--------------------------------------------------------------------|-----------------|---------|----------|------| | ANALO | G SWITCH | | | | | | | | | | 25°C | 70 | ) | Ω | | R <sub>ON</sub> | On-resistance | $V_S = 0 \text{ V to } V_{DD}$<br>$I_{DS} = 10 \text{ mA}$ | -40°C to +85°C | | 105 | Ω | | | | IDS - TO MIA | -40°C to +125°C | | 105 | Ω | | | | | 25°C | 0.4 | | Ω | | $\Delta R_{ON}$ | On-resistance matching between channels | $V_S = 0 \text{ V to } V_{DD}$<br>$I_{DS} = 10 \text{ mA}$ | -40°C to +85°C | | 1.5 | Ω | | | Gharmois | 105 1011111 | -40°C to +125°C | | 1.5 | Ω | | R <sub>ON</sub><br>FLAT | On-resistance flatness | $V_S = 0 \text{ V to } V_{DD}$<br>$I_{DS} = 10 \text{ mA}$ 25°C 65 | | j | Ω | | | I <sub>S(OFF)</sub> | | V <sub>DD</sub> = 1.32 V | 25°C | ±75 | 105 | nA | | | Source off leakage current <sup>(1)</sup> | Switch Off<br>V <sub>D</sub> = 1.2 V / 1 V | -40°C to +85°C | -150 | 150 | nA | | | | V <sub>S</sub> = 1 V / 1.2 V | -40°C to +125°C | -175 | 175 | nA | | I <sub>D(ON)</sub><br>I <sub>S(ON)</sub> | | V <sub>DD</sub> = 1.32 V | 25°C | ±200 | ) | nA | | | Channel on leakage current | Switch On | -40°C to +85°C | -500 | 500 | nA | | | | $V_D = V_S = 1 \text{ V} / 0.8 \text{ V}$ | -40°C to +125°C | -750 | 750 | nA | | DIGITA | LINPUTS | - | | | | | | V <sub>IH</sub> | Input logic high | | -40°C to +125°C | 0.96 | | V | | V <sub>IL</sub> | Input logic low | | -40°C to +125°C | | 0.36 | V | | I <sub>IH</sub><br>I <sub>IL</sub> | Input leakage current | | 25°C | ±0.005 | <b>i</b> | μΑ | | I <sub>IH</sub><br>I <sub>IL</sub> | Input leakage current | | -40°C to +125°C | | ±0.10 | μΑ | | C <sub>IN</sub> | Digital input capacitance | | 25°C | 1 | | pF | | C <sub>IN</sub> | Digital input capacitance | | -40°C to +125°C | | 2 | pF | | POWER | RSUPPLY | | | | | | | | V supply surrent | Digital Inputs = 0 \/ or F F \/ | 25°C | 0.0015 | j | μΑ | | I <sub>DD</sub> | V <sub>DD</sub> supply current | Digital Inputs = 0 V or 5.5 V | -40°C to +125°C | | 0.45 | μA | ### 6.8 Electrical Characteristics ( $V_{DD}$ = 1.2 V ±10 %), GND = 0 V unless otherwise specified. (continued) at T<sub>A</sub> = 25°C, V<sub>DD</sub> = 1.2 V (unless otherwise noted) | | PARAMETER | TEST CONDITIONS | TA | MIN | TYP | MAX | UNIT | |--------------------------------------|---------------------------------|---------------------------------------------------------------------|------------------------|-----|-----|--------------------|------| | DYNAN | IIC CHARACTERISTICS | | | • | | | | | | | $V_{IN} = V_{DD}$ | $V_{IN} = V_{DD}$ 25°C | | 40 | | ns | | t <sub>TRAN</sub> | Switching time between channels | V <sub>S</sub> = 1 V | -40°C to +85°C | | | 175 | ns | | | | $R_L = 200 \Omega, C_L = 15 pF$ | -40°C to +125°C | | | 175 | ns | | | | | 25°C | | 27 | | ns | | t <sub>OPEN</sub><br>(BBM) | Break before make time | $V_S = 1 V$<br>$R_1 = 200 \Omega, C_1 = 15 pF$ | -40°C to +85°C | 1 | | | ns | | (DDIVI) | | 11t 200 12, OL 10 pi | -40°C to +125°C | 1 | | | ns | | Q <sub>C</sub> | Charge Injection | $V_S = (V_{DD} + V_{SS})/2$<br>$R_S = 0 \Omega, C_L = 1 \text{ nF}$ | 25°C | | ±5 | | рС | | 0 | Off Isolation | $R_L = 50 \Omega$ , $C_L = 5 pF$<br>f = 1 MHz | 25°C | | -64 | ±5 -64 -44 -64 -44 | dB | | O <sub>ISO</sub> | Oil isolation | $R_L = 50 \Omega, C_L = 5 pF$<br>f = 10 MHz | 25°C | | -44 | | dB | | V | Constalle | $R_L = 50 \Omega$ , $C_L = 5 pF$<br>f = 1 MHz | 25°C | | -64 | 175 | dB | | X <sub>TALK</sub> | Crosstalk | $R_L = 50 \Omega, C_L = 5 pF$<br>f = 10 MHz | 25°C | | -44 | | dB | | BW | Bandwidth | $R_L = 50 \Omega, C_L = 5 pF$ | 25°C | | 250 | | MHz | | C <sub>SOFF</sub> | Source off capacitance | f = 1 MHz | 25°C | | 7 | | pF | | C <sub>SON</sub><br>C <sub>DON</sub> | On capacitance | f = 1 MHz | 25°C | | 23 | | pF | <sup>(1)</sup> When $V_S$ is 1 V, $V_D$ is 1.2 V or when $V_S$ is 1.2 V, $V_D$ is 1 V. #### **6.9 Typical Characteristics** At $T_A = 25$ °C, $V_{DD} = 5$ V (unless otherwise noted). #### 7 Parameter Measurement Information #### 7.1 On-Resistance The on-resistance of a device is the ohmic resistance between the source (Sx) and drain (D) pins of the device. The on-resistance varies with input voltage and supply voltage. The symbol $R_{ON}$ is used to denote on-resistance. The measurement setup used to measure $R_{ON}$ is shown in $\boxtimes$ 7-1. Voltage (V) and current ( $I_{SD}$ ) are measured using this setup, and $R_{ON}$ is computed with $R_{ON} = V / I_{SD}$ : 図 7-1. On-Resistance Measurement Setup #### 7.2 Off-Leakage Current Source leakage current is defined as the leakage current flowing into or out of the source pin when the switch is off. This current is denoted by the symbol $I_{S(OFF)}$ . The setup used to measure off-leakage current is shown in **Z** 7-2. 図 7-2. Off-Leakage Measurement Setup #### 7.3 On-Leakage Current Source on-leakage current is defined as the leakage current flowing into or out of the source pin when the switch is on. This current is denoted by the symbol $I_{S(ON)}$ . Drain on-leakage current is defined as the leakage current flowing into or out of the drain pin when the switch is on. This current is denoted by the symbol $I_{D(ON)}$ . Either the source pin or drain pin is left floating during the measurement. $\boxtimes$ 7-3 shows the circuit used for measuring the on-leakage current, denoted by $I_{S(ON)}$ or $I_{D(ON)}$ . 図 7-3. On-Leakage Measurement Setup #### 7.4 Transition Time Transition time is defined as the time taken by the output of the device to rise or fall 10% after the logic control signal has risen or fallen past the logic threshold. The 10% transition measurement is utilized to provide the timing of the device. System level timing can then account for the time constant added from the load resistance and load capacitance. $\boxtimes$ 7-4 shows the setup used to measure transition time, denoted by the symbol $t_{TRANSITION}$ . 図 7-4. Transition-Time Measurement Setup 7.5 Break-Before-Make Break-before-make delay is a safety feature that prevents two inputs from connecting when the device is switching. The output first breaks from the on-state switch before making the connection with the next on-state switch. The time delay between the *break* and the *make* is known as break-before-make delay. $\boxtimes$ 7-5 shows the setup used to measure break-before-make delay, denoted by the symbol $t_{OPEN(BBM)}$ . 図 7-5. Break-Before-Make Delay Measurement Setup #### 7.6 Charge Injection The TMUX1248 has a transmission-gate topology. Any mismatch in capacitance between the NMOS and PMOS transistors results in a charge injected into the drain or source during the falling or rising edge of the gate signal. The amount of charge injected into the source or drain of the device is known as charge injection, and is denoted by the symbol $Q_C$ . $\boxtimes$ 7-6 shows the setup used to measure charge injection from Drain (D) to Source (Sx). 図 7-6. Charge-Injection Measurement Setup #### 7.7 Off Isolation Off isolation is defined as the ratio of the signal at the drain pin (D) of the device when a signal is applied to the source pin (Sx) of an off-channel. $\boxtimes$ 7-7 shows the setup used to measure, and the equation used to calculate off isolation. 図 7-7. Off Isolation Measurement Setup Off Isolation = $$20 \cdot Log\left(\frac{V_{OUT}}{V_{S}}\right)$$ (1) #### 7.8 Crosstalk Crosstalk is defined as the ratio of the signal at the drain pin (D) of a different channel, when a signal is applied at the source pin (Sx) of an on-channel. $\boxtimes$ 7-8 shows the setup used to measure, and the equation used to calculate crosstalk. 図 7-8. Crosstalk Measurement Setup Channel-to-Channel Crosstalk = $$20 \cdot Log\left(\frac{V_{OUT}}{V_{S}}\right)$$ (2) #### 7.9 Bandwidth Bandwidth is defined as the range of frequencies that are attenuated by less than 3 dB when the input is applied to the source pin (Sx) of an on-channel, and the output is measured at the drain pin (D) of the device. $\boxtimes$ 7-9 shows the setup used to measure bandwidth. 図 7-9. Bandwidth Measurement Setup #### **8 Detailed Description** #### 8.1 Overview The TMUX1248 is a 2:1 (SPDT), 1-channel switch where the input is controlled with a single select (SEL) control pin. #### 8.2 Functional Block Diagram 図 8-1. TMUX1248 Functional Block Diagram #### 8.3 Feature Description #### 8.3.1 Bidirectional Operation The TMUX1248 conducts equally well from source (Sx) to drain (D) or from drain (D) to source (Sx). The device has very similar characteristics in both directions and supports both analog and digital signals. #### 8.3.2 Rail to Rail Operation The valid signal path input/output voltage for TMUX1248 ranges from GND to V<sub>DD</sub>. #### 8.3.3 1.8 V Logic Compatible Inputs The TMUX1248 has 1.8 V logic compatible control for the logic control input (SEL). The logic input threshold scales with supply but still provides 1.8 V logic control when operating at 5.5 V supply voltage. 1.8 V logic level inputs allow the TMUX1248 to interface with processors that have lower logic I/O rails and eliminates the need for an external translator, which saves both space and BOM cost. For more information on 1.8 V logic implementations refer to Simplifying Design with 1.8 V logic Muxes and Switches. #### 8.3.4 Fail-Safe Logic The TMUX1248 supports Fail-Safe Logic on the control input pin (SEL) allowing for operation up to 5.5~V, regardless of the state of the supply pin. This feature allows voltages on the control pin to be applied before the supply pin, or allows higher voltages on the SEL pin up to 5.5~V, protecting the device from potential damage. Fail-Safe Logic minimizes system complexity by removing the need for power supply sequencing on the logic control pin. For example, the Fail-Safe Logic feature allows the select pin of the TMUX1248 to be ramped to 5.5~V while $V_{DD} = 0~V$ . Additionally, the feature enables operation of the TMUX1248 with $V_{DD} = 1.2~V$ while allowing the select pin to interface with a logic level of another device up to 5.5~V. #### 8.4 Device Functional Modes The select (SEL) pin of the TMUX1248 controls which switch is connected to the drain of the device. When a given input is not selected, that source pin is in high impedance mode (HI-Z). The control pins can be as high as 5.5 V. The TMUX1248 can be operated without any external components except for the supply decoupling capacitors. Unused logic control pins should be tied to GND or $V_{DD}$ in order to ensure the device does not consume additional current as highlighted in *Implications of Slow or Floating CMOS Inputs*. Unused signal path inputs (Sx or D) should be connected to GND. #### 8.5 Truth Tables 表 8-1. TMUX1248 Truth Table | CONTROL<br>LOGIC (SEL) | Selected Source (Sx) Connected To Drain (D) Pin | |------------------------|-------------------------------------------------| | 0 | S1 | | 1 | S2 | Submit Document Feedback #### **Application and Implementation** #### Note Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes, as well as validating and testing their design implementation to confirm system functionality. #### 9.1 Application Information The TMUX12xx family offers good system performance across a wide operating supply (1.08 V to 5.5 V). These devices include 1.8 V logic compatible control input pins that enable operation in systems with 1.8 V I/O rails. Additionally, the control input pin supports Fail-Safe Logic which allows for operation up to 5.5 V, regardless of the state of the supply pin. This protection stops the logic pins from back-powering the supply rail. These features of the TMUX12xx, a family of general purpose multiplexers and switches, reduce system complexity, board size, and overall system cost. #### 9.2 Typical Application #### 9.2.1 Switchable Operational Amplifier Gain Setting Another example application of the TMUX1248 is to change an Op Amp from unity gain setting to an inverting amplifier configuration. Utilizing a switch allows a system to have a configurable gain and allows the same architecture to be utilized across the board for various inputs to the system. 9-1 shows the TMUX1248 configured for gain setting application. 図 9-1. Switchable Op Amp Gain Setting #### 9.2.1.1 Design Requirements This design example uses the parameters listed in 表 9-1. 表 9-1. Design Parameters | PARAMETERS | VALUES | |--------------------------------------------------|---------------------------------------| | Input Signal | 0 V to 2.75 V | | Mux Supply (V <sub>DD</sub> ) | 2.75 V | | Op Amp Supply (V <sub>+</sub> / V <sub>-</sub> ) | ±2.75 V | | Mux I/O signal range | 0 V to V <sub>DD</sub> (Rail to Rail) | | Control logic thresholds | 1.8 V compatible (up to 5.5 V) | #### 9.2.1.2 Detailed Design Procedure The application shown in $\boxtimes$ 9-1 demonstrates how to use a single control input and toggle between gain settings of -1 and +1. If switching between inverting and unity gain is not required, the TMUX1248 can be utilized in the feedback path to select different feedback resistors and provide scalable gain settings for configurable signal conditioning. The TMUX1248 can be operated without any external components except for the supply decoupling capacitors. The select pin is recommended to have a pull-down or pull-up resistor to ensure the input is in a known state if the control signal becomes disconnected. All inputs to the switch must fall within the recommend operating conditions of the TMUX1248 including signal range and continuous current. For this design with a supply of 2.75 V the signal range can be 0 V to 2.75 V and the max continuous current can be 50 mA. #### 9.2.1.3 Application Curve 図 9-2. On-Resistance vs Source or Drain Voltage #### 9 Power Supply Recommendations The TMUX1248 operates across a wide supply range of 1.08 V to 5.5 V. Do not exceed the absolute maximum ratings because stresses beyond the listed ratings can cause permanent damage to the devices. Power-supply bypassing improves noise margin and prevents switching noise propagation from the $V_{DD}$ supply to other components. Good power-supply decoupling is important to achieve optimum performance. For improved supply noise immunity, use a supply decoupling capacitor ranging from 0.1 $\mu$ F to 10 $\mu$ F from $V_{DD}$ to ground. Place the bypass capacitors as close to the power supply pins of the device as possible using low-impedance connections. TI recommends using multi-layer ceramic chip capacitors (MLCCs) that offer low equivalent series resistance (ESR) and inductance (ESL) characteristics for power-supply decoupling purposes. For very sensitive systems, or for systems in harsh noise environments, avoiding the use of vias for connecting the capacitors to the device pins may offer superior noise immunity. The use of multiple vias in parallel lowers the overall inductance and is beneficial for connections to ground planes. JAJSLW1 - JULY 2021 #### 10 Layout #### 10.1 Layout Guidelines #### 10.1.1 Layout Information When a PCB trace turns a corner at a 90° angle, a reflection can occur. A reflection primarily occurs because the width of the trace changes. At the apex of the turn, the trace width increases to 1.414 times its width. This increase upsets the transmission-line characteristics, especially the distributed capacitance and self-inductance of the trace which results in the reflection. Not all PCB traces can be straight and therefore some traces must turn corners. 🗵 10-1 shows progressively better techniques of rounding corners. Only the last example (BEST) maintains constant trace width and minimizes reflections. 図 10-1. Trace Example Route high-speed signals using a minimum of vias and corners which reduces signal reflections and impedance changes. When a via must be used, increase the clearance size around it to minimize its capacitance. Each via introduces discontinuities in the signal's transmission line and increases the chance of picking up interference from the other layers of the board. Be careful when designing test points, through-hole pins are not recommended at high frequencies. ☑ 10-2 illustrates an example of a PCB layout with the TMUX1248. Some key considerations are: - Decouple the V<sub>DD</sub> pin with a 0.1-µF capacitor, placed as close to the pin as possible. Make sure that the capacitor voltage rating is sufficient for the V<sub>DD</sub> supply. - Keep the input lines as short as possible. - Use a solid ground plane to help reduce electromagnetic interference (EMI) noise pickup. - Do not run sensitive analog traces in parallel with digital traces. Avoid crossing digital and analog traces if possible, and only make perpendicular crossings when necessary. #### 10.2 Layout Example 図 10-2. TMUX1248 Layout Example #### 11 Device and Documentation Support #### 11.1 Documentation Support #### 11.1.1 Related Documentation For related documentation, see the following: - Texas Instruments, Improve Stability Issues with Low CON Multiplexers application brief - Texas Instruments, Simplifying Design with 1.8 V logic Muxes and Switches application brief - Texas Instruments, Eliminate Power Sequencing with Powered-off Protection Signal Switches application brief - Texas Instruments, System-Level Protection for High-Voltage Analog Multiplexers application reports #### 11.2 Receiving Notification of Documentation Updates To receive notification of documentation updates, navigate to the device product folder on ti.com. Click on *Subscribe to updates* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document. #### 11.3 サポート・リソース TI E2E<sup>™</sup> サポート・フォーラムは、エンジニアが検証済みの回答と設計に関するヒントをエキスパートから迅速かつ直接得ることができる場所です。既存の回答を検索したり、独自の質問をしたりすることで、設計で必要な支援を迅速に得ることができます。 リンクされているコンテンツは、該当する貢献者により、現状のまま提供されるものです。これらは TI の仕様を構成するものではなく、必ずしも TI の見解を反映したものではありません。TI の使用条件を参照してください。 #### 11.4 Trademarks TI E2E<sup>™</sup> is a trademark of Texas Instruments. すべての商標は、それぞれの所有者に帰属します。 #### 11.5 Electrostatic Discharge Caution This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage. ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications. #### 11.6 Glossary TI Glossary This glossary lists and explains terms, acronyms, and definitions. #### 12 Mechanical, Packaging, and Orderable Information The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation. Submit Document Feedback Copyright © 2022 Texas Instruments Incorporated www.ti.com 3-Jun-2023 #### PACKAGING INFORMATION | Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan | Lead finish/<br>Ball material | MSL Peak Temp | Op Temp (°C) | Device Marking (4/5) | Samples | |------------------|--------|--------------|--------------------|------|----------------|--------------|-------------------------------|--------------------|--------------|----------------------|---------| | | | | | | | | (6) | | | | | | TMUX1248DCKR | ACTIVE | SC70 | DCK | 6 | 3000 | RoHS & Green | NIPDAU SN | Level-1-260C-UNLIM | -40 to 125 | 248 | Samples | (1) The marketing status values are defined as follows: **ACTIVE:** Product device recommended for new designs. LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect. NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design. PREVIEW: Device has been announced but is not in production. Samples may or may not be available. **OBSOLETE:** TI has discontinued the production of the device. (2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free". RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption. Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement. - (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature. - (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device. - (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device. - (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width. **Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. # DCK (R-PDSO-G6) ## PLASTIC SMALL-OUTLINE PACKAGE NOTES: A. All linear dimensions are in millimeters. - B. This drawing is subject to change without notice. - C. Body dimensions do not include mold flash or protrusion. Mold flash and protrusion shall not exceed 0.15 per side. - D. Falls within JEDEC MO-203 variation AB. # DCK (R-PDSO-G6) ## PLASTIC SMALL OUTLINE NOTES: - A. All linear dimensions are in millimeters. - B. This drawing is subject to change without notice. - C. Customers should place a note on the circuit board fabrication drawing not to alter the center solder mask defined pad. - D. Publication IPC-7351 is recommended for alternate designs. - E. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Example stencil design based on a 50% volumetric metal load solder paste. Refer to IPC-7525 for other stencil recommendations. #### 重要なお知らせと免責事項 TI は、技術データと信頼性データ (データシートを含みます)、設計リソース (リファレンス・デザインを含みます)、アプリケーションや設計に関する各種アドバイス、Web ツール、安全性情報、その他のリソースを、欠陥が存在する可能性のある「現状のまま」提供しており、商品性および特定目的に対する適合性の黙示保証、第三者の知的財産権の非侵害保証を含むいかなる保証も、明示的または黙示的にかかわらず拒否します。 これらのリソースは、TI 製品を使用する設計の経験を積んだ開発者への提供を意図したものです。(1) お客様のアプリケーションに適した TI 製品の選定、(2) お客様のアプリケーションの設計、検証、試験、(3) お客様のアプリケーションに該当する各種規格や、その他のあらゆる安全性、セキュリティ、規制、または他の要件への確実な適合に関する責任を、お客様のみが単独で負うものとします。 上記の各種リソースは、予告なく変更される可能性があります。これらのリソースは、リソースで説明されている TI 製品を使用するアプリケーションの開発の目的でのみ、TI はその使用をお客様に許諾します。これらのリソースに関して、他の目的で複製することや掲載することは禁止されています。TI や第三者の知的財産権のライセンスが付与されている訳ではありません。お客様は、これらのリソースを自身で使用した結果発生するあらゆる申し立て、損害、費用、損失、責任について、TI およびその代理人を完全に補償するものとし、TI は一切の責任を拒否します。 TI の製品は、TI の販売条件、または ti.com やかかる TI 製品の関連資料などのいずれかを通じて提供する適用可能な条項の下で提供されています。TI がこれらのリソースを提供することは、適用される TI の保証または他の保証の放棄の拡大や変更を意味するものではありません。 お客様がいかなる追加条項または代替条項を提案した場合でも、TIはそれらに異議を唱え、拒否します。 郵送先住所:Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2023, Texas Instruments Incorporated