# TMUX15752:1(SPDT)、4 チャネル、 WCSP の電源オフ保護スイッチ、1.2V ロジック互換 ## 1 特長 - 広い電源電圧範囲:1.08V~3.6V - 小さいオン容量:5pF - 高帯域幅:1.8GHz - -40°C~+125°Cの動作温度範囲 - 1.2V ロジック互換 - 電源電圧を超える入力電圧に対応 - ロジック・ピンにプルダウン抵抗を内蔵 - 双方向の信号パス - フェイルセーフ・ロジック - 電源オフ保護機能 ## 2 アプリケーション - フラッシュ・メモリの共有 - JTAG 多重化 - SPI 多重化 - eMMC 多重化 - スマートウォッチ - スマート追跡機能 - 携帯電話 / スマートフォン - PC / ノート PC - ネットワーク・インターフェイス・カード (NIC) - サーバー - データ・センターのスイッチおよびルーター - ワイヤレス・インフラ - ビル・オートメーション - **ePOS** #### 0.1μF 3.3 V FLASH Device #1 Processor S1A MISO RAM SCLK D2 o SPI PORT CPH D3 ~ FLASH Device #2 S2B MISO S3B MOSI S4B SCLK S4B SS Peripherals 1.2V Logic SEL アプリケーションの例 3 説明 TMUX1575 は、4 チャネル、2:1 (SPDT) 構成の相補型 金属酸化膜半導体 (CMOS) スイッチです。サイズが小さ く動作電源電圧範囲が 1.08V~3.6V と広いため、サーバ ーや通信機器からパーソナル・エレクトロニクス用途まで、 広範なアプリケーションに使用できます。このデバイスは、 ソース (SxA、SxB) ピンとドレイン (Dx) ピンでの双方向ア ナログおよびデジタル信号をサポートしており、最大で V<sub>DD</sub> x 2 (最大入出力電圧は 3.6V) の信号を通すことが できます。 TMUX1575 の信号経路の電源オフ保護機能は、電源電 圧が取り除かれたとき (V<sub>DD</sub> = 0V) に絶縁を行います。こ の保護機能がない場合、内部 ESD ダイオード経由でスイ ッチから電源レールに電流が逆流し、システムに損傷を引 き起こすおそれがあります。 フェイルセーフ回路により、電源ピンよりも前にロジック制 御ピンに電圧が印加されるため、デバイスへの損傷の可 能性が避けられます。すべての制御入力のスレッショルド は 1.2V ロジック互換であるため、外部ロジックを変換する 必要はありません。ロジック・ピンにはプルダウン抵抗が内 蔵されているため、外付け部品を省略でき、システムのサ イズとコストを低減できます。 #### 製品情報(1) | 型番 | パッケージ | 本体サイズ (公称) | | | |----------|-----------|-----------------|--|--| | TMUX1575 | WCSP (16) | 1.34mm × 1.34mm | | | 提供されているすべてのパッケージについては、データシートの 末尾にあるパッケージ・オプションについての付録を参照してくだ さい。 ブロック図 ## **Table of Contents** | 1 特長 | 1 | 7.9 Off Isolation | 1 | |---------------------------------------------------------|----|--------------------------------------------------|------------------| | 2 アプリケーション | | 7.10 Channel-to-Channel Crosstalk | | | 3 説明 | | 7.11 Bandwidth | 10 | | 4 Revision History | | 8 Detailed Description | 17 | | 5 Pin Configuration and Functions | | 8.1 Overview | 17 | | Pin Functions | | 8.2 Functional Block Diagram | 17 | | 6 Specifications | | 8.3 Feature Description | 17 | | 6.1 Absolute Maximum Ratings | | 8.4 Device Functional Modes | 18 | | 6.2 ESD Ratings | | 9 Application and Implementation | 19 | | 6.3 Recommended Operating Conditions | | 9.1 Typical Application | | | 6.4 Thermal Information | | 10 Power Supply Recommendations | 20 | | 6.5 Electrical Characteristics | | 11 Layout | 20 | | 6.6 Dynamic Characteristics | 6 | 11.1 Layout Guidelines | <mark>2</mark> 0 | | 6.7 Timing Requirements | | 11.2 Layout Example | 2 <sup>-</sup> | | 6.8 Typical Characteristics | | 12 Device and Documentation Support | | | 7 Parameter Measurement Information | | 12.1 Documentation Support | 22 | | 7.1 On-Resistance | | 12.2 Receiving Notification of Documentation Upd | lates22 | | 7.2 Off-Leakage Current | | <b>12.3</b> サポート・リソース | 2 | | 7.3 On-Leakage Current | | 12.4 Trademarks | 22 | | 7.4 I <sub>POFF</sub> Leakage Current | | 12.5 Electrostatic Discharge Caution | 22 | | 7.5 Transition Time | | 12.6 Glossary | 22 | | 7.6 t <sub>ON (EN)</sub> and t <sub>OFF (EN)</sub> Time | 12 | 13 Mechanical, Packaging, and Orderable | | | 7.7 Break-Before-Make Delay | 13 | Information | 2 | | 7.8 Charge Injection | | | | | · , | | | | # **4 Revision History** 資料番号末尾の英字は改訂を表しています。その改訂履歴は英語版に準じています。 | DATE | REVISION | NOTES | |--------------|----------|-----------------| | October 2020 | * | Initial Release | ## **5 Pin Configuration and Functions** 図 5-1. WCSP Package 16-Pin Top View ## **Pin Functions** | | PIN | TYPE <sup>(1)</sup> | DESCRIPTION(2) | |------|-----|---------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | NAME | NO. | ITPE | DESCRIPTION <sup>(2)</sup> | | S2A | A1 | I/O | Source pin 2A. Can be an input or output. | | S1A | A2 | I/O | Source pin 1A. Can be an input or output. | | S1B | A3 | I/O | Source pin 1B. Can be an input or output. | | S2B | A4 | I/O | Source pin 2B. Can be an input or output. | | S3A | B1 | I/O | Source pin 3A. Can be an input or output. | | VDD | B2 | Р | Positive power supply. This pin is the most positive power-supply potential. For reliable operation, connect a decoupling capacitor ranging from 0.1 µF to 10 µF between V <sub>DD</sub> and GND. | | EN | В3 | 1 | Active high enable: Internal 6 $M\Omega$ pull-down to GND. | | S3B | B4 | I/O | Source pin 3B. Can be an input or output. | | S4A | C1 | I/O | Source pin 4A. Can be an input or output. | | SEL | C2 | I | Select pin: controls state of switches according to $\lessapprox$ 8-1. Internal 6 M $\Omega$ pull-down to GND. | | GND | C3 | Р | Ground (0 V) reference | | S4B | C4 | I/O | Source pin 4B. Can be an input or output. | | D1 | D1 | I/O | Drain pin 1. Can be an input or output. | | D2 | D2 | I/O | Drain pin 2. Can be an input or output. | | D3 | D3 | I/O | Drain pin 3. Can be an input or output. | | D4 | D4 | I/O | Drain pin 4. Can be an input or output. | <sup>(1)</sup> I = input, O = output, I/O = input and output, P = power. <sup>(2)</sup> Refer to セクション 8.4 for what to do with unused pins. ## **6 Specifications** ## **6.1 Absolute Maximum Ratings** over operating free-air temperature range (unless otherwise noted)(1) (2) (3) | | | MIN | MAX | UNIT | |-----------------------------------------|---------------------------------------------------------|------|-----|------| | V <sub>DD</sub> | Supply voltage | -0.5 | 4 | V | | V <sub>SEL</sub> or V <sub>EN</sub> | Logic control input pin voltage (SEL or EN) | -0.5 | 4 | V | | I <sub>SEL</sub> or I <sub>EN</sub> | Logic control input pin current (SEL or EN) | -30 | 30 | mA | | V <sub>S</sub> or V <sub>D</sub> | Source or drain pin voltage | -0.5 | 4 | V | | I <sub>S</sub> or I <sub>D (CONT)</sub> | Source and drain pin continuous current: (SxA, SxB, Dx) | -20 | 20 | mA | | T <sub>stg</sub> | Storage temperature | -65 | 150 | °C | | T <sub>J</sub> | Junction temperature | | 150 | °C | - (1) Stresses beyond those listed under *Absolute Maximum Ratings* may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under *Recommended Operating Conditions*. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. - (2) The algebraic convention, whereby the most negative value is a minimum and the most positive value is a maximum. - (3) All voltages are with respect to ground, unless otherwise specified. ## 6.2 ESD Ratings | | | | VALUE | UNIT | |--------------------|--------------------------|--------------------------------------------------------------------------------|-------|------| | V | Electrostatic discharge | Human body model (HBM), per ANSI/ESDA/<br>JEDEC JS-001 <sup>(1)</sup> | | W | | V <sub>(ESD)</sub> | Lieutiostatio discriarge | Charged-device model (CDM), per JEDEC specification JESD22-C101 <sup>(2)</sup> | ±750 | V | - (1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process. - (2) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process. ## **6.3 Recommended Operating Conditions** | | | MIN | MAX | UNIT | |------------------------------------------|-------------------------------------------------------------------------------------------------|------|---------------------|------| | $V_{DD}$ | Supply voltage | 1.08 | 3.6 | V | | V <sub>S</sub> or V <sub>D</sub> | Signal path input/output voltage (source or drain pin), V <sub>DD</sub> ≥ 1.08 V <sup>(1)</sup> | 0 | V <sub>DD</sub> x 2 | V | | V <sub>S_off</sub> or V <sub>D_off</sub> | Signal path input/output voltage (source or drain pin), V <sub>DD</sub> =0 V | 0 | 3.6 | V | | V <sub>SEL</sub> or V <sub>EN</sub> | Logic control input voltage (EN, SEL) | 0 | 3.6 | V | | T <sub>A</sub> | Ambient temperature | -40 | 125 | °C | (1) Device input/output can operate up to $V_{DD}$ x 2, with a maximum input/output voltage of 3.6 V. #### **6.4 Thermal Information** | | | DEVICE | | |-----------------------|----------------------------------------------|------------|------| | | THERMAL METRIC <sup>(1)</sup> | YCJ (WCSP) | UNIT | | | | 16 PINS | | | R <sub>0JA</sub> | Junction-to-ambient thermal resistance | 89.4 | °C/W | | R <sub>0JC(top)</sub> | Junction-to-case (top) thermal resistance | 21.4 | °C/W | | $R_{\theta JB}$ | Junction-to-board thermal resistance | 0.6 | °C/W | | $\Psi_{JT}$ | Junction-to-top characterization parameter | 0.3 | °C/W | | $\Psi_{JB}$ | Junction-to-board characterization parameter | 21.3 | °C/W | | R <sub>0JC(bot)</sub> | Junction-to-case (bottom) thermal resistance | N/A | °C/W | (1) For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report. ## **6.5 Electrical Characteristics** $V_{DD}$ = 1.08 V to 3.6 V, GND = 0V, $T_A$ = -40°C to +125°C Typical values are at $V_{DD}$ = 3.3 V, $T_A$ = 25°C, (unless otherwise noted) | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |--------------------------------------------|-------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|------|------|------| | POWER S | SUPPLY | | | | | | | I <sub>DD</sub> | Active supply current | V <sub>SEL</sub> = 0 V, 1.2V or V <sub>DD</sub><br>V <sub>S</sub> = 0 V to 3.6 V<br>T <sub>A</sub> = -40°C to +85°C | | 7 | 10 | μА | | I <sub>DD</sub> | Active supply current | V <sub>SEL</sub> = 0 V, 1.2V or V <sub>DD</sub><br>V <sub>S</sub> = 0 V to 3.6 V<br>T <sub>A</sub> = -40°C to +125°C | | 7 | 14 | μА | | DC CHAF | RACTERISTICS | | | | | | | R <sub>ON</sub> | ON-state resistance | $V_S = 0 \text{ V to } V_{DD}$<br>$I_{SD} = 8 \text{ mA}$ | | 1.7 | 6.5 | Ω | | R <sub>ON</sub> | On-resistance | $V_S = 0 \text{ V to } V_{DD} * 2$<br>$V_{S(max)} = 3.6 \text{ V}$<br>$I_{SD} = 8 \text{ mA}$ | | 3 | 8 | Ω | | ΔR <sub>ON</sub> | On-resistance match between channels | $V_S = V_{DD}$<br>$I_{SD} = 8 \text{ mA}$ | | 0.1 | 0.4 | Ω | | R <sub>ON(FLAT)</sub> | On-resistance flatness | $V_S = 0 \text{ V to } V_{DD}$<br>$I_{SD} = 8 \text{ mA}$ | | 1 | 3.5 | Ω | | I <sub>POFF</sub> | Powered-off I/O pin leakage current | $V_{DD} = 0 V$<br>$V_{S} = 0 V \text{ to } 3.6 V$<br>$V_{D} = 0 V$ | -2 | 0.01 | 2 | μΑ | | I <sub>S(OFF)</sub><br>I <sub>D(OFF)</sub> | OFF leakage current | Switch Off<br>$V_D = 0.8*V_{DD} / 0.2*V_{DD}$<br>$V_S = 0.2*V_{DD} / 0.8*V_{DD}$<br>$T_A = -40$ °C to +85°C | -10 | 0.01 | 10 | nA | | I <sub>S(OFF)</sub><br>I <sub>D(OFF)</sub> | OFF leakage current | Switch Off<br>$V_D = 0.8*V_{DD} / 0.2*V_{DD}$<br>$V_S = 0.2*V_{DD} / 0.8*V_{DD}$<br>$T_A = -40$ °C to +125°C | -100 | 0.01 | 100 | nA | | I <sub>D(ON)</sub><br>I <sub>S(ON)</sub> | ON leakage current | Switch On $V_D = 0.8 \times V_{DD} / 0.2 \times V_{DD}, \ S \ pins \ floating or \\ V_S = 0.8 \times V_{DD} / 0.2 \times V_{DD}, \ D \ pins \ floating \\ T_A = -40^{\circ} C \ to +85^{\circ} C$ | -10 | 0.01 | 10 | nA | | I <sub>D(ON)</sub><br>I <sub>S(ON)</sub> | ON leakage current | Switch On $V_D = 0.8^*V_{DD} / 0.2^*V_{DD}, \ S \ pins \ floating or \\ V_S = 0.8^*V_{DD} / 0.2^*V_{DD}, \ D \ pins \ floating \\ T_A = -40^\circ C \ to \ +125^\circ C$ | -160 | 0.01 | 160 | nA | | LOGIC IN | IPUTS | | | | | | | V <sub>IH</sub> | Input logic high | | 0.8 | | 3.6 | V | | V <sub>IL</sub> | Input logic low | | 0 | | 0.45 | V | | I <sub>IH</sub> | Input high leakage current | V <sub>SEL</sub> = 1.8 V, V <sub>DD</sub> | | 0.5 | 2.5 | μΑ | | I <sub>IL</sub> | Input low leakage current | V <sub>SEL</sub> = 0 V | -1 | 0.1 | | μΑ | | R <sub>PD</sub> | Internal pull-down resistor on logic pins | | | 6 | | ΜΩ | | Cı | Logic input capacitance | V <sub>SEL</sub> = 0 V, 1.8 V or V <sub>DD</sub><br>f = 1 MHz | | 3 | | pF | ## **6.6 Dynamic Characteristics** $V_{DD}$ = 1.08 V to 3.6 V, GND = 0V, $T_A$ = -40°C to +125°C Typical values are at $V_{DD}$ = 3.3 V, $T_A$ = 25°C, (unless otherwise noted) | | PARAMETER | TEST CONDITI | IONS | MIN TYP | MAX | UNIT | |-------------------|----------------------------------|-------------------------------------------------------------------|---------------|---------|-----|------| | C <sub>OFF</sub> | Source and drain off capacitance | V <sub>S</sub> = 2.5 V<br>V <sub>SEL</sub> = 0 V<br>f = 1 MHz | Switch<br>OFF | 3.5 | | pF | | C <sub>ON</sub> | Source and drain on capacitance | $V_S = 2.5 \text{ V}$ $V_{SEL} = 0 \text{ V}$ $f = 1 \text{ MHz}$ | Switch<br>ON | 10 | | pF | | Q <sub>C</sub> | Charge Injection | $V_S = V_{DD}/2$<br>$R_S = 0 \Omega$ , $C_L = 1 nF$ | Switch<br>ON | 5 | | рС | | 0 | Officeletion | R <sub>L</sub> = 50 Ω<br>f = 100 kHz | Switch<br>OFF | -95 | | dB | | O <sub>ISO</sub> | Off isolation | $R_L$ = 50 Ω<br>f = 1 MHz | Switch<br>OFF | -70 | | dB | | X <sub>TALK</sub> | Channel to Channel crosstalk | $R_L$ = 50 Ω<br>f = 100 kHz | Switch<br>ON | -90 | | dB | | BW | Bandwidth | R <sub>L</sub> = 50 Ω | Switch<br>ON | 1.8 | | GHz | | I <sub>LOSS</sub> | Insertion loss | R <sub>L</sub> = 50 Ω<br>f = 1 MHz | Switch<br>ON | -0.15 | | dB | ## **6.7 Timing Requirements** $V_{DD}$ = 1.08 V to 3.6 V, GND = 0V, $T_A$ = -40°C to +125°C Typical values are at $V_{DD}$ = 3.3 V, $T_A$ = 25°C, (unless otherwise noted) | | PARAMETER | TEST CONDITIONS | MIN | NOM | MAX | UNIT | |----------------------------|--------------------------------------------------|--------------------------------------------------------------------------------------------|-----|-----|-----|------| | t <sub>TRAN</sub> | Transition time from control input | $V_{DD}$ = 1.8 V to 3.6 V<br>$V_{S}$ = $V_{DD}$<br>$R_{L}$ = 200 $\Omega$ , $C_{L}$ = 15pF | | 35 | 80 | ns | | t <sub>TRAN</sub> | Transition time from control input | $V_{DD}$ < 1.8 V $V_{S} = V_{DD}$ $R_{L} = 200 \Omega$ , $C_{L} = 15 pF$ | | 40 | 115 | ns | | t <sub>ON(EN)</sub> | Device turn on time from enable pin | V <sub>S</sub> = V <sub>DD</sub><br>R <sub>L</sub> = 200 Ω, C <sub>L</sub> = 15pF | | 55 | 130 | ns | | t <sub>OFF(EN)</sub> | Device turn off time from enable pin | $V_S = V_{DD}$<br>$R_L = 200 \Omega$ , $C_L = 15pF$ | | 30 | 60 | ns | | t <sub>ON(VDD)</sub> | Device turn on time (V <sub>DD</sub> to output) | $V_S = V_{DD}$<br>$V_{DD}$ rise time = 1us<br>$R_L = 200 \ \Omega, \ C_L = 15pF$ | | 300 | 990 | μs | | t <sub>OFF(VDD)</sub> | Device turn off time (V <sub>DD</sub> to output) | $V_S = V_{DD}$<br>$V_{DD}$ fall time = 1us<br>$R_L = 200 \ \Omega, \ C_L = 15pF$ | | 1 | 12 | μs | | t <sub>OPEN</sub><br>(BBM) | Break before make time | V <sub>S</sub> = 1 V<br>R <sub>L</sub> = 200 Ω, C <sub>L</sub> = 15pF | 1 | | | ns | | t <sub>SK(P)</sub> | Inter - channel skew | | | 6 | | ps | | t <sub>PD</sub> | Propagation delay | | | 60 | | ps | ## **6.8 Typical Characteristics** At $T_A = 25$ °C, $V_{DD} = 3.3$ V (unless otherwise noted). 図 6-7. T<sub>ON (EN)</sub> vs Supply Voltage 図 6-9. Skew and Propagation Delay vs Supply Voltage T<sub>A</sub> = 25°C 図 6-8. T<sub>OFF (EN)</sub> vs Supply Voltage 図 6-10. Off Isolation and Crosstalk vs Frequency 図 6-11. On-Response vs Frequency ## 7 Parameter Measurement Information #### 7.1 On-Resistance The on-resistance of a device is the ohmic resistance between the source (Sx) and drain (Dx) pins of the device. The on-resistance varies with input voltage and supply voltage. The symbol $R_{ON}$ is used to denote on-resistance. The measurement setup used to measure $R_{ON}$ is shown in $\boxed{2}$ 7-1. Voltage (V) and current ( $I_{SD}$ ) are measured using this setup, and $R_{ON}$ is computed as shown below with $R_{ON} = V / I_{SD}$ : 図 7-1. On-Resistance Measurement Setup ## 7.2 Off-Leakage Current Source leakage current is defined as the leakage current flowing into or out of the source pin when the switch is off. This current is denoted by the symbol $I_{S (OFF)}$ . Drain leakage current is defined as the leakage current flowing into or out of the drain pin when the switch is off. This current is denoted by the symbol $I_{D (OFF)}$ . The setup used to measure both off-leakage currents is shown in $\boxtimes$ 7-2. 図 7-2. Off-Leakage Measurement Setup ## 7.3 On-Leakage Current Source on-leakage current is defined as the leakage current flowing into or out of the source pin when the switch is on. This current is denoted by the symbol $I_{S(ON)}$ . Drain on-leakage current is defined as the leakage current flowing into or out of the drain pin when the switch is on. This current is denoted by the symbol $I_{D (ON)}$ . Either the source pin or drain pin is left floating during the measurement. $\boxtimes$ 7-3 shows the circuit used for measuring the on-leakage current, denoted by $I_{S(ON)}$ or $I_{D(ON)}$ . 図 7-3. On-Leakage Measurement Setup ## 7.4 I<sub>POFF</sub> Leakage Current I<sub>POFF</sub> leakage current is defined as the leakage current flowing into or out of the source pin when the device is powered off. This current is denoted by the symbol I<sub>POFF</sub>. The setup used to measure both $I_{POFF}$ leakage current is shown in $\boxtimes$ 7-4. 図 7-4. I<sub>POFF</sub> Leakage Measurement Setup #### 7.5 Transition Time Transition time is defined as the time taken by the output of the device to rise or fall 10% after the select signal has risen or fallen past the logic threshold. The 10% transition measurement is utilized to provide the timing of the device. The time constant from the load resistance and load capacitance can be added to the transition time to calculate system level timing. $\boxtimes$ 7-5 shows the setup used to measure transition time, denoted by the symbol $t_{TRANSITION}$ . 図 7-5. Transition-Time Measurement Setup ## 7.6 t<sub>ON (EN)</sub> and t<sub>OFF (EN)</sub> Time The $t_{ON\ (EN)}$ time is defined as the time taken by the output of the device to rise to 90% after the enable has fallen past the logic threshold. The 90% measurement is used to provide the timing of the device being enabled in the system. $\boxtimes$ 7-6 shows the setup used to measure the enable time, denoted by the symbol $t_{ON\ (EN)}$ . 図 7-6. t<sub>ON (EN)</sub> and t<sub>OFF (EN)</sub> Time Measurement Setup ## 7.7 Break-Before-Make Delay Break-before-make delay is a safety feature that prevents two inputs from connecting when the device is switching. The output first breaks from the on-state switch before making the connection with the next on-state switch. The time delay between the *break* and the *make* is known as break-before-make delay. $\boxtimes$ 7-7 shows the setup used to measure break-before-make delay, denoted by the symbol $t_{OPEN(BBM)}$ . ☑ 7-7. Break-Before-Make Delay Measurement Setup ## 7.8 Charge Injection The amount of charge injected into the source or drain of the device during the falling or rising edge of the gate signal is known as charge injection, and is denoted by the symbol $Q_C$ . $\boxtimes$ 7-8 shows the setup used to measure charge injection from source (Sx) to drain (Dx). 図 7-8. Charge-Injection Measurement Setup #### 7.9 Off Isolation Off isolation is defined as the ratio of the signal at the drain pin (Dx) of the device when a signal is applied to the source pin (Sx) of an off-channel. The characteristic impedance, $Z_0$ , for the measurement is 50 $\Omega$ . $\boxtimes$ 7-9 shows the setup used to measure off isolation. Use off isolation equation to compute off isolation. ☑ 7-9. Off Isolation Measurement Setup Off Isolation = $$20 \cdot \text{Log}\left(\frac{V_{\text{OUT}}}{V_{\text{S}}}\right)$$ (1) #### 7.10 Channel-to-Channel Crosstalk Crosstalk is defined as the ratio of the signal at the drain pin (Dx) of a different channel, when a signal is applied at the source pin (Sx) of an on-channel. The characteristic impedance, $Z_0$ , for the measurement is 50 $\Omega$ . $\boxtimes$ 7-10 shows the setup used to measure, and the equation used to compute crosstalk. 図 7-10. Channel-to-Channel Crosstalk Measurement Setup Channel-to-Channel Crosstalk = $$20 \cdot Log\left(\frac{V_{OUT}}{V_{S}}\right)$$ (2) #### 7.11 Bandwidth Bandwidth is defined as the range of frequencies that are attenuated by less than 3 dB when the input is applied to the source pin (Sx) of an on-channel, and the output is measured at the drain pin (Dx) of the device. The characteristic impedance, $Z_0$ , for the measurement is 50 $\Omega$ . $\boxtimes$ 7-11 shows the setup used to measure bandwidth. 図 7-11. Bandwidth Measurement Setup $$Attenuation = 20 \times Log \left( \frac{V_{OUT}}{V_S} \right)$$ (3) **8 Detailed Description** #### 8.1 Overview The TMUX1575 is a high speed 2:1 (SPDT) 4-ch. switch with powered-off protection. Wide operating supply of 1.08 V to 3.6 V allows for use in a wide array of applications from servers and communication equipment to personal electronics. The device supports bidirectional analog and digital signals on the source (SxA, SxB) and drain (Dx) pins. The wide bandwidth of this switch allows little or no attenuation of high-speed signals at the outputs to pass with minimum edge and phase distortion as well as propagation delay. ## 8.2 Functional Block Diagram \*Internal 6M $\Omega$ Pull-Down on Logic Pins ## 8.3 Feature Description #### 8.3.1 Bidirectional Operation The TMUX1575 conducts equally well from source (SxA, SxB) to drain (Dx) or from drain (Dx) to source (SxA, SxB). Each channel has very similar characteristics in both directions and supports both analog and digital signals. #### 8.3.2 Beyond Supply Operation When the TMUX1575 is powered from 1.08 V to 3.6 V, the valid signal path input and output voltage ranges from GND to $V_{DD}$ x 2, with a maximum input/output voltage of 3.6 V. Example 1: If the TMUX1575 is powered at 1.2 V, the signal range is 0 V to 2.4 V. Example 2: If the TMUX1575 is powered at 1.8 V, the signal range is 0 V to 3.6 V. Example 3: If the TMUX1575 is powered at 3.6 V, the signal range is 0 V to 3.6 V. Other voltage levels not mentioned in the examples support Beyond Supply Operation as long as the supply voltage falls within the recommended operation conditions of 1.08 V to 3.6 V. #### 8.3.3 1.2 V Logic Compatible Inputs The TMUX1575 has 1.2-V logic compatible control inputs. Regardless of the $V_{DD}$ voltage, the control input thresholds remain fixed, allowing a 1.8-V processor GPIO to control the TMUX1575 without the need for an external translator. This saves both space and BOM cost. For more information on 1.2 V and 1.8 V logic implementations, refer to Simplifying Design with 1.8 V logic Muxes and Switches. ## 8.3.4 Powered-off Protection Powered-off protection up on the signal path of the TMUX1575 provides isolation when the supply voltage is removed ( $V_{DD}$ = 0 V). When the TMUX1575 is powered-off, the I/Os of the device remain in a high-Z state. Powered-off protection minimizes system complexity by removing the need for power supply sequencing on the signal path. The device performance remains within the leakage performance mentioned in the Electrical Specifications. For more information on powered-off protection, refer to *Eliminate Power Sequencing with Powered-off Protection Signal Switches*. #### 8.3.5 Fail-Safe Logic The TMUX1575 has Fail-Safe Logic on the control input pins (SELx) which allows for operation up to 3.6 V, regardless of the state of the supply pin. This feature allows voltages on the control pins to be applied before the supply pin, protecting the device from potential damage. Fail-Safe Logic minimizes system complexity by removing the need for power supply sequencing on the logic control pins. For example, the Fail-Safe Logic feature allows the select pins of the TMUX1575 to be ramped to 3.6 V while $V_{DD} = 0$ V. Additionally, the feature enables operation of the TMUX1575 with $V_{DD} = 1.08$ V while allowing the select pins to interface with a logic level of another device up to 3.6 V. ### 8.3.6 Integrated Pull-Down Resistors The TMUX1575 has internal weak pull-down resistors (6 $M\Omega$ ) to GND to ensure the logic pins are not left floating. This feature integrates external components and reduces system size and cost. #### 8.4 Device Functional Modes The enable (EN) pin is an active-high logic pin that controls the connection between the source (SxA, SxB) and drain (Dx) pins of the device. When the enable pin is pulled low, all switches are turned off. When the enable is pulled high, the select pin controls the signal path selection. The select pin (SEL) controls the state of all four channels of the TMUX1575 and determines which source pin is connected to the drain pins. When the select pin is pulled low, the SxA pin conducts to the corresponding Dx pins. When the select pin is pulled high, the SxB pin conducts to the corresponding Dx pins. The TMUX1575 logic pins have internal weak pull-down resistors (6 M $\Omega$ ) to GND so that it powers-on in a known state. The TMUX1575 can be operated without any external components except for the supply decoupling capacitors. Unused logic control pins should be tied to GND or $V_{DD}$ in order to ensure the device does not consume additional current as highlighted in *Implications of Slow or Floating CMOS Inputs*. Unused signal path inputs (SxA, SxB, or Dx) should be connected to GND. #### 8.4.1 Truth Tables **INPUTS Selected Source Pins Connected To Drain Pins** (Dx) ΕN **SEL** S1A connected to D1 S2A connected to D2 1 0 S3A connected to D3 S4A connected to D4 S1B connected to D1 S2B connected to D2 1 1 S3B connected to D3 S4B connected to D4 X<sup>(1)</sup> Hi-Z (OFF) 表 8-1. TMUX1575 Truth Table (1) X denotes don't care. ## 9 Application and Implementation #### Note Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes, as well as validating and testing their design implementation to confirm system functionality. ## 9.1 Typical Application Common applications that require the features of the TMUX1575 include multiplexing various protocols from a possessor or MCU such as SPI, JTAG, eMMC, or standard GPIO signals. The TMUX1575 provides superior isolation performance when the device is powered. The added benefit of powered-off protection allows a system to minimize complexity by eliminating the need for power sequencing in hot-swap and live insertion applications. The example shown in $\boxtimes$ 9-1 illustrates the use of the TMUX1575 to multiplex an SPI bus to multiple flash memory devices. ☑ 9-1. Multiplexing Flash Memory #### 9.1.1 Design Requirements For this design example, use the parameters listed in 表 9-1. PARAMETERS VALUES Supply (V<sub>DD</sub>) 3.3 V Input / Output signal range 0 V to 3.3 V Control logic thresholds 1.2 V compatible 表 9-1. Design Parameters #### 9.1.2 Detailed Design Procedure The TMUX1575 can be operated without any external components except for the supply decoupling capacitors. The TMUX1575 has internal weak pull-down resistors (6 M $\Omega$ ) to GND so that it powers-on with the switches in a known state. All inputs signals passing through the switch must fall within the recommend operating conditions of the TMUX1575 including signal range and continuous current. For this design example, with a supply of 3.3 V, the signals can range from 0 V to 3.3 V when the device is powered. This example can also utilize the Powered-off protection feature where the inputs can range from 0 V to 3.6 V when $V_{DD}$ = 0 V. Due to the voltage range and high speed capability, the TMUX1575 example is suitable for use in SPI, JTAG, eMMC, and I2S applications. Refer to *Enabling SPI-based flash memory expansion by using multiplexers* for more information on using switches and multiplexers for SPI protocol expansion. ## 10 Power Supply Recommendations The TMUX1575 operates across a wide supply range of 1.08 V to 3.6 V. Do not exceed the absolute maximum ratings because stresses beyond the listed ratings can cause permanent damage to the devices. Power-supply bypassing improves noise margin and prevents switching noise propagation from the $V_{DD}$ supply to other components. Good power-supply decoupling is important to achieve optimum performance. For improved supply noise immunity, use a supply decoupling capacitor ranging from 0.1 $\mu$ F to 10 $\mu$ F from $V_{DD}$ to ground. Place the bypass capacitors as close to the power supply pins of the device as possible using low-impedance connections. TI recommends using multi-layer ceramic chip capacitors (MLCCs) that offer low equivalent series resistance (ESR) and inductance (ESL) characteristics for power-supply decoupling purposes. For very sensitive systems, or for systems in harsh noise environments, avoiding the use of vias for connecting the capacitors to the device pins may offer superior noise immunity. The use of multiple vias in parallel lowers the overall inductance and is beneficial for connections to ground planes. ## 11 Layout ## 11.1 Layout Guidelines When a PCB trace turns a corner at a 90° angle, a reflection can occur. A reflection occurs primarily because of the change of width of the trace. At the apex of the turn, the trace width increases to 1.414 times the width. This increase upsets the transmission-line characteristics, especially the distributed capacitance and self–inductance of the trace which results in the reflection. Not all PCB traces can be straight and therefore some traces must turn corners. 11-1 shows progressively better techniques of rounding corners. Only the last example (BEST) maintains constant trace width and minimizes reflections. 図 11-1. Trace Example Route the high-speed signals using a minimum of vias and corners which reduces signal reflections and impedance changes. When a via must be used, increase the clearance size around it to minimize its capacitance. Each via introduces discontinuities in the signal's transmission line and increases the chance of picking up interference from the other layers of the board. Be careful when designing test points, through-hole pins are not recommended at high frequencies. Do not route high speed signal traces under or near crystals, oscillators, clock signal generators, switching regulators, mounting holes, magnetic devices or ICs that use or duplicate clock signals. Avoid stubs on the high-speed signals traces because they cause signal reflections. Route all high-speed signal traces over continuous GND planes, with no interruptions. Avoid crossing over anti-etch, commonly found with plane splits. When working with high frequencies, a printed circuit board with at least four layers is recommended; two signal layers separated by a ground and power layer as shown in $\boxtimes$ 11-2. 図 11-2. Example Layout The majority of signal traces must run on a single layer, preferably Signal 1. Immediately next to this layer must be the GND plane, which is solid with no cuts. Avoid running signal traces across a split in the ground or power plane. When running across split planes is unavoidable, sufficient decoupling must be used. Minimizing the number of signal vias reduces EMI by reducing inductance at high frequencies. 11-3 illustrates an example of a PCB layout with the TMUX1575. Some key considerations are: Decouple the $V_{DD}$ pin with a 0.1- $\mu$ F capacitor, placed as close to the pin as possible. Make sure that the capacitor voltage rating is sufficient for the $V_{DD}$ supply. High-speed switches require proper layout and design procedures for optimum performance. Keep the input lines as short as possible. Use a solid ground plane to help reduce electromagnetic interference (EMI) noise pickup. Do not run sensitive analog traces in parallel with digital traces. Avoid crossing digital and analog traces if possible, and only make perpendicular crossings when necessary. ## 11.2 Layout Example 図 11-3. Example Layout ## 12 Device and Documentation Support ## **12.1 Documentation Support** #### 12.1.1 Related Documentation Texas Instruments, Improve Stability Issues with Low CON Multiplexers. Texas Instruments, Enabling SPI-based flash memory expansion by using multiplexers. Texas Instruments, Simplifying Design with 1.8 V logic Muxes and Switches. Texas Instruments, Eliminate Power Sequencing with Powered-off Protection Signal Switches. Texas Instruments, System-Level Protection for High-Voltage Analog Multiplexers. Texas Instruments, High-Speed Interface Layout Guidelines. Texas Instruments, High-Speed Layout Guidelines. Texas Instruments, QFN/SON PCB Attachment. Texas Instruments, Quad Flatpack No-Lead Logic Packages. ## 12.2 Receiving Notification of Documentation Updates To receive notification of documentation updates, navigate to the device product folder on ti.com. Click on *Subscribe to updates* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document. #### 12.3 サポート・リソース TI E2E<sup>™</sup> サポート・フォーラムは、エンジニアが検証済みの回答と設計に関するヒントをエキスパートから迅速かつ直接得ることができる場所です。既存の回答を検索したり、独自の質問をしたりすることで、設計で必要な支援を迅速に得ることができます。 リンクされているコンテンツは、該当する貢献者により、現状のまま提供されるものです。これらは TI の仕様を構成するものではなく、必ずしも TI の見解を反映したものではありません。TI の使用条件を参照してください。 #### 12.4 Trademarks TI E2E<sup>™</sup> is a trademark of Texas Instruments. すべての商標は、それぞれの所有者に帰属します。 #### 12.5 Electrostatic Discharge Caution This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage. ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications. #### 12.6 Glossary TI Glossary This glossary lists and explains terms, acronyms, and definitions. #### 13 Mechanical, Packaging, and Orderable Information The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation. ## PACKAGE OPTION ADDENDUM 10-Dec-2020 #### **PACKAGING INFORMATION** | Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan | Lead finish/<br>Ball material | MSL Peak Temp | Op Temp (°C) | Device Marking<br>(4/5) | Samples | |------------------|--------|--------------|--------------------|------|----------------|--------------|-------------------------------|--------------------|--------------|-------------------------|---------| | | | | | | | | (6) | | | | | | TMUX1575YCJR | ACTIVE | DSBGA | YCJ | 16 | 3000 | RoHS & Green | SNAGCU | Level-1-260C-UNLIM | -40 to 125 | 1575 | Samples | (1) The marketing status values are defined as follows: **ACTIVE:** Product device recommended for new designs. LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect. NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design. PREVIEW: Device has been announced but is not in production. Samples may or may not be available. **OBSOLETE:** TI has discontinued the production of the device. (2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free". RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption. Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement. - (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature. - (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device. - (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device. - (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width. Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. DIE SIZE BALL GRID ARRAY ## NOTES: - 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. DIE SIZE BALL GRID ARRAY NOTES: (continued) Final dimensions may vary due to manufacturing tolerance considerations and also routing constraints. See Texas Instruments Literature No. SNVA009 (www.ti.com/lit/snva009). DIE SIZE BALL GRID ARRAY #### NOTES: (continued) 4. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. ## 重要なお知らせと免責事項 TI は、技術データと信頼性データ (データシートを含みます)、設計リソース (リファレンス・デザインを含みます)、アプリケーションや設計に関する各種アドバイス、Web ツール、安全性情報、その他のリソースを、欠陥が存在する可能性のある「現状のまま」提供しており、商品性および特定目的に対する適合性の黙示保証、第三者の知的財産権の非侵害保証を含むいかなる保証も、明示的または黙示的にかかわらず拒否します。 これらのリソースは、TI製品を使用する設計の経験を積んだ開発者への提供を意図したものです。(1) お客様のアプリケーションに適した TI製品の選定、(2) お客様のアプリケーションの設計、検証、試験、(3) お客様のアプリケーションに該当する各種規格や、その他のあらゆる安全性、セキュリティ、規制、または他の要件への確実な適合に関する責任を、お客様のみが単独で負うものとします。 上記の各種リソースは、予告なく変更される可能性があります。これらのリソースは、リソースで説明されている TI 製品を使用するアプリケーションの開発の目的でのみ、TI はその使用をお客様に許諾します。これらのリソースに関して、他の目的で複製することや掲載することは禁止されています。TI や第三者の知的財産権のライセンスが付与されている訳ではありません。お客様は、これらのリソースを自身で使用した結果発生するあらゆる申し立て、損害、費用、損失、責任について、TI およびその代理人を完全に補償するものとし、TI は一切の責任を拒否します。 TI の製品は、TI の販売条件、または ti.com やかかる TI 製品の関連資料などのいずれかを通じて提供する適用可能な条項の下で提供されています。TI がこれらのリソースを提供することは、適用される TI の保証または他の保証の放棄の拡大や変更を意味するものではありません。 お客様がいかなる追加条項または代替条項を提案した場合でも、TIはそれらに異議を唱え、拒否します。 郵送先住所:Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2022, Texas Instruments Incorporated