JAJSJJ7C - DECEMBER 2019 - REVISED FEBRUARY 2021 # TPD4S311、TPD4S311A USB Type-C™ポート・プロテクタ: V<sub>BUS</sub> への短絡過電 圧 および IEC ESD 保護 ### 1 特長 - 4 チャネルの V<sub>BUS</sub> への短絡過電圧保護 (CC1、 CC2、SBU1、SBU2、):24V<sub>DC</sub> 許容 - 4 チャネルの IEC 61000-4-2 ESD 保護 (CC1、 CC2、SBU1、SBU2) - CC1 および CC2 過電圧保護 FET: V<sub>CONN</sub> 電力用 - 400mA の V<sub>CONN</sub> 電力 (TPD4S311) - 600mA の V<sub>CONN</sub> 電力 (TPD4S311A) - CC ピンの ±35V サージ保護 (TPD4S311A) - SBU ピンの ±30V サージ保護 (TPD4S311A) - CC デッド・バッテリ抵抗の内蔵により、モバイル・デバ イスでのデッド・バッテリ状況に対応 - 1.69mm × 1.69mm DSBGA パッケージ # 2 アプリケーション - デスクトップ PC / マザーボード - 標準的ノートPC - Chromebook ≥ WOA (Windows on Arm) - ドッキング・ステーション - ポート/ケーブル・アダプタとドングル - スマートフォン ### 3 概要 TPD4S311 は、シングル・チップの USB Type-C ポート 保護デバイスで、20V の $V_{RUS}$ への短絡過電圧および IEC ESD 保護を行います。 USB Type-C コネクタのリリース以降、USB Type-C 用で ありながら、USB Type-C の仕様を満たしていない多くの 製品やアクセサリがリリースされました。このような例の1 つは、USB Type-C 電力供給アダプタで、V<sub>BUS</sub> ライン上 にしか 20V を印加しないものです。 USB Type-C に関す る別の懸念として、小さなコネクタのピンが互いに近接して 配置されているため、コネクタの機械的なねじれや水平方 向のずれによってピン間が短絡することがあります。これに よって、 $20V V_{BUS}$ が CC および SBU ピンと短絡するお それがあります。また、Type-C コネクタのピンが互いに近 接して配置されていることから、破片や湿気により 20V V<sub>BUS</sub> ピンが CC および SBU ピンと短絡する危険も高ま っています。 これらの理想的でない機器や機械的事象が存在するた め、CC および SBU ピンは 5V 以下の電圧でのみ動作す るにもかかわらず、20V 許容にする必要があります。 TPD4S311 は CC および SBU ピンの過電圧保護を行う ため、通常の動作に影響することなく CC および SBU ピ ンを 20V 許容にできます。このデバイスは、SBU および CC ラインと直列に高電圧 FET を配置します。 OVP スレ ッショルドを超える電圧がこれらのラインに検出された場 合、高電圧スイッチが開き、システムの他の部分を、コネク タに存在している高電圧の状況から絶縁します。 最後に、ほとんどのシステムでは外部ピンについて IEC **61000-4-2** システム・レベルの **ESD** 保護が必要です。 TPD4S311 には、CC1、CC2、SBU1、SBU2 ピンの IEC 61000-4-2 ESD 保護が内蔵されているため、コネクタの 外部に高電圧 TVS ダイオードを配置する必要がありませ #### 製品情報(1) | 部品番号 | パッケージ | 本体サイズ (公称) | |-----------|------------|-----------------| | TPD4S311 | DSBGA (16) | 1.69mm × 1.69mm | | TPD4S311A | DSBGA (16) | 1.69mm × 1.69mm | 利用可能なすべてのパッケージについては、このデータシートの 末尾にある注文情報を参照してください。 CC および SBU の過電圧保護 ### **Table of Contents** | 1 特長 | 8.3 Feature Description | 15 | |--------------------------------------|-----------------------------------------|----| | 2 アプリケーション | | 17 | | 3 概要 | - · · · · · · · · · · · · · · · · · · · | 18 | | 4 Revision History | | 18 | | 5 Device Comparison Table | 00T : IA I: (: | | | 6 Pin Configuration and Functions | | 23 | | 7 Specifications | | 24 | | 7.1 Absolute Maximum Ratings | | 24 | | 7.2 ESD Ratings—JEDEC Specification | | 24 | | 7.3 ESD Ratings—IEC Specification | 12 Device and Documentation Support | | | 7.4 Recommended Operating Conditions | 10.15 | 25 | | 7.5 Thermal Information | | 25 | | 7.6 Electrical Characteristics | | 25 | | 7.7 Timing Requirements | | | | 7.8 Typical Characteristics | | 25 | | 8 Detailed Description14 | | | | 8.1 Overview14 | | | | 8.2 Functional Block Diagram14 | | 25 | | • | | _ | | | | | # **4 Revision History** 資料番号末尾の英字は改訂を表しています。その改訂履歴は英語版に準じています。 | Cha | nges from Revision B (August 2020) to Revision C (February 2021) | Page | |-----|--------------------------------------------------------------------------------------------|----------------| | • ラ | デバイスの A バージョンを追加 | | | | Added A version of the device | | | • A | Added A version of the device to Absolute Maximum Ratings table | 5 | | • A | Added A version to ESD Ratings—IEC Specification table | 5 | | | Added A version to Recommended Operating Conditions table | | | | Added A version to Electrical Characteristics table | | | • A | Added A version of the device to Detailed Description section | 16 | | Cha | nges from Revision A (April 2020) to Revision B (August 2020) | Page | | · 文 | て書全体にわたって表、図、相互参照の採番方法を更新 | 1 | | • A | Added I <sub>O</sub> row in Absolute Maximum Ratings table | 5 | | • D | Deleted 1.2 A spec from Recommended Operating Conditions table | <u>5</u> | | • U | Jpdated I <sub>VCONN</sub> max current to 400 mA in Recommended Operating Conditions table | <mark>5</mark> | | • A | Added table note to Recommended Operating Conditions table | 5 | | • U | Jpdated 図 7-3 caption to 24 V | 9 | | | Jpdated ☑ 7-4 caption to 24 V | | | | Dpdated 図 7-17 caption to 24 V | | | | Jpdated 図 7-18 caption to 24 V | | | | Jpdated 図 7-17 | | | | Ipdated 図 7-18 | | | Cha | nges from Revision * (December 2019) to Revision A (September 2020) | Page | | • [ | アプリケーション」セクションを更新し、リンクを追加 | 1 | パッケージ・タイプ名を WCSP から DSBGA に変更 (グローバルな変更)......1 # **5 Device Comparison Table** | Part Number | Channels and Protection | Vconn<br>Current | CC On<br>Resistance | |-------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------|---------------------| | TPD4S311 | 4-Ch (CC1, CC2, SBU1, SBU2) overvoltage protection. 4-Ch (CC1, CC2, SBU1, SBU2) IEC 61000-4-2 ESD protection. | 400 mA | 378 mΩ | | TPD4S311A | 4-Ch (CC1, CC2, SBU1, SBU2) overvoltage protection. 4-Ch (CC1, CC2, SBU1, SBU2) IEC 61000-4-2 ESD protection. 4-Ch (CC1, CC2, SBU1, SBU2) IEC 61000-4-5 Surge Protection. | 600 mA | 232 mΩ | Copyright © 2021 Texas Instruments Incorporated Submit Document Feedback # **6 Pin Configuration and Functions** 図 6-1. YBF Package 16-Pin DSBGA 表 6-1. Pin Functions | | PIN | | 32 0-1.1 mil directions | |------------|--------|---------------------|------------------------------------------------------------------------------------------------------------------| | NO. | NAME | TYPE <sup>(1)</sup> | DESCRIPTION | | 140. | INAME | | | | A1 | C_SBU2 | I/O | Connector side of the SBU2 OVP FET. Connect to either SBU pin of the USB Type-C connector. | | A2 | C_CC1 | I/O | Connector side of the CC1 OVP FET. Connect to either CC pin of the USB Type-C connector. | | А3 | C_CC2 | I/O | Connector side of the CC2 OVP FET. Connect to either CC pin of the USB Type-C connector. | | A4 | VBIAS | Р | Pin for ESD support capacitor. Place a 0.1-µF capacitor on this pin to ground. | | B1 | C_SBU1 | I/O | Connector side of the SBU1 OVP FET. Connect to either SBU pin of the USB Type-C connector. | | B2 | RPD_G1 | I/O | Short to C_CC1 if dead battery resistors are needed. If dead battery resistors are not needed, short pin to GND. | | В3 | RPD_G2 | I/O | Short to C_CC2 if dead battery resistors are needed. If dead battery resistors are not needed, short pin to GND. | | B4 | FLT | 0 | Open drain for fault reporting. | | C1, C2, C3 | GND | GND | Ground | | C4 | VPWR | Р | 2.7-V to 4.5-V power supply. | | D1 | SBU1 | I/O | System side of the SBU1 OVP FET. Connect to either SBU pin of the SBU MUX. | | D2 | SBU2 | I/O | System side of the SBU2 OVP FET. Connect to either SBU pin of the SBU MUX. | | D3 | CC1 | I/O | System side of the CC1 OVP FET. Connect to either CC pin of the CC/PD controller. | | D4 | CC2 | I/O | System side of the CC2 OVP FET. Connect to either CC pin of the CC/PD controller. | (1) I = input, O = output, I/O = input and output, GND = ground, P = power # 7 Specifications # 7.1 Absolute Maximum Ratings over operating free-air temperature range (unless otherwise noted)(1) | | | | MIN | MAX | UNIT | |------------------|------------------------------|------------------------------|------|-----|------| | V | Input voltage | VPWR | -0.3 | 5 | V | | V <sub>I</sub> | input voitage | RPD_G1, RPD_G2 | -0.3 | 24 | V | | V | Output voltage | FLT | -0.3 | 6 | V | | Vo | Output voltage | VBIAS | -0.3 | 24 | V | | V | V <sub>IO</sub> I/O voltage | CC1, CC2, SBU1, SBU2 | -0.3 | 6 | V | | V IO | | C_CC1, C_CC2, C_SBU1, C_SBU2 | -0.3 | 24 | V | | | Output Current | C_CC1, C_CC2 (TPD4S311) | | 950 | mA | | lo | Output Current | C_CC1, C_CC2 (TPD4S311A) | | 1.2 | Α | | T <sub>A</sub> | Operating free air temperatu | re | -40 | 85 | °C | | T <sub>stg</sub> | Storage temperature | | -65 | 150 | °C | <sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. ### 7.2 ESD Ratings—JEDEC Specification | | | | VALUE | UNIT | |--------------------|--------------------------|--------------------------------------------------------------------------------|-------|------| | V | Electrostatic discharge | Human-body model (HBM), per ANSI/ESDA/JEDEC JS-001 <sup>(1)</sup> | ±2000 | V | | V <sub>(ESD)</sub> | Liectrostatic discriarge | Charged-device model (CDM), per JEDEC specification JESD22-C101 <sup>(2)</sup> | ±500 | | JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process. Pins listed as ±2000 V may actually have higher performance. ### 7.3 ESD Ratings—IEC Specification | | | | | VALUE | UNIT | |----------------------|----------------------------------------|-------------------------------------------|-------------------|--------|------| | V <sub>(ESD)</sub> | Electrostatic discharge <sup>(1)</sup> | IEC 61000-4-2, C_CC1, C_CC2 | Contact discharge | ±8000 | V | | V <sub>(ESD)</sub> | Electrostatic discharge <sup>(1)</sup> | IEC 61000-4-2, C_CC1, C_CC2 | Air-gap discharge | ±15000 | V | | V <sub>(ESD)</sub> | Electrostatic discharge <sup>(1)</sup> | IEC 61000-4-2, C_SBU1, C_SBU2 | Contact discharge | ±6000 | V | | V <sub>(ESD)</sub> | Electrostatic discharge <sup>(1)</sup> | IEC 61000-4-2, C_SBU1, C_SBU2 | Air-gap discharge | ±15000 | V | | | Limbtoing and Cours | IEC 61000-4-5, C_CC1, C_CC2 (TPD4S311A) | | ±35 | V | | V <sub>(Surge)</sub> | Lightning and Surge | IEC 61000-4-5, C_SBU1, C_SBU2 (TPD4S311A) | | ±30 | V | <sup>(1)</sup> Tested with connection to the TPS65982 EVM. ### 7.4 Recommended Operating Conditions over operating free-air temperature range (unless otherwise noted) | | | | MIN | NOM | MAX | UNIT | |--------------------|---------------------------|----------------------------------------------------------------------------------------------------------------------------|-----|-----|--------|------| | VI | Input voltage | VPWR | 2.7 | 3.3 | 4.5 | V | | " | Imput voltage | RPD_G1, RPD_G2 | 0 | | 5.5 | V | | Vo | Output voltage | FLT Pull-up resistor power rail | 2.7 | | 5.5 | V | | V | I/O valtaria | CC1, CC2, C_CC1, C_CC2 | 0 | | 5.5 | V | | V <sub>IO</sub> | I/O voltage | SBU1, SBU2, C_SBU1, C_SBU2 | 0 | | 4.3 | V | | | | Current flowing into CC1/2 and flowing out of C_CC1/2, $4.5 \le CCx \le 5.5, \ T_J \le 85 \ ^{\circ}C \ (TPD4S311)$ | | | 400(1) | mA | | I <sub>VCONN</sub> | V <sub>CONN</sub> Current | Current flowing into CC1/2 and flowing out of C_CC1/2, $4.5 \le CCx \le 5.5, \ T_J \le 105 \ ^{\circ}\text{C (TPD4S311A)}$ | | | 600 | mA | | | | Current flowing into CC1/2 and flowing out of C_CC1/2, $4.5 \le CCx \le 5.5, \ T_J \le 70 \ ^{\circ}C \ (TPD4S311A)$ | | | 1.2 | А | <sup>(2)</sup> JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process. Pins listed as ±500 V may actually have higher performance. # 7.4 Recommended Operating Conditions (continued) over operating free-air temperature range (unless otherwise noted) | | | MIN | NOM | MAX | UNIT | |------------------------------------|----------------------------------|-----|-----|-----|------| | | FLT Pull-up resistance | 1.7 | | 300 | kΩ | | External Components <sup>(2)</sup> | VBIAS capacitance <sup>(3)</sup> | | 0.1 | | μF | | | VPWR Capacitance | 0.3 | 1 | | μF | - (1) V<sub>conn</sub> current loading beyond the values listed in *Recommended Operating Conditions* may degrade the operating lifetime of the device - (2) For recommended values for capacitors and resistors, the typical values assume a component placed on the board near the pin. Minimum and maximum values listed are inclusive of manufacturing tolerances, voltage derating, board capacitance, and temperature variation. The effective value presented should be within the minimum and maximums listed in the table. - (3) The VBIAS pin requires a minimum 35-VDC rated capacitor. A 50-VDC rated capacitor is recommended to reduce capacitance derating. - See the VBIAS Capacitor Selection section for more information on selecting the VBIAS capacitor. #### 7.5 Thermal Information | | | TPD4S311 | | |-----------------------|----------------------------------------------|-----------|------| | | THERMAL METRIC <sup>(1)</sup> | YBF DSBGA | UNIT | | | | 16 PINS | | | $R_{\theta JA}$ | Junction-to-ambient thermal resistance | 84.0 | °C/W | | R <sub>0JC(top)</sub> | Junction-to-case (top) thermal resistance | 0.5 | °C/W | | R <sub>0JB</sub> | Junction-to-board thermal resistance | 21.2 | °C/W | | Ψлт | Junction-to-top characterization parameter | 0.3 | °C/W | | ΨЈВ | Junction-to-board characterization parameter | 21.1 | °C/W | <sup>(1)</sup> For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report. #### 7.6 Electrical Characteristics over operating free-air temperature range (unless otherwise noted) | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |------------------------|------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------|------|-----|----------|------| | CC OVP Switch | es | | | | <u> </u> | | | D | On Resistance of CC OVP FETs | CCx = 5.5 V, T <sub>J</sub> ≤ 85 °C (TPD4S311) | | 378 | 550 | mΩ | | R <sub>ON</sub> | On Resistance of CC OVP FE IS | CCx = 5.5 V, T <sub>J</sub> ≤ 85 °C (TPD4S311A) | | 232 | 405 | mΩ | | C <sub>ON_CC</sub> | Equivalent on Capacitance | Capacitance from CCx or C_CCx to GND when device is powered. Measure at <sub>VC_CCx</sub> /V <sub>CCx</sub> = 0 V to 1.2 V, f = 400 kHz. | 45 | 74 | 120 | pF | | RD_DB | Dead Battery Pull-Down Resistors (only present when device is unpowered) | V <sub>C_CCx</sub> = 2.6 V | 4.1 | 5.1 | 6.1 | kΩ | | VTH_DB | Threshold voltage of the pull-down FET in series with RD during dead battery | I <sub>C_CCx</sub> = 80 μA | 0.5 | 0.9 | 1.2 | V | | V <sub>OVPCC</sub> | OVP Threshold on CC Pins | Place 5.5 V on C_CCx. Step up C_CCx until FLT pin is asserted. Put 100-mA load through the CC FET and see the FET shuts off. | 5.75 | 6.0 | 6.2 | V | | V <sub>OVPCC_HYS</sub> | Hysteresis on CC OVP | Place 6.5 V on C_CCx. Step down the voltage on C_CCx until the FLT pin is deasserted. Measure difference between rising and falling OVP threshold for C_CCx. | | 50 | | mV | | BW <sub>ON</sub> | On Bandwidth Single Ended (-3dB) | Measure the -3 dB bandwidth from C_CCx to CCx. Single ended measurement, 50-Ω system. Vcm = 0.1 V to 1.2 V. | | 100 | | MHz | | V <sub>STBUS_CC</sub> | Short-to-VBUS tolerance on the CC pins | Hot-Plug C_CCx with a 1 meter USB<br>Type C Cable, place a 30-Ω load on<br>CCx | | | 24 | ٧ | Submit Document Feedback Copyright © 2021 Texas Instruments Incorporated # 7.6 Electrical Characteristics (continued) over operating free-air temperature range (unless otherwise noted) | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |------------------------------|----------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|-----|------|------| | VSTBUS_CC_CLAMP | Short-to-VBUS System-Side Clamping<br>Voltage on the CC pins (CCx) | Hot-Plug C_CCx with a 1 meter USB Type C Cable. Hot-Plug voltage C_CCx = 24 V. VPWR = 3.3 V. Place a 30-Ω load on CCx. | | 8 | | V | | SBU OVP Switche | s | | | | | | | R <sub>ON</sub> | On Resistance of SBU OVP FETs | SBUx = 3.6 V. –40°C ≤ TJ ≤ +85°C | | 4 | 6.5 | Ω | | C <sub>ON_SBU</sub> | Equivalent on Capacitance | Capacitance from SBUx or C_SBUx to GND when device is powered. Measure at V <sub>C_SBUx</sub> /V <sub>SBUx</sub> = 0.3 V to 4.2 V. | | 6 | | pF | | V <sub>OVPSBU</sub> | OVP Threshold on SBU Pins | Place 3.6 V on C_SBUx. Step up C_SBUx until FLT pin is asserted. | 4.35 | 4.5 | 4.7 | V | | V <sub>OVPSBU_HYS</sub> | Hysteresis on SBU OVP | Place 5 V on C_CCx. Step down the voltage on C_CCx until the FLT pin is deasserted. Measure difference between rising and falling OVP threshold for C_SBUx. | | 50 | | mV | | BW <sub>ON</sub> | On Bandwidth Single Ended (-3dB) | Measure the –3 dB bandwidth from C_SBUx to SBUx. Single ended measurement, 50-Ω system. Vcm = 0.1 V to 3.6 V. | | 900 | | MHz | | X <sub>TALK</sub> | Crosstalk | Measure crosstalk at f = 1 MHz from SBU1 to C_SBU2 or SBU2 to C_SBU1. Vcm1 = 3.6 V, Vcm2 = 0.3 V. Terminate open sides to $50 \Omega$ . | | -70 | | dB | | V <sub>STBUS_SBU</sub> | Short-to-VBUS tolerance on the SBU pins | Hot-Plug C_SBUx with a 1 meter USB Type C Cable. Put a 100-nF capacitor in series with a 40-Ω resistor to GND on SBUx. | | | 24 | V | | V <sub>STBUS_SBU_CLAMP</sub> | Short-to-VBUS System-Side Clamping<br>Voltage on the SBU pins (SBUx) | Hot-Plug C_SBUx with a 1 meter USB Type C Cable. Hot-Plug voltage C_SBUx = 24 V. VPWR = $3.3$ V. Put a 150-nF capacitor in series with a $40-\Omega$ resistor to GND on SBUx. | | 8 | | V | | Power Supply and | Leakage Currents | | | | | | | V <sub>PWR_UVLO</sub> | V <sub>PWR</sub> Under Voltage Lockout | Place 1 V on VPWR and raise voltage until SBU or CC FETs turn-on. | 2.1 | 2.3 | 2.5 | V | | V <sub>PWR_UVLO_HYS</sub> | V <sub>PWR</sub> UVLO Hysteresis | Place 3 V on VPWR and lower voltage until SBU or CC FETs turnoff; measure difference between rising and falling UVLO to calculate hysteresis. | 100 | 150 | 200 | mV | | I <sub>VPWR</sub> | V <sub>PWR</sub> supply current | VPWR = 3.3 V (typical), VPWR = 4.5 V (maximum). $-40^{\circ}$ C $\leq$ T <sub>J</sub> $\leq$ +85 $^{\circ}$ C. | | 90 | 135 | μA | | I <sub>C_CC_LEAK</sub> | Leakage current for C_CCx pins when device is powered | VPWR = 3.3 V, V <sub>C_CCx</sub> = 3.6 V, CCx pins are floating, measure leakage current into C_CCx pins. | | | 5 | μΑ | | I <sub>C_SBU_LEAK</sub> | Leakage current for C_SBUx pins when device is powered | VPWR = 3.3 V, VC_SBUx = 3.6 V, SBUx pins are floating, measure leakage current into C_SBUx pins. Result should be same if SBUx side is biased and C_SBUx is left floating40°C ≤ T <sub>J</sub> ≤ +85°C | | | 3 | μА | | I <sub>C_CC_LEAK_OVP</sub> | Leakage current for C_CCx pins when device is in OVP | VPWR = 0 V or 3.3 V, V <sub>C_CCx</sub> = 24 V, CCx pins are set to 0 V, measure leakage current into C_CCx pins. | | | 1200 | μА | | I <sub>C_SBU_LEAK_OVP</sub> | Leakage current for C_SBUx pins when device is in OVP | VPWR = 0 V or 3.3 V, V <sub>C_SBUx</sub> = 24 V,<br>SBUx pins are set to 0 V, measure<br>leakage current into C_SBUx pins. | | | 400 | μА | | I <sub>CC_LEAK_OVP</sub> | Leakage current for CC pins when device is in OVP | VPWR = 0 V or 3.3 V, V <sub>C_CCx</sub> = 24 V,<br>CCx pins are set to 0 V, measure<br>leakage current out of CCx pins. | | | 30 | μΑ | | I <sub>SBU_LEAK_OVP</sub> | Leakage current for SBU pins when device is in OVP | VPWR = 0 V, V <sub>C_SBUx</sub> = 24 V, SBUx<br>pins are set to 0 V, measure leakage<br>current into SBUx pins. | -1 | | 1 | μА | # 7.6 Electrical Characteristics (continued) over operating free-air temperature range (unless otherwise noted) | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |-------------------------|---------------------------------------------------------------|-----------------------------------------|-----|-----|-----|------| | /FLT Pin | | | | | | | | V <sub>OL</sub> | Low-level output voltage | IOL = 3 mA. Measure voltage at FLT pin. | | | 0.4 | V | | Over Temperatur | e Protection | | | | | | | T <sub>SD_RISING</sub> | The rising over-temperature protection shutdown threshold | | 150 | 175 | | °C | | T <sub>SD_FALLING</sub> | The falling over-temperature protection shutdown threshold | | 130 | 140 | | °C | | T <sub>SD_HYST</sub> | The over-temperature protection shutdown threshold hysteresis | | | 35 | | °C | # 7.7 Timing Requirements | | | MIN | NOM | MAX | UNIT | |---------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|------|----------|------| | Power-On and Off Tim | ings | | | | | | t <sub>ON_FET</sub> | Time from Crossing Rising VPWR UVLO until CC and SBU OVP FETs are on. | | 1.3 | 3.5 | ms | | t <sub>ON_FET_DB</sub> | Time from Crossing Rising VPWR UVLO until CC and SBU OVP FETs are on and the dead battery resistors are off. | | 5.7 | 9.5 | ms | | dV <sub>PWR_OFF</sub> /dt | Minimum slew rate allowed to guarantee CC and FETs turn off during a power off. | -0.5 | | | V/µs | | Over Voltage Protection | on | | | <u> </u> | | | tovp_response_cc | OVP response time on the CCx pins. Time from OVP asserted until OVP FETs turn off. | | 70 | | ns | | tovp_response_sbu | OVP response time on the SBUx pins. Time from OVP asserted until OVP FETs turn off. | | 80 | | ns | | tovp_recovery_cc | OVP recovery time on the CCx pins. Once an OVP has occurred, the minimum time duration until the CC FETs turn back on. OVP must be removed for CC FETs to turn back on. | | 0.93 | | ms | | tovp_recovery_cc_db | OVP recovery time on the CCx pins. Once an OVP has occurred, the minimum time duration until the CC FETs turn back on and the dead battery resistors turn off. OVP must be removed for CC FETs to turn back on. | | 5 | | ms | | tovp_recovery_sbu | OVP recovery time on the SBUx pins. Once an OVP has occurred, the minimum time duration until the SBU FETs turn back on. OVP must be removed for SBU FETs to turn back on. | | 0.62 | | ms | | t <sub>OVP_FLT_</sub> ASSERTION | Time from OVP Asserted to /FLT assertion. FLT assertion is 10% of the maxmimum value. Set C_CCx or C_SBUx above the maxmimum OVP threshold. Start the time where it passes the typical OVP threshold value. | | 20 | | μs | | tovp_flt_deassertion | Time from CC FET turn on after an OVP to FLT deassertion. | | 5 | | ms | Submit Document Feedback ### 7.8 Typical Characteristics ### 8 Detailed Description ### 8.1 Overview The TPD4S311 is a single chip USB Type-C port protection solution that provides 20-V Short-to- $V_{BUS}$ overvoltage and IEC ESD protection. Due to the small pin pitch of the USB Type-C connector and non-compliant USB Type-C cables and accessories, the $V_{BUS}$ pins can get shorted to the CC and SBU pins inside the USB Type-C connector. Because of this short-to- $V_{BUS}$ event, the CC and SBU pins need to be 20-V tolerant, to support protection on the full USB PD voltage range. Even if a device does not support 20-V operation on $V_{BUS}$ , non complaint adaptors can start out with 20-V $V_{BUS}$ condition, making it necessary for any USB Type-C device to support 20-V protection. The TPD4S311 integrates four channels of 20-V Short-to- $V_{BUS}$ overvoltage protection for the CC1, CC2, SBU1, and SBU2 pins of the USB Type-C connector. Additionally, IEC 61000-4-2 system level ESD protection is required in order to protect a USB Type-C port from ESD strikes generated by end product users. The TPD4S311 integrates four channels of IEC61000-4-2 ESD protection for the CC1, CC2, SBU1, and SBU2 pins of the USB Type-C connector. This means IEC ESD protection is provided for all of the low-speed pins on the USB Type-C connector in a single chip in the TPD4S311. Additionally, high-voltage IEC ESD protection that is 22-V DC tolerant is required for the CC and SBU lines in order to simultaneously support IEC ESD and Short-to-V<sub>BUS</sub> protection; there are not many discrete market solutions that can provide this kind of protection. This high-voltage IEC ESD diode is what the TPD4S311 integrates, specifically designed to guarantee it works in conjunction with the overvoltage protection FETs inside the device. This sort of solution is very hard to generate with discrete components. ### 8.2 Functional Block Diagram ### 8.3 Feature Description ### 8.3.1 4-Channels of Short-to-V<sub>BUS</sub> Overvoltage Protection (CC1, CC2, SBU1, SBU2 Pins): 24-V<sub>DC</sub> Tolerant The TPD4S311 provides 4-channels of Short-to- $V_{BUS}$ Overvoltage Protection for the CC1, CC2, SBU1, and SBU2 pins of the USB Type-C connector. The TPD4S311 is able to handle 24- $V_{DC}$ on its C\_CC1, C\_CC2, C\_SBU1, and C\_SBU2 pins. This is necessary because according to the USB PD specification, with $V_{BUS}$ set for 20-V operation, the $V_{BUS}$ voltage is allowed to legally swing up to 21 V and 21.5 V on voltage transitions from a different USB PD $V_{BUS}$ voltage. The TPD4S311 builds in tolerance up to 24- $V_{BUS}$ to provide margin above this 21.5-V specification to be able to support USB PD adaptors that may break the USB PD specification. When a short-to- $V_{BUS}$ event occurs, ringing happens due to the RLC elements in the hot-plug event. With very low resistance in this RLC circuit, ringing up to twice the settling voltage can appear on the connector. More than 2x ringing can be generated if any capacitor on the line derates in capacitance value during the short-to- $V_{BUS}$ event. This means that more than 44 V could be seen on a USB Type-C pin during a Short-to- $V_{BUS}$ event. The TPD4S311 has built in circuit protection to handle this ringing. The diode clamps used for IEC ESD protection also clamp the ringing voltage during the short-to- $V_{BUS}$ event to limit the peak ringing to approximately 30 V. Additionally, the overvoltage protection FETs integrated inside the TPD4S311 are 30-V tolerant, therefore being capable of supporting the high-voltage ringing waveform that is experienced during the short-to- $V_{BUS}$ event. The well designed combination of voltage clamps and 30-V tolerant OVP FETs insures the TPD4S311 can handle Short-to- $V_{BUS}$ hot-plug events with hot-plug voltages as high as 24- $V_{DC}$ . The TPD4S311 has an extremely fast turnoff time of 70 ns typical. Furthermore, additional voltage clamps are placed after the OVP FET on the system side (CC1, CC2, SBU1, SBU2) pins of the TPD4S311, to further limit the voltage and current that are exposed to the USB Type-C CC/PD controller during the 70 ns interval while the OVP FET is turning off. The combination of connector side voltage clamps, OVP FETs with extremely fast turnoff time, and system side voltage clamps all work together to insure the level of stress seen on a CC1, CC2, SBU1, or SBU2 pin during a short-to-V<sub>BUS</sub> event is less than or equal to an HBM event. This is done by design, as any USB Type-C CC/PD controller will have built in HBM ESD protection. ⊠ 8-1 is an example of the TPD4S311 successfully protecting the TPS65982, the world's first fully integrated, full-featured USB Type-C and PD controller. 図 8-1. TPD4S311 Protecting the TPS65982 During a Short-to-V<sub>BUS</sub> Event #### 8.3.2 4-Channels of IEC 61000-4-2 ESD Protection (CC1, CC2, SBU1, SBU2 Pins) The TPD4S311 integrates 4-Channels of IEC 61000-4-2 system level ESD protection for the CC1, CC2, SBU1, and SBU2 pins. USB Type-C ports on end-products need system level IEC ESD protection in order to provide adequate protection for the ESD events that the connector can be exposed to from end users. The TPD4S311 integrates IEC ESD protection for all of the low-speed pins on the USB Type-C connector in a single chip. Also note, that while the RPD\_Gx pins are not individually rated for IEC ESD, when they are shorted to the C\_CCx pins, the C\_CCx pins provide protection for both the C\_CCx pins and the RPD\_Gx pins. Additionally, high-voltage IEC ESD protection that is 24-V DC tolerant is required for the CC and SBU lines in order to simultaneously support IEC ESD and Short-to- $V_{BUS}$ protection; there are not many discrete market solutions that can provide this kind of protection. The TPD4S311 integrates this type of high-voltage ESD protection so a system designer can meet both IEC ESD and Short-to- $V_{BUS}$ protection requirements in a single device. ### 8.3.3 CC1, CC2 Overvoltage Protection FETs 400-mA or 600-mA Capable for Passing VCONN Power The CC pins on the USB Type-C connector serve many functions; one of the functions is to be a provider of power to active cables. Active cables are required when desiring to pass greater than 3 A of current on the $V_{BUS}$ line or when the USB Type-C port uses the super-speed lines (TX1+, TX2-, RX1+, RX1-, TX2+, TX2-, RX2+, RX2-). When CC is configured to provide power, it is called VCONN. VCONN is a DC voltage source in the range of 3 V to 5.5 V. If supporting VCONN, a VCONN provider must be able to provide 1 W of power to a cable; this translates into a current range of 200 mA to 333 mA (depending on your VCONN voltage level). Additionally, if operating in a USB PD alternate mode, greater power levels are allowed on the VCONN line. When a USB Type-C port is configured for VCONN and using the TPD4S311, this VCONN current flows through the OVP FETs of the TPD4S311. Therefore, the TPD4S311 has been designed to handle these currents and have an RON low enough to provide a specification compliant VCONN voltage to the active cable. The TPD4S311 is designed to handle up to 400 mA, while the TPD4S311A is designed to handle up to 600 mA of DC current to allow for alternate mode support in addition to the standard 1 W required by the USB Type-C specification. ### 8.3.4 CC Dead Battery Resistors Integrated for Handling the Dead Battery Use Case in Mobile Devices An important feature of USB Type-C and USB PD is the ability for this connector to serve as the sole power source to mobile devices. With support up to 100 W, the USB Type-C connector supporting USB PD can be used to power a whole new range of mobile devices not previously possible with legacy USB connectors. When the USB Type-C connector is the sole power supply for a battery powered device, the device must be able to charge from the USB Type-C connector even when its battery is dead. In order for a USB Type-C power adapter to supply power on $V_{BUS}$ , RD pulldown resistors must be exposed on the CC pins. These RD resistors are typically included inside a USB Type-C CC/PD controller. However, when the TPD4S311 is used to protect the USB Type-C port, the OVP FETs inside the device isolate these RD resistors in the CC/PD controller when the mobile device has no power. This is because when the TPD4S311 has no power, the OVP FETs are turned off to guarantee overvoltage protection in a dead battery condition. Therefore, the TPD4S311 integrates high-voltage, dead battery RD pull-down resistors to allow dead battery charging simultaneously with high-voltage OVP protection. If dead battery support is required, short the RPD\_G1 pin to the C\_CC1 pin, and short the RPD\_G2 pin to the C\_CC2 pin. This connects the dead battery resistors to the connector CC pins. When the TPD4S311 is unpowered, and the RP pull-up resistor is connected from a power adaptor, this RP pull-up resistor activates the RD resistor inside the TPD4S311. This enables $V_{BUS}$ to be applied from the power adaptor even in a dead battery condition. Once power is restored back to the system and back to the TPD4S311 on its VPWR pin, the TPD4S311 turns ON its OVP FETs in 3.5 ms and then turns OFF its dead battery RD. The TPD4S311 first turns ON its CC OVP FETs fully, and then removes its dead battery RDs. This is to make sure the PD controller RD is fully exposed before removing the RD of the TPD4S311. This is to help ensure the USB Type-C source remains attached because a USB Type-C sink must have an RD present on CC at all times to guarantee according to the USB Type-C spec that the USB Type-C source remains attached. If desiring to power the CC/PD controller during dead battery mode and if the CC/PD Controller is configured as a DRP, it is critical that the TPD4S311 be powered before or at the same time that the CC/PD controller is powered. It is also critical that when unpowered, the CC/PD controller also expose its dead battery resistors. When the TPD4S311 gets powered, it exposes the CC pins of the CC/PD controller within 3.5 ms, and then removes its own RD dead battery resistors. Once the TPD4S311 turns on, the RD pull-down resistors of the CC/PD controller must be present immediately, in order to guarantee the power adaptor connected to power the dead battery device keeps its $V_{BUS}$ turned on. If the power adaptor does not see RD present, it can disconnect $V_{BUS}$ . This removes power from the device with its battery still not sufficiently charged, which consequently removes power from the CC/PD controller and the TPD4S311. Then the RD resistors of the TPD4S311 are exposed again, and connects the power adaptor's V<sub>BUS</sub> to start the cycle over. This creates an infinite loop, never or very slowly charging the mobile device. If the CC/PD Controller is configured for DRP and has started its DRP toggle before the TPD4S311 turns on, this DRP toggle is unable to guarantee that the power adaptor does not disconnect from the port. Therefore, it is recommended if the CC/PD controller is configured for DRP, that its dead battery resistors be exposed as well, and that they remain exposed until the TPD4S311 turns on. This is typically accomplished by powering the TPD4S311 at the same time as the CC/PD controller when powering the CC/PD controller in dead battery operation. When protecting the TPS6598x family of PD controllers with TPD4S311, this is accomplished by powering TPD4S311 from TPS6598x's LDO 3V3 pin (connect TPS6598x's LDO 3V3 pin to TPD4S311's VPWR pin). If dead battery charging is not required in your application, connect the RPD\_G1 and RPD\_G2 pins to ground. ### 8.3.5 1.69-mm × 1.69-mm DSBGA Package The TPD4S311 comes in a tiny, 1.69-mm × 1.69-mm DSBGA package, greatly reducing the size of implementing a similar protection solution discretely. The DSBGA package supports a wide range of PCB designs. #### 8.4 Device Functional Modes 表 8-1 describes all of the functional modes for the TPD4S311. The "X" in the below table are "do not care" conditions, meaning any value can be present within the absolute maximum ratings of the datasheet and maintain that functional mode. | Device Mode Table | | | | Input | s | | Outputs | | | | | | |-------------------------|------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------|----------------------------------------------------------|------------------------------------------------------------------------------|-------------------------|---------|----------|--|--|--| | MODE | | VPWR | C_CCx | C_SBUx | RPD_Gx | TJ | FLT | CC FETs | SBU FETs | | | | | Normal | Unpowered,<br>no dead<br>battery<br>support | <uvlo< td=""><td>x</td><td>Х</td><td>Grounded</td><td>Х</td><td>High-Z</td><td>OFF</td><td>OFF</td></uvlo<> | x | Х | Grounded | Х | High-Z | OFF | OFF | | | | | Operating<br>Conditions | Unpowered,<br>dead battery<br>support | <uvlo< td=""><td>х</td><td>Х</td><td>Shorted to C_CCx</td><td>Х</td><td>High-Z</td><td>OFF</td><td>OFF</td></uvlo<> | х | Х | Shorted to C_CCx | Х | High-Z | OFF | OFF | | | | | | Powered on | >UVLO | <ovp< td=""><td><ovp< td=""><td>X, forced<br/>OFF</td><td><tsd< td=""><td>High-Z</td><td>ON</td><td>ON</td></tsd<></td></ovp<></td></ovp<> | <ovp< td=""><td>X, forced<br/>OFF</td><td><tsd< td=""><td>High-Z</td><td>ON</td><td>ON</td></tsd<></td></ovp<> | X, forced<br>OFF | <tsd< td=""><td>High-Z</td><td>ON</td><td>ON</td></tsd<> | High-Z | ON | ON | | | | | | Thermal shutdown | >UVLO | Х | Х | X, forced<br>OFF | >TSD | Low (Fault<br>Asserted) | OFF | OFF | | | | | Fault<br>Conditions | CC over<br>voltage<br>condition | >UVLO | >OVP | Х | X, forced<br>OFF | <tsd< td=""><td>Low (Fault<br/>Asserted)</td><td>OFF</td><td>OFF</td></tsd<> | Low (Fault<br>Asserted) | OFF | OFF | | | | | | SBU over<br>voltage<br>condition | >UVLO | х | >OVP | X, forced<br>OFF | <tsd< td=""><td>Low (Fault<br/>Asserted)</td><td>OFF</td><td>OFF</td></tsd<> | Low (Fault<br>Asserted) | OFF | OFF | | | | | | IEC ESD<br>generated<br>over voltage<br>condition <sup>(1)</sup> | >UVLO | х | Х | R <sub>D</sub> ON if<br>RPD_Gx is<br>shorted to<br>C_CCx | <tsd< td=""><td>Low (Fault<br/>Asserted)</td><td>OFF</td><td>OFF</td></tsd<> | Low (Fault<br>Asserted) | OFF | OFF | | | | 表 8-1. Device Mode Table This row describes the state of the device while still in OVP after the IEC ESD strike which put the device into OVP is over, and the voltages on the C\_CCx and C\_SBUx pins have returned to their normal voltage levels. ### 9 Application and Implementation #### Note 以下のアプリケーション情報は、TIの製品仕様に含まれるものではなく、TIではその正確性または完全性を保証いたしません。個々の目的に対する製品の適合性については、お客様の責任で判断していただくことになります。また、お客様は自身の設計実装を検証しテストすることで、システムの機能を確認する必要があります。 ## 9.1 Application Information The TPD4S311 provides 4-channels of Short-to- $V_{BUS}$ overvoltage protection for the CC1, CC2, SBU1, and SBU2 pins of the USB Type-C connector, and 4-channels of IEC ESD protection for the CC1, CC2, SBU1, and SBU2 pins of the USB Type-C connector. Care must be taken to insure that the TPD4S311 provides adequate system protection as well as insuring that proper system operation is maintained. The following application example explains how to properly design the TPD4S311 into a USB Type-C system. ### 9.2 Typical Application 図 9-1. TPD4S311 Typical Application Diagram 図 9-2. TPD4S311 Reference Schematic #### 9.2.1 Design Requirements In this application example we study the protection requirements for a full-featured USB Type-C DRP Port, fully equipped with USB-PD, USB2.0, USB3.0, Display Port, and 100 W charging. The TPS65982 is used to easily enable a full-featured port with a single chip solution. In this application, all the pins of the USB Type-C connector are used. Both the CC and SBU pins are susceptible to shorting to the $V_{BUS}$ pin. With 100 W charging, $V_{BUS}$ operates at 20 V, requiring the CC and SBU pins to tolerate $20 \cdot V_{DC}$ . With these protection requirements present for the USB Type-C connector, the TPD4S311 is used. The TPD4S311 is a single chip solution that provides all the required protection for the SBU and CC pins in the USB Type-C connector. 表 9-1 lists the TPD4S311 design parameters. 表 9-1. Design Parameters | DESIGN PARAMETER | EXAMPLE VALUE | |-------------------------------------------------------------|---------------| | V <sub>BUS</sub> nominal operating voltage | 20 V | | Short-to-V <sub>BUS</sub> tolerance for the CC and SBU pins | 24 V | | VBIAS nominal capacitance | 0.1 μF | | Dead battery charging | 100 W | | Maximum ambient temperature requirement | 85°C | ### 9.2.2 Detailed Design Procedure #### 9.2.2.1 VBIAS Capacitor Selection As noted in the *Recommended Operating Conditions* table, a minimum of $35\text{-V}_{\text{BUS}}$ rated capacitor is required for the VBIAS pin, and a $50\text{-V}_{\text{BUS}}$ capacitor is recommended. The VBIAS capacitor is in parallel with the central diode clamp integrated inside the TPD4S311. A forward biased hiding diode connects the VBIAS pin to the C\_CCx and C\_SBUx pins. Therefore, when a Short-to-V<sub>BUS</sub> event occurs at 20 V, $20\text{-V}_{\text{BUS}}$ minus a forward biased diode drop is exposed to the VBIAS pin. Additionally, during the short-to-V<sub>BUS</sub> event, ringing can occur almost double the settling voltage of 20 V, allowing a potential 40 V to be exposed to the C\_CCx and C\_SBUx pins. However, the internal diode clamps limit the voltage exposed to the C\_CCx and C\_SBUx pins to around 30 V. Therefore, at least $35\text{-V}_{\text{BUS}}$ capacitor is required to insure the VBIAS capacitor does not get destroyed during Short-to-V<sub>BUS</sub> events. A 50-V, X7R capacitor is recommended to further improve the derating performance of the capacitors. When the voltage across a real capacitor is increased, its capacitance value derates. The more the capacitor derates, the greater than 2x ringing can occur in the short-to-V<sub>BUS</sub> RLC circuit. The 50-V X7R capacitors have great derating performance, allowing for the best short-to-V<sub>BUS</sub> performance of the TPD4S311. Additionally, the VBIAS capacitor helps pass IEC 61000-4-2 ESD strikes. The more capacitance present, the better the IEC performance. So the less the VBIAS capacitor derates, the better the IEC performance. 表 9-2 shows real capacitors recommended to achieve the best performance with the TPD4S311. 表 9-2. Design Parameters | CAPACITOR SIZE | PART NUMBER | |----------------|--------------------| | 0402 | CC0402KRX7R9BB104 | | 0603 | GRM188R71H104KA93D | #### 9.2.2.2 Dead Battery Operation For this application, we want to support 100-W dead battery operation; when the laptop is out of battery, we still want to charge the laptop at 20 V and 5 A. This means that the USB PD Controller must receive power in dead battery mode. The TPS65982 has its own built in LDO in order to supply the TPS65982 power from $V_{BUS}$ in a dead battery condition. The TPS65982 can also provide power to its flash during this condition through its LDO 3V3 pin. The OVP FETs of the TPD4S311 remain OFF when it is unpowered in order to insure in a dead battery situation proper protection is still provided to the PD controller in the system, in this case the TPS65982. However, when the OVP FETs are OFF, this isolates the TPS65982s dead battery resistors from the USB Type-C ports CC pins. A USB Type-C power adaptor must see the RD pull-down dead battery resistors on the CC pins or it does not provide power on $V_{BUS}$ . Since the TPS65982s dead battery resistors are isolated from the USB Type-C connector's CC pins, the built-in, dead battery resistors of the TPD4S311 must be connected. Short the RPD\_G1 pin to the C CC1 pin, and short the RPD G2 pin to the C CC2 pin. Once the power adaptor sees the dead battery resistors of the TPD4S311, it applies 5 V on the $V_{BUS}$ pin. This provides power to the TPS65982, turning the PD controller on, and allowing the battery to begin to charge. However, this application requires 100 W charging in dead battery mode, so $V_{BUS}$ at 20 V and 5 A is required. USB PD negotiation is required to accomplish this, so the TPS65982 needs to be able to communicate on the CC pins. This means the TPD4S311 needs to be turned on in dead battery mode as well so the TPS65982s PD controller can be exposed to the CC lines. To accomplish this, it is critical that the TPD4S311 is powered by the TPS65982s internal LDO, the LDO\_3V3 pin. This way, when the TPS65982 receives power on $V_{BUS}$ , the TPD4S311 is turned on simultaneously. It is critical that the TPS65982's dead battery resistors are also connected to its CC pins for dead battery operation. Short the TPS65982s RPD\_G1 pin to its C\_CC1 pin, and its RPD\_G2 pin to its C\_CC2 pin. It is critical that the TPS65982s dead battery resistors are present; once the TPD4S311 receives power, turns on its OVP FETs and then removes its dead battery RD resistor, TPS65982's RD pull-down resistors must be present on the CC line in order to guarantee the power adaptor stays connected. If RD is not present the power adaptor will eventually interpret this as a disconnect and remove $V_{\rm RUS}$ . Also, it is important that the TPS65982's dead battery resistors are present so it properly boots up in dead battery operation with the correct voltages on its CC pins. Once this process has occurred, the TPS65982 can start negotiating with the power adaptor through USB PD for higher power levels, allowing 100-W operation in dead battery mode. For more information on the TPD4S311 dead battery operation, see the CC Dead Battery Resistors Integrated for Handling the Dead Battery Use Case in Mobile Devices section of the datasheet. #### 9.2.2.3 CC Line Capacitance USB PD has a specification for the total amount of capacitance that is required for proper USB PD BMC operation on the CC lines. The specification from section 5.8.6 of the *USB PD Specification* is given below in 表 9-3. | 表 9-3. USB PD c | Receiver Sp | ecification | |-----------------|-------------|-------------| |-----------------|-------------|-------------| | NAME | DESCRIPTION | MIN | MAX | UNIT | COMMENT | |-----------|-------------------------|-----|-----|------|--------------------------------------------------------------------------------------------------| | cReceiver | CC receiver capacitance | 200 | 600 | | The DFP or UFP system shall have capacitance within this range when not transmitting on the line | Therefore, the capacitance on the CC lines must stay in between 200 pF and 600 pF when USB PD is being used. Therefore, the combination of capacitances added to the system by the TPS65982, the TPD4S311, and any external capacitor must fall within these limits. 表 9-4 shows the analysis involved in choosing the correct external CC capacitor for this system, and shows that an external CC capacitor is required. 表 9-4. CC Line Capacitor Calculation | _, . | | | | | |------------------------------------------|-----|-----|------|------------------------------------------------------------------------------------------------------------------------------------------------------------| | CC CAPACITANCE | MIN | MAX | UNIT | COMMENT | | CC line target capacitance | 200 | 600 | pF | From the USB PD Specification section | | TPS65982 capacitance | 70 | 120 | pF | From the TPS65982 data sheet | | TPD4S311 capacitance | 45 | 120 | pF | From the <i>Electrical Characteristics</i> table | | Proposed capacitor GRM033R71E221KA01D | 110 | 330 | pF | CAP, CERM, 220 pF, 25 V, ±10%, X7R, 0201 (for min and max, assume ±50% capacitance change with temperature and voltage derating to be overly conservative) | | TPS65982 + TPD4S311 + GRM033R71E221KA01D | 225 | 570 | pF | Meets USB PD cReceiver specification | #### 9.2.2.4 Additional ESD Protection on CC and SBU Lines If additional IEC ESD protection is desired to be placed on either the CC or SBU lines, it is important that high-voltage ESD protection diodes be used. The maximum DC voltage that can be seen in USB PD is $21\text{-V}_{BUS}$ , with 21.5 V allowed during voltage transitions. Therefore, an ESD protection diode must have a reverse stand off voltage higher than 21.5 V in order to guarantee the diode does not breakdown during a short-to- $V_{BUS}$ event and have large amounts of current flowing through it indefinitely, destroying the diode. A reverse stand off voltage of 24 V is recommended to give margin above 21.5 V in case USB Type-C power adaptors are released in the market which break the USB Type-C specification. Furthermore, due to the fact that the Short-to- $V_{BUS}$ event applies a DC voltage to the CC and SBU pins, a deep-snap-back diode cannot be used unless its minimum trigger voltage is above 42 V. During a Short-to- $V_{BUS}$ event, RLC ringing of up to 2x the settling voltage can be exposed to CC and SBU, allowing for up to 42 V to be exposed. Furthermore, if any capacitor derates on the CC or SBU line, greater than 2x ringing can occur. Since this ringing is hard to bound, it is recommended to not use deep-snap-back diodes. If the deep-snap-back diode triggers during the short-to- $V_{BUS}$ hot-plug event, it begins to operate in its conduction region. With a 20- $V_{BUS}$ source present on the CC or SBU line, this allows the diode to conduct indefinitely, destroying the diode. ### 9.2.2.5 FLT Pin Operation Once a Short-to- $V_{BUS}$ occurs on the C\_CCx or C\_SBUx pins, the $\overline{FLT}$ pin is asserted in 20 $\mu$ s (typical) so the PD controller can be notified quickly. If $V_{BUS}$ is being shorted to CC or SBU, it is recommended to respond to the event by forcing a detach in the USB PD controller to remove $V_{BUS}$ from the port. Although the USB Type-C port using the TPD4S311 is not damaged, as the TPD4S311 provides protection from these events, the other device connected through the USB Type-C Cable or any active circuitry in the cable can be damaged. Although shutting the $V_{BUS}$ off through a detach does not guarantee it stops the other device or cable from being damaged, it can mitigate any high current paths from causing further damage after the initial damage takes place. Additionally, even if the active cable or other device does have proper protection, the short-to- $V_{BUS}$ event may corrupt a configuration in an active cable or in the other PD controller, so it is best to detach and reconfigure the port. #### 9.2.2.6 How to Connect Unused Pins If either the RPD Gx pins are unused in a design, they must be connected to GND. #### 9.2.3 Application Curves 図 9-3. TPD4S311 Turning On in Dead Battery Mode with R<sub>D</sub> on CC1 図 9-4. TPD4S311 Protecting the TPS65982 During a Short-to-V<sub>BUS</sub> Event Submit Document Feedback Copyright © 2021 Texas Instruments Incorporated # 10 Power Supply Recommendations The V<sub>PWR</sub> pin provides power to all the circuitry in the TPD4S311. It is recommended a 1-µF decoupling capacitor is placed as close as possible to the VPWR pin. If USB PD is desired to be operated in dead battery conditions, it is critical that the TPD4S311 share the same power supply as the PD controller in dead battery boot-up (such as sharing the same dead battery LDO). See the *CC Dead Battery Resistors Integrated for Handling the Dead Battery Use Case in Mobile Devices* section for more details. Copyright © 2021 Texas Instruments Incorporated Submit Document Feedback ### 11 Layout ### 11.1 Layout Guidelines Proper routing and placement is important to maintain the signal integrity the SBU and CC line signals. The following guidelines apply to the TPD4S311: - Place the bypass capacitors as close as possible to the V<sub>PWR</sub> pin, and ESD protection capacitor as close as possible to the V<sub>BIAS</sub> pin. Capacitors must be attached to a solid ground. This minimizes voltage disturbances during transient events such as short-to-V<sub>BUS</sub> and ESD strikes. - The SBU lines must be routed as straight as possible and any sharp bends must be minimized. Standard ESD recommendations apply to the C\_CC1, C\_CC2, C\_SBU1, C\_SBU2: - The optimum placement for the device is as close to the connector as possible: - EMI during an ESD event can couple from the trace being struck to other nearby unprotected traces, resulting in early system failures. - The PCB designer must minimize the possibility of EMI coupling by keeping any unprotected traces away from the protected traces which are between the TPD4S311 and the connector. - · Route the protected traces as straight as possible. - Eliminate any sharp corners on the protected traces between the TVS and the connector by using rounded corners with the largest radii possible. - Electric fields tend to build up on corners, increasing EMI coupling. ### 11.2 Layout Example 図 11-1. TPD4S311 Top Layer Routing 図 11-2. TPD4S311 Bottom Layer Routing # 12 Device and Documentation Support ### **12.1 Documentation Support** #### 12.1.1 Related Documentation For related documentation see the following: TPD6S300 Evaluation Module User's Guide TPS65982 USB Type-C and USB PD Controller, Power Switch, and High-Speed Multiplexer ### 12.2 ドキュメントの更新通知を受け取る方法 ドキュメントの更新についての通知を受け取るには、ti.com のデバイス製品フォルダを開いてください。「更新の通知を受け取る」をクリックして登録すると、変更されたすべての製品情報に関するダイジェストを毎週受け取れます。変更の詳細については、修正されたドキュメントに含まれている改訂履歴をご覧ください。 ### 12.3 サポート・リソース TI E2E<sup>™</sup> サポート・フォーラムは、エンジニアが検証済みの回答と設計に関するヒントをエキスパートから迅速かつ直接得ることができる場所です。既存の回答を検索したり、独自の質問をしたりすることで、設計で必要な支援を迅速に得ることができます。 リンクされているコンテンツは、該当する貢献者により、現状のまま提供されるものです。これらは TI の仕様を構成するものではなく、必ずしも TI の見解を反映したものではありません。TI の使用条件を参照してください。 ### 12.4 Trademarks USB Type-C<sup>™</sup> are trademarks of USB Implementers Forum. TI E2E<sup>™</sup> is a trademark of Texas Instruments. すべての商標は、それぞれの所有者に帰属します。 ### 12.5 静電気放電に関する注意事項 この IC は、ESD によって破損する可能性があります。テキサス・インスツルメンツは、IC を取り扱う際には常に適切な注意を払うことを推奨します。正しい ESD 対策をとらないと、デバイスを破損するおそれがあります。 ESD による破損は、わずかな性能低下からデバイスの完全な故障まで多岐にわたります。精密な IC の場合、パラメータがわずかに変化するだけで公表されている仕様から外れる可能性があるため、破損が発生しやすくなっています。 #### 12.6 用語集 TI 用語集 この用語集には、用語や略語の一覧および定義が記載されています。 # 13 Mechanical, Packaging, and Orderable Information The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation. www.ti.com 21-Oct-2021 #### PACKAGING INFORMATION | Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan | Lead finish/<br>Ball material | MSL Peak Temp | Op Temp (°C) | Device Marking<br>(4/5) | Samples | |------------------|--------|--------------|--------------------|------|----------------|--------------|-------------------------------|--------------------|--------------|-------------------------|---------| | TPD4S311AYBFR | ACTIVE | DSBGA | YBF | 16 | 3000 | RoHS & Green | SNAGCU | Level-1-260C-UNLIM | -40 to 85 | 4S311<br>A1 | Samples | | TPD4S311YBFR | ACTIVE | DSBGA | YBF | 16 | 3000 | RoHS & Green | SAC396 | Level-1-260C-UNLIM | -40 to 85 | 4S311<br>A0 | Samples | (1) The marketing status values are defined as follows: ACTIVE: Product device recommended for new designs. LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect. NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design. PREVIEW: Device has been announced but is not in production. Samples may or may not be available. **OBSOLETE:** TI has discontinued the production of the device. (2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free". RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption. Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement. - (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature. - (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device. - (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device. - (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width. **Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. # **PACKAGE OPTION ADDENDUM** www.ti.com 21-Oct-2021 # **PACKAGE MATERIALS INFORMATION** www.ti.com 18-Nov-2023 ### TAPE AND REEL INFORMATION | A0 | Dimension designed to accommodate the component width | |----|-----------------------------------------------------------| | В0 | Dimension designed to accommodate the component length | | K0 | Dimension designed to accommodate the component thickness | | W | Overall width of the carrier tape | | P1 | Pitch between successive cavity centers | ### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE #### \*All dimensions are nominal | Device | Package<br>Type | Package<br>Drawing | | SPQ | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant | |---------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------| | TPD4S311AYBFR | DSBGA | YBF | 16 | 3000 | 180.0 | 8.4 | 1.86 | 1.86 | 0.62 | 4.0 | 8.0 | Q1 | | TPD4S311YBFR | DSBGA | YBF | 16 | 3000 | 180.0 | 8.4 | 1.86 | 1.86 | 0.62 | 4.0 | 8.0 | Q1 | www.ti.com 18-Nov-2023 ### \*All dimensions are nominal | Device | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) | |---------------|--------------|-----------------|------|------|-------------|------------|-------------| | TPD4S311AYBFR | DSBGA | YBF | 16 | 3000 | 182.0 | 182.0 | 20.0 | | TPD4S311YBFR | DSBGA | YBF | 16 | 3000 | 182.0 | 182.0 | 20.0 | DIE SIZE BALL GRID ARRAY #### NOTES: - 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. DIE SIZE BALL GRID ARRAY NOTES: (continued) Final dimensions may vary due to manufacturing tolerance considerations and also routing constraints. See Texas Instruments Literature No. SNVA009 (www.ti.com/lit/snva009). DIE SIZE BALL GRID ARRAY #### NOTES: (continued) 4. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. ### 重要なお知らせと免責事項 TI は、技術データと信頼性データ (データシートを含みます)、設計リソース (リファレンス・デザインを含みます)、アプリケーションや設計に関する各種アドバイス、Web ツール、安全性情報、その他のリソースを、欠陥が存在する可能性のある「現状のまま」提供しており、商品性および特定目的に対する適合性の黙示保証、第三者の知的財産権の非侵害保証を含むいかなる保証も、明示的または黙示的にかかわらず拒否します。 これらのリソースは、TI 製品を使用する設計の経験を積んだ開発者への提供を意図したものです。(1) お客様のアプリケーションに適した TI 製品の選定、(2) お客様のアプリケーションの設計、検証、試験、(3) お客様のアプリケーションに該当する各種規格や、その他のあらゆる安全性、セキュリティ、規制、または他の要件への確実な適合に関する責任を、お客様のみが単独で負うものとします。 上記の各種リソースは、予告なく変更される可能性があります。これらのリソースは、リソースで説明されている TI 製品を使用するアプリケーションの開発の目的でのみ、TI はその使用をお客様に許諾します。これらのリソースに関して、他の目的で複製することや掲載することは禁止されています。TI や第三者の知的財産権のライセンスが付与されている訳ではありません。お客様は、これらのリソースを自身で使用した結果発生するあらゆる申し立て、損害、費用、損失、責任について、TI およびその代理人を完全に補償するものとし、TI は一切の責任を拒否します。 TI の製品は、TI の販売条件、または ti.com やかかる TI 製品の関連資料などのいずれかを通じて提供する適用可能な条項の下で提供されています。TI がこれらのリソースを提供することは、適用される TI の保証または他の保証の放棄の拡大や変更を意味するものではありません。 お客様がいかなる追加条項または代替条項を提案した場合でも、TIはそれらに異議を唱え、拒否します。 郵送先住所:Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2023, Texas Instruments Incorporated