参考資料 TPS281C100 # TPS281C100x 60V、100mΩ シングルチャネル スマート ハイサイド スイッチ ### 1 特長 - 広い動作電圧範囲:6V~60V - 低 $R_{ON}$ : 83m $\Omega$ 標準値、168m $\Omega$ 最大値 - 可変電流制限によるシステムレベルの信頼性の向上 - 1A~5A (固定 0.5A) - 高精度電流センシング - 標準センス モードで 1A 時に ±4% - 高精度センス モードで 4 mA 時に ±12.5% - 64 V を超える誘導性放電クランプを内蔵 - 1.5mA 未満の低静止電流 - 動作時接合部温度:-40~125℃ - 入力制御:1.8V、3.3V、5V のロジック互換 - ADC 保護のためのフォルト検出電圧スケーリングを内 - オフ状態での開路検出 - サーマル シャットダウンおよびスイング検出 - IEC61000-4-4 に準拠した強化電気的高速過渡 (EFT) - 22nF の出力容量でデバイスをオフに維持、 DIAG ENをLowで±2kV EFT - 熱特性強化型 14ピン TSSOP パッケージ - 熱特性強化型 12 ピン WSON パッケージ ### 2 アプリケーション - デジタル出力モジュール - セーフトルクオフ (STO) - 保持ブレーキ - 一般的な抵抗性、誘導性、容量性負荷 ### 3 概要 TPS281C100 は、産業用制御システムの要件を満たすよ うに設計された、シングル チャネル スマート ハイサイド ス イッチです。RON が低いためデバイスの電力散逸が最小 になり、広い範囲の出力負荷電流を駆動できます。低 RON と DC 60V の動作範囲によりシステムの堅牢性が向 上します。 このデバイスには、サーマルシャットダウン、出力クラン プ、電流制限などの保護機能が内蔵されています。これら の機能により、短絡などのフォルトイベントが発生したとき のシステムの堅牢性が向上します。TPS281C100 は、可 変電流制限回路を実装しています。この回路は、大きな容 量性負荷を駆動する際に突入電流を低減し、過負荷電流 を最小化することで、システムの信頼性を向上させます。ラ ンプや高速充電の容量性負荷など、大きな突入電流の負 荷を駆動するために、TPS281C100A では、より高いレベ ルの許容電流を使用した突入電流期間が設定されていま す。本デバイスは、過負荷およびオープン負荷の検出な どの負荷診断機能を高めることができる高精度の負荷電 流検出機能も備えているため、よりよい予知保全が可能で す。 TPS281C100 は、小型の 14 ピン、0.65mm ピン ピッチ の 4.4mm × 5mm HTSSOP リード付きパッケージ、12 ピ ン、0.5mm ピン ピッチの 4mm × 4mm WSON で供給さ れ、PCB のフットプリントを最小限に抑えます。 #### パッケージ情報 | | / · / / / INTA | | |-------------|------------------|--------------------------| | 部品番号 | パッケージ (1) | パッケージ サイズ <sup>(2)</sup> | | TPS281C100x | DNT (WSON, 12) | 4.00mm × 4.00mm | | | PWP (HTSSOP, 14) | 5.00mm × 4.40mm | - 利用可能なすべてのパッケージについては、データシートの末尾 にある注文情報を参照してください。 - パッケージ サイズ (長さ×幅) は公称値であり、該当する場合はピ ンも含まれます。 代表的なアプリケーション回路図 ## **Table of Contents** | 1 特長 | 4 | |--------------------------------------|----| | | | | 2 アプリケーション | 1 | | 3 概要 | 1 | | 4 Device Options | 3 | | 5 Pin Configuration and Functions | | | 6 Specifications | 6 | | 6.1 Absolute Maximum Ratings | | | 6.2 ESD Ratings | 6 | | 6.3 Recommended Operating Conditions | | | 6.4 Thermal Information | | | 6.5 Electrical Characteristics | | | 6.6 SNS Timing Characteristics | 12 | | 6.7 Switching Characteristics | 13 | | 6.8 Typical Characteristics | 14 | | 7 Parameter Measurement Information | | | 8 Detailed Description | 18 | | 8.1 Overview | 18 | | 8.2 Functional Block Diagram | 19 | | 8.3 Device Functional Modes | 20 | |-----------------------------------------|----| | 8.4 Working Mode | 20 | | | | | 9 Application and Implementation | 41 | | 9.1 Application Information | 41 | | | | | 9.3 Power Supply Recommendations | 44 | | 9.4 Layout | 44 | | 10 Device and Documentation Support | 48 | | 10.1ドキュメントの更新通知を受け取る方法 | 48 | | 10.2 サポート・リソース | 48 | | | | | 10.4 静電気放電に関する注意事項 | 48 | | 10.5 用語集 | 48 | | 8.5 Feature Description | | | 12 Mechanical, Packaging, and Orderable | | | Information | 48 | | | | ## **4 Device Options** | DEVICE VERSION | PART NUMBER | CURRENT LIMIT RANGE | INTEGRATED CLAMP FOR INDUCTIVE LOADS | INRUSH CURRENT<br>PERIOD | |----------------|----------------------------|-------------------------------------------------|--------------------------------------|--------------------------| | Α | TPS281C100A <sup>(1)</sup> | 1 A to 5 A (fixed 0.5 A with ILIM short to GND) | Yes | Yes | | В | TPS281C100B <sup>(1)</sup> | 1 A to 5 A (fixed 0.5 A with ILIM short to GND) | Yes | No | <sup>(1)</sup> Devices available in DNT package now. PWP package in preview. Contact TI for additional information. ### **5 Pin Configuration and Functions** 図 5-2. DNT Package, 12-Pin WSON (Top View) 図 5-1. PWP Package, 14-Pin HTSSOP (Top View) 表 5-1. Pin Functions | | PIN | | TYPE | DESCRIPTION | |---------|-------------|------|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | NAME | PWP | DNT | IIFE | DESCRIPTION | | GND | 1 | Pad | Power | Ground of device. Connect to resistor- diode ground network to have reverse polarity protection. | | EN | 2 | 12 | I | Input control for channel activation. Internal pulldown. | | DIAG_EN | 3 | 11 | I | Enable-disable pin for diagnostics and current sensing. Internal pulldown. | | FAULT | 4 | 10 | 0 | Open drain global fault output. Referred to FLT, or fault pin. Active LOW signal. | | OL_ON | 5 | 1 | I | Enable-disable pin for higher resolution current sense(Only available when $I_{OUT} < I_{Ksns2\_EN}$ ). Internal pulldown. | | SNS | 6 | 2 | 0 | Analog current output corresponding to load current. Connect a resistor to GND to convert to voltage. | | ILIM | 7 | 3 | 0 | Adjustable current limit. Connect a resistor to set the current limit. Optionally short to ground or leave pin floating to set the current limit to the default internal current limit. See the electrical characteristics for more information. | | NC | 11 | 4, 9 | N/A | No internal connection. | | VOUT | 8, 9, 10 | 5, 6 | Power | Output of high side switch, connect to load. | | VS | 12, 13, 14 | 7, 8 | Power | Power supply input. | | Pad | Thermal Pad | Pad | _ | Thermal pad, internally shorted to ground. | #### **Recommended Connection for Unused Pins** TPS281C100x is designed to provide an enhanced set of diagnostic and protection features. However, if the system design only allows for a limited number of I/O connections, some pins may be considered as optional. 表 5-2. Connections for Optional Pins | PIN NAME | IMPACT IF NOT USED | | | | | | |----------|----------------------------------------------------|-----------------------------------------------------------------------------------------------------------|--|--|--|--| | SNS | Ground through 10-kΩ resistor | Analog sense is not available. | | | | | | ILIM | Float | If the ILIM pin is left floating, the device will be set to the default internal current-limit threshold. | | | | | | FAULT | Float | If the FAULT pin is unused, the system cannot read faults from the output. | | | | | | DIAG_EN | Float or ground through R <sub>PROT</sub> resistor | With DIAG_EN unused, the analog sense, open-load, and short-to-supply diagnostics are not available. | | | | | 資料に関するフィードバック(ご意見やお問い合わせ) を送信 Copyright © 2024 Texas Instruments Incorporated English Data Sheet: SLVSH72 4 ## 表 5-2. Connections for Optional Pins (続き) | PIN NAME | CONNECTION IF NOT USED | IMPACT IF NOT USED | | |----------|-------------------------------------------|-------------------------------------------------------------------|--| | OL_ON | Ground through R <sub>PROT</sub> resistor | With OL_ON unused, the high accuracy sense mode is not available. | | 資料に関するフィードバック(ご意見やお問い合わせ)を送信 5 ### 6 Specifications ### 6.1 Absolute Maximum Ratings Over operating free-air temperature range (unless otherwise noted)(1) | | | MIN | MAX | UNIT | |---------------------------------------------------------------------|-------------------------------|------|-----|------| | Continuous supply voltage, V <sub>S</sub> with respect to IC GND: V | ersion A, B | -0.7 | 64 | V | | Continuous supply voltage, V <sub>OUT</sub> with respect to IC GND: | Version A, B | -60 | 64 | V | | Transient (< 100 $\mu$ s) voltage at the supply pin, $V_S$ with re | spect to IC GND: Version A, B | -0.7 | 81 | V | | Enable pin voltage, V <sub>EN</sub> | | -1 | 6 | V | | OL_ON pin voltage, V <sub>OL_ON</sub> | | -1 | 6 | V | | DIAG_EN pin voltage, V <sub>DIAG_EN</sub> | | -1 | 6 | V | | Sense pin voltage, V <sub>SNS</sub> | | -1 | 6 | V | | FAULT pin voltage, V <sub>FAULT</sub> | | -1 | 6 | V | | Reverse ground current, I <sub>GND</sub> | V <sub>S</sub> < 0 V | | -50 | mA | | Maximum junction temperature, T <sub>J</sub> | | | 150 | °C | | Storage temperature, T <sub>stg</sub> | | -65 | 150 | °C | <sup>(1)</sup> Operation outside the Absolute Maximum Ratings may cause permanent device damage. Absolute Maximum Ratings do not imply functional operation of the device at these or any other conditions beyond those listed under Recommended Operating Conditions. If used outside the Recommended Operating Conditions but within the Absolute Maximum Ratings, the device may not be fully functional, and this may affect device reliability, functionality, performance, and shorten the device lifetime. ### 6.2 ESD Ratings | | | | | VALUE | UNIT | |----------------------|-------------------------|------------------------------------------------------------------------------------------|---------------------------------|-------|------| | | | Human body model (HBM), per<br>ANSI/ESDA/JEDEC JS-001 <sup>(1)</sup> | All pins except VS and VOUT | ±2000 | V | | V <sub>ESD</sub> | Electrostatic discharge | Human body model (HBM), per<br>ANSI/ESDA/JEDEC JS-001 <sup>(1)</sup> | VS and VOUT with respect to GND | ±4000 | V | | | | Charged device model (CDM), per JEDEC specification JESD22-C101, all pins <sup>(2)</sup> | All pins | ±750 | V | | V <sub>(ESD4)</sub> | Electrostatic discharge | Contact discharge, per IEC 61000-4-2 (3) | VS and VOUT | ±8000 | V | | V <sub>(EFT)</sub> | Electrostatic discharge | Electrical fast transient, per IEC 61000-4-4 (3) | VS and VOUT | ±2000 | V | | V <sub>(surge)</sub> | Electrostatic discharge | Surge protection with 42 $\Omega$ , per IEC 61000-4-5; 1.2/50 $\mu s^{(4)}$ | VS and VOUT | ±1000 | V | - (1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process. - (2) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process. - (3) Tested with application circuit and supply voltage (VS) of 24-V, ENx pins High (Output Enabled) and and EN pins Low (Outputs Disabled). - (4) Tested with application circuit and supply voltage (VS) of 24-V, ENx pins High (Output Enabled) and and EN pins Low (Outputs Disabled). External TVS at VS and VOUT required. Please refer to the IEC 61000-4-5 Surge section. ### **6.3 Recommended Operating Conditions** over operating free-air temperature range (unless otherwise noted) (1) | | | MIN | MAX | UNIT | |-----------------------|---------------------------------------|-----|-----|------| | V <sub>S_OP_NOM</sub> | Nominal supply voltage <sup>(1)</sup> | 6.0 | 60 | V | | V <sub>EN</sub> | Enable voltage | -1 | 5.5 | V | | V <sub>OL_ON</sub> | OL_ON pin voltage, V <sub>OL_ON</sub> | -1 | 5.5 | V | | V <sub>DIAG_EN</sub> | Diagnostic Enable voltage | -1 | 5.5 | V | | V <sub>FAULT</sub> | FAULT pin voltage | -1 | 5.5 | V | 資料に関するフィードバック (ご意見やお問い合わせ) を送信 Copyright © 2024 Texas Instruments Incorporated ## 6.3 Recommended Operating Conditions (続き) over operating free-air temperature range (unless otherwise noted) (1) | | | MIN | MAX | UNIT | |------------------|--------------------------------|-----|-----|------| | V <sub>SNS</sub> | Sense voltage | -1 | 5.5 | V | | T <sub>A</sub> | Operating free-air temperature | -40 | 125 | °C | <sup>(1)</sup> All operating voltage conditions are measured with respect to device GND ### **6.4 Thermal Information** | | | TPS28 | TPS281C100x | | | |-----------------------|----------------------------------------------|------------|--------------|------|--| | | THERMAL METRIC <sup>(1)</sup> (2) | DNT (WSON) | PWP (HTSSOP) | UNIT | | | | | 12 PINS | 14 PINS | | | | R <sub>0JA</sub> | Junction-to-ambient thermal resistance | 36.9 | TBD | °C/W | | | R <sub>0JC(top)</sub> | Junction-to-case (top) thermal resistance | 24.4 | TBD | °C/W | | | $R_{\theta JB}$ | Junction-to-board thermal resistance | 13.7 | TBD | °C/W | | | ΨЈТ | Junction-to-top characterization parameter | 0.4 | TBD | °C/W | | | ΨЈВ | Junction-to-board characterization parameter | 13.7 | TBD | °C/W | | | R <sub>0JC(bot)</sub> | Junction-to-case (bottom) thermal resistance | 1.1 | TBD | °C/W | | <sup>(1)</sup> For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application note. ### 6.5 Electrical Characteristics $V_S$ = 6 V to 60 V, $T_J$ = -40°C to 150°C (unless otherwise noted) | | PARAMETER | TEST CONDITIONS | | MIN | TYP | MAX | UNIT | | | | | | |-------------------------------|--------------------------------------------------------------------|------------------------------------------------------------------------------------|--------------------------------|-----|------|------|------|--|--|--|--|--| | VS SUPPLY VOLTAGE AND CURRENT | | | | | | | | | | | | | | IL <sub>NOM</sub> | Continuous load current | V <sub>EN</sub> = HI | T <sub>AMB</sub> = 85°C | | 4.5 | | Α | | | | | | | | Total device idle state | VS ≤ 60 V, V <sub>EN</sub> = | T <sub>J</sub> = -40°C to 85°C | | 1 | 1.3 | mA | | | | | | | I <sub>IDLE, VS</sub> | current (including MOSFET) with diagnostics disabled | $V_{DIAG\_EN} = LO, V_{OUT} = 0$ | T <sub>J</sub> = 150°C | | | 1.5 | mA | | | | | | | I <sub>IDLE,</sub><br>VS_DIAG | V <sub>S</sub> standby idle state current with diagnostics enabled | $VS \le 60 \text{ V, V}_{EN} = $ $LO, V_{DIAG\_EN} = HI, V_{OUT} $ $= 0 \text{ V}$ | | | 1.2 | 1.7 | mA | | | | | | | I <sub>Q, VS</sub> | V <sub>S</sub> quiescent current with diagnostics disabled | V <sub>EN</sub> = HI, V <sub>DIAG_EN</sub> = LO | I <sub>OUT</sub> = 0A | | 0.98 | 1.3 | mA | | | | | | | I <sub>Q, VS_DIAG</sub> | V <sub>S</sub> quiescent current with diagnostics enabled | V <sub>ENx</sub> = HI, V <sub>DIAG_EN</sub> = HI | I <sub>OUT</sub> = 0A | | 1.2 | 1.5 | mA | | | | | | | I <sub>OUT(OFF)</sub> | Output leakage current | VS ≤ 60 V,<br>V <sub>EN</sub> = 0 V, Rload = 100k | | | | 0.4 | μA | | | | | | | I <sub>OUT(OFF,SIN</sub> | | VS ≤ 60 V, | $T_J = -40$ °C to 85°C | | 2.1 | 2.8 | mA | | | | | | | K) | Output sink current | $V_{EN} = 0 \text{ V}, V_{OUT} = 24\text{V},$<br>$V_{DIAG} = 0\text{V}$ | T <sub>J</sub> = 150°C | | 2.3 | 2.6 | mA | | | | | | | | | VS ≤ 60 V, | T <sub>J</sub> = -40°C to 85°C | | | 0.9 | V | | | | | | | V <sub>OUT(OFF)</sub> | Output floating voltage | $V_{EN} = 0 \text{ V}, V_{OUT} \text{ floating},$<br>$V_{DIAG} = 0 \text{ V}$ | T <sub>J</sub> = 150°C | | | 0.9 | V | | | | | | | VS UNDER | VOLTAGE LOCKOUT (UVI | LO) INPUT | | | | | | | | | | | | V <sub>S,UVLOR</sub> | V <sub>S</sub> undervoltage lockout rising | Measured with respect to | 5.0 | 5.4 | 5.75 | V | | | | | | | | V <sub>S,UVLOF</sub> | V <sub>S</sub> undervoltage lockout falling | Measured with respect to | the GND pin of the device | 4.1 | 4.5 | 4.85 | V | | | | | | 資料に関するフィードバック(ご意見やお問い合わせ)を送信 1 -older Links: TPS281C100 English Data Sheet: SLVSH72 <sup>(2)</sup> The thermal parameters are based on a 4-layer PCB according to the JESD51-5 and JESD51-7 standards. $V_S$ = 6 V to 60 V, $T_J$ = -40°C to 150°C (unless otherwise noted) | | PARAMETER | TEST CO | ONDITIONS | MIN | TYP | MAX | UNIT | |------------------------------------|-------------------------------------------------------------------------------|--------------------------------------------------------------------|---------------------------------------------------------------|------|---------------------|-------------------------------------|--------| | VDS CLAM | P | | | | | | | | V <sub>DS.Clamp</sub> | V <sub>DS</sub> clamp voltage | FET current = 10 mA | V <sub>S</sub> = 24 V | 64 | 75 | 81 | V | | V DS,Clamp | VDS clamp voltage | TET GUITGIR - TO TILA | V <sub>S</sub> = 6 V | 48 | 53 | 58 | V | | RON CHAR | RACTERISTICS | | | | | | | | R <sub>ON</sub> | On-resistance<br>(Includes MOSFET and<br>package) | $0.5A \le I_{OUT} \le 3A, V_S = 6$<br>V to 60 V | T <sub>J</sub> = 25°C | | 83 | | mΩ | | _ | On-resistance | $0.5A \le I_{OUT} \le 3A, V_S = 6$ | T <sub>J</sub> = 125°C | | | 168 | mΩ | | R <sub>ON</sub> | (Includes MOSFET and package) | V to 60 V | T <sub>J</sub> = 150°C | | | 180 | mΩ | | R <sub>ON(REV)</sub> | On-resistance during reverse polarity | $0.5A \le I_{OUT} \le 3A, V_S = -$<br>24V | T <sub>J</sub> = -40°C to 150°C | | | 180 | mΩ | | R <sub>ON_AUX</sub> | VS to VOUT On-<br>resistance<br>High Accuracy Sense<br>Mode | V <sub>S</sub> = 24V, I <sub>OUT</sub> = 40 mA<br>OL_ON=DIAG_EN=5V | T <sub>J</sub> = -40°C to 150°C | | 4.7 | 12 | Ω | | CURRENT | LIMIT CHARACTERISTIC | S | | | | | | | | | | <sub>ICL, typ</sub> = 5.26 A | | 52.6 | | A × kΩ | | | Current Limit Ratio | | <sub>ICL, typ</sub> = 4.15 A | | 51.9 | | A × kΩ | | K <sub>CL</sub> | | | <sub>ICL, typ</sub> = 3.04 A | | 50.8 | | A × kΩ | | | | | <sub>ICL, typ</sub> = 1.98 A | - | 49.5 | | A × kΩ | | | | | <sub>ICL, typ</sub> = 0.96 A | | 48 | | A × kΩ | | I <sub>LIM_STARTU</sub><br>P | Peak current limit when switch is enabled (A version) | | $R_{ILIM} = 10k\Omega$ to $50k\Omega$ | | 2 × I <sub>CL</sub> | 6.5 | А | | t <sub>LIM_STARTU</sub><br>P_DELAY | Delay time for device to remain in I <sub>LIM_STARTUP</sub> level (A Version) | | | | | 12 | ms | | | | | $R_{ILIM} = 50 \text{ k}\Omega$ | 0.73 | 0.96 | 1.11 | Α | | | | | $R_{ILIM} = 25 \text{ k}\Omega$ | 1.5 | 1.98 | 2.3 | Α | | | | | $R_{ILIM} = 16.7 \text{ k}\Omega$ | 2.3 | 3.04 | 3.5 | Α | | I <sub>CL</sub> | Current Limit level | Short circuit condition, | $R_{ILIM}$ = 12.5 k $\Omega$ | 3.15 | 4.15 | 4.77 | Α | | 02 | | V <sub>DS</sub> = 1 V | R <sub>ILIM</sub> = 10 kΩ | 4 | 5.26 | 6.3 | Α | | | | | $R_{ILIM}$ = GND, open, or out of range(< 5kΩ, and > 150kΩ) | 0.35 | 0.48 | 0.6 | Α | | I <sub>CL_LINPK</sub> | Overcurrent Limit<br>Threshold <sup>(1)</sup> | Overload condition | R <sub>ILIM</sub> = 25kΩ | | | 1.5 × I <sub>CL</sub> | Α | | | | | R <sub>ILIM</sub> = 50kΩ | | | 4 × I <sub>CL</sub> | Α | | I <sub>CL_ENPS</sub> | Peak current enabling into permanent short | | $R_{ILIM} = 25k\Omega$ | | | 3.3 × I <sub>CL</sub> | Α | | | | | R <sub>ILIM</sub> short to GND | | | 5.7 × I <sub>CL</sub> | Α | | I <sub>CL_ENPS2</sub> | Peak current enabling into permanent short | | R <sub>ILIM</sub> = 10 kΩ, t < I <sub>LIM_STARTUP_DELAY</sub> | | | 2 ×<br>I <sub>LIM_START</sub><br>UP | А | | t <sub>IOS</sub> | Short circuit response time | VS = 24V | | | 0.5 | | μs | | THERMAL | SHUTDOWN CHARACTE | RISTICS | | | | ' | | | T <sub>ABS</sub> | Thermal shutdown | | | 165 | 185 | | °C | $V_S$ = 6 V to 60 V, $T_J$ = -40°C to 150°C (unless otherwise noted) | | PARAMETER | TEST CONDITIONS | | MIN | TYP | MAX | UNIT | |---------------------------------|---------------------------------------------------------------------------------------|---------------------------------------------------------------------|--------------------------------------------------------|-----|------------|-----|------| | T <sub>REL</sub> | Relative thermal shutdown | | | | 77 | | °C | | t <sub>RETRY</sub> | Retry time (2) | Time from fault shutdown (thermal shutdown). | until switch re-enable | | 2 | | ms | | Fault<br>Response | Fault reponse to Thermal<br>Shutdown | | | | Auto-retry | | | | T <sub>HYS</sub> | Absolute Thermal shutdown hysteresis | | | | 10 | | °C | | FAULT PIN | CHARACTERISTICS | | | | | ' | | | V <sub>FAULT</sub> | FAULT low output voltage | I <sub>FAULT</sub> = 2.5 mA | | | | 0.5 | V | | t <sub>FAULT_BLAN</sub><br>KING | Fault blanking time<br>during startup (A and B<br>Version) | | V <sub>DIAG_EN</sub> = 5 V, V <sub>EN</sub> = 0 to 5 V | | | 12 | ms | | t <sub>FAULT_FLT</sub> | Fault indication-time | Time between fault and F | AULT asserting | | | 75 | μs | | t <sub>FAULT_SNS</sub> | Fault indication-time | V <sub>DIAG_EN</sub> = 5 V<br>Time between fault and I <sub>S</sub> | <sub>NS</sub> settling at V <sub>SNSFH</sub> | | | 106 | μs | | CURRENT | SENSE CHARACTERISTIC | CS | | , | | ' | | | I <sub>KSNS2_EN</sub> | Load current supported to enable K <sub>SNS2</sub> when in K <sub>SNS</sub> Mode | V <sub>EN</sub> = V <sub>DIAG_EN</sub> = 5 V, V <sub>OI</sub> | <sub>ON</sub> = GND | 21 | 25 | 30 | mA | | I <sub>KSNS2_DIS</sub> | Load current to disable K <sub>SNS2</sub> when in K <sub>SNS2</sub> Mode | V <sub>EN</sub> = V <sub>DIAG_EN</sub> = 5 V, V <sub>OL</sub> | 75 | 85 | 105 | mA | | | K <sub>SNS</sub> | Current sense ratio -<br>Standard Sensing<br>I <sub>OUT</sub> / I <sub>SNS</sub> | I <sub>OUT</sub> = 1 A, V <sub>OL_ON</sub> = GND | | 800 | | A/A | | | K <sub>SNS2</sub> | Current sense ratio -<br>High Accuracy Sensing<br>I <sub>OUT</sub> / I <sub>SNS</sub> | I <sub>OUT</sub> = 20 mA, V <sub>OL_ON</sub> = 5 | V | | 24 | | A/A | $V_S$ = 6 V to 60 V, $T_J$ = -40°C to 150°C (unless otherwise noted) | | PARAMETER | TEST ( | CONDITIONS | MIN | TYP | MAX | UNIT | |---------------------|-----------------------------------------------------------|--------------------------------------------------------------------------|---------------------------|-----------|--------|---------|------| | | | I <sub>OUT</sub> = 4 A | | | 5 | | mA | | | | | IOUT - 4 A | -4 | | 6 | % | | | | | I <sub>OUT</sub> = 3.5 A | | 4.375 | | mA | | | | | 1 <sub>OUT</sub> = 3.3 A | -4 | | 4 | % | | | | | I - 2 A | | 3.75 | | mA | | | | | I <sub>OUT</sub> = 3 A | -4 | | 4 | % | | | | | I - 2 A | | 2.5 | | mA | | | | | I <sub>OUT</sub> = 2 A | -4 | | 4 | % | | | | | | | 1.25 | | mA | | | | | I <sub>OUT</sub> = 1 A | -4 | | 4 | % | | | Current sense current | V <sub>EN</sub> = V <sub>DIAG</sub> EN = 5 | | | 0.9375 | | mA | | SNS | | V, V <sub>OL_ON</sub> = GND | I <sub>OUT</sub> = 0.75 A | -6 | | 6 | % | | | | | | | 0.625 | | mA | | | | | I <sub>OUT</sub> = 0.5 A | -6 | | 6 | % | | | | | | | 0.3125 | | mA | | | | | I <sub>OUT</sub> = 250 mA | -10 | | 10 | % | | | | | I <sub>OUT</sub> = 150 mA | | 0.1875 | | mA | | | | | | -10 | | 10 | % | | | | | | | 0.075 | | mA | | | | | I <sub>OUT</sub> = 60 mA | -25 | | 25 | % | | | | | | | 0.0375 | | mA | | | | | $I_{OUT} = 30 \text{ mA}$ | -25 | | 25 | % | | | | V <sub>EN</sub> = V <sub>DIAG_EN</sub> = 5<br>V, V <sub>OL_ON</sub> = 5V | | | 0.833 | 20 | mA | | | | | I <sub>OUT</sub> = 20 mA | <u>–6</u> | | 6 | | | | | | | | 0.404 | | mA | | | | | I <sub>OUT</sub> = 10 mA | -10 | 0.404 | 10 | | | | Current sense current | | I <sub>OUT</sub> = 4 mA | 10 | 0.161 | 10 | mA | | I <sub>SNS2</sub> | and accuracy for high | | | -12.5 | 0.101 | 12.5 | % | | | accuracy sense mode | | I <sub>OUT</sub> = 2 mA | -12.5 | 0.0800 | 12.5 | mA | | | | | | -15 | 0.0000 | 15 | | | | | | | -13 | 0.0395 | 13 | mA | | | | | I <sub>OUT</sub> = 1 mA | -20 | 0.0393 | 20 | % | | CNC DIN ( | CHARACTERISTICS | | | -20 | | 20 | 70 | | JNJ PIN C | PHARACIERISTICS | V | | 4.5 | 5 | 5.77 | V | | V | V <sub>SNS</sub> fault high-level | V <sub>DIAG_EN</sub> = 5 V | -Opon | 3.3 | 3.95 | 4.4 | | | $V_{SNSFH}$ | V SNS Tautt High-level | $V_{DIAG\_EN} = 3.3 \text{ V, R}_{SNS}$ | -орен | 2.9 | 3.95 | 3.5 | | | 1 | I foult high lavel | V <sub>DIAG_EN</sub> = V <sub>IH</sub> | | | | 3.5 | | | SNSFLT | I <sub>SNS</sub> fault high-level | V <sub>DIAG_EN</sub> > V <sub>IH,DIAG_EN</sub> | 5.2 | 6.4 | 4.0 | mA<br>a | | | SNSleak | I <sub>SNS</sub> leakage | $V_{DIAG\_EN} = 5 \text{ V, IL} = 0 \text{ r}$ | IIA | 5.0 | | 1.3 | μA | | V <sub>S_ISNS</sub> | V <sub>S</sub> headroom needed for full current sense and | V <sub>DIAG_EN</sub> = 3.3V | | 5.9 | | | V | | 5_13113 | fault functionality | V <sub>DIAG_EN</sub> = 5V | | 6.7 | | | V | | OPEN LO | AD DETECTION CHARACT | ERISTICS | | 1 | | | | | V <sub>OL_OFF</sub> | OFF state open-load (OL) detection voltage | V <sub>EN</sub> = 0 V, V <sub>DIAG_EN</sub> = 5 | 5 V | 1.4 | 2 | 2.5 | V | Copyright © 2024 Texas Instruments Incorporated 10 $V_S$ = 6 V to 60 V, $T_J$ = -40°C to 150°C (unless otherwise noted) | _ | PARAMETER | TEST CONDITIONS | | MIN | TYP | MAX | UNIT | |--------------------------------|---------------------------------------------------|--------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------|-----|-----|------|------| | | OFF state open-load | | V <sub>S</sub> = 6V | 110 | 125 | 135 | kΩ | | R <sub>OL_OFF</sub> | (OL) detection internal | V <sub>EN</sub> = 0 V, V <sub>DIAG_EN</sub> = 5 | V <sub>S</sub> = 24V | 114 | 140 | 166 | kΩ | | | pull-up resistor | | V <sub>S</sub> = 48V | 120 | 140 | 166 | kΩ | | t <sub>OL_OFF</sub> | OFF state open-load (OL) detection deglitch time | V <sub>EN</sub> = 0 V, V <sub>DIAG_EN</sub> = 5 V<br>duration longer than t <sub>OL</sub> . 0 | , When Vs – V <sub>OUT</sub> < V <sub>OL</sub> ,<br>Open load detected. | | 480 | 1050 | μs | | t <sub>OL_OFF_1</sub> | OL_OFF and STB indication-time from EN falling | V <sub>EN</sub> = 5 V to 0 V, V <sub>DIAG_EN</sub><br>I <sub>OUT</sub> = 0 mA, V <sub>OUT</sub> = Vs - | | | 310 | 905 | μs | | t <sub>OL_OFF_2</sub> | OL and STB indication-<br>time from DIA_EN rising | $V_{EN} = 0$ V, $V_{DIAG\_EN} = 0$ V<br>$I_{OUT} = 0$ mA, $V_{OUT} = V_S$ | to 5 V<br>V <sub>OL</sub> | | | 1080 | μs | | OL_ON PIN | CHARACTERISTICS | | | | | | | | V <sub>IL, OL_ON</sub> | Input voltage low-level | | | | | 8.0 | V | | V <sub>IH, OL_ON</sub> | Input voltage high-level | | | 1.5 | | | V | | V <sub>IHYS</sub> ,<br>OL_ON | Input voltage hysteresis | | | | 282 | | mV | | R <sub>OL_ON</sub> | Internal pulldown resistor | | | 0.7 | 1 | 1.3 | МΩ | | I <sub>IL_OL_ON</sub> | Input current low-level | V <sub>OL_ON</sub> = -1 V | | -25 | | 0 | μΑ | | I <sub>IL, OL_ON</sub> | Input current low-level | V <sub>OL_ON</sub> = 0.8 V | | 0.6 | .8 | 1.2 | μΑ | | I <sub>IH, OL_ON</sub> | Input current high-level | V <sub>OL_ON</sub> = 5 V | | 3 | 5 | 7 | μΑ | | DIAG_EN P | IN CHARACTERISTICS | | | | , | | | | V <sub>IL, DIAG_EN</sub> | Input voltage low-level | No GND Network | | | | 8.0 | V | | V <sub>IH, DIAG_EN</sub> | Input voltage high-level | No GND Network | | 1.5 | | | V | | V <sub>IHYS</sub> ,<br>DIAG_EN | Input voltage hysteresis | | | | 275 | | mV | | R <sub>DIAG_EN</sub> | Internal pulldown resistor | | | 200 | 350 | 500 | kΩ | | I <sub>IL, DIAG_EN</sub> | Input current low-level | $V_{DIAG\_EN} = 0.8 \text{ V}, V_{EN} = 0.8 \text{ V}$ | / | | 2.9 | | μΑ | | I <sub>IH, DIAG_EN</sub> | Input current high-level | V <sub>DIAG_EN</sub> = 5 V | | | 14 | | μΑ | | EN PIN CHA | ARACTERISTICS | | | | , | | | | V <sub>IL, EN</sub> | Input voltage low-level | No GND Network | | | | 8.0 | V | | $V_{\text{IH, EN}}$ | Input voltage high-level | No GND Network | | 1.5 | | | V | | V <sub>IHYS, EN</sub> | Input voltage hysteresis | | | | 280 | | mV | | R <sub>EN</sub> | Internal pulldown resistor | | | 200 | 350 | 500 | kΩ | | I <sub>IL, EN</sub> | Input current low-level | V <sub>EN</sub> = 0.8 V | | | 2.2 | | μΑ | | I <sub>IH, EN</sub> | Input current high-level | V <sub>EN</sub> = 5 V | | | 14 | | μΑ | <sup>(1)</sup> The maximum current output under overload condition before current limit regulation. <sup>(2)</sup> Data not tested in production. # **6.6 SNS Timing Characteristics** $V_S$ = 6 V to 60 V, $T_J$ = -40°C to 150°C (unless otherwise noted), parameters not tested in production | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | | | | | |--------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-----|-----|------|--|--|--|--| | SNS TIMING - CURRENT SENSE | | | | | | | | | | | | tavasavi | Settling time from rising edge of DIAG_EN | $V_{EN}$ = 5 V, $V_{DIAG\_EN}$ = 0 V to 5 V, $V_{OL\_ON}$ = 0 V , $R_{SNS}$ = 1 k $\Omega$ , $I_L$ = 1A | | | 15 | μs | | | | | | <sup>t</sup> snsion1 | 50% of V <sub>DIAG_EN</sub> to 90% of settled ISNS | $V_{EN} = 5 \text{ V}, V_{DIAG\_EN} = 0 \text{ V to 5 V}, \\ V_{OL\_ON} = 0 \text{ V}, \\ R_{SNS} = 1 \text{ k}\Omega, I_L = 50 \text{ mA}$ | | | 80 | μs | | | | | | t <sub>SNSION2</sub> | Settling time from rising edge of EN and DIAG_EN 50% of V <sub>DIAG_EN</sub> V <sub>EN</sub> to 90% of settled ISNS | $V_{EN} = V_{DIAG\_EN} = 0 \text{ V to 5 V}$<br>$V_{S} = 24 \text{V R}_{SNS} = 1 \text{ k}\Omega, \text{ I}_{L} = 1\text{A}$ | | | 150 | μs | | | | | | t <sub>SNSION3</sub> | Settling time from rising edge of EN 50% of V <sub>EN</sub> to 90% of settled ISNS | $V_{EN}$ = 0 V to 5 V, $V_{DIAG\_EN}$ = 5 V<br>$R_{SNS}$ = 1 k $\Omega$ , $I_L$ = 1A | | | 150 | μs | | | | | | t <sub>SNSION4</sub> | Settling time from rising edge of OL_ON 50% of V <sub>OL_ON</sub> to 90% of settled ISNS | $V_{OL\_ON}$ = 0 to 5V, $V_{EN}$ = $V_{DIAG\_EN}$ = 5<br>V $R_{SNS}$ = 1 k $\Omega$ , $I_L$ = 6mA | | | 60 | μs | | | | | | t <sub>SNSION5</sub> | Settling time from falling edge of $I_L < I_{KSNS2\_EN}$ to 90% of settled ISNS | $V_{OL\_ON} = V_{EN} = V_{DIAG\_EN} = 5 V$<br>$R_{SNS} = 1 \text{ k}\Omega, I_L = 100 \text{ mA to } 10\text{mA}$ | | | 60 | μs | | | | | | t <sub>SNSION6</sub> | Settling time from Rising edge of $I_L > I_{KSNS2\_DIS.}$ to 90% of settled ISNS | $V_{OL\_ON} = V_{EN} = V_{DIAG\_EN} = 5 \text{ V}$<br>$R_{SNS} = 1 \text{ k}\Omega, I_L = 10 \text{ mA to } 100\text{mA}$ | | | 60 | μs | | | | | | t <sub>KSNS2_DIS_</sub><br>DGL | Deglitch time for transition of $I_L > I_{KSNS2\_DIS.}$ | $V_{OL\_ON} = V_{EN} = V_{DIAG\_EN} = 5 \text{ V}$<br>$R_{SNS} = 1 \text{ k}\Omega, I_L = 10 \text{ mA to } 100\text{mA}$ | | | 30 | μs | | | | | | t <sub>SNSIOFF</sub> | Settling time from falling edge of DIAG_EN | $V_{EN}$ = 5 V, $V_{DIAG\_EN}$ = 5 V to 0 V<br>$R_{SNS}$ = 1 k $\Omega$ , $R_L$ = 48 $\Omega$ | | | 20 | μs | | | | | | t <sub>SETTLEH</sub> | Settling time from rising edge of load step. 50% of $V_{OL\_ON}$ to 90% of settled ISNS | $V_{EN} = V_{DIAG\_EN} = 5 \text{ V}$<br>$R_{SNS} = 1 \text{ k}\Omega, I_{OUT} = 0.5 \text{ A to } 3 \text{ A}$ | | | 20 | μs | | | | | | t <sub>SETTLEL</sub> | Settling time from falling edge of load step. 50% of V <sub>OL_ON</sub> to 10% of settled ISNS | $V_{EN} = V_{DIAG\_EN} = 5 \text{ V}$<br>$R_{SNS} = 1 \text{ k}\Omega, I_{OUT} = 3 \text{ A to } 0.5 \text{ A}$ | | | 20 | μs | | | | | | t <sub>TIMEOUT</sub> | Time to indicate VSNSFH due to VS-VOUT>2V. From rising edge of EN, DIAG_EN and OL_ON 50% of V <sub>DIA_EN</sub> V <sub>EN</sub> V <sub>OL_ON</sub> to 50% of rising edge of VSNSFH | $\begin{split} &V_{DIAG\_EN} = V_{EN} = V_{OL\_ON} = 0 \text{ V to 5 V} \\ &R_{SNS} = 1 \text{ k}\Omega, I_{OUT} = 5 \text{ mA} \\ &C_{OUT} = 50 \mu F \end{split}$ | | 245 | | μs | | | | | | t <sub>SNSFH</sub> | Assertion time for SNSFH<br>From 50% rising edge of VSNSFH<br>to 50% of falling edge of VSNSFH | $\begin{split} &V_{DIAG\_EN} = V_{EN} = V_{OL\_ON} = 0 \text{ V to 5 V} \\ &R_{SNS} = 1 \text{ k}\Omega, I_{OUT} = 5 \text{ mA} \\ &C_{OUT} = 15 \mu F \end{split}$ | 60 | | | μs | | | | | ## **6.7 Switching Characteristics** $V_S$ = 6 V to 60 V, $T_J$ = -40°C to +150°C (unless otherwise noted), $C_{OUT}$ = 22nF | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |------------------------------------|----------------------------------------------|-----------------------------------------------------------------------------------------------------|-----|-----|-----|------| | t <sub>DR</sub> | Turnon delay time (from delay or diagnostic) | $V_S$ = 24 V, $R_L$ = 48 $\Omega$ 50% of EN to 20% of VOUT | | 17 | 45 | μs | | t <sub>DF</sub> | Turnoff delay time | $V_S$ = 24 V, $R_L$ = 48 $\Omega$ 50% of EN to 80% of VOUT | 10 | 18 | 26 | μs | | SR <sub>R</sub> | VOUT rising slew rate | $V_S$ = 24 V, 20% to 80% of $V_{OUT}$ , $R_L$ = 48 $\Omega$ | 2.3 | 3.6 | 4.6 | V/µs | | SR <sub>F</sub> | VOUT falling slew rate | $V_S$ = 24 V, 80% to 20% of $V_{OUT}$ , $R_L$ = 48 $\Omega$ | 2.3 | 3.5 | 4.8 | V/µs | | t <sub>ON</sub> | Turnon time | $V_S$ = 24 V, $R_L$ = 48 $\Omega$ 50% of EN to 80% of VOUT | | 20 | 40 | μs | | t <sub>OFF</sub> | Turnoff time | $V_S$ = 24 V, $R_L$ = 48 $\Omega$ 50% of EN to 20% of VOUT | | 20 | 40 | μs | | t <sub>ON</sub> - t <sub>OFF</sub> | Turnon and off matching | 1ms ON time switch enable pulse Vs = 24 V, $R_L$ = 48 $\Omega$ | -25 | | 45 | μs | | $\Delta_{PWM}$ | PWM accuracy - average load current | 200- $\mu$ s enable pulse, V <sub>S</sub> = 24 V, R <sub>L</sub> = 48 $\Omega$ F = f <sub>max</sub> | -15 | | 15 | % | 資料に関するフィードバック(ご意見やお問い合わせ)を送信 13 Product Folder Links: *TPS281C100*English Data Sheet: SLVSH72 ### 6.8 Typical Characteristics 図 6-1. On-Resistance (R<sub>ON</sub>) vs Temperature vs VS Supply Voltage 図 6-2. Quiescent Current (I<sub>Q, VS</sub>) From VS Input Supply vs Temperature vs VS Voltage 図 6-3. Idle State Current (I<sub>IDLE, VS</sub>) From VS Input Supply vs Temperature vs VS Voltage ☑ 6-4. Turn-on Delay Time (t<sub>DR</sub>) vs Temperature vs VS Voltage 図 6-5. Turn-off Delay Time (t<sub>DF</sub>) vs Temperature vs VS Voltage 図 6-6. Turn-on Time (t<sub>ON</sub>) vs Temperature vs VS Voltage ## **6.8 Typical Characteristics (continued)** Voltage 図 6-8. Current Sense Ratio (KSNS) vs Temperature vs Load Current 図 6-9. Current Sense Ratio (KSNS<sub>2</sub>) vs **Temperature vs Load Current** 図 6-10. Current Limit Ratio (K<sub>CL</sub>) vs Temperature vs R<sub>ILIM</sub> 15 ### 7 Parameter Measurement Information 図 7-1. Parameter Definitions (1) Rise and fall time of $V_{\text{EN}}$ is 100 ns. 図 7-2. Switching Characteristics Definitions Rise and fall times of control signals are 100 ns. Control signals include: EN, DIA\_EN. 図 7-3. SNS Timing Characteristics Definitions 17 English Data Sheet: SLVSH72 ### 8 Detailed Description ### 8.1 Overview The TPS281C100 is a single-channel, fully-protected, high-side power switch with an integrated NMOS power FET and charge pump. Full diagnostics and high-accuracy current-sense features enable intelligent control of the load. Low logic high threshold, VIH, of 1.5V on the input pins allow use of MCU's down to 1.8V. A programmable current-limit function greatly improves the reliability of the whole system. The device diagnostic reporting has two pins to support both digital status and analog current-sense output, both of which can be set to the high-impedance state when diagnostics are disabled, for multiplexing the MCU analog or digital interface among devices. The digital status report is implemented with an open-drain structure on the fault pin. When a fault condition occurs, the pin is pulled down to GND. An external pullup is required to match the microcontroller supply level. High-accuracy current sensing allows a better real-time monitoring effect and more-accurate diagnostics without further calibration. A current mirror is used to source 1 / K<sub>SNS</sub> of the load current, which is reflected as voltage on the SNS pin. K<sub>SNS</sub> is a constant value across temperature and supply voltage. The SNS pin can also report a fault by forcing a voltage of V<sub>SNSFH</sub> that scales with the diagnostic enable voltage so that the max voltage seen by the system's ADC is within an acceptable value. This removes the need for an external zener diode or resistor divider on the SNS pin. The external high-accuracy current limit allows setting the current limit value by application. It highly improves the reliability of the system by clamping the inrush current effectively under start-up or short-circuit conditions. Also, it can save system costs by reducing PCB trace, connector size, and the preceding power-stage capacity. An internal current limit can also be implemented in this device. The lower value of the external or internal current-limit value is applied. An active drain to source voltage clamp is built in to address switching off the energy of inductive loads, such as relays, solenoids, pumps, motors, and so forth. During the inductive switching-off cycle, both the energy of the power supply (E<sub>BAT</sub>) and the load (E<sub>LOAD</sub>) are dissipated on the high-side power switch itself. With the benefits of process technology and excellent IC layout, the TPS281C100x device can achieve excellent energy dissipation capacity, which can help save the external free-wheeling circuitry in most cases. The TPS281C100x device can be used as a high-side power switch for a wide variety of resistive, inductive, and capacitive loads, including the low-wattage bulbs, LEDs, relays, solenoids, and heaters. 資料に関するフィードバック(ご意見やお問い合わせ)を送信 ### 8.2 Functional Block Diagram #### 8.3 Device Functional Modes ### 8.4 Working Mode The four working modes in the device are normal mode, normal mode with diagnostics, idle mode and idle mode with diagnostics. Normal mode is when EN is high and DIAG\_EN is low. In this mode, VS is having quiescent current of $I_{Q,VS}$ , and the main FET is ON. With DIAG EN low, no current sense information is available through the SNS pin. Normal mode with Diagnostics is when both EN and DIAG\_EN is high. In this mode, VS is having quiescent current of $I_{Q,VS\_DIAG}$ , and the main FET is ON. With DIAG\_EN high, current sense information will be available through the SNS pin. Idle mode is when both EN and DIAG\_EN low. In this mode, main FET is OFF, and VS is consuming a current of $I_{\text{IDLE,VS}}$ . There is extra current consumed in this state compared to the traditional shutdown state, due to having EFT detection circuitry being active. Additionally, there is a current sink at the output always active to keep the output near 0V. The output sink can sink up to $I_{\text{OUT}(\text{OFF,SINK})}$ . Idle mode with diagnostics is when EN is low and DIAG\_EN is high. In this mode, main FET is OFF, and VS is consuming a current of I<sub>IDLE,VS\_DIAG</sub>. With DIAG\_EN high, the output pullup circuitry is active for open-load and short-to-VS detection, and there is no active output sink. 図 8-1. Work-Mode State Machine ### 8.5 Feature Description #### 8.5.1 Accurate Current Sense The current-sense function is internally implemented, which allows a better real-time monitoring effect and more-accurate diagnostics without further calibration. A current mirror is used to source 1 / $K_{SNS}$ of the load current, flowing out to the external resistor between the SNS pin and GND, and reflected as voltage on the SNS pin. K<sub>SNS</sub> is the ratio of the output current and the sense current. The accuracy values of K<sub>SNS</sub> quoted in the electrical characteristics do take into consideration temperature and supply voltage. Each device was internally calibrated while in production, so post-calibration by users is not required in most cases. The maximum voltage out on the SNS pin is clamped to V<sub>SNSFH</sub> which is the fault voltage level. In order to make sure that this voltage is not higher than the system can tolerate, TI has correlated the voltage coming in on the DIAG\_EN pin with the maximum voltage out on the SNS pin. If DIAG\_EN is between $V_{IH}$ and 3.3 V, the maximum output on the SNS pin will be ~3.3 V. However, if the voltage at DIAG\_EN is above 3.3 V, then the fault SNS voltage, V<sub>SNSFH</sub>, will track that voltage up to 5 V. This is done because the GPIO voltage output that is powering the diagnostics through DIAG\_EN, will be close to the maximum acceptable ADC voltage within the same microcontroller. Therefore, the sense resistor value, R<sub>SNS</sub>, can be chosen to maximize the range of currents needed to be measured by the system. The R<sub>SNS</sub> value should be chosen based on application need. The maximum usable R<sub>SNS</sub> value is bounded by the ADC minimum acceptable voltage, V<sub>ADC.min</sub>, for the smallest load current needed to be measured by the system, I<sub>LOAD,min</sub>. The minimum acceptable R<sub>SNS</sub> value has to ensure the V<sub>SNS</sub> voltage is below the V<sub>SNSFH</sub> value so that the system can determine faults. This difference between the maximum readable current through the SNS pin, $I_{LOAD,max} \times R_{SNS}$ , and the $V_{SNSFH}$ is called the headroom voltage, V<sub>HR</sub>. The headroom voltage is determined by the system but is important so that there is a difference between the maximum readable current and a fault condition. Therefore, the minimum RSNS value has to be the V<sub>SNSFH</sub> minus the V<sub>HR</sub> times the sense current ratio, K<sub>SNS</sub> divided by the maximum load current the system needs to measure, $I_{LOAD,max}$ . This boundary equation can be seen in $\pm 1$ . 図 8-2. Voltage Indication on the Current-Sense Pin The maximum current the system wants to read, $I_{LOAD,max}$ , needs to be below the current limit threshold because once the current limit threshold is tripped the $V_{SNS}$ value will go to $V_{SNSFH}$ . Additionally, currents being measured should be below 4 A to ensure that the current sense output is not saturated. Product Folder Links: TPS281C100 資料に関するフィードバック(ご意見やお問い合わせ)を送信 21 図 8-3. Current-Sense and Current-Limit Block Diagram Since this scheme adapts based on the voltage coming in from the MCU. There is no need to have a zener diode on the SNS pin to protect from high voltages. #### 8.5.1.1 High Accuracy Sense Mode In some applications, having accurate current sensing at lower load currents can be critical to distinguish between a real load and a fault scenario such as an open load condition(Wire-Break). To address this challenge, TPS281C100 implements a high accuracy sense mode that enables customers to achieve $\pm 12.5\%$ at 4mA load. This mode will be activated when diagnostics are enabled(DIAG\_EN=HI), OL\_ON = HI and $I_{Load} < I_{KSNS2\_EN}$ . To achieve this high accuracy , the device increases its main path resistance to improve its sense accuracy while high accuracy sensing is active. TI recommends users to disable this accuracy sense mode by setting OL\_ON=LO if the load starts to increase beyond 20 mA. This will proactively prevent any higher power dissipation states. In other scenarios such as a sudden load step where the system might not be fast enough to react to the change in SNS output current. For this case, in order to prevent a high-power dissipation state given by the increased resistance. TPS281C100 senses the load flowing through the VS to VOUT path to be less than I<sub>KSNS2\_DIS</sub>. If the load increases beyond I<sub>KSNS2\_DIS</sub> the FET resistance will revert back to its lowest resistance and high accuracy sense mode will be disabled. This will result in FAULT being asserted to signal that high accuracy sense mode has been disabled. This will ensure the lowest power dissipation when higher loads are being driven. In addition to this, the user can PWM the OL\_ON pin to disable the high resistance mode and minimize power losses further. However, even if accuracy is achieved by the device; Depending on the current sense ratio, system ADCs can struggle to measure lower load currents accurately due to the low voltages that would need to be read by the ADC. As an example, a 6 mA $I_{Load}$ will be represented as ~7.5 mV using RSNS=1kOhm with a current sense ratio of 800. For a 10-bit 5 V ADC the 7.5 mV output is just over 1 LSB (4.88 mV). This does not provide enough margin to accurately measure this current for the ADC and likely a higher resolution would need to be used. Therefore, in order to enable lower ADC resolution requirements and to accurately sense low load currents when operating in high accuracy sense mode, TPS281C100 decreases its current sense ratio to 24. With a sense ratio of 24, the 6 mA $I_{Load}$ will be represented as 250 mV using RSNS=1kOhm when operating in high accuracy sense mode. This equals to 51 LSBs of margin for the same 10-bit ADC or even for an 8-bit ADC the output would still provide > 12 LSBs of headroom. Full Protection and Diagnostics for full device states. 表 8-1. Current Sensing Operation Modes | Conditions | EN | VOUT | OL_ON | KSNS | SNS | FAULT | Behavior | Recovery | | | | |--------------------------------------------|----|------|-------|------|------------------------------------------|-------|------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------|--|--|--| | Normal | L | L | L | 800 | 0 | Hi-Z | Normal | | | | | | Standard Sensing | Н | Н | L | 800 | I <sub>Load</sub> /<br>K <sub>SNS</sub> | Hi-Z | Normal | | | | | | High Accuracy<br>Sense<br>Normal Operation | Н | Н | Н | 24 | I <sub>Load</sub> /<br>K <sub>SNS2</sub> | Hi-Z | Enables low sense ratio for high accuracy sensing and FAULT stays Hi-Z since valid condition is met I <sub>Load</sub> <i<sub>KSNS2_EN.</i<sub> | | | | | | High Accuracy<br>Sense<br>Invalid Range | Н | Н | н | 800 | I <sub>Load</sub> /<br>K <sub>SNS</sub> | L | FAULT is asserted signaling that high accuracy sensing is not enabled since I <sub>Load</sub> >I <sub>KSNS2_DIS</sub> | Clears when load<br>falls below<br>I <sub>KSNS2_EN</sub> or<br>OL_ON is reset to<br>LO. | | | | 資料に関するフィードバック(ご意見やお問い合わせ)を送信 23 Product Folder Links: TPS281C100 English Data Sheet: SLVSH72 図 8-4. High Accuracy Sensing FAULT Indication ### 8.5.2 Programmable Current Limit A high-accuracy current limit allows higher reliability, which protects the power supply during short circuit or power up. Also, it can save system costs by reducing PCB traces, connector size, and the capacity of the preceding power stage. Current limit offers protection from overstressing to the load and integrated power FET. Current limit holds the current at the set value, and pulls up the SNS pin to $V_{SNSFH}$ and asserts the $\overline{FAULT}$ pin as diagnostic reports. The two current-limit thresholds are: - External programmable current limit: An external resistor, R<sub>ILIM</sub>is used to set the channel current limit. When the current through the device exceeds I<sub>CL</sub> (current limit threshold), a closed loop steps in immediately. V<sub>GS</sub> voltage regulates accordingly, leading to the V<sub>DS</sub> voltage regulation. When the closed loop is set up, the current is clamped at the set value. The external programmable current limit provides the capability to set the current-limit value by application. - Additionally this value can be dynamically changed by changing the resistance on the ILIM pin. This can be seen in the Applications Section. - Internal current limit: I<sub>LIM</sub> pin open or pin shorted to ground -- If the external current limit is out of range on the lower end or the I<sub>LIM</sub> pin is shorted to ground, the internal current limit is fixed and typically 0.5A. This works as a safety power limiting mechanism during failures with shorts or open connections with PCB overstress. Both the internal current limit ( $I_{lim,nom}$ ) and external programmable current limit are always active when $V_S$ is powered and EN is high. The lower value one (of $I_{LIM}$ and the external programmable current limit) is applied as the actual current limit. The typical deglitch time for the current limit to assert is 2.5 $\mu$ s. Note that if a GND network is used (which leads to the level shift between the device GND and board GND), the ILIM pin must be connected with device GND. Calculate $R_{LIM}$ from the typical $I_{CL}$ value desired with $\not\equiv$ 2. $$R_{ILIM} = K_{CL} / I_{CL}$$ (2) The $R_{ILIM}$ value calculated here will correspond to a typical value of the current limit. For the $R_{ILIM}$ value listed in the data sheet, the min and max current limit values are given in the electrical characteristic table. For any $R_{ILIM}$ values in between, linear interpolation can be used to estimate the min and max values. The minimum value for the current limit listed in the electrical characteristic table includes the variation for FAULT assertion. When designing the module to ensure the FAULT signal is not asserted during nominal operation, the minimum current limit needs to be above the nominal operation current. An example is given in セクション 9.2.2.1. For better protection from a hard short-to-GND condition (when $V_S$ and input are high and a short to GND happens suddenly), an open-loop fast-response behavior is set to turn off the channel, before the current-limit closed loop is set up. With this fast response, the device can achieve better inrush-suppression performance. #### 8.5.2.1 Short-Circuit and Overload Protection TPS281C100 provides output short-circuit protection to ensure that the device will prevent current flow in the event of a low impedance path to GND, removing the risk of damage or significant supply droop. The device is guaranteed to protect against short-circuit events regardless of the state of the ILIM pins and with up to 60 V supply at 125°C. On-State Short-Circuit Behavior shows the behavior of TPS281C100 when a short-circuit occurs and the device is in the on-state and already outputting current. When the internal pass FET is fully enabled, the current clamping settling time is slower so to ensure overshoot is limited, the device implements a fast trip level at a level $I_{OVCR}$ . When this fast trip threshold is hit, the device immediately shuts off for a short period of time before quickly re-enabling and clamping the current to $I_{CL}$ level after a brief transient overshoot to the higher peak current ( $I_{CL\_ENPS}$ ) level. The device will then keep the current clamped at the regulation current limit until the thermal shutdown temperature is hit and the device will safely shut-off. Copyright © 2024 Texas Instruments Incorporated 資料に関するフィードバック(ご意見やお問い合わせ) を送信 25 図 8-5. On-State Short-Circuit Behavior Overload Behavior shows the behavior of the TPS281C100 when there is a small change in impedance that sends the load current above the $I_{CL}$ threshold. The current rises to $I_{CL\_LINPK}$ above the regulation level. Then the current limit regulation loop kicks in and the current drops to the $I_{CL}$ value. 図 8-6. Overload Behavior In all of these cases, the internal thermal shutdown is safe to hit repetitively. There is no device risk or lifetime reliability concerns from repeatedly hitting this thermal shutdown level. ### 8.5.2.2 Capacitive Charging Capacitive Charging Circuit shows the typical set up for a capacitive load application and the internal blocks that function when the device is used. Note that all capacitive loads will have an associated "load" in parallel with the capacitor that is described as a resistive load but in reality it can be inductive or resistive. 図 8-7. Capacitive Charging Circuit The first thing to check is that the nominal DC current, I<sub>NOM</sub>, is acceptable for the TPS281C100 device. This can easily be done by taking the R<sub>0,JA</sub> from the Thermal Section and multiplying the RON of the TPS281C100 and the INOM with it, add the ambient temperature and if that value is below the thermal shutdown value the device can operate with that load current. For an example of this calculation see the Applications Section. The second key care about for this application is to make sure that the capacitive load can be charged up completely without the device hitting thermal shutdown. This is because if the device hits thermal shutdown during the charging, the resistive nature of the load in parallel with the capacitor will start to discharge the capacitor over the duration the TPS281C100 is off. Note that there are some application with high enough load impedance that the TPS281C100 hitting thermal shutdown and trying again is acceptable; however, for the majority of applications the system should be designed so that the TPS281C100 does not hit thermal shutdown while charging the capacitor. With the current clamping feature of the TPS281C100, capacitors can be charged up at a lower inrush current than other high current limit switches. This lower inrush current means that the capacitor will take a little longer to charge all the way up. However, to minimize this longer charge time during startup, TPS281C100A implements an inrush current handling feature described in 🗵 8-8. When the EN pin goes high to turn on the high side switch, the device will default its current limit threshold to I<sub>LIM\_STARTUP</sub> for a duration of I<sub>LIM\_STARTUP\_DELAY.</sub> During this delay period, a capacitive load can be charged at a higher rate than what typical ICI would allow and FAULT will be masked to prevent unwanted Fault triggers. After ILIM STARTUP DELAY, the current limit will default back to I<sub>CL</sub> and Fault will work normally. 図 8-8. Inrush Current Handling The initial inrush current period when the current limit is higher enables two different system advantages when driving loads: - Enables higher load current to be supported for a period of time of the order of milliseconds to drive high inrush current loads like incandescent bulb loads. - Enables fast capacitive load charging. In some situations, it is ideal to charge capacitive loads at a higher current than the DC current to ensure quick supply bring up. This architecture allows a module to quickly charge a capacitive load using the initial higher inrush current limit and then use a lower current limit to reliably protect the module under overload or short circuit conditions. 図 8-9. Auto-retry Behavior Before ILIM\_STARTUP\_DELAY 図 8-10. Auto-retry Behavior After ILIM\_STARTUP\_DELAY While in current limiting mode, at any level, the device will have a high power dissipation. If the FET temperature exceeds the over-temperature shutdown threshold, the device will turn off just the channel that is overloaded. After cooling down, the device will re-try. If the device is turning off prematurely on start-up, it is recommended to improve the PCB thermal layout, lower the current limit to lower power dissipation, or decrease the inrush current (capacitive loading). 29 For more information about capacitive charging with high side switches see the How to drive Capacitive loads application note. This application note has information about the thermal modeling available along with quick ways to estimate if a high side switch will be able to charge a capacitor to a given voltage. #### 8.5.3 Inductive-Load Switching-Off Clamp When an inductive load is switching off, the output voltage is pulled down to negative, due to the inductance characteristics. The power FET may break down if the voltage is not clamped during the current-decay period. To protect the power FET in this situation, internally clamp the drain-to-source voltage, namely $V_{DS,clamp}$ , the clamp diode between the drain and gate. $$V_{DS,Clamp} = V_S - V_{OUT}$$ (3) During the current-decay period ( $T_{DECAY}$ ), the power FET is turned on for inductance-energy dissipation. Both the energy of the power supply ( $E_S$ ) and the load ( $E_{LOAD}$ ) are dissipated on the high-side power switch itself, which is called $E_{HSD}$ . If resistance is in series with inductance, some of the load energy is dissipated in the resistance. $$E_{HSD} = E_S + E_{LOAD} = E_S + E_L - E_R \tag{4}$$ From the high-side power switch's view, E<sub>HSD</sub> equals the integration value during the current-decay period. $$E_{HSD} = \int_{0}^{T_{DECAY}} V_{DS,clamp} \times I_{OUT}(t) dt$$ (5) $$T_{DECAY} = \frac{L}{R} \times ln \left( \frac{R \times I_{OUT(MAX)} + |V_{OUT}|}{|V_{OUT}|} \right)$$ (6) $$E_{HSD} = L \times \frac{V_{BAT} + \left| V_{OUT} \right|}{R^2} \times \left[ R \times I_{OUT(MAX)} - \left| V_{OUT} \right| In \left( \frac{R \times I_{OUT(MAX)} + \left| V_{OUT} \right|}{\left| V_{OUT} \right|} \right) \right] \tag{7}$$ When R approximately equals 0, E<sub>HSD</sub> can be given simply as: $$E_{HSD} = \frac{1}{2} \times L \times I_{OUT(MAX)}^2 \frac{V_{BAT} + |V_{OUT}|}{R^2}$$ (8) 図 8-11. Driving Inductive Load Copyright © 2024 Texas Instruments Incorporated 図 8-12. Inductive-Load Switching-Off Diagram As discussed previously, when switching off, battery energy and load energy are dissipated on the high-side power switch, which leads to the large thermal variation. For each high-side power switch, the upper limit of the maximum safe power dissipation depends on the device intrinsic capacity, ambient temperature, and board dissipation condition. ### 8.5.4 Inductive Load Demagnetization When switching off an inductive load, the inductor can impose a negative voltage on the output of the switch. The TPS281C100 includes voltage clamps between VS and VOUT to limit the voltage across the FETs and demagnetize load inductance if there is any. The negative voltage applied at the OUT pin drives the discharge of inductor current. $\boxtimes$ 8-13 shows the device discharging a 400-mH load. 図 8-13. TPS281C100 Inductive Discharge (400 mH) The maximum acceptable load inductance is a function of the energy dissipated in the device and therefore the load current and the inductive load. The maximum energy and the load inductance the device can withstand for one pulse inductive dissipation at 125°C is shown in $\boxtimes$ 8-14. The device can withstand 40% of this energy for one million inductive repetitive pulses with a 2-Hz repetitive pulse. If the application parameters exceed this device limit, use a protection device like a freewheeling diode to dissipate the energy stored in the inductor. 図 8-14. TPS281C100 Inductive Load Discharge Energy Capability at 125°C and 24 V Supply ### 8.5.5 Full Protections and Diagnostics Current Sensing is active when DIAG\_EN enabled. When DIAG\_EN is low, current sense is disabled. The SNS output is in high-impedance mode. *資料に関するフィードバック (ご意見やお問い合わせ) を送信* Copyright © 2024 Texas Instruments Incorporated ## 表 8-2. DIAG\_EN Logic Table | DIAG_EN | EN Condition | Protections and Diagnostics | |---------|--------------|------------------------------------------------------------------------------------------| | HIGH | HIGH | See Fault Table | | TilGii | LOW | See Fault Table | | | HIGH | Diagnostics disabled and SNS output is | | LOW | LOW | set to high Impedance. Protection is normal and FAULT continues to indicate TSD or ILIM. | 33 English Data Sheet: SLVSH72 #### 表 8-3. Status Table (DIAG\_EN=HIGH) | Conditions | EN | VOUT | OL_ON | FAULT | SNS | Behavior | Recovery | |-----------------------------------------------------------------------|----|------------------|-------|-------|--------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------| | Normal | L | L | L | Hi-Z | 0 | Normal | | | Standard Sensing | Н | Н | L | Hi-Z | I <sub>Load</sub> /<br>K <sub>SNS</sub> | Normal | | | High Accuracy<br>Sense<br>Invalid Range | Н | Н | Н | L | I <sub>Load</sub> /<br>K <sub>SNS</sub> | FAULT is asserted signaling that high accuracy sensing is not enabled since<br>I <sub>Load</sub> >I <sub>KSNS2_EN</sub> | Clears when load falls<br>below I <sub>KSNS2_EN</sub> or<br>OL_ON is reset to LO. | | High Accuracy<br>Sense<br>Normal Operation | Н | Н | Н | Hi-Z | I <sub>Load</sub> /<br>K <sub>SNS2</sub> | Enables the K <sub>SNS2</sub> sense ratio for high accuracy sensing and FAULT stays Hi- Z since valid condition is met I <sub>Load</sub> <i<sub>Ksns2_EN.</i<sub> | | | Overcurrent | Н | V <sub>S</sub> - | x | L | V <sub>SNSFH</sub> | Holds the current at the current limit until thermal shutdown | | | STG, Relative<br>Thermal<br>Shutdown,<br>Absolute Thermal<br>Shutdown | Н | H/L | х | L | V <sub>SNSFH</sub> | Shuts down when devices hits relative or absolute thermal shutdown | Auto retries when T <sub>HYS</sub> is met and it has been longer than t <sub>RETRY</sub> amount of time | | Open Load | Н | Н | L | Hi-Z | I <sub>Load</sub> /<br>K <sub>SNS</sub> = ~0 | Normal behavior, user can judge if it is an open load or not | | | | Н | Н | Н | Hi-Z | I <sub>Load</sub> /<br>K <sub>SNS2</sub> =<br>~0 | Normal behavior, user can judge if it is an open load or not | | | , | L | Н | L | L | V <sub>SNSFH</sub> | Internal pullup resistor is active. If $V_S - V_{OUT} < V_{OL}$ then fault active | Clears when fault goes away | | Reverse Polarity | Х | х | х | х | х | Channel turns on to lower power dissipation. Current into ground pin is limited by external ground network | | ### 8.5.5.1 Open-Load Detection #### **On-State Open Load Detection** When the main channel is enabled faults are diagnosed by reading the voltage on the SNS or FLT pin and judged by the user. A benefit of high-accuracy current sense is that this device can achieve a very low open-load detection threshold, which correspondingly expands the normal operation region. As explained in section high accuracy sense mode, this mode can be used to sense low currents accurately. #### **Off-State Open Load Detection** In the off state, if a load is connected, the output voltage is pulled to 0V. In the case of an open load, the output voltage is close to the supply voltage, $V_S - V_{OUT} < V_{ol,off}$ . The FLT pin goes low to indicate the fault to the MCU, and the SNS pin is pulled up to $I_{SNSFH}$ . There is always a leakage current $I_{ol,off}$ present on the output, due to the internal logic control path or external humidity, corrosion, and so forth. Thus, TI implimented an internal pullup resistor to offset the leakage current. This pullup current should be less than the output load current to avoid false detection in the normal operation mode. To reduce the standby current, TI implimented a switch in series with the pullup resistor controlled by the DIAG\_EN pin. The pull up resistor value is $R_{OL}$ OFF. Product Folder Links: TPS281C100 資料に関するフィードバック(ご意見やお問い合わせ) を送信 Copyright © 2024 Texas Instruments Incorporated 図 8-15. Off-State Open-Load Detection Circuit #### 8.5.5.2 Thermal Protection Behavior The thermal protection behavior can be split up into 2 categories of events that can happen. Thermal behavior shows each of these categories. - 1. **Relative thermal shutdown**: The device is enabled into an over current event. The DIAG\_EN pin is high so that diagnostics can be monitored on SNS and FLT. The output current rises up to the $I_{ILIM}$ level and the FLT goes low while the SNS goes to $V_{SNSFH}$ . With this large amount of current going through the junction temperature of the FET increases rapidly with respect to the controller temperature. When the power FET temperature rises $T_{REL}$ amount above the controller junction temperature $\Delta T = T_{FET} T_{CON} > T_{REL}$ , the device shuts down. The faults are continually shown on SNS and FLT and the part waits for the $t_{RETRY}$ timer to expire. When $t_{RETRY}$ timer expires, since EN is still high, the device will come back on into this $t_{ILIM}$ condition. - 2. **Absolute thermal shutdown**: In this case, the ambient temperature is now much higher than the previous case. The device is still enabled in an over current event with DIAG\_EN high. However, in this case the junction temperature rises up and hits an absolute reference temperature, TABS, and then shuts down. The device will not recover until both $T_J < T_{ABS} T_{hys}$ and the $t_{RETRY}$ timer has expired. 図 8-16. Thermal Behavior ### 8.5.5.3 Undervoltage Lockout (UVLO) Protection The device monitors the supply voltage $V_S$ to prevent unpredicted behaviors in the event that the supply voltage is too low. When the supply voltage falls down to $V_{UVLOF}$ , the output stage is shut down automatically. When the supply rises up to $V_{UVLOR}$ , the device turns on. If an overcurrent event trips the UVLO threshold, the device will shut off and come back on into a current limit safely. ## 8.5.5.4 Reverse Polarity Protection **Method 1:** Blocking diode connected with VBB. Both the device and load are protected when in reverse polarity. The blocking diode does not allow any of the current to flow during reverse battery condition. 図 8-17. Reverse Protection With Blocking Diode **Method 2 (GND network protection):** Only the high-side device is protected under this connection. The load reverse loop is limited by the load itself. Note when reverse polarity happens, the continuous reverse current through the power FET should be less than $I_{rev}$ . Of the three types of ground pin networks, TI strongly recommends type 3 (the resistor and diode in parallel). No matter what types of connection are between the device GND and the board GND, if a GND voltage shift happens, ensure the following proper connections for the normal operation: - Leave the NC pin floating or connect to the device GND. TI recommends to leave floating. - Connect the current limit programmable resistor to the device GND. 図 8-18. Reverse Protection With GND Network • **Type 1 (resistor):** The higher resistor value contributes to a better current limit effect when the reverse battery or negative ISO pulses. However, it leads to higher GND shift during normal operation mode. Also, consider the resistor's power dissipation. $$R_{GND} \le \frac{V_{GNDshift}}{I_{nom}}$$ (9) $$R_{GND} \ge \frac{\left(-V_{CC}\right)}{\left(-I_{GND}\right)} \tag{10}$$ ### where - V<sub>GNDshift</sub> is the maximum value for the GND shift, determined by the HSS and microcontroller. TI suggests a value ≤ 0.6 V. - I<sub>nom</sub> is the nominal operating current. - V<sub>CC</sub> is the maximum reverse voltage seen on the battery line. - -I<sub>GND</sub> is the maximum reverse current the ground pin can withstand, which is available in the セクション 6.1. If multiple high-side power switches are used, the resistor can be shared among devices. - Type 2 (diode): A diode is needed to block the reverse voltage, which also brings a ground shift (≈ 600 mV). However, an inductive load is not acceptable to avoid an abnormal status when switching off. - Type 3 (resistor and diode in parallel (recommended)): A peak negative spike may occur when the inductive load is switching off, which may damage the HSD or the diode. So, TI recommends a resistor in parallel with the diode when driving an inductive load. The recommended selection are 4.7-kΩ resistor in parallel with an I<sub>F</sub> > 100-mA diode. If multiple high-side switches are used, the resistor and diode can be shared among devices. #### 8.5.5.5 Protection for MCU I/Os In many conditions, such as the negative surge pulse, or the loss of battery with an inductive load, a negative potential on the device GND pin may damage the MCU I/O pins [more likely, the internal circuitry connected to the pins]. Therefore, the serial resistors between MCU and HSS are required. Also, for proper protection against loss of GND, TI recommends 10 k $\Omega$ resistance for the RPROT resistors. 図 8-19. MCU IO Protections ## 8.5.5.6 Diagnostic Enable Function The diagnostic enable pin, DIAG\_EN, offers multiplexing of the microcontroller diagnostic input for current sense or digital status, by sharing the same sense resistor and ADC line or I/O port among multiple devices. In addition, this pin can be used to manage power dissipation by the device. During the ouput-on period, if no continious sense output diagnosites are required, the diagnostic disable feature will lower the operating current. On the other hand, the output-off period, the diagnostic disable function lowers the current consumption for the standby condition. 図 8-20. Resistor sharing ### 8.5.5.7 Loss of Ground The ground connection may be lost either on the device level or on the module level. If the ground connection is lost and the supply voltage is less than 48V, the channel output will be disabled irrespective of the EN input level. If the switch was already disabled when the ground connection was lost, the outputs will remain disabled even Product Folder Links: TPS281C100 Copyright © 2024 Texas Instruments Incorporated 資料に関するフィードバック(ご意見やお問い合わせ) を送信 39 ### TPS281C100 JAJSSJ8 – DECEMBER 2023 when the channels are enabled. The steady state current from the output to the load that remains connected to the system ground is below the level specified in the *Specifications* section of this document. When the ground is reconnected, normal operation will resume. ## 9 Application and Implementation 注 Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes, as well as validating and testing their design implementation to confirm system functionality. ## 9.1 Application Information ## 9.2 Typical Application The Typical Application Circuit shows an example of how to design the external circuitry parameters. 図 9-1. Typical Application Circuit 資料に関するフィードバック(ご意見やお問い合わせ)を送信 41 Product Folder Links: TPS281C100 English Data Sheet: SLVSH72 ## 9.2.1 Design Requirements | Component | Typical Value | Purpose | |-----------|---------------|--------------------------------------------------------------------------------------------------------------------| | D1 | SMBJ36A | Clamp surge voltages at the supply input. Mandatory if surge protection is needed. Please refer to セクション 9.2.1.2. | | D2 | SMBJ33CA | Clamp surge voltages at the supply output. Mandatory if surge protection is needed. Please refer to セクション 9.2.1.2. | | CIN1 | 100 nF | Stabilize the input supply and filter out low frequency noise. | | CIN2 | 4.7 nF | Filtering of voltage transients (for example, ESD, IEC 61000-4-5) and improved emissions. | | RPROT | 10 kΩ | Protection resistor for microcontroller and device I/O pins - Optional for reverse polarity protection | | RILIM | 10 kΩ – 50 kΩ | Set current limit threshold | | RSNS | 1 kΩ | Translate the sense current into sense voltage. | | CSNS | 1 nF | Coupled with RPROT on the SNS line creates a low pass filter to filter out noise going into the ADC of the MCU. | | CVOUT | 22 nF | Improves EMI performance, filtering of voltage transients | | RGND | 4.7 kΩ | Stabilize GND potential during turn-off of inductive load - Optional for reverse polarity protection | | DGND | BAS21 Diode | Keeps GND close to system ground during normal operation - Optional for reverse polarity protection | #### 9.2.1.1 IEC 61000-4-4 EFT The TPS281C100 is designed to survive against IEC 61000-4-4 electrical fast transient (EFT) with minimum of 22 nF output capacitance. The device can pass ± 2 kV EFT at VS and VOUT ports. When EN is low, device will remain OFF during the EFT pulse, and functions normally after the pulse. When EN is high, the device will withstand the pulse and functions normally afterwards. For active EFT detection during OFF state, TPS281C100 has the detection circuitry active when in the OFF state. It will introduce higher OFF state current I<sub>IDLE, VS</sub> or I<sub>IDLE, VS\_DIAG</sub> compared to the usual shutdown current in other high-side switches. In addition, when DIAG\_EN is low, the device enables a current sink at the output that can sink up to $I_{OUT\ (OFF,\ SINK)}$ of current at the output. This is to help offset any leakage current from the device during the EFT, and keep the output voltage close to 0 V during the OFF state and EFT events. When DIAG\_EN is high, there is OFF state pull-up resistance that pulls up the output voltage close to VS. In this case, the output current sink is not active. ## 9.2.1.2 IEC 61000-4-5 Surge To pass the IEC61000-4-5 surge for TPS281C100, both input and output TVS diodes are needed to help absorb the surge energy. There are certain requirements on the input and output TVS diodes selection listed below. ## Output TVS requirements: Output TVS can serve two purposes: absorb the surge energy for the output surge, and help demagnetize the inductive energy during an inductive turn off. To ensure the output TVS clamps before the internal VDS clamp comes in during an output surge event, the clamping voltage the TVS needs to be selected so that VS + $V_{TVS, CLMAP} < V_{DS, Clamp, min}$ . For standard 24V input system, **SMBJ33CA** is recommended at the output. ## **Input TVS requirements:** Input TVS needs to be selected so it doesn't interfere with normal operation. The reverse standoff voltage of the input TVS needs to be greater than the normal operation input voltage. The other requirement is that the input 資料に関するフィードバック (ご意見やお問い合わせ) を送信 Copyright © 2024 Texas Instruments Incorporated TVS needs to be equal or higher voltage rated than the output TVS, and it ensures that the surge energy is clamped by the output TVS instead of the input TVS when there is a output surge. For standard 24V input system, SMBJ36A is recommended at the input. Please note that a uni-directional TVS at the input is needed so the absolute minimum voltage of the device is not violated for negative input surge. ## 9.2.2 Detailed Design Procedure ## 9.2.2.1 Selecting RILIM The current limit set level TPS281C100 must allow for the maximum DC current with margin but minimize the energy in the switch and the load on the input supply during a fault condition by minimizing the current limit. The nominal current limit should be set such that the worst case (lowest) current limit will be higher than the maximum nominal load current. If the application is a 500 mA digital output module, with the max current to be 1A, then there are two ways to set the current limit. First way is to use the resistor value listed in the electrical characteristic table. 25 k $\Omega$ R<sub>ILIM</sub> resistor setting will set the current limit minimum level to be 1.5 A, which is above the maximum nominal load current. If the high end of the setting 2.3 A is acceptable in the application, then 25 k $\Omega$ R<sub>ILIM</sub> resistance can be used. If the application wants to minimize the maximum current seen by the module as much as possible, then the current limit resistor needs to be chosen so that the minimum current limit level is as close to the maximum load current as possible. To obtain the minimum current limit to be 1 A, the typical current limit needed to be scaled for the same ratio 1 $\times$ 1.32 = 1.32 A. By linear interpolation, we can find the $K_{Cl}$ value at 1.32 A typical current limit is $48.5 \text{ A} * \text{k}\Omega$ . $$R_{ILIM} = K_{CL} / I_{CL}$$ (11) The calculated value of $R_{ILIM}$ is 36.7 k $\Omega$ , and the closest 1% standard resistor value is 36.5 k $\Omega$ . ## 9.2.2.2 Selecting RSNS 表 9-1 shows the requirements for the load current sense in this application. The K $_{ m SNS}$ value is specified for the device and can be found in the Specifications section. | PARAMETER | EXAMPLE VALUE | |------------------------------------------|---------------| | Current Sense Ratio (K <sub>SNS1</sub> ) | 800 | | Current Sense Ratio (K <sub>SNS2</sub> ) | 24 | | Largest diagnosable load current | 3 A | | Smallest diagnosable load current | 4 mA | | Full-scale ADC voltage | 5.0 V | | ADC resolution | 10 bit | 表 9-1. R<sub>SNS</sub> Calculation Parameters The load current measurement up to 3 A ensures that even in the event of a overload but below the set current limit, the MCU can register and react by turning off the FET while the low level of 4 mA allows for accurate measurement of low load currents and enable the distinction open load faults from supported nominal load currents. For load currents < 50 mA, the customer can enable high accuracy sensing to change the sense ratio from KSNS1 to KSNS2. This prevents the requirement of a higher resolution ADC and it also increases sense accuracy. Go to high accuracy sensing for more information. The R<sub>SNS</sub> resistor value should be selected such that the largest diagnosable load current puts the SNS pin voltage (V<sub>SNS</sub>) at about 90% of the ADC full-scale. With this design, any ADC value above 80% of full scale (FS) can be considered a fault. Additionally, the R<sub>SNS</sub> resistor value should ensure that the smallest diagnosable load current does not cause V<sub>SNS</sub> to fall below at a least a few LSB of the ADC. Product Folder Links: TPS281C100 資料に関するフィードバック(ご意見やお問い合わせ)を送信 43 With the given example values, a $1.0-k\Omega$ sense resistor satisfies both requirements. 表 9-2. V<sub>SNS</sub> Calculation | Sense Mode | OL_ON | LOAD (A) | SENSE RATIO | I <sub>SNS</sub> (mA) | R <sub>SNS</sub> (Ω) | V <sub>SNS</sub> (V) | % of 5-V ADC | |--------------------------|-------|----------|-------------|-----------------------|----------------------|----------------------|--------------------| | Standard<br>Sensing | LO | 3 A | 800 | 3.75 | 1000 | 3.75 | 75% | | High Accuracy<br>Sensing | HI | 0.004 A | 24 | 0.166 | 1000 | 0.166 | 3.3% (~34<br>LSBs) | ## 9.3 Power Supply Recommendations It is recommended to place a 0.1uF capacitor at the Vs supply input to stabilize the input supply and filter out low frequency noise. The power supply must be able to withstand all transient load current steps. In cases where the power supply is slow to respond to a large transient current or large load current step, additional bulk capacitance can be required on the input. ## 9.4 Layout ## 9.4.1 Layout Guidelines To prevent thermal shutdown, $T_J$ must be less than 125°C. If the output current is very high, the power dissipation may be large. The HTSSOP and WSON packages have good thermal impedance. However, the PCB layout is very important. Good PCB design can optimize heat transfer, which is absolutely essential for the long-term reliability of the device. - Maximize the copper coverage on the PCB to increase the thermal conductivity of the board. The major heatflow path from the package to the ambient is through the copper on the PCB. Maximum copper is extremely important when there are not any heat sinks attached to the PCB on the other side of the board opposite the package. - Add as many thermal vias as possible directly under the package ground pad to optimize the thermal conductivity of the board. - All thermal vias should either be plated shut or plugged and capped on both sides of the board to prevent solder voids. To ensure reliability and performance, the solder coverage should be at least 85%. #### 9.4.1.1 EMC Considerations #### 9.4.2 Layout Example ### 9.4.2.1 PWP Layout Without a GND Network Without a GND network, tie the thermal pad directly to the board GND copper for better thermal performance. - 点元でお向い合わた) を送信 Product Folder Links: *TPS281C100* 図 9-2. PWP Layout Without a GND Network 45 Product Folder Links: TPS281C100 ## 9.4.2.2 PWP Layout With a GND Network With a GND network, tie the thermal pad with a single trace through the GND network to the board GND copper. 図 9-3. PWP Layout With a GND Network ## 9.4.2.3 DNT Layout Without a GND Network 図 9-4. DNT Layout Without a GND Network 資料に関するフィードバック(ご意見やお問い合わせ)を送信 Copyright © 2024 Texas Instruments Incorporated ### 9.4.3 Thermal Considerations This device possesses thermal shutdown (TABS) circuitry as a protection from overheating. For continuous normal operation, the junction temperature should not exceed the thermal-shutdown trip point. If the junction temperature exceeds the thermal-shutdown trip point, the output turns off. When the junction temperature falls below the thermal-shutdown trip point, the output turns on again. Calculate the power dissipated by the device according to $\pm 12$ . $$P_{T} = I_{OUT}^{2} \times R_{DSON} + V_{S} \times I_{NOM}$$ (12) where • P<sub>T</sub> = Total power dissipation of the device After determining the power dissipated by the device, calculate the junction temperature from the ambient temperature and the device thermal impedance. $$T_{J} = T_{A} + R_{\theta JA} \times P_{T} \tag{13}$$ For more information please see How to Drive Resistive, Inductive, Capacitive, and Lighting Loads. 資料に関するフィードバック(ご意見やお問い合わせ)を送信 47 # 10 Device and Documentation Support ## 10.1 ドキュメントの更新通知を受け取る方法 ドキュメントの更新についての通知を受け取るには、www.tij.co.jp のデバイス製品フォルダを開いてください。[通知] をクリックして登録すると、変更されたすべての製品情報に関するダイジェストを毎週受け取ることができます。 変更の詳細については、改訂されたドキュメントに含まれている改訂履歴をご覧ください。 ## 10.2 サポート・リソース テキサス・インスツルメンツ E2E™ サポート・フォーラムは、エンジニアが検証済みの回答と設計に関するヒントをエキスパートから迅速かつ直接得ることができる場所です。既存の回答を検索したり、独自の質問をしたりすることで、設計で必要な支援を迅速に得ることができます。 リンクされているコンテンツは、各寄稿者により「現状のまま」提供されるものです。これらはテキサス・インスツルメンツの仕様を構成するものではなく、必ずしもテキサス・インスツルメンツの見解を反映したものではありません。テキサス・インスツルメンツの使用条件を参照してください。 ## 10.3 Trademarks テキサス・インスツルメンツ E2E™ is a trademark of Texas Instruments. すべての商標は、それぞれの所有者に帰属します。 ## 10.4 静電気放電に関する注意事項 この IC は、ESD によって破損する可能性があります。テキサス・インスツルメンツは、IC を取り扱う際には常に適切な注意を払うことを推奨します。正しい取り扱いおよび設置手順に従わない場合、デバイスを破損するおそれがあります。 ESD による破損は、わずかな性能低下からデバイスの完全な故障まで多岐にわたります。精密な IC の場合、パラメータがわずかに変化するだけで公表されている仕様から外れる可能性があるため、破損が発生しやすくなっています。 ## 10.5 用語集 テキサス・インスツルメンツ用語集 この用語集には、用語や略語の一覧および定義が記載されています。 ## 11 Revision History 資料番号末尾の英字は改訂を表しています。その改訂履歴は英語版に準じています。 | DATE | REVISION | NOTES | |---------------|----------|-----------------| | December 2023 | * | Initial Release | ## 12 Mechanical, Packaging, and Orderable Information The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation. Copyright © 2024 Texas Instruments Incorporated www.ti.com 17-Dec-2023 #### PACKAGING INFORMATION | Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan | Lead finish/<br>Ball material | MSL Peak Temp | Op Temp (°C) | Device Marking (4/5) | Samples | |------------------|--------|--------------|--------------------|------|----------------|--------------|-------------------------------|---------------------|--------------|----------------------|---------| | | | | | | | | (6) | | | | | | TPS281C100ADNTR | ACTIVE | WSON | DNT | 12 | 5000 | RoHS & Green | NIPDAU | Level-2-260C-1 YEAR | -40 to 125 | 281C0 | Samples | (1) The marketing status values are defined as follows: **ACTIVE:** Product device recommended for new designs. LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect. NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design. PREVIEW: Device has been announced but is not in production. Samples may or may not be available. **OBSOLETE:** TI has discontinued the production of the device. (2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free". RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption. Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement. - (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature. - (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device. - (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device. - (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width. **Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. PLASTIC SMALL OUTLINE - NO LEAD ## NOTES: - 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. 3. The package thermal pad must be soldered to the printed circuit board for thermal and mechanical performance. PLASTIC SMALL OUTLINE - NO LEAD NOTES: (continued) 4. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271). PLASTIC SMALL OUTLINE - NO LEAD NOTES: (continued) 5. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. ## 重要なお知らせと免責事項 TI は、技術データと信頼性データ (データシートを含みます)、設計リソース (リファレンス・デザインを含みます)、アプリケーションや設計に関する各種アドバイス、Web ツール、安全性情報、その他のリソースを、欠陥が存在する可能性のある「現状のまま」提供しており、商品性および特定目的に対する適合性の黙示保証、第三者の知的財産権の非侵害保証を含むいかなる保証も、明示的または黙示的にかかわらず拒否します。 これらのリソースは、TI 製品を使用する設計の経験を積んだ開発者への提供を意図したものです。(1) お客様のアプリケーションに適した TI 製品の選定、(2) お客様のアプリケーションの設計、検証、試験、(3) お客様のアプリケーションに該当する各種規格や、その他のあら ゆる安全性、セキュリティ、規制、または他の要件への確実な適合に関する責任を、お客様のみが単独で負うものとします。 上記の各種リソースは、予告なく変更される可能性があります。これらのリソースは、リソースで説明されている TI 製品を使用するアプリケーションの開発の目的でのみ、TI はその使用をお客様に許諾します。これらのリソースに関して、他の目的で複製することや掲載することは禁止されています。TI や第三者の知的財産権のライセンスが付与されている訳ではありません。お客様は、これらのリソースを自身で使用した結果発生するあらゆる申し立て、損害、費用、損失、責任について、TI およびその代理人を完全に補償するものとし、TI は一切の責任を拒否します。 TIの製品は、TIの販売条件、または ti.com やかかる TI 製品の関連資料などのいずれかを通じて提供する適用可能な条項の下で提供されています。TI がこれらのリソースを提供することは、適用される TI の保証または他の保証の放棄の拡大や変更を意味するものではありません。 お客様がいかなる追加条項または代替条項を提案した場合でも、TIはそれらに異議を唱え、拒否します。 郵送先住所: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2024, Texas Instruments Incorporated