TPS61089, TPS610891 JAJSKZ1C - NOVEMBER 2015 - REVISED AUGUST 2021 # TPS61089x 2.0mm x 2.5mm VQFN パッケージ封止、 12.6V、7A の統合型、同期整流昇圧コンバータ # 1 特長 - 入力電圧範囲:2.7V~12V - 出力電圧範囲:4.5V~12.6V - $V_{IN}$ = 3.3V、 $V_{OUT}$ = 9V、 $I_{OUT}$ = 2A のとき最大 90% の効率 - 抵抗によりプログラム可能な最大 10A の大パルス電流 用ピーク電流制限 - 可変スイッチング周波数:200kHz~2.2MHz - 4ms の組み込みソフト・スタート時間 - 軽負荷時の PFM 動作モード (TPS61089) - 軽負荷時の強制 PWM 動作モード (TPS610891) - 13.2V の内部出力過電圧保護機能 - サイクル単位の過電流保護 - サーマル・シャットダウン - 2.00mm × 2.50mm の VQFN HotRod™ パッケージ - WEBENCH® Power Designer により、TPS61089x を使用するカスタム設計を作成 # 2 アプリケーション - Bluetooth™ スピーカー - クイック充電パワー・バンク - 携帯用 POS 端末 # 3 概要 TPS61089x は TPS61089 と TPS610891 を意味しま す。TPS61089x は、 $19m\Omega$ のメイン・パワー・スイッチと 27mΩ の整流器スイッチを備えた完全統合型同期整流昇 圧コンバータです。このデバイスは、携帯機器用の高効率 小型電源ソリューションを提供します。TPS61089x は、1 セルまたは2セル・リチウムイオン/ポリマ・バッテリで駆動 されるアプリケーションをサポートする 2.7V~12V の広い 入力電圧範囲を特長としています。 TPS61089x は 7A の 連続スイッチ電流能力を備えており、最大 12.6V の電圧 を出力します TPS61089x は、適応型一定オフ時間ピーク電流制御トポ ロジを使用して、出力電圧をレギュレートします。 TPS61089x は、中負荷から重負荷の状況ではパルス幅 変調 (PWM) モードで動作します。軽負荷条件では、 TPS61089 は効率を向上させるためにパルス周波数変調 (PFM) モードで動作する一方で、TPS610891 は、スイッ チング周波数が低いことによるアプリケーションの問題を 回避するため PWM モードで引き続き動作します。PWM モードのスイッチング周波数は 200kHz~2.2MHz の範囲 で調整できます。TPS61089x は 4ms の組み込みソフト・ スタート機能と調整可能なピーク・スイッチ電流制限機能も 実装しています。さらに、このデバイスには 13.2V の出力 過電圧保護、サイクル単位の過電流保護、サーマル・シャ ットダウン保護の機能が搭載されています。 TPS61089x は 2.0mm × 2.5mm の 11 ピン VQFN パッ ケージで供給されます。 ## 「製品情報」の表 | 部品番号 | パッケージ <sup>(1)</sup> | 本体サイズ (公称) | |-----------|----------------------|-----------------| | TPS61089x | VQFN (11) | 2.00mm × 2.50mm | 利用可能なすべてのパッケージについては、このデータシートの (1) 末尾にある注文情報を参照してください。 代表的なアプリケーション回路 # **Table of Contents** | 1 特長 | 1 | 8.4 Device Functional Modes | 11 | |--------------------------------------|---|---------------------------------------------------|-----------------------| | 2 アプリケーション | | 9 Application and Implementation | 13 | | - | | 9.1 Application Information | 13 | | 4 Revision History | | 9.2 Typical Application | 13 | | 5 Device Comparison Table | | 10 Power Supply Recommendations | 21 | | 6 Pin Configuration and Functions | | 11 Layout | 22 | | 7 Specifications | | 11.1 Layout Guidelines | <mark>2</mark> 2 | | 7.1 Absolute Maximum Ratings | | 11.2 Layout Example | <mark>22</mark> | | 7.2 ESD Ratings | | 12 Device and Documentation Support | <mark>2</mark> 4 | | 7.3 Recommended Operating Conditions | | 12.1 Device Support | 24 | | 7.4 Thermal Information | | 12.2 Receiving Notification of Documentation Upda | ates <mark>2</mark> 4 | | 7.5 Electrical Characteristics | | 12.3 サポート・リソース | 24 | | 7.6 Typical Characteristics | | 12.4 Trademarks | | | 8 Detailed Description | | 12.5 Electrostatic Discharge Caution | 24 | | 8.1 Overview | | 12.6 Glossary | | | 8.2 Functional Block Diagram | | 13 Mechanical, Packaging, and Orderable | | | 8.3 Feature Description | | Information | 25 | | 0.0 . 0.1.1.0 <u>2</u> 000p.10 | | | | # **4 Revision History** 資料番号末尾の英字は改訂を表しています。その改訂履歴は英語版に準じています。 | Changes from Revision B (July 2016) to Revision C (August 2021) | Page | |-----------------------------------------------------------------|------| | ・ 文書全体にわたって表、図、相互参照の採番方法を更新 | | | • ドキュメント全体を通して文法と数値のフォーマットを訂正 | 1 | | • WEBENCH のリンクを追加 | 1 | | Changes from Revision A (April 2016) to Revision B (July 2016) | Page | | Changed x axis in | 7 | | Changed x axis in | 7 | # **5 Device Comparison Table** | PART NUMBER | OPERATION MODE AT LIGHT LOAD | | |-----------------------------|------------------------------|--| | TPS61089RNR | PFM | | | TPS610891RNR <sup>(1)</sup> | Forced PWM | | (1) Product Preview. Contact TI factory for more information. # **6 Pin Configuration and Functions** 図 6-1. 11-Pin VQFN With Thermal Pad RNR Package (Top View) 表 6-1. Pin Functions | F | PIN | I/O | DESCRIPTION | |------|--------|-----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------| | NAME | NUMBER | | DESCRIPTION | | FSW | 1 | I | The switching frequency is programmed by a resister between this pin and the SW pin. | | vcc | 2 | 0 | Output of the internal regulator. A ceramic capacitor of more than 1.0 $\mu F$ is required between this pin and ground. | | FB | 3 | I | Output voltage feedback | | СОМР | 4 | 0 | Output of the internal error amplifier. The loop compensation network should be connected between this pin and the GND pin. | | GND | 5 | PWR | Ground | | VOUT | 6 | PWR | Boost converter output | | EN | 7 | I | Enable logic input. Logic high level enables the device. Logic low level disables the device and turns it into shutdown mode. | | ILIM | 8 | 0 | Adjustable switching peak current limit. An external resister should be connected between this pin and the GND pin. | | VIN | 9 | I | IC power supply input | | воот | 10 | 0 | Power supply for high-side MOSFET gate driver. A capacitor must be connected between this pin and the SW pin | | sw | 11 | PWR | The switching node pin of the converter. It is connected to the drain of the internal low-side power MOSFET and the source of the internal high-side power MOSFET. | # 7 Specifications # 7.1 Absolute Maximum Ratings over operating free-air temperature (unless otherwise noted)(1) | | | MIN | MAX | UNIT | |------------------------------------------------|--------------------|------|--------|------| | | воот | -0.3 | SW + 7 | | | Voltage at terminals <sup>(2)</sup> | VIN, SW, FSW, VOUT | -0.3 | 14.5 | V | | Voltage at terminals | EN, VCC, COMP | -0.3 | 7 | ] | | | ILIM, FB | -0.3 | 3.6 | | | Operating junction temperature, T <sub>J</sub> | | -40 | 150 | °C | | Storage temperature, T <sub>stg</sub> | | -65 | 150 | °C | <sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. # 7.2 ESD Ratings | | | | VALUE | UNIT | |--------------------|---------------|-------------------------------------------------------------------------------|-------|------| | V | Electrostatic | Human body model (HBM), per ANSI/ESDA/JEDEC JS-001, all pins (1) | ±2000 | V | | V <sub>(ESD)</sub> | discharge | Charged device model (CDM), per JEDEC specification JESD22-C101, all pins (2) | ±500 | | <sup>(1)</sup> JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process. # 7.3 Recommended Operating Conditions over operating free-air temperature range (unless otherwise noted) | | | MIN | NOM | MAX | UNIT | |------------------|-------------------------------------|------|-----|------|------| | V <sub>IN</sub> | Input voltage range | 2.7 | | 12 | V | | V <sub>OUT</sub> | Output voltage range | 4.5 | | 12.6 | V | | L | Inductance, effective value | 0.47 | 2.2 | 10 | μΗ | | C <sub>IN</sub> | Input capacitance, effective value | 10 | | | μF | | Co | Output capacitance, effective value | 10 | 47 | 1000 | μF | | TJ | Operating junction temperature | -40 | | 125 | °C | ## 7.4 Thermal Information | | | TPS61089x | | |---------------------------|-----------------------------------------------|------------|------| | | THERMAL METRIC <sup>(1)</sup> | RNR (VQFN) | UNIT | | | | 11 PINS | | | $R_{\theta JA}$ | Junction-to-ambient thermal resistance | 53.4 | °C/W | | R <sub>0JC(top)</sub> | Junction-to-case (top) thermal resistance | 59.2 | °C/W | | $R_{\theta JB}$ | Junction-to-board thermal resistance | 9.6 | °C/W | | ΨЈТ | Junction-to-top characterization parameter | 0.5 | °C/W | | ΨЈВ | Junction-to-board characterization parameter | 9.5 | °C/W | | R <sub>0JC(bot)</sub> | Junction-to-case (bottom) thermal resistance | 0.7 | °C/W | | R <sub>θJA(EVM)</sub> (2) | Junction-to-ambient thermal resistance on EVM | 39.2 | °C/W | <sup>(1)</sup> For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report. <sup>(2)</sup> All voltage values are with respect to network ground terminal. <sup>(2)</sup> JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process. (2) The EVM board is a 4-layer PCB of 76-mm x 52-mm size. The copper thickness of top layer and bottom layer is 2 oz. The copper thickness of inner layers is 1 oz. # 7.5 Electrical Characteristics $V_{IN}$ = 2.7 V to 5.5 V, $V_{OUT}$ = 9 V, $T_{J}$ = -40°C to 125°C. Typical values are at $T_{J}$ = 25°C, unless otherwise noted. | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |----------------------|------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------|-------|-------|-------|------| | POWER SU | PPLY | | | | | | | V <sub>IN</sub> | Input voltage range | | 2.7 | | 12 | V | | | Input voltage undervoltage lockout | V <sub>IN</sub> rising | | | 2.7 | V | | $V_{IN\_UVLO}$ | (UVLO) threshold | V <sub>IN</sub> falling | | 2.4 | 2.5 | V | | V <sub>IN_HYS</sub> | VIN UVLO hysteresis | | | 200 | | mV | | V <sub>CC</sub> | VCC regulation voltage | I <sub>CC</sub> = 2 mA, V <sub>IN</sub> = 8 V | | 5.8 | | V | | V <sub>CC_UVLO</sub> | VCC UVLO threshold | V <sub>CC</sub> falling | | 2.1 | | V | | | Quiescent current into VIN pin | IC enabled, No load, V <sub>IN</sub> = 2.7 V to 5.5 V, V <sub>FB</sub> = 1.3 V, V <sub>OUT</sub> = 12 V, T <sub>J</sub> ≤ 85°C | | 1 | 3 | μA | | IQ | Quiescent current into VOUT pin | IC enabled, No load, $V_{IN}$ = 2.7 V to 5.5 V, $V_{FB}$ = 1.3 V, $V_{OUT}$ = 12 V, $T_J$ ≤ 85°C | | 100 | 180 | μA | | I <sub>SD</sub> | Shutdown current into VIN pin | IC disabled, V <sub>IN</sub> = 2.7 V to 5.5 V, T <sub>J</sub> ≤ 85°C | | 1 | 3 | μA | | OUTPUT | | | | | | | | V <sub>OUT</sub> | Output voltage range | | 4.5 | | 12.6 | V | | | | PWM mode | 1.188 | 1.212 | 1.236 | V | | $V_{REF}$ | Reference voltage at FB pin | PFM mode | | 1.224 | | V | | I <sub>FB LKG</sub> | Leakage current into FB pin | V <sub>FB</sub> = 1.2 V | | | 100 | nA | | V <sub>OVP</sub> | Output overvoltage protection threshold | V <sub>OUT</sub> rising | 12.7 | 13.2 | 13.6 | V | | V <sub>OVP_HYS</sub> | Output overvoltage protection hysteresis | V <sub>OUT</sub> falling below V <sub>OVP</sub> | | 0.25 | | V | | t <sub>SS</sub> | Soft startup time | C <sub>OUT</sub> (effective) = 47 μF, I <sub>OUT</sub> = 0 A | 2 | 4 | 6 | ms | | ERROR AM | PLIFIER | | | | | | | I <sub>SINK</sub> | COMP pin sink current | V <sub>FB</sub> = V <sub>REF</sub> + 200 mV, V <sub>COMP</sub> = 1.9 V | | 20 | | μA | | I <sub>SOURCE</sub> | COMP pin source current | V <sub>FB</sub> = V <sub>REF</sub> – 200 mV, V <sub>COMP</sub> = 1.9 V | | 20 | | μA | | V <sub>CCLP_H</sub> | High clamp voltage at the COMP pin | $V_{FB} = 1 \text{ V}, \text{ R}_{\text{ILIM}} = 127 \text{ k}\Omega$ | | 2.3 | | V | | V <sub>CCLP_L</sub> | Low clamp voltage at the COMP pin | $V_{FB} = 1.4 \text{ V}, R_{ILIM} = 127 \text{ k}\Omega$ | | 1.4 | | V | | G <sub>EA</sub> | Error amplifier transconductance | V <sub>COMP</sub> = 1.9 V | | 190 | | μS | | POWER SW | <b>ЛТСН</b> | | | | | | | | High-side MOSFET on-resistance | V <sub>CC</sub> = 6 V | | 27 | 44 | mΩ | | R <sub>DS(on)</sub> | Low-side MOSFET on-resistance | V <sub>CC</sub> = 6 V | | 19 | 31 | mΩ | | SWITCHING | FREQUENCY | | | | | | | | | R <sub>FSW</sub> = 301 kΩ | | 500 | | kHz | | f <sub>SW</sub> | Switching frequency | R <sub>FSW</sub> = 46.4 kΩ | | 2000 | | kHz | | t <sub>ON_min</sub> | Minimum on time | V <sub>CC</sub> = 6 V | | 90 | 180 | ns | | CURRENT L | -IMIT | | | | | | | | | R <sub>ILIM</sub> = 127 kΩ | 7.3 | 8.1 | 8.9 | Α | | I <sub>LIM</sub> | Peak switch current limit, TPS61089 | R <sub>ILIM</sub> = 100 kΩ | 9.0 | 10 | 11 | Α | | V <sub>ILIM</sub> | Internal reference voltage at ILIM pin | | | 1.212 | | V | | EN LOGIC I | | | | | | | | V <sub>EN_H</sub> | EN Logic high threshold | | | | 1.2 | V | | V <sub>EN_L</sub> | EN Logic Low threshold | | 0.4 | | | V | | R <sub>EN</sub> | EN pulldown resistor | | | 800 | | kΩ | | PROTECTION | | | | | | | | T <sub>SD</sub> | Thermal shutdown threshold | T <sub>J</sub> rising | | 150 | | °C | | T <sub>SD_HYS</sub> | Thermal shutdown hysteresis | T <sub>J</sub> falling below T <sub>SD</sub> | | 20 | | °C | | · SD_HYS | mornia oriataowii fiyoteleolo | 1.J. raiming policia 1.SD | | 20 | | | Submit Document Feedback Copyright © 2021 Texas Instruments Incorporated # 7.6 Typical Characteristics $V_{IN}$ = 3.6 V, $V_{OUT}$ = 9 V, $T_J$ = 25°C, unless otherwise noted 図 7-3. Switching Peak Current Limit Setting 図 7-4. Switching Frequency Setting 図 7-6. Quiescent Current vs Temperature # **8 Detailed Description** #### 8.1 Overview The TPS61089x is a synchronous boost converter, integrating a $19\text{-m}\Omega$ main power switch and a $27\text{-m}\Omega$ rectifier switch with adjustable switch current up to 10 A. It is capable to output continuous power more than 18 W from input of a single cell Lithium-ion battery or two-cell Lithium-ion batteries in series. The TPS61089x operates at a quasi-constant frequency pulse-width modulation (PWM) at moderate to heavy load currents. At light load current, the TPS61089 operates in PFM mode and the TPS610891 operates in forced PWM (FPWM) mode. The PFM mode brings high efficiency over the entire load range, and the FPWM mode can avoid the acoustic noise and switching frequency interference at light load. The converter uses the constant off-time peak current mode control scheme, which provides excellent line and load transient response with minimal output capacitance. The external loop compensation brings flexibility to use different inductors and output capacitors. The TPS61089x supports adjustable switching frequency ranging from 200 kHz to 2.2 MHz. The device implements cycle-by-cycle current limit to protect the device from overload conditions during boost switching. The current limit is set by an external resistor. ### 8.2 Functional Block Diagram ## 8.3 Feature Description ### 8.3.1 Undervoltage Lockout (UVLO) An undervoltage lockout (UVLO) circuit stops the operation of the converter when the input voltage drops below the typical UVLO threshold of 2.5 V. A hysteresis of 200 mV is added so that the device cannot be enabled again until the input voltage goes up to 2.7 V. This function is implemented to prevent the device from malfunctioning when the input voltage is between 2.5 V and 2.7 V. #### 8.3.2 Enable and Disable When the input voltage is above maximal UVLO rising threshold of 2.7 V and the EN pin is pulled above the high threshold, the TPS61089x is enabled. When the EN pin is pulled below the low threshold, the TPS61089x goes into shutdown mode. The device stops switching in shutdown mode and consumes less than 3- $\mu$ A current. Because of the body diode of the high-side rectifier FET, the input voltage goes through the body diode and appears at the VOUT pin at shutdown mode. #### 8.3.3 Soft Start The TPS61089x implements the soft start function to reduce the inrush current during start-up. The TPS61089x begins soft start when the EN pin is pulled to logic high voltage. The soft start time is typically 4 ms. #### 8.3.4 Adjustable Switching Frequency The TPS61089x features a wide adjustable switching frequency ranging from 200 kHz to 2.2 MHz. The switching frequency is set by a resistor connected between the FSW pin and the SW pin of the TPS61089x. Do not leave the FSW pin open. Use $\pm$ 1 to calculate the resistor value required for a desired frequency. $$R_{FREQ} = \frac{4 \times (\frac{1}{f_{SW}} - t_{DELAY} \times \frac{V_{OUT}}{V_{IN}})}{C_{FREQ}}$$ (1) #### where - R<sub>FREQ</sub> is the resistance connected between the FSW pin and the SW pin - C<sub>FREQ</sub> = 24 pF - f<sub>SW</sub> is the desired switching frequency - $t_{DELAY} = 86 \text{ ns}$ - V<sub>IN</sub> is the input voltage - V<sub>OUT</sub> is the output voltage #### 8.3.5 Adjustable Peak Current Limit To avoid an accidental large peak current, an internal cycle-by-cycle current limit is adopted. The low-side switch turns off immediately as long as the peak switch current touches the limit. The peak inductor current can be set by selecting the correct external resistor value correlating with the required current limit. Use $\pm$ 2 to calculate the correct resistor value for the TPS61089. $$I_{\text{LIM}} = \frac{1030000}{R_{\text{ILIM}}} \tag{2}$$ #### where - $R_{\text{ILIM}}$ is the resistance connected between the ILIM pin and ground - I<sub>LIM</sub> is the switch peak current limit For a typical current limit of 8 A, the resistor value is 127 k $\Omega$ for the TPS61089. #### 8.3.6 Overvoltage Protection If the output voltage at the VOUT pin is detected above the overvoltage protection threshold of 13.2 V (typical value), the TPS61089x stops switching immediately until the voltage at the VOUT pin drops the hysteresis voltage lower than the output overvoltage protection threshold. This function prevents overvoltage on the output and secures the circuits connected to the output from excessive overvoltage. #### 8.3.7 Thermal Shutdown A thermal shutdown is implemented to prevent damage due to excessive heat and power dissipation. Typically, the thermal shutdown happens at the junction temperature of 150°C. When the thermal shutdown is triggered, the device stops switching until the junction temperature falls below typically 130°C, then the device starts switching again. ### 8.4 Device Functional Modes #### 8.4.1 Operation The TPS61089x synchronous boost converter operates at a quasi-constant frequency pulse width modulation (PWM) in moderate to heavy load condition. Based on the $V_{IN}$ to $V_{OUT}$ ratio, a circuit predicts the required off-time of the switching cycle. At the beginning of each switching cycle, the low-side N-MOSFET switch, shown in $2000 \times 10^{12} 10$ In light load condition, the TPS61089 implements PFM mode for applications requiring high efficiency at light load. And the TPS610891 implements forced PWM mode for applications requiring fixed switching frequency to avoid unexpected switching noise interference. #### 8.4.1.1 Forced PWM Mode In forced PWM mode, the TPS610891 keeps the switching frequency unchanged in light load condition. When the load current decreases, the output of the internal error amplifier decreases as well to keep the inductor peak current down, delivering less power from input to output. When the output current further reduces, the current through the inductor will decrease to zero during the off-time. The high-side N-MOSFET is not turned off even if the current through the MOSFET is zero. Thus, the inductor current changes its direction after it runs to zero. The power flow is from output side to input side. The efficiency will be low in this mode. But with the fixed switching frequency, there is no audible noise and other problems which might be caused by low switching frequency in light load condition. #### 8.4.1.2 PFM Mode The TPS61089 improves the efficiency at light load with PFM mode. When the converter operates in light load condition, the output of the internal error amplifier decreases to make the inductor peak current down, delivering less power to the load. When the output current further reduces, the current through the inductor will decrease to zero during the off-time. Once the current through the high-side N-MOSFET is zero, the high-side MOSFET is turned off until the beginning of the next switching cycle. When the output of the error amplifier continuously goes down and reaches a threshold with respect to the peak current of $I_{LIM}$ / 10, the output of the error amplifier is clamped at this value and does not decrease any more. If the load current is smaller than what the TPS61089 delivers, the output voltage increases above the nominal setting output voltage. The TPS61089 extends its off time of the switching period to deliver less energy to the output and regulate the output voltage to 1.0% higher than the nominal setting voltage. With the PFM operation mode, the TPS61089 keeps the efficiency above 70% even when the load current decreases to 1 mA. At light load, the output voltage ripple is much smaller due to low peak inductor current. Refer to $\boxtimes$ 8-1. Copyright © 2021 Texas Instruments Incorporated Submit Document Feedback 図 8-1. Output Voltage in PWM Mode and PFM Mode # 9 Application and Implementation #### Note Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes, as well as validating and testing their design implementation to confirm system functionality. # 9.1 Application Information The TPS61089x is designed for outputting voltage up to 12.6 V with 7-A continuous switch current capability to deliver more than 18-W power. The TPS61089x operates at a quasi-constant frequency pulse-width modulation (PWM) in moderate to heavy load condition. In light load condition, the TPS61089 operates in PFM mode and the TPS610891 operates in forced PWM mode. The PFM mode brings high efficiency over entire load range, while PWM mode can avoid the acoustic noise as the switching frequency is fixed. In PWM mode, the TPS61089x converter uses the adaptive constant off-time peak current control scheme, which provides excellent transient line and load response with minimal output capacitance. The TPS61089x can work with a different inductor and output capacitor combination by external loop compensation. It also supports adjustable switching frequency ranging from 200 kHz to 2.2 MHz. # 9.2 Typical Application 図 9-1. TPS61089x Single Cell Li-ion Battery to 9-V/2-A Output Converter ### 9.2.1 Design Requirements 表 9-1. Design Parameters | DESIGN PARAMETERS | EXAMPLE VALUES | |------------------------------|---------------------| | Input voltage range | 3.0 to 4.35 V | | Output voltage | 9 V | | Output voltage ripple | 100 mV peak to peak | | Output current rating | 2 A | | Operating frequency | 500 kHz | | Operation mode at light load | PFM | ### 9.2.2 Detailed Design Procedure ### 9.2.2.1 Custom Design With WEBENCH® Tools Click here to create a custom design using the TPS61089x device with the WEBENCH® Power Designer. - 1. Start by entering the input voltage (V<sub>IN</sub>), output voltage (V<sub>OUT</sub>), and output current (I<sub>OUT</sub>) requirements. - 2. Optimize the design for key parameters such as efficiency, footprint, and cost using the optimizer dial. - 3. Compare the generated design with other possible solutions from Texas Instruments. The WEBENCH Power Designer provides a customized schematic along with a list of materials with real-time pricing and component availability. In most cases, these actions are available: - Run electrical simulations to see important waveforms and circuit performance - · Run thermal simulations to understand board thermal performance - · Export customized schematic and layout into popular CAD formats - · Print PDF reports for the design, and share the design with colleagues Get more information about WEBENCH tools at www.ti.com/WEBENCH. ### 9.2.2.2 Setting Switching Frequency The switching frequency is set by a resistor connected between the FSW pin and the SW pin of the TPS61089x. The resistor value required for a desired frequency can be calculated using $\pm 3$ . $$R_{FREQ} = \frac{4 \times (\frac{1}{f_{SW}} - t_{DELAY} \times \frac{V_{OUT}}{V_{IN}})}{C_{FREQ}}$$ (3) #### where - R<sub>FRFO</sub> is the resistance connected between the FSW pin and the SW pin - C<sub>FREQ</sub> = 24 pF - f<sub>SW</sub> is the desired switching frequency - t<sub>DELAY</sub> = 86 ns - V<sub>IN</sub> is the input voltage - V<sub>OUT</sub> is the output voltage #### 9.2.2.3 Setting Peak Current Limit The peak input current is set by selecting the correct external resistor value correlating to the required current limit. Use 式 4 to calculate the correct resistor value: $$I_{LIM} = \frac{1030000}{R_{ILIM}}$$ (4) ### where - R<sub>ILIM</sub> is the resistance connected between the ILIM pin and ground - I<sub>LIM</sub> is the switching peak current limit For a typical current limit of 8 A, the resistor value is 127 k $\Omega$ . Considering the device variation and the tolerance over temperature, the minimum current limit at the worst case can be 0.8 A lower than the value calculated by $\pm$ 4. The minimum current limit must be higher than the required peak switch current at the lowest input voltage and the highest output power to make sure the TPS61089x does not hit the current limit and still can regulate the output voltage in these conditions. # 9.2.2.4 Setting Output Voltage The output voltage is set by an external resistor divider (R1, R2 in *TPS61089x Single Cell Li-ion Battery to 9-V/2-A Output Converter*). Typically, a minimum current of 10 $\mu$ A flowing through the feedback divider gives good accuracy and noise covering. A resistor of less than 120 $k\Omega$ is typically selected for low-side resistor R2. When the output voltage is regulated, the typical voltage at the FB pin is $V_{REF}$ . Thus, the value of R1 is calculated as: $$R_1 = \frac{(V_{OUT} - V_{REF}) \times R_2}{V_{REF}}$$ (5) #### 9.2.2.5 Inductor Selection Because the selection of the inductor affects the steady state operation of the power supply, transient behavior, loop stability, and boost converter efficiency, the inductor is the most important component in switching power regulator design. Three most important specifications to the performance of the inductor are the inductor value, DC resistance, and saturation current. The TPS61089x is designed to work with inductor values between 0.47 μH and 10 μH. A 0.47-μH inductor is typically available in a smaller or lower-profile package, while a 10-μH inductor produces lower inductor current ripple. If the boost output current is limited by the peak current protection of the IC, using a 10-μH inductor can maximize the controller's output current capability. Inductor values can have $\pm 20\%$ or even $\pm 30\%$ tolerance with no current bias. When the inductor current approaches saturation level, its inductance can decrease 20% to 35% from the value at 0-A current depending on how the inductor vendor defines saturation. When selecting an inductor, make sure its rated current, especially the saturation current, is larger than its peak current during the operation. Follow $\pm$ 6 to $\pm$ 7 to calculate the peak current of the inductor. To calculate the current in the worst case, use the minimum input voltage, maximum output voltage, and maximum load current of the application. To leave enough design margin, TI recommends using the minimum switching frequency, the inductor value with -30% tolerance, and a low-power conversion efficiency for the calculation. In a boost regulator, calculate the inductor DC current as in $\pm$ 6. $$I_{DC} = \frac{V_{OUT} \times I_{OUT}}{V_{IN} \times \eta}$$ (6) #### where - V<sub>OUT</sub> is the output voltage of the boost regulator - I<sub>OUT</sub> is the output current of the boost regulator - V<sub>IN</sub> is the input voltage of the boost regulator - η is the power conversion efficiency Calculate the inductor current peak-to-peak ripple as in 式 7. $$I_{PP} = \frac{1}{L \times (\frac{1}{V_{OUT} - V_{IN}} + \frac{1}{V_{IN}}) \times f_{SW}}$$ (7) #### where - I<sub>PP</sub> is the inductor peak-to-peak ripple - L is the inductor value - f<sub>SW</sub> is the switching frequency - V<sub>OUT</sub> is the output voltage - V<sub>IN</sub> is the input voltage Therefore, the peak current, $I_{Lpeak}$ , seen by the inductor is calculated with $\pm 8$ . $$I_{Lpeak} = I_{DC} + \frac{I_{PP}}{2} \tag{8}$$ Set the current limit of the TPS61089x higher than the peak current $I_{Lpeak}$ . Then select the inductor with saturation current higher than the setting current limit. Boost converter efficiency is dependent on the resistance of its current path, the switching loss associated with the switching MOSFETs, and the core loss of the inductor. The TPS61089x has optimized the internal switch resistance. However, the overall efficiency is affected significantly by the DC resistance (DCR) of the inductor, equivalent series resistance (ESR) at the switching frequency, and the core loss. Core loss is related to the core material and different inductors have different core loss. For a certain inductor, larger current ripple generates higher DCR and ESR conduction losses and higher core loss. Usually, a data sheet of an inductor does not provide the ESR and core loss information. If needed, consult the inductor vendor for detailed information. Generally, TI would recommend an inductor with lower DCR and ESR. However, there is a tradeoff among the inductance of the inductor, DCR and ESR resistance, and its footprint. Furthermore, shielded inductors typically have higher DCR than unshielded inductors. 表 9-2 lists recommended inductors for the TPS61089x. Verify whether the recommended inductor can support the user's target application with the previous calculations and bench evaluation. In this application, the Sumida inductor CDMC8D28NP-1R8MC is selected for its small size and low DCR. | & 5-2. Neconninended inductors | | | | | | | | | |--------------------------------|--------|--------------|-------------------------------------------------|----------------------------|----------------------|--|--|--| | PART NUMBER | L (µH) | DCR MAX (mΩ) | SATURATION CURRENT /<br>HEAT RATING CURRENT (A) | SIZE MAX<br>(L × W × H mm) | VENDOR | | | | | CDMC8D28NP-1R8MC | 1.8 | 12.6 | 9.4 / 9.3 | 9.5 x 8.7 x 3.0 | Sumida | | | | | 744311150 | 1.5 | 7.2 | 14.0 / 11.0 | 7.3 x 7.2 x 4.0 | Wurth-<br>Elektronik | | | | | 744311220 | 2.2 | 12.5 | 13.0 / 9.0 | 7.3 × 7.2 × 4.0 | Wurth-<br>Elektronik | | | | | PIMB103T-2R2MS | 2.2 | 9.0 | 16 / 13 | 11.2 × 10.3 × 3.0 | Cyntec | | | | | PIMB065T-2R2MS | 2.2 | 12.5 | 12 / 10.5 | 7.4 × 6.8 × 5.0 | Cyntec | | | | 表 9-2. Recommended Inductors ### 9.2.2.6 Input Capacitor Selection For good input voltage filtering, TI recommends low-ESR ceramic capacitors. The VIN pin is the power supply for the TPS61089x. A 0.1- $\mu$ F ceramic bypass capacitor is recommended as close as possible to the VIN pin of the TPS61089x. The VCC pin is the output of the internal LDO. A ceramic capacitor of more than 1.0 $\mu$ F is required at the VCC pin to get a stable operation of the LDO. For the power stage, because of the inductor current ripple, the input voltage changes if there is parasitic inductance and resistance between the power supply and the inductor. It is recommended to have enough input capacitance to make the input voltage ripple less than 100 mV. Generally, 10-µF input capacitance is sufficient for most applications. #### Note DC bias effect: High-capacitance ceramic capacitors have a DC bias effect, which has a strong influence on the final effective capacitance. Therefore, the right capacitor value must be chosen carefully. The differences between the rated capacitor value and the effective capacitance result from package size and voltage rating in combination with material. A 10-V rated 0805 capacitor with 10 $\mu$ F can have an effective capacitance of less 5 $\mu$ F at an output voltage of 5 V. ## 9.2.2.7 Output Capacitor Selection For small output voltage ripple, TI recommends a low-ESR output capacitor like a ceramic capacitor. Typically, three 22-µF ceramic output capacitors work for most applications. Higher capacitor values can be used to improve the load transient response. Take care when evaluating a capacitor's derating under DC bias. The bias can significantly reduce capacitance. Ceramic capacitors can lose most of their capacitance at rated voltage. Therefore, leave margin on the voltage rating to ensure adequate effective capacitance. From the required output voltage ripple, use the following equations to calculate the minimum required effective capacitance $C_{\Omega}$ : $$V_{ripple\_dis} = \frac{(V_{OUT} - V_{IN\_MIN}) \times I_{OUT}}{V_{OUT} \times f_{SW} \times C_{O}}$$ (9) $$V_{ripple\_ESR} = I_{Lpeak} \times R_{ESR}$$ (10) #### where - V<sub>ripple dis</sub> is output voltage ripple caused by charging and discharging of the output capacitor. - V<sub>ripple ESR</sub> is output voltage ripple caused by ESR of the output capacitor. - V<sub>IN MIN</sub> is the minimum input voltage of boost converter. - V<sub>OUT</sub> is the output voltage. - I<sub>OUT</sub> is the output current. - I<sub>Lpeak</sub> is the peak current of the inductor. - f<sub>SW</sub> is the converter's switching frequency. - · R<sub>ESR</sub> is the ESR of the output capacitors. ## 9.2.2.8 Loop Stability The TPS61089x requires external compensation, which allows the loop response to be optimized for each application. The COMP pin is the output of the internal error amplifier. An external compensation network comprised of resistor R5, ceramic capacitors C5 and C6 is connected to the COMP pin. The power stage small signal loop response of constant off time (COT) with peak current control can be modeled by $\pm$ 11. $$G_{PS}(S) = \frac{R_{O} \times (1 - D)}{2 \times R_{sense}} \times \frac{\left(1 + \frac{S}{2 \times \pi \times f_{ESRZ}}\right) \left(1 - \frac{S}{2 \times \pi \times f_{RHPZ}}\right)}{1 + \frac{S}{2 \times \pi \times f_{P}}}$$ (11) ### where - · D is the switching duty cycle - R<sub>O</sub> is the output load resistance - $R_{\text{sense}}$ is the equivalent internal current sense resistor, which is 0.08 $\Omega$ - f<sub>P</sub> is the pole's frequency - f<sub>ESRZ</sub> is the zero's frequency - f<sub>RHPZ</sub> is the right-half-plane-zero's frequency The D, $f_P$ , $f_{ESRZ}$ , and $f_{RHPZ}$ can be calculated by following equations: $$D = 1 - \frac{V_{IN} \times \eta}{V_{OUT}}$$ (12) #### where η is the power conversion efficiency $$f_{\mathsf{P}} = \frac{2}{2\pi \times \mathsf{R}_{\mathsf{O}} \times \mathsf{C}_{\mathsf{O}}} \tag{13}$$ where C<sub>O</sub> is effective capacitance of the output capacitor $$f_{\text{ESRZ}} = \frac{1}{2\pi \times R_{\text{ESR}} \times C_{\text{O}}}$$ (14) where R<sub>ESR</sub> is the equivalent series resistance of the output capacitor $$f_{\text{RHPZ}} = \frac{R_{\text{O}} \times (1 - D)^2}{2\pi \times L} \tag{15}$$ The COMP pin is the output of the internal transconductance amplifier. 式 16 shows the small signal transfer function of compensation network. $$Gc(S) = \frac{G_{EA} \times R_{EA} \times V_{REF}}{V_{OUT}} \times \frac{\left(1 + \frac{S}{2 \times \pi \times f_{COMZ}}\right)}{\left(1 + \frac{S}{2 \times \pi \times f_{COMP1}}\right)\left(1 + \frac{S}{2 \times \pi \times f_{COMP2}}\right)}$$ (16) where - G<sub>EA</sub> is the amplifier's transconductance - · REA is the amplifier's output resistance - V<sub>REF</sub> is the reference voltage at the FB pin - V<sub>OUT</sub> is the output voltage - $f_{\text{COMP1}}, f_{\text{COMP2}}$ are the poles' frequency of the compensation network - f<sub>COMZ</sub> is the zero's frequency of the compensation network The next step is to choose the loop crossover frequency, $f_{\rm C}$ . The higher in frequency that the loop gain stays above zero before crossing over, the faster the loop response is. It is generally accepted that the loop gain cross over no higher than the lower of either 1/10 of the switching frequency, $f_{\rm SW}$ , or 1/5 of the RHPZ frequency, $f_{\rm RHPZ}$ . At the crossover frequency, the loop gain is 1. Thus the value of R5 can be calculated by $\pm$ 17, then set the values of C5 and C6 (in TPS61089x Single Cell Li-ion Battery to 9-V/2-A Output Converter) by $\pm$ 18 and $\pm$ 19. $$R5 = \frac{2\pi \times V_{OUT} \times R_{sense} \times f_{C} \times C_{O}}{(1 - D) \times V_{REF} \times G_{EA}}$$ (17) where f<sub>C</sub> is the selected crossover frequency The value of C5 can be set by $\pm$ 18. $$C5 = \frac{R_O \times C_O}{2R5} \tag{18}$$ The value of C6 can be set by $\pm$ 19. $$C6 = \frac{R_{ESR} \times C_O}{R5}$$ (19) If the calculated value of C6 is less than 10 pF, it can be left open. Designing the loop for greater than 45° of phase margin and greater than 10-dB gain margin eliminates output votlage ringing during the line and load transient. ## 9.2.3 Application Curves # 10 Power Supply Recommendations The device is designed to operate from an input voltage supply range between 2.7 V to 12 V. This input supply must be well regulated. If the input supply is located more than a few inches from the converter, additional bulk capacitance can be required in addition to the ceramic bypass capacitors. A typical choice is an electrolytic or tantalum capacitor with a value of $47~\mu\text{F}$ . # 11 Layout # 11.1 Layout Guidelines As for all switching power supplies, especially those running at high switching frequency and high currents, layout is an important design step. If layout is not carefully done, the regulator could suffer from instability and noise problems. To maximize efficiency, switching rise time and fall time are very fast. To prevent radiation of high-frequency noise (for example, EMI), proper layout of the high-frequency switching path is essential. Minimize the length and area of all traces connected to the SW pin, and always use a ground plane under the switching regulator to minimize interplane coupling. The input capacitor needs to be close to the VIN pin and GND pin to reduce the input supply current ripple. The most critical current path for all boost converters is from the switching FET, through the rectifier FET, then the output capacitors, and back to ground of the switching FET. This high current path contains nanosecond rise time and fall time, and should be kept as short as possible. Therefore, the output capacitor needs not only to be close to the VOUT pin, but also to the GND pin to reduce the overshoot at the SW pin and VOUT pin. ## 11.2 Layout Example 図 11-1. Layout Example #### 11.2.1 Thermal Considerations The maximum IC junction temperature should be restricted to 125°C under normal operating conditions. Calculate the maximum allowable dissipation, $P_{D(max)}$ , and keep the actual power dissipation less than or equal to $P_{D(max)}$ . The maximum-power-dissipation limit is determined using $\not\equiv$ 20. $$P_{D(max)} = \frac{125 - T_A}{R_{\theta JA}} \tag{20}$$ ## where - T<sub>A</sub> is the maximum ambient temperature for the application - R<sub>0JA</sub> is the junction-to-ambient thermal resistance given in the *Thermal Information* table The TPS61089x comes in a thermally-enhanced VQFN package. The pads underneath the package improve the thermal capabilities of the package. The real junction-to-ambient thermal resistance of the package greatly depends on the PCB type, layout, and pad connection. Using thick PCB copper and soldering the SW pin, VOUT pin, and GND pin to large copper plate enhances the thermal performance. Using more vias connects the ground plate on the top layer and bottom layer around the IC without solder mask also improves the thermal capability. # 12 Device and Documentation Support # 12.1 Device Support ## 12.1.1 Third-Party Products Disclaimer TI'S PUBLICATION OF INFORMATION REGARDING THIRD-PARTY PRODUCTS OR SERVICES DOES NOT CONSTITUTE AN ENDORSEMENT REGARDING THE SUITABILITY OF SUCH PRODUCTS OR SERVICES OR A WARRANTY, REPRESENTATION OR ENDORSEMENT OF SUCH PRODUCTS OR SERVICES, EITHER ALONE OR IN COMBINATION WITH ANY TI PRODUCT OR SERVICE. ## 12.1.2 Development Support ### 12.1.2.1 Custom Design With WEBENCH® Tools Click here to create a custom design using the TPS61089x device with the WEBENCH® Power Designer. - 1. Start by entering the input voltage (V<sub>IN</sub>), output voltage (V<sub>OUT</sub>), and output current (I<sub>OUT</sub>) requirements. - 2. Optimize the design for key parameters such as efficiency, footprint, and cost using the optimizer dial. - 3. Compare the generated design with other possible solutions from Texas Instruments. The WEBENCH Power Designer provides a customized schematic along with a list of materials with real-time pricing and component availability. In most cases, these actions are available: - · Run electrical simulations to see important waveforms and circuit performance - Run thermal simulations to understand board thermal performance - · Export customized schematic and layout into popular CAD formats - · Print PDF reports for the design, and share the design with colleagues Get more information about WEBENCH tools at www.ti.com/WEBENCH. # 12.2 Receiving Notification of Documentation Updates To receive notification of documentation updates, navigate to the device product folder on ti.com. Click on *Subscribe to updates* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document. ### 12.3 サポート・リソース TI E2E<sup>™</sup> サポート・フォーラムは、エンジニアが検証済みの回答と設計に関するヒントをエキスパートから迅速かつ直接得ることができる場所です。既存の回答を検索したり、独自の質問をしたりすることで、設計で必要な支援を迅速に得ることができます。 リンクされているコンテンツは、該当する貢献者により、現状のまま提供されるものです。これらは TI の仕様を構成するものではなく、必ずしも TI の見解を反映したものではありません。 TI の使用条件を参照してください。 #### 12.4 Trademarks HotRod<sup>™</sup> and TI E2E<sup>™</sup> are trademarks of Texas Instruments. WEBENCH® is a registered trademark of Texas Instruments. すべての商標は、それぞれの所有者に帰属します。 ## 12.5 Electrostatic Discharge Caution This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage. ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications. #### 12.6 Glossary This glossary lists and explains terms, acronyms, and definitions. # 13 Mechanical, Packaging, and Orderable Information The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation. Copyright © 2021 Texas Instruments Incorporated Submit Document Feedback www.ti.com 9-Nov-2023 #### PACKAGING INFORMATION | Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan | Lead finish/<br>Ball material | MSL Peak Temp | Op Temp (°C) | Device Marking (4/5) | Samples | |------------------|--------|--------------|--------------------|------|----------------|--------------|-------------------------------|--------------------|--------------|----------------------|---------| | TPS61089RNRR | ACTIVE | VQFN-HR | RNR | 11 | 3000 | RoHS & Green | Call TI | Level-1-260C-UNLIM | -40 to 125 | ZGOI | Samples | | TPS61089RNRT | ACTIVE | VQFN-HR | RNR | 11 | 250 | RoHS & Green | Call TI | Level-1-260C-UNLIM | -40 to 125 | ZGOI | Samples | (1) The marketing status values are defined as follows: **ACTIVE:** Product device recommended for new designs. LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect. NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design. PREVIEW: Device has been announced but is not in production. Samples may or may not be available. **OBSOLETE:** TI has discontinued the production of the device. (2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free". RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption. Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement. - (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature. - (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device. - (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device. - (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width. **Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. # **PACKAGE OPTION ADDENDUM** www.ti.com 9-Nov-2023 PLASTIC QUAD FLATPACK - NO LEAD #### NOTES: - 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. - 2. This drawing is subject to change without notice. PLASTIC QUAD FLATPACK - NO LEAD NOTES: (continued) - 3. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271). - 4. Solder mask tolerances between and around signal pads can vary based on board fabrication site. PLASTIC QUAD FLATPACK - NO LEAD NOTES: (continued) 5. For alternate stencil design recommendations, see IPC-7525 or board assembly site preference. # 重要なお知らせと免責事項 TI は、技術データと信頼性データ (データシートを含みます)、設計リソース (リファレンス・デザインを含みます)、アプリケーションや設計に関する各種アドバイス、Web ツール、安全性情報、その他のリソースを、欠陥が存在する可能性のある「現状のまま」提供しており、商品性および特定目的に対する適合性の黙示保証、第三者の知的財産権の非侵害保証を含むいかなる保証も、明示的または黙示的にかかわらず拒否します。 これらのリソースは、TI 製品を使用する設計の経験を積んだ開発者への提供を意図したものです。(1) お客様のアプリケーションに適した TI 製品の選定、(2) お客様のアプリケーションの設計、検証、試験、(3) お客様のアプリケーションに該当する各種規格や、その他のあら ゆる安全性、セキュリティ、規制、または他の要件への確実な適合に関する責任を、お客様のみが単独で負うものとします。 上記の各種リソースは、予告なく変更される可能性があります。これらのリソースは、リソースで説明されている TI 製品を使用するアプリケーションの開発の目的でのみ、TI はその使用をお客様に許諾します。これらのリソースに関して、他の目的で複製することや掲載することは禁止されています。TI や第三者の知的財産権のライセンスが付与されている訳ではありません。お客様は、これらのリソースを自身で使用した結果発生するあらゆる申し立て、損害、費用、損失、責任について、TI およびその代理人を完全に補償するものとし、TI は一切の責任を拒否します。 TIの製品は、TIの販売条件、または ti.com やかかる TI 製品の関連資料などのいずれかを通じて提供する適用可能な条項の下で提供されています。TI がこれらのリソースを提供することは、適用される TI の保証または他の保証の放棄の拡大や変更を意味するものではありません。 お客様がいかなる追加条項または代替条項を提案した場合でも、TIはそれらに異議を唱え、拒否します。 郵送先住所: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2024, Texas Instruments Incorporated