# 4.5V to 18V Input 1.5A, 2.5A, 1.5A Triple Synchronous Step-Down Converter Check for Samples: TPS65581 ## **FEATURES** - Advanced D-CAP2<sup>™</sup> Control Mode - Fast Transient Response - No External Parts Required For Loop Compensation - Compatible with Ceramic Output Capacitors - Wide Input Voltage Range: 4.5 V to 18 V - Output Voltage Range: 0.76 V to 7 V - Highly Efficient Integrated FETs Optimized for Low Duty Cycle Applications - 160 mΩ (High Side) and 130 mΩ (Low Side) for 2.5A - $250m\Omega$ (High Side) and $230m\Omega$ (Low Side) for 1.5A - High Initial Reference Accuracy - Low-Side R<sub>DS(on)</sub> Loss-Less Current Sensing - Fixed 1.2 ms Soft Start - Non-Sinking Pre-Biased Soft Start - 700 kHz Switching Frequency - Cycle-by-Cycle Over-Current Limiting Control - OCL, OVP, UVP, UVLO, TSD Protections - Hiccup Timer for Over Load Protection - PowerGood - Adaptive Gate Drivers with Integrated Boost PMOS Switch - OCP Constant Due To Thermally Compensated R<sub>DS(on)</sub> with 4000ppm/°C - 20-Pin HTSSOP - Auto-Skip Eco-mode <sup>™</sup> for High Efficiency at Light Load ### **APPLICATIONS** - Point-of-Load Regulation in Low Power Systems for Wide Range of Applications - Digital TV Power Supply - Networking Home Terminal - Digital Set Top Box (STB) - DVD Player, Recorder - Gaming Consoles and Other #### DESCRIPTION The TPS65581 is a triple, advanced D-CAP2™ mode synchronous buck converter. The TPS65581 enables system designers to complete the suite of various end equipment's power bus regulators with a cost effective, low component count, and low standby current solution. The main control loops of the TPS65581 uses the advanced D-CAP2™ mode control which provides a fast transient response with no external compensation components. Advanced D-CAP2™ mode control supports seamless transition between PWM mode at higher load conditions and Eco-mode™ allows the TPS65581 to maintain high efficiency during light load conditions. The device is able to adapt to both low equivalent series resistance (ESR) output capacitors such as POSCAP or SP-CAP, and ultra-low ESR, ceramic capacitors. The device provides convenient and efficient operation with input voltages from 4.5V to 18V. The TPS65581 is available in 4.4mm x 6.5mm 20 pin TSSOP (PWP) package, and is specified from -40°C to 85°C ambient temperature range. M Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet. D-CAP2, Eco-mode are trademarks of Texas Instruments. All other trademarks are the property of their respective owners. These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates. # HTSSOP APPLICATION DIAGRAM #### **ORDERING INFORMATION** | T <sub>A</sub> | PACKAGE <sup>(1)</sup> | ORDERING PART NUMBER | PINS | OUTPUT SUPPLY | | |----------------|------------------------|----------------------|------|---------------|--| | 40°C +- 05°C | DWD | TPS65581PWPR | 20 | Tape-and-Reel | | | -40°C to 85°C | PWP | TPS65581PWP | 20 | Tube | | (1) For the most current package and ordering information, see the Package Option Addendum at the end of this document, or see the TI web site at www.ti.com #### **ABSOLUTE MAXIMUM RATINGS** over operating free-air temperature range (unless otherwise noted) (1)(2) | | | VA | LUE | UNIT | |--------------------------|--------------------------------------|------|-----|------| | | | MIN | MAX | | | | VIN, EN1, EN2, EN3 | -0.3 | 20 | | | | VBST1, VBST2, VBST3 | -0.3 | 26 | | | Input voltage range | VBST1, VBST2, VBST3 (10ns transient) | -0.3 | 28 | | | | VBST1-SW1, VBST2-SW2, VBST3-SW3 | -0.3 | 6.5 | V | | | VFB1, VFB2, VFB3 | -0.3 | 6.5 | | | | SW1, SW2, SW3 | -2 | 20 | | | | SW1, SW2, SW3 (10ns transient) | -3 | 22 | | | Outrot caltage reserve | VREG5, PG | -0.3 | 6.5 | | | Output voltage range | PGND1, PGND2, PGND3 | -0.3 | 0.3 | V | | | Human Body Model (HBM) | | 2 | kV | | Electrostatic discharge | Charged Device Model (CDM) | | 500 | V | | Operating ambient temper | erature range, T <sub>A</sub> | -40 | 85 | °C | | Storage temperature ran | ge, T <sub>STG</sub> | -55 | 150 | °C | | Junction temperature rar | nge, T <sub>J</sub> | -40 | 150 | °C | <sup>(1)</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" are not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. #### THERMAL INFORMATION | | TUEDMAL METDIO(1) | TPS65581 | LINUTO | |------------------|----------------------------------------------|---------------|--------| | | THERMAL METRIC <sup>(1)</sup> | PWP (20) PINS | UNITS | | $\theta_{JA}$ | Junction-to-ambient thermal resistance | 40.0 | | | $\theta_{JCtop}$ | Junction-to-case (top) thermal resistance | 24.8 | | | $\theta_{JB}$ | Junction-to-board thermal resistance | 21.3 | °C/W | | ΨЈТ | Junction-to-top characterization parameter | 0.8 | °C/VV | | $\Psi_{JB}$ | Junction-to-board characterization parameter | 21.1 | | | $\theta_{JCbot}$ | Junction-to-case (bottom) thermal resistance | 1.7 | | <sup>(1)</sup> For more information about traditional and new thermal metrics, see the IC Package Thermal Metrics application report, SPRA953. ### RECOMMENDED OPERATING CONDITIONS over operating free-air temperature range (unless otherwise noted) | | | | VALUE | S | LINUT | |----------------|------------------------------|--------------------------------------|-------|-----|-------| | | | | MIN | MAX | UNIT | | | Supply input voltage range | VIN | 4.5 | 18 | V | | | | VBST1, VBST2, VBST3 | -0.1 | 24 | | | | Input voltage range | VBST1, VBST2, VBST3 (10ns transient) | -0.1 | 27 | | | | | VBST1-SW1, VBST2-SW2, VBST3-SW3 | -0.1 | 5.7 | | | | Input voltage range | VFB1, VFB2, VFB3 | -0.1 | 5.7 | V | | | | EN1, EN2, EN3 | -0.1 | 18 | | | | | SW1, SW2, SW3 | -1.0 | 18 | | | | | SW1, SW2, SW3 (10ns transient) | -3 | 21 | | | | Outside alternation | VREG5, PG | -0.1 | 5.7 | | | | Output voltage range | PGND1, PGND2, PGND3 | -0.1 | 0.1 | V | | T <sub>A</sub> | Operating free-air temperatu | re | -40 | 85 | °C | | $T_{J}$ | Operating Junction Tempera | ture | -40 | 150 | °C | <sup>(2)</sup> All voltages are with respect to IC GND terminal. #### **ELECTRICAL CHARACTERISTICS** over recommended free-air temperature range, VIN = 12 V (unless otherwise noted) | | PARAMETER | CONDITIONS | MIN | TYP | MAX | UNIT | |-----------------------|--------------------------------------|-------------------------------------------------------------------------------------|------|-----|-----|--------| | SUPPLY C | URRENT | | | | | | | I <sub>IN</sub> | VIN supply current | $T_A$ = 25°C, EN1 = EN2 = EN3 = 5 V,<br>VFB1 = VFB2 = VFB3 = 1 V, non-<br>switching | | 2.9 | 3.6 | mA | | I <sub>VINSDN</sub> | VIN shutdown current | T <sub>A</sub> = 25°C, EN1 = EN2 = EN3 = 0 V | | 1.8 | 3 | μΑ | | VFB VOLT | AGE | | | | | | | $V_{VFBTHL}$ | VFBx threshold voltage (1) | T <sub>A</sub> = 25°C, CH1 = 3.3 V, CH2 = 1.2 V,<br>CH3 = 1.5 V | 752 | 764 | 776 | mV | | TC <sub>VFBx</sub> | Temperature coefficient | On the basis of 25°C <sup>(2)</sup> | -180 | | 180 | ppm/°C | | VREG5 OU | TPUT | | | | | | | V/DE05111/10 TI 11/1 | | VREG5 Rising | | 4 | | V | | $V_{UVREG5}$ | VREG5 UVLO Threshold | Hysteresis | | 0.3 | | V | | $V_{VREG5}$ | VREG5 output voltage | T <sub>A</sub> = 25°C, V <sub>IN</sub> = 12 V, I <sub>VREG</sub> = 5 mA | | 5.5 | | V | | I <sub>VREG5</sub> | Output current | VIN = 6 V, T <sub>A</sub> = 25°C | 20 | | | mA | | MOSFETs | | | | | | | | r <sub>DS(on)H2</sub> | High side switch resistance for 2.5A | T <sub>A</sub> = 25°C, VBST2-SW2 = 5.5 V <sup>(2)</sup> , CH2 | | 160 | | mΩ | | r <sub>DS(on)H2</sub> | Low side switch resistance for 2.5A | T <sub>A</sub> = 25°C <sup>(2)</sup> , CH2 | | 130 | | mΩ | | r <sub>DS(on)Hx</sub> | High side switch resistance for 1.5A | $T_A = 25$ °C, VBSTx-SWx = 5.5 V $^{(2)}$ , CH1, CH3 | | 250 | | mΩ | | r <sub>DS(on)Lx</sub> | Low side switch resistance for 1.5A | T <sub>A</sub> = 25°C <sup>(2)</sup> , CH1, CH3 | | 230 | | mΩ | | MIN ON/OF | F TIME and SW frequency | | | | | | | t <sub>ONminx</sub> | Min On Time | T <sub>A</sub> = 25°C, VOUTx = 0.8V <sup>(2)</sup> | 80 | | | ns | | t <sub>OFFminx</sub> | Minoff time | T <sub>A</sub> = 25°C, VFBx = 0.7 V | | 220 | | ns | | Fsw | SW-frequency | T <sub>A</sub> = 25°C | | 700 | | kHz | | SOFT STAF | RT | | | | * | | | T <sub>SS</sub> | Soft-start time | Internal soft-start time | | 1.2 | | ms | | | | 1 | | | | | <sup>(1)</sup> x means either 1 or 2 or 3, that is, VFBx means VFB1, VFB2 or VFB3.(2) Specified by design. Not production tested. # **ELECTRICAL CHARACTERISTICS (continued)** over recommended free-air temperature range, VIN = 12 V (unless otherwise noted) | | PARAMETER | CONDITIONS | MIN | TYP | MAX | UNIT | |-------------------------------------------------------|--------------------------------------|----------------------------------------------------------|-----|------|-----|------| | POWER GO | OD | | | | • | | | V | DC throubold | PG from lower VOx (going high) | | 84% | | | | $V_{PGTH}$ | PG threshold | PG from higher VOx (going low) | | 116% | | - | | R <sub>PG</sub> | PG pull-down resistance | V <sub>PG</sub> = 0.5 V | 50 | 85 | 130 | Ω | | , | | Delay for PG going high | | 1.5 | | ms | | T <sub>PGDLY</sub> | PG delay time | Delay for PG going low | | 2 | | μs | | T <sub>PGCOMPSS</sub> PGOOD comparator start-up delay | | PG comparator wake-up delay | | 2.8 | | ms | | LOGIC THRE | ESHOLD | | | | • | - | | V <sub>ENH</sub> | ENx H-level threshold voltage | | 2 | | | V | | V <sub>ENL</sub> | ENx L-level threshold voltage | | | | 0.4 | V | | R <sub>ENx_IN</sub> | ENx input resistance | ENx = 12 V | 225 | 400 | 900 | kΩ | | CURRENT L | IMIT | | * | | * | - | | I <sub>OCL1</sub> | | L <sub>OUT</sub> = 3.3 μH <sup>(3)</sup> , VOUT1 = 3.3 V | 1.7 | 2.0 | 3.4 | Α | | I <sub>OCL2</sub> | Current limit | $L_{OUT} = 2.2 \mu H^{(3)} VOUT2 = 1.2 V$ | 2.9 | 3.5 | 4.9 | Α | | I <sub>OCL3</sub> | | $L_{OUT} = 2.2 \mu H^{(3)} VOUT3 = 1.5 V$ | 1.8 | 2.2 | 3.6 | Α | | OVER / UND | ER VOLTAGE PROTECTION | | | | • | | | V <sub>OVP</sub> | Output OVP trip threshold | measured on VFBx | | 120% | | | | V <sub>UVP</sub> | Output UVP trip threshold | measured on VFBx | 63% | 68% | 73% | - | | T <sub>UVPDEL</sub> | Output UVP delay time | | | 0.5 | | ms | | T <sub>UVPEN</sub> | Output UVP enable delay | UVP Enable Delay | | 2.8 | | ms | | THERMAL S | HUTDOWN | | | | ' | | | - | The area of about decree there about | Shutdown temperature (3) | | 155 | | | | $T_{SD}$ | Thermal shutdown threshold | Hysteresis <sup>(3)</sup> | | 30 | | °C | <sup>(3)</sup> Specified by design. Not production tested. # **DEVICE INFORMATION** # HTSSOP PACKAGE (TOP VIEW) # PIN FUNCTIONS(1) | PIN | | 1/0 | DESCRIPTION | | | | | |---------------------------|-----------|-----|------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--| | NAME | HTSSOP20 | I/O | DESCRIPTION | | | | | | VIN | 1,2 | I | Power input and connects to both high side NFET drains. Supply Input for 5.5V linear regulator. | | | | | | VBST1, VBST2,<br>VBST3 | 3, 14, 20 | 1 | Supply input for high-side NFET gate drive circuit. Connect 0.1µF ceramic capacitor between VBSTx and SWx pins. An internal diode is connected between VREG5 and VBSTx | | | | | | SW1, SW2,<br>SW3 | 4,15,19 | I/O | Switch node connections for both the high-side NFETs and low-side NFETs. Input of current comparator. | | | | | | PGND1,<br>PGND2,<br>PGND3 | 5,16,18 | I/O | Ground returns for low-side MOSFETs. Input of current comparator. | | | | | | VREG5 | 6 | 0 | Output of 5.5V linear regulator. Bypass to GND with a high-quality ceramic capacitor of at least 1.0µF. VREG5 is active when ENx is high level. | | | | | | PG | 7 | 0 | Open drain power good output. Low means the output voltage is out of regulation. | | | | | | EN1, EN2, EN3 | 8,13,17 | I | Enable. Pull High to according converter. | | | | | | VFB1, VFB2,<br>VFB3 | 9,11,12 | 1 | Advanced D-CAP2 feedback inputs. Connect to output voltage with resistor divider. | | | | | | GND | 10 | I/O | Signal GND. Connect sensitive VFBx returns to GND at a single point. | | | | | | Exposed<br>Thermal Pad | Back side | I/O | Thermal pad of the package. Must be soldered to achieve appropriate dissipation. Must be connected to GND. | | | | | Product Folder Links: TPS65581 (1) x means either 1, 2 or 3, VFBx means VFB1, VFB2 or VFB3. Submit Documentation Feedback ### **FUNCTIONAL BLOCK DIAGRAM** Copyright © 2013, Texas Instruments Incorporated #### **OVERVIEW** The TPS65581 is a 1.5A, 2.5A, 1.5A triple synchronous step-down (buck) converter with two integrated N-channel MOSFETs for each channel. It operates using Advanced D-CAP2™ control mode. The fast transient response of Advanced D-CAP2™ control reduces the required output capacitance to meet a specific level of performance. Proprietary internal circuitry allows the use of low ESR output capacitors including ceramic and special polymer types. #### **DETAILED DESCRIPTION** #### **PWM Operation** The main control loop of the TPS65581 is a fixed switching frequency pulse width modulation (PWM) controller that supports a proprietary advanced D-CAP2™ mode control. Advanced D-CAP2™ mode control combines constant switching frequency with an internal compensation circuit and low external component count configuration with both low ESR and ceramic output capacitors. It is stable even with virtually no ripple at the output. ### Auto-Skip Eco-mode™ Control The TPS65581 is designed with Auto-Skip Eco-mode™ to increase light load efficiency. As the output current decreases from heavy load condition, the inductor current is also reduced and eventually comes to point that its rippled valley touches zero level, which is the boundary between continuous conduction and discontinuous conduction modes. The rectifying MOSFET is turned off when its zero inductor current is detected. As the load current further decreases the converter run into discontinuous conduction mode. The transition point to the light load operation I<sub>OUT(LL)</sub> current can be calculated in Equation 1. $$I_{OUT(LL)} = \frac{1}{2 \times L \times f_{SW}} \times \frac{\left(V_{IN} - V_{OUT}\right) \times V_{OUT}}{V_{IN}}$$ (1) #### **PWM Frequency and Adaptive On-Time Control** TPS65581 uses a advanced D-CAP2 mode control scheme and have a dedicated on board oscillator. The device runs with fixed frequency of 700 kHz. #### Soft Start and Pre-Biased Soft Start The TPS65581 has an internal, 1.2 ms, soft-start for each channel. When the ENx pin becomes high, an internal DAC begins ramping up the reference voltage to the PWM comparator. Smooth control of the output voltage is maintained during start up. The device contains a unique circuit to prevent current from being pulled from the output during startup if the output is pre-biased. When the soft-start commands a voltage higher than the pre-bias level (internal soft start becomes greater than internal feedback voltage $V_{FB}$ ), the controller slowly activates synchronous rectification by starting the first low side FET gate driver pulses with a narrow on-time. It then increments that on-time on a cycle-by-cycle basis until it coincides with the time dictated by (1-D), where D is the duty cycle of the converter. This scheme prevents the initial sinking of the pre-biased output, and ensures that the output voltage (VOx) starts and ramps up smoothly into regulation from pre-biased startup to normal mode operation. # **Overvoltage Protection** TPS65581 detects overvoltage conditions by monitoring the feedback voltage (VFB). When the feedback voltage becomes higher than 120% of the target voltage, the OVP comparator output goes high and the circuit drives as the high-side MOSFET driver turns off and the low-side MOSFET turns off. This is a non-latch function. #### **Current Protection** The output overcurrent protection (OCP) is implemented using a cycle-by-cycle valley detect control circuit and using HICCUP mode overcurrent protection. The switch current is monitored by measuring the low-side FET switch voltage between the SWx pin and PGNDx. This voltage is proportional to the switch current and the on-resistance of the FET. To improve accuracy, the voltage sensing is temperature compensated. During the on time of the high-side FET switch, the switch current increases at a linear rate determined by $V_{IN}$ , $V_{OUT}$ , the on-time and the output inductor value. During the on time of the low-side FET switch, this current decreases linearly. The average value of the switch current is the load current $I_{OX}$ . If the sensed voltage on the low side FET is above the voltage proportional to the current limit, the converter keeps the low-side switch on until the measured voltage falls below the voltage corresponding to the current limit and a new switching cycle begins. In subsequent switching cycles, the on-time is set to the value determined for CCM and the current is monitored in the same manner. Following are some important considerations for this type of overcurrent protection. The load current one half of the peak-to-peak inductor current higher than the overcurrent threshold. Also when the current is being limited, the output voltage tends to fall as the demanded load current may be higher than the current available from the converter. When the over current condition is removed, the output voltage returns to the regulated value. This protection is non-latching. Lower than 1.5 A load current for CH1 and CH3 is required at the $V_{OUT}$ setting in high on-duty because the overcurrent limit function causes the degradation of load transient response. ### **Hiccup Mode** Hiccup mode of operation protects the power supply from being damaged during an ove-current fault condition. The operation of hiccup is as follows. If the OCL comparator circuit detects an over-current event the output voltage falls. When the feedback voltage falls below 68% of the reference voltage, the UVP comparator output goes high and an internal UVP delay counter begins counting. After counting UVP delay time, the TPS65581 shuts off the power supply for a given time (7x UVP Enable Delay Time) and then tries to re-start the power supply. If the over-load condition has been removed, the power supply starts and operates normally; otherwise, the TPS65581 detects another overcurrent event and shuts off the power supply again, repeating the previous cycle. Excess heat due to overload lasts for only a short duration in the hiccup cycle, therefore the junction temperature of the power devices is much lower. #### **POWERGOOD** The TPS65581 has power-good output that are measured on VFBx. The power-good function is activated after the soft-start has finished. If the all output voltages of 3 channels are within 16% of the target voltage, the internal comparator detects the power good state and the power good signal becomes high after 1.5ms delay. During start-up, this internal delay starts after 1.5ms of the UVP Enable delay time to avoid a glitch of power-good signal. Even if at least one of the feedback voltages of 3 channels goes outside of $\pm 16\%$ of target value, the power-good signal becomes low after 2 $\mu$ s. Figure 1. Start up Figure 3. Power Down #### **UVLO Protection** Vouty Voutz Under voltage lock out protection (UVLO) monitors the voltage of the VREG5 pin. When the VREG5 voltage is lower than UVLO threshold voltage, the TPS65581 is shut down. As soon as the voltage increases above the UVLO threshold, the converter starts again. #### **Thermal Shutdown** TPS65581 monitors its temperature of itself. If the temperature exceeds the threshold value (typically 155°C), the device is shut down. When the temperature falls below the threshold, the IC starts again. When VIN starts up and VREG5 output voltage is below its nominal value, the thermal shutdown threshold is lower than 155°C. As long as VIN and VREG5 rise, T<sub>J</sub> must be kept below 110°C. Submit Documentation Feedback #### TYPICAL CHARACTERISTICS VIN = 12 V, $T_A = 25$ °C (unless otherwise noted) Figure 4. VIN Current vs Junction Temperature (VIN Current at All CHs Non-switching, EN = H) Figure 6. EN Current vs EN Voltage Figure 8. VOUT2 = 1.2 V Output Voltage vs Output Current Figure 5. VIN Shutdown Current vs Junction Temperature Figure 7. VOUT1 = 3.3 V Output Voltage vs Output Current Figure 9. VOUT3 = 1.5 V Output Voltage vs Output Voltage # TYPICAL CHARACTERISTICS (continued) Figure 10. VOUT1 = 3.3 V Output Voltage vs Input Voltage Figure 11. VOUT2 = 1.2 V Output Voltage vs Input Voltage Figure 12. VOUT3 = 1.5 V Output Voltage vs Input Voltage Figure 13. VOUT1 = 3.3V, 0A to 1.5A Load Transient Response Figure 14. VOUT2 = 1 .2V, 0A to 2.5A Load Transient Response Figure 15. VOUT3 = 1.5V, 0A to 1.5A Load Transient Response Submit Documentation Feedback # **TYPICAL CHARACTERISTICS (continued)** I<sub>OUT</sub> - Output Current (A) Figure 16. VOUT1 = 3.3V Light Load Efficiency vs Output Current Figure 18. VOUT3=1.5V, Light Load Efficiency vs Output Current Figure 20. VOUT2 = 1.2V Switching Frequency vs Input Voltage Figure 17. VOUT2 = 1.2V Light Load Efficiency vs Output Current Figure 19. VOUT1 = 3.3V Switching Frequency vs Input Voltage Figure 21. VOUT3 = 1.5V Switching Frequency vs Input Voltage Copyright © 2013, Texas Instruments Incorporated Submit Documentation Feedback **NSTRUMENTS** # TYPICAL CHARACTERISTICS (continued) 800 Figure 22. VOUT1 = 3.3V Switching Frequency vs Output Current Figure 24. VOUT3 = 1.5V, Switching Frequency vs Output Current Figure 25. VOUT1 = 3.3V, Ripple Voltage at IOUT1 = 1.5A Figure 26. VOUT2 = 1.2V, Ripple Voltage at IOUT1 = 2.5A Figure 27. VOUT3 = 1.2V, Ripple Voltage at IOUT1 = 1.5A # TYPICAL CHARACTERISTICS (continued) VIN = 12 V, T<sub>A</sub> = 25°C (unless otherwise noted) Figure 28. VOUT1 = 3.3V, VIN Ripple Voltage at IOUT1 = 1.5A Figure 30. VOUT3 = 1.5V VIN Ripple at IOUT3 = 1.5A Figure 31. VOUT1 = 3.3V Soft-Start IOUT1 = 1.5A Figure 32. VOUT2 = 1.2V Soft-Start IOUT2 = 2.5A Figure 33. VOUT3 = 1.5V Soft-Start IOUT3 = 1.5A Submit Documentation Feedback Copyright © 2013, Texas Instruments Incorporated #### **DESIGN GUIDE** # Step By Step Design Procedure To begin the design process, you must know a few application parameters: - Input voltage range - Output voltage - Output current Figure 34. Schematic Diagram for the Design Example at $V_{IN} = 12V$ # **Output Voltage Resistors Selection** The output voltage is set with a resistor divider from the output node to the VFBx pin. It is recommended to use 1% tolerance or better divider resistors. Start by using Equation 2 to calculate $V_{Ox}$ . To improve the efficiency at very light loads consider using larger value resistors, but too high resistance values will be more susceptible to noise and voltage errors due to the VFBx input current will be more noticeable. $$V_{OX} = 0.764 \times \left(1 + \frac{R1x}{R2x}\right) \tag{2}$$ # **Output Filter Selection** The output filter used with the TPS65581 is an LC circuit. This LC filter has double pole at: $$\mathsf{F}_\mathsf{P} = \frac{1}{2\pi\sqrt{\mathsf{L}_\mathsf{1X} \times \mathsf{C}_\mathsf{2X}}} \tag{3}$$ At low frequencies, the overall loop gain is set by the output set-point resistor divider network and the internal gain of the TPS65581. The low frequency phase is 180 degrees. At the output filter pole frequency, the gain rolls off at a −40 dB per decade rate and the phase drops rapidly. Advanced D-CAP2™ introduces a high frequency zero that reduces the gain roll off to −20 dB per decade and increases the phase to 90 degrees one decade above the zero frequency. The inductor and capacitor selected for the output filter must be selected so that the double pole of Equation 3 is located below the high frequency zero but close enough that the phase boost provided by the high frequency zero provides adequate phase margin for a stable circuit. To meet this requirement, use the values recommended in Table 1. **OUTPUT VOLTAGE (V)** R2x (kΩ) R1x (kΩ) L1x (µH) C2x (µF) 0.68 22 - 68 1 2.2 1.5 to 3.3 1.05 22 - 68 0.82 2.2 1.5 to 3.3 1.2 1.27 2.2 1.5 to 3.3 22 - 68 1.5 2.15 2.2 1.5 to 3.3 22 - 68 1.8 3.00 2.2 1.5 to 3.3 22 - 68 2.5 4.98 2.2 2.2 to 4.7 22 - 68 7.36 22 - 68 3.3 2.2 2.2 to 4.7 5 12.4 2.2 2.2 to 4.7 22 - 68 6.5 16.5 2.2 22 - 68 2.2 to 4.7 **Table 1. Recommended Component Values** The inductor peak-to-peak ripple current, peak current and RMS current are calculated using Equation 4, Equation 5 and Equation 6. The inductor saturation current rating must be greater than the calculated peak current and the RMS or heating current rating must be greater than the calculated RMS current. For the calculations, use 700 kHz as the switching frequency, f<sub>SW</sub>. Make sure the chosen inductor is rated for the peak current of Equation 5 and the RMS current of Equation 6. $$\Delta I_{L1X} = \frac{V_{OX}}{V_{IN(MAX)}} \times \frac{V_{IN(MAX)} - V_{OX}}{L1x \times f_{SW}}$$ (4) $$I_{L1XPEAK} = I_{OX} + \frac{\Delta I_{L1X}}{2} \tag{5}$$ $$I_{L1X(RMS)} = \sqrt{I_{OX}^2 + \frac{1}{12} \Delta I_{L1X}^2}$$ (6) For the above design example, the calculated peak current is 2.46 A and the calculated RMS current is 2.02 A. for Vo1. The inductor used is a TDK CLF7045-1R5N with a rated current of 7.3 A based on the inductance change and of 4.9A based on the temperature rise. The capacitor value and ESR determines the amount of output voltage ripple. The TPS65581 is intended for use with ceramic or other low ESR capacitors. Recommended values range from $22\mu\text{F}$ to $68\mu\text{F}$ . Use Equation 7 to determine the required RMS current rating for the output capacitor(s). $$I_{C2X(RMS)} = \frac{V_{OX} \times (V_{IN} - V_{OX})}{\sqrt{12} \times V_{IN} \times L_{IX} \times f_{SW}}$$ (7) For this design two TDK C3216X5R0J226M 22 $\mu$ F output capacitors are used. The typical ESR is 2 m $\Omega$ each. The calculated RMS current is 0.19A and each output capacitor is rated for 4 A. # **Input Capacitor Selection** The TPS65581 requires an input decoupling capacitor and a bulk capacitor is needed depending on the application. A ceramic capacitor over $10\mu F$ x 2 is recommended for the decoupling capacitor. Accordingly, $0.1~\mu F$ ceramic capacitors from pin 1 to ground is recommended to improve the stability and reduce the SWx node overshoots. The capacitor voltage rating needs to be greater than the maximum input voltage. # **Bootstrap Capacitor Selection** A 0.1 µF ceramic capacitors must be connected between the VBSTx and SWx pins for proper operation. It is recommended to use ceramic capacitors with a dielectric of X5R or better. # **VREG5 Capacitor Selection** A 1 µF ceramic capacitor must be connected between the VREG5 and GND pins for proper operation. It is recommended to use a ceramic capacitor with a dielectric of X5R or better. #### **Thermal Information** This 20-pin PWP package incorporates an exposed thermal pad that is designed to be directly to an external heartsick. The thermal pad must be soldered directly to the printed board (PCB). After soldering, the PCB can be used as a heartsick. In addition, through the use of thermal vias, the thermal pad can be attached directly to the appropriate copper plane shown in the electrical schematic for the device, or alternatively, can be attached to a special heartsick structure designed into the PCB. This design optimizes the heat transfer from the integrated circuit (IC). For additional information on the exposed thermal pad and how to use the advantage of its heat dissipating abilities, refer to the Technical Brief, PowerPAD™ Thermally Enhanced Package, Texas Instruments Literature No. SLMA002 and Application Brief, PowerPAD™ Made Easy, Texas Instruments Literature No. SLMA004. The exposed thermal pad dimensions for this package are shown in the following illustration. Figure 35. Thermal Pad Dimensions Submit Documentation Feedback Product Folder Links: TPS65581 #### **Layout Considerations** - 1. Keep the input current loop as small as possible. And avoid the input switching current through the thermal pad. - 2. Keep the SW node as physically small and short as possible to minimize parasitic capacitance and inductance and to minimize radiated emissions. Kelvin connections should be brought from the output to the feedback pin of the device. - 3. Keep analog and non-switching components away from switching components. - 4. Make a single point connection from the signal ground to power ground. - 5. Do not allow switching currents to flow under the device. - 6. Keep the pattern lines for VIN and PGND broad. - 7. Exposed pad of device must be connected to PGND with solder. - 8. VREG5 capacitor should be placed near the device, and connected to PGND. - 9. Output capacitors should be connected with a broad pattern to the PGND. - 10. Voltage feedback loops should be as short as possible, and preferably with ground shield. - 11. Kelvin connections should be brought from the output to the feedback pin of the device. - 12. Providing sufficient vias is preferable for VIN, SW and PGND connection. - 13. PCB pattern for VIN, SW, and PGND should be as broad as possible. - 14. VIN Capacitor should be placed as near as possible to the device. Figure 36. TPS65581 Layout # **REVISION HISTORY** | CI | hanges from Original (October 2013) to Revision A | Page | |----|-----------------------------------------------------------------------------------------------------------------------------------------|------| | • | Deleted graph from the TYPICAL CHARACTERISTICS, VIN Current vs Junction Temperature (VIN Current at All CHs Switching with $I_O = 0$ A) | 11 | | CI | hanges from Revision A (November 2013) to Revision B | Page | | • | Added V <sub>OVP</sub> spec to ELEC CHARA, OVER / UNDER VOLAGE PROTECTION section | 5 | | • | Added Overvoltage Protection description | 8 | # PACKAGE OPTION ADDENDUM 10-Dec-2020 #### **PACKAGING INFORMATION** www.ti.com | Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan | Lead finish/<br>Ball material | MSL Peak Temp | Op Temp (°C) | Device Marking<br>(4/5) | Samples | |------------------|--------|--------------|--------------------|------|----------------|--------------|-------------------------------|---------------------|--------------|-------------------------|---------| | TPS65581PWP | ACTIVE | HTSSOP | PWP | 20 | 70 | RoHS & Green | NIPDAU | Level-2-260C-1 YEAR | -40 to 125 | TPS65581 | Samples | | TPS65581PWPR | ACTIVE | HTSSOP | PWP | 20 | 2000 | RoHS & Green | NIPDAU | Level-2-260C-1 YEAR | -40 to 125 | TPS65581 | Samples | (1) The marketing status values are defined as follows: **ACTIVE:** Product device recommended for new designs. LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect. NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design. PREVIEW: Device has been announced but is not in production. Samples may or may not be available. **OBSOLETE:** TI has discontinued the production of the device. (2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free". RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption. Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement. - (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature. - (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device. - (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device. - (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width. Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. 10-Dec-2020 # **PACKAGE MATERIALS INFORMATION** www.ti.com 5-Dec-2023 # TAPE AND REEL INFORMATION | | Dimension designed to accommodate the component width | |----|-----------------------------------------------------------| | В0 | Dimension designed to accommodate the component length | | K0 | Dimension designed to accommodate the component thickness | | W | Overall width of the carrier tape | | P1 | Pitch between successive cavity centers | ### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE #### \*All dimensions are nominal | Device | Package<br>Type | Package<br>Drawing | | SPQ | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant | |--------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------| | TPS65581PWPR | HTSSOP | PWP | 20 | 2000 | 330.0 | 16.4 | 6.95 | 7.1 | 1.6 | 8.0 | 16.0 | Q1 | # **PACKAGE MATERIALS INFORMATION** www.ti.com 5-Dec-2023 # \*All dimensions are nominal | Device | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) | |--------------|--------------|-----------------|------|------|-------------|------------|-------------| | TPS65581PWPR | HTSSOP | PWP | 20 | 2000 | 350.0 | 350.0 | 43.0 | # **PACKAGE MATERIALS INFORMATION** www.ti.com 5-Dec-2023 # **TUBE** ### \*All dimensions are nominal | Device | Package Name | Package Type | Pins | SPQ | L (mm) | W (mm) | T (µm) | B (mm) | |-------------|--------------|--------------|------|-----|--------|--------|--------|--------| | TPS65581PWP | PWP | HTSSOP | 20 | 70 | 530 | 10.2 | 3600 | 3.5 | PWP (R-PDSO-G20) # PowerPAD™ PLASTIC SMALL OUTLINE NOTES: - All linear dimensions are in millimeters. - This drawing is subject to change without notice. - Body dimensions do not include mold flash or protrusions. Mold flash and protrusion shall not exceed 0.15 per side. - This package is designed to be soldered to a thermal pad on the board. Refer to Technical Brief, PowerPad Thermally Enhanced Package, Texas Instruments Literature No. SLMA002 for information regarding recommended board layout. This document is available at www.ti.com <a href="http://www.ti.com">http://www.ti.com</a>. E. See the additional figure in the Product Data Sheet for details regarding the exposed thermal pad features and dimensions. - E. Falls within JEDEC MO-153 PowerPAD is a trademark of Texas Instruments. # PWP (R-PDSO-G20) PowerPAD™ SMALL PLASTIC OUTLINE #### THERMAL INFORMATION This PowerPAD<sup>TM</sup> package incorporates an exposed thermal pad that is designed to be attached to a printed circuit board (PCB). The thermal pad must be soldered directly to the PCB. After soldering, the PCB can be used as a heatsink. In addition, through the use of thermal vias, the thermal pad can be attached directly to the appropriate copper plane shown in the electrical schematic for the device, or alternatively, can be attached to a special heatsink structure designed into the PCB. This design optimizes the heat transfer from the integrated circuit (IC). For additional information on the PowerPAD package and how to take advantage of its heat dissipating abilities, refer to Technical Brief, PowerPAD Thermally Enhanced Package, Texas Instruments Literature No. SLMA002 and Application Brief, PowerPAD Made Easy, Texas Instruments Literature No. SLMA004. Both documents are available at www.ti.com. The exposed thermal pad dimensions for this package are shown in the following illustration. Top View Exposed Thermal Pad Dimensions 4206332-15/AO 01/16 NOTE: A. All linear dimensions are in millimeters Exposed tie strap features may not be present. PowerPAD is a trademark of Texas Instruments # PWP (R-PDSO-G20) # PowerPAD™ PLASTIC SMALL OUTLINE #### NOTES: - A. All linear dimensions are in millimeters. - B. This drawing is subject to change without notice. - C. Customers should place a note on the circuit board fabrication drawing not to alter the center solder mask defined pad. - D. This package is designed to be soldered to a thermal pad on the board. Refer to Technical Brief, PowerPad Thermally Enhanced Package, Texas Instruments Literature No. SLMA002, SLMA004, and also the Product Data Sheets for specific thermal information, via requirements, and recommended board layout. These documents are available at www.ti.com <a href="https://www.ti.com">http://www.ti.com</a>. Publication IPC-7351 is recommended for alternate designs. - E. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Example stencil design based on a 50% volumetric metal load solder paste. Refer to IPC-7525 for other stencil recommendations. - F. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads. # IMPORTANT NOTICE AND DISCLAIMER TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS. These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources. TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products. TI objects to and rejects any additional or different terms you may have proposed. Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2023, Texas Instruments Incorporated