**TPSM265R1** # TPSM265R1 65V 入力、100mA、超低 lo の電源モジュール ## 1 特長 広い入力電圧範囲:3V~65V 出力電圧オプション 可変 1.223V ~ 15V - 固定 3.3V または 5V 出力電流:100mA • 静止電流:10.5µA 内部基準電圧精度:±1% PFM 動作モード -40°C~125°Cの周囲温度範囲 アクティブ・スルーレート制御による EMI 低減 • CISPR11 (EN55011) EMI 規格に準拠 • あらかじめ出力にバイアスが印加された状態でも 単調にスタートアップ パワー・グッド・フラグ ヒステリシス付きの高精度イネーブルおよび入力 ヒステリシス付きのサーマル・シャットダウン保護 2.8mm × 3.7mm × 1.9mm のパッケージ ・ WEBENCH® Power Designer により、TPSM265R1 を使用するカスタム・レギュレータ設計を作成 ## 2 アプリケーション - フィールド・トランスミッタとプロセス・センサ - 位置センサと近接センサ - PLC、DCS、PAC - サーボ・ドライブ電源供給モジュール - 負出力アプリケーション ## TPSM265R1V5 VIN PGOOD | FΝ VOUT HYS SENSE+ C<sub>OUT</sub> SS GND 代表的な回路図、固定出力 #### 3 概要 TPSM265R1 は、最高連続入力電圧 65V の広い入力電 圧範囲で動作する小型で使いやすいモジュールです。 このモジュールはコントローラ、MOSFET、出力イン ダクタをすべて内蔵しています。このモジュールは、 小さな PCB フットプリントで電源の設計を迅速かつ 簡単に実装できるよう設計されています。2 つの固定 出力電圧 (3.3V、5V) オプションと 1 つの可変出力電 圧 (1.223V~15V に設定可能) オプションを提供して います。どのオプションも負荷電流定格は 100mA で す。TPSM265R1 はパルス周波数変調 (PFM) モード で動作し、軽負荷時に最高の効率を実現します。この 制御方式はループ補償を必要としないため、ラインお よび負荷過渡が非常に優れています。 TPSM265R1 は小型かつ簡単であるように設計されて いますが、多くの機能を備えています。高精度のイネ ーブル、可変 UVLO、ヒステリシスにより、特定の電 源オンおよびオフ要件を満たすことができます。選 択/設定可能なスタートアップ・タイミングとして、 最小遅延 (ソフトスタートなし)、内部固定 (900µs)、 外付けコンデンサで外部的にプログラム可能なソフト スタートを選択できます。オープン・ドレインの PGOOD インジケータを使用すると、シーケンシング と出力電圧監視が可能です。パッケージ・サイズが 2.8mm × 3.7mm × 1.9mm と非常に小さいため、スペ ースの制約が厳しいアプリケーションに最適です。 #### 製品情報 | SCHHIIT TK | | | | | | | | |---------------------------------|--------------|-------|--|--|--|--|--| | 部品番号 <sup>(1)</sup> (1 ペー<br>ジ) | 出力 | パッケージ | | | | | | | TPSM265R1 | 1.223V ~ 15V | | | | | | | | TPSM265R1V3 | 3.3V | uSiP | | | | | | | TPSM265R1V5 | 5V | | | | | | | 利用可能なすべてのパッケージについては、このデータシー トの末尾にある注文情報を参照してください。 標準的な効率、V<sub>OUT</sub> = 15V ## **Table of Contents** | 1 特長 1 | 7.3 Feature Description | .13 | |---------------------------------------------|------------------------------------------------------|-----| | 2 アプリケーション1 | 7.4 Device Functional Modes | | | 3 概要1 | 8 Applications and Implementation | | | 4 Revision History2 | 8.1 Application Information | | | 5 Pin Configuration and Functions3 | 8.2 Typical Applications | | | 6 Specifications4 | 9 Power Supply Recommendations | .21 | | 6.1 Absolute Maximum Ratings4 | 10 Layout | | | 6.2 ESD Ratings4 | 10.1 Layout Guidelines | | | 6.3 Recommended Operating Conditions4 | 10.2 Layout Example | | | 6.4 Thermal Information5 | 11 Device and Documentation Support | | | 6.5 Electrical Characteristics5 | 11.1 Device Support | .26 | | 6.6 Typical Characteristics (VIN = 5 V)7 | 11.2 Documentation Support | 26 | | 6.7 Typical Characteristics (VIN = 12 V)8 | 11.3 Receiving Notification of Documentation Updates | 26 | | 6.8 Typical Characteristics (VIN = 24 V)9 | 11.4 Support Resources | 26 | | 6.9 Typical Characteristics (VIN = 48 V)10 | 11.5 Trademarks | 27 | | 6.10 Typical Characteristics (VIN = 65 V)11 | 11.6 Electrostatic Discharge Caution | 27 | | 7 Detailed Description12 | 11.7 Glossary | 27 | | 7.1 Overview12 | 12 Mechanical, Packaging, and Orderable | | | 7.2 Functional Block Diagram12 | | 27 | | | | | # **4 Revision History** | С | hanges from Revision A (November 2019) to Revision B (December 2020) | Pag | |---|----------------------------------------------------------------------|-----| | • | 文書全体にわたって表、図、相互参照の採番方法を更新 | | | | デバイスのステータスを事前情報から景彦データに変更 | | # **5 Pin Configuration and Functions** 図 5-1. 10-Pin uSiP Exposed Thermal Pad SIL-10C Package (Top View) 表 5-1. Pin Functions | PIN | | TYPE(1) | DESCRIPTION | | | | | |----------|-----------|---------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--| | NO. | NO. NAME | | DESCRIPTION | | | | | | 1 VOUT | | 0 | Output voltage pin. The VOUT pin is connected to the internal output inductor. Connect the VOUT pin to an external output capacitor and the output load. The output capacitor connections must be made as close as possible to the VOUT and GND pin 11 of the module. See $t = 2000 = 10.2$ . | | | | | | 2 | SS | I | Soft-start programming pin. If the SS pin is floating, the output voltage ramp up time is approximately 1 ms after the device is enabled by the EN pin. If a 100-kΩ resistor is placed from the SS pin to GND, the internal soft start is disabled and the output voltage ramps up immediately after the device is enabled with the EN pin. Other output voltage ramp up times can be obtained by connecting an appropriate capacitance from the SS pin to GND. | | | | | | 3, 6, 11 | GND | G | Ground pins. Connect all GND pins to the system ground plane. <b>Pin 3 is not connected to GND internal to the module</b> . Connect pin 3 directly to pin 11 on the host PCB. See セクション 10.2. | | | | | | 4, 5 | VIN | I | Input supply pins. The VIN pins are connected to the internal controller and power MOSFETs. Connect the VIN pins to an external input capacitor and the input power source. The input capacitor connections must be made as close as possible to the VIN pins and GND pin 6 of the module. See $t = t = t = t$ | | | | | | 7 | HYS | 0 | Enable hysteresis pin. The open-drain HYS pin can be used along with external resistors to program the hysteresis of a user-defined UVLO using the EN pin. HYS is internally pulled to GND when EN is below its turnon threshold and HYS goes open drain when EN is above its turnon threshold. | | | | | | 8 | SENSE+/FB | I | Output voltage feedback pin. For fixed output voltage options, the SENSE+ pin must be externally connected to VOUT. For the adjustable output voltage option, the FB pin must be connected to an external resistor divider that is connected between VOUT and GND. | | | | | | 9 | EN | I | Enable pin. The module is enabled when the EN pin is pulled high and disabled when the EN pin is pulled low. An external resistor divider can be connected to the EN pin to act as an external UVLO. | | | | | | 10 | PGOOD | 0 | Power Good pin. The open-drain PGOOD pin is pulled low when the SENSE+ or FB pin is below the VOUT regulation target. An external 10-k $\Omega$ to 100-k $\Omega$ pullup resistor can be used to pull the PGOOD pin high when VOUT meets the regulation target. | | | | | (1) G = Ground, I = Input, O = Output ## **6 Specifications** ## 6.1 Absolute Maximum Ratings Over operating junction temperature range (unless otherwise noted) (1) | | | MIN | MAX | UNIT | |---------------------------------------|--------------------------------------------------------|------|------|------| | | VIN, EN | -0.3 | 68 | V | | Input voltage | SENSE+, PGOOD | -0.3 | 16 | V | | Input voltage | HYS | -0.3 | 7 | V | | | FB, SS | -0.3 | 3.6 | V | | Output voltage | VOUT | -0.3 | 16 | V | | Operating junction temperation | ature, T <sub>J</sub> | -40 | 125 | °C | | Storage temperature, T <sub>stg</sub> | | -55 | 150 | °C | | Peak reflow case tempera | ture | | 260 | °C | | Maximum number of reflor | vs allowed | | 3 | | | Mechanical shock | Mil-STD-883D, Method 2002.3, 1 msec, 1/2 sine, mounted | | 1500 | G | | Mechanical vibration | Mil-STD-883D, Method 2007.2, 20 to 2000 Hz | | 20 | G | <sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. ## 6.2 ESD Ratings | | | | VALUE | UNIT | |--------------------|-------------------------|--------------------------------------------------------------------------------|-------|------| | V | | Human-body model (HBM), per ANSI/ESDA/JEDEC JS-001 <sup>(1)</sup> | ±2500 | V | | V <sub>(ESD)</sub> | Electrostatic discharge | Charged-device model (CDM), per JEDEC specification JESD22-C101 <sup>(2)</sup> | ±1000 | | - (1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process. - (2) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process. ## **6.3 Recommended Operating Conditions** Over operating ambient temperature range (unless otherwise noted) | | | | MIN | NOM | MAX | UNIT | |------------------|-------------------------------|--------------------|-------------------|-----|-----|------| | | VIN | | 3 <sup>(1)</sup> | | 65 | V | | Input voltage | PGOOD | | | | 12 | V | | | HYS | | | | 5 | V | | | | Adjustable option | 1.223 | | 15 | V | | Output voltage | VOUT | Fixed 5 V option | | 5 | | V | | | | Fixed 3.3 V option | | 3.3 | | V | | Output current | lout | · | | | 100 | mA | | T <sub>A</sub> | Operating ambient temperature | | -40 | | 125 | °C | | C <sub>IN</sub> | Input capacitance | Ceramic | 1 <sup>(2)</sup> | | | μF | | C <sub>OUT</sub> | Output capacitance | Ceramic | 10 <sup>(3)</sup> | | | μF | - (1) The minimum input voltage is 3.0 V or ( $V_{OUT}$ + 1 V), whichever is greater. - (2) See セクション 8.2.2.3 of the data sheet for more information. - (3) See $\pm 29$ 3.3 of the data sheet for more information. Product Folder Links: TPSM265R1 ## **6.4 Thermal Information** | | | TPSM265R1 | | |-------------------------------|----------------------------------------------|-----------|------| | THERMAL METRIC <sup>(1)</sup> | | SIL-10C | UNIT | | | | 10 PINS | | | $R_{\theta JA}$ | Junction-to-ambient thermal resistance | 49.7 | °C/W | | ΨЈТ | Junction-to-top characterization parameter | 2.3 | °C/W | | ΨЈВ | Junction-to-board characterization parameter | 28.7 | °C/W | <sup>(1)</sup> For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics Application Report. #### 6.5 Electrical Characteristics Limits apply over $T_A = -40^{\circ}\text{C}$ to +125°C, $V_{IN} = 12 \text{ V}$ , $V_{OUT} = 5 \text{ V}$ , (unless otherwise noted); $C_{IN1} = 1 \mu\text{F}$ , 100-V, 1206 ceramic, $C_{IN2} = 33 \mu\text{F}$ , 100-V, electrolytic (optional), and $C_{OUT} = 47 \mu\text{F}$ , 16-V, 1210 ceramic. Minimum and maximum limits are specified through production test or by design. Typical values represent the most likely parametric norm and are provided for reference only. | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |-----------------------|---------------------------------------------------------------------------------|---------------------------------------------------------------------------|-------|-------|-------|------| | SUPPLY V | OLTAGE | | - | | | | | VIN | Input supply voltage range | Over I <sub>OUT</sub> range | 3(1) | | 65 | V | | | VIN UVLO rising threshold | VIN rising | 2.60 | 2.75 | 2.95 | V | | UVLO | VIN UVLO falling threshold | VIN falling | 2.35 | 2.45 | 2.60 | V | | I <sub>Q(VIN)</sub> | VIN operating non-switching supply current | V <sub>FB</sub> = 1.5 V, T <sub>A</sub> = 25°C | | 10.5 | 15 | μΑ | | I <sub>SD(VIN)</sub> | VIN shutdown supply current | V <sub>EN</sub> = 0 V, T <sub>A</sub> = 25°C | | 4.6 | 6.0 | μA | | ENABLE | , | | 1 | | | | | V <sub>EN(rise)</sub> | EN voltage rising threshold | EN voltage rising | 1.163 | 1.212 | 1.262 | V | | V <sub>EN(fall)</sub> | EN voltage falling threshold | EN voltage falling | 1.109 | 1.144 | 1.178 | V | | V <sub>EN(hyst)</sub> | EN voltage hysteresis | | | 68 | | mV | | V <sub>EN(sd)</sub> | EN shutdown threshold | EN voltage falling | 0.3 | 0.6 | | V | | R <sub>HYS</sub> | HYS on-resistance | V <sub>EN</sub> = 1 V | | 80 | 200 | Ω | | I <sub>HYS(LKG)</sub> | HYS off-state leakage current V <sub>EN</sub> = 1.5 V, V <sub>HYS</sub> = 5.5 V | | | 10 | 100 | nA | | FEEDBAC | K (Adjustable option) | | , | | ' | | | | | Lower regulation threshold | 1.205 | 1.223 | 1.241 | V | | | Feedback voltage <sup>(2) (4)</sup> | Upper regulation threshold | 1.220 | 1.233 | 1.246 | V | | \/ | | Hysteresis | | 10 | | mV | | VFB | Line regulation | Over V <sub>IN</sub> range, T <sub>A</sub> = 25°C, I <sub>OUT</sub> = 0 A | | 0.3% | | | | RHYS | Load regulation | Over I <sub>OUT</sub> range, T <sub>A</sub> = 25°C | | 0.3% | | | | | Temperature variation | -40°C ≤ T <sub>A</sub> = T <sub>J</sub> ≤ 125°C, I <sub>OUT</sub> = 0 A | | 0.5% | | | | | Input bias current into FB pin | V <sub>FB</sub> = 1 V | | | 100 | nA | | OUTPUT V | /OLTAGE (Fixed 5 V option) | | , | | ' | | | | Output voltage set-point | SENSE+ connected to VOUT | 4.9 | 5.0 | 5.1 | V | | \/ | Line regulation | Over V <sub>IN</sub> range, T <sub>A</sub> = 25°C, I <sub>OUT</sub> = 0 A | | 0.3% | | | | VOUT | Load regulation | Over I <sub>OUT</sub> range, T <sub>A</sub> = 25°C | | 0.3% | | | | | Temperature variation | -40°C ≤ T <sub>A</sub> = T <sub>J</sub> ≤ 125°C, I <sub>OUT</sub> = 0 A | | 0.5% | | | | ISENSE+ | SENSE+ input current | | | 6.7 | | μΑ | | eff | Efficiency | V <sub>OUT</sub> = 5.0 V, I <sub>OUT</sub> = 50 mA | | 83.0% | | | | OUTPUT V | /OLTAGE (Fixed 3.3 V option) | | 1 | | | | | eff | Output voltage set-point | SENSE+ connected to VOUT | 3.23 | 3.3 | 3.37 | V | | V | Line regulation | Over V <sub>IN</sub> range, T <sub>A</sub> = 25°C, I <sub>OUT</sub> = 0 A | | 0.3% | | | | V <sub>OUT</sub> | Load regulation | Over I <sub>OUT</sub> range, T <sub>A</sub> = 25°C | | 0.3% | | - | | | Temperature variation | -40°C ≤ T <sub>A</sub> = T <sub>J</sub> ≤ 125°C, I <sub>OUT</sub> = 0 A | | 0.5% | | - | | ISENSE+ | SENSE+ input current | | | 3.9 | | μA | ## 6.5 Electrical Characteristics (continued) Limits apply over $T_A = -40^{\circ}\text{C}$ to +125°C, $V_{IN} = 12$ V, $V_{OUT} = 5$ V, (unless otherwise noted); $C_{IN1} = 1$ $\mu\text{F}$ , 100-V, 1206 ceramic, $C_{IN2} = 33$ $\mu\text{F}$ , 100-V, electrolytic (optional), and $C_{OUT} = 47$ $\mu\text{F}$ , 16-V, 1210 ceramic. Minimum and maximum limits are specified through production test or by design. Typical values represent the most likely parametric norm and are provided for reference only. | | PARAMETER | TEST CONDITIONS | MIN TYP | MAX | UNIT | |-------------------------|---------------------------------|---------------------------------------------------------|---------|------|------| | eff | Efficiency | V <sub>OUT</sub> = 3.3 V, I <sub>OUT</sub> = 50 mA | 77.2% | | | | CURRENT | 1 | , | | | | | I <sub>OUT</sub> | Output current | See SOA curves for any thermal derating | 0 | 100 | mA | | I <sub>OCL</sub> | Overcurrent limit threshold | V <sub>OUT</sub> foldback | 130 | | mA | | SOFT-STAR | Т | , | | | | | I <sub>SS</sub> | Soft-start charge current | V <sub>SS</sub> = 1 V | 10 | | μΑ | | T <sub>SS</sub> | Soft-start rise time | SS pin open | 900 | | μs | | POWER GO | OD | , | | | | | PGOOD | PGOOD threshold | PGOOD high, V <sub>OUT</sub> rising | 94% | | | | PGOOD | PGOOD threshold | PGOOD low, V <sub>OUT</sub> falling | 87% | | | | I <sub>PGOOD(LKG)</sub> | PGOOD leakage current | V <sub>PGOOD</sub> = 5.5 V, PGOOD high | 10 | 100 | nA | | R <sub>PGOOD</sub> | PGOOD ON-resistance | PGOOD low | 80 | 200 | Ω | | | Min VIN for valid PGOOD output | I <sub>PGOOD</sub> = 0.1 mA, V <sub>PGOOD</sub> < 0.5 V | 1.2 | 1.65 | V | | THERMAL S | HUTDOWN | | | | | | T <sub>SDN</sub> | Thermal shutdown threshold (3) | Temperature rising | 170 | | °C | | T <sub>HYST</sub> | Thermal shutdown hysteresis (3) | | 10 | | °C | - (1) The recommended minimum input voltage is 3.0 V or (V<sub>OUT</sub> + 1 V), whichever is greater. - (2) The FB pin has both lower and upper thresholds associated with the hysteretic control scheme of the module. - (3) Specified by design. Not production tested. - (4) The overall output voltage tolerance will be affected by the tolerance of the external $R_{FBT}$ and $R_{FBB}$ resistors. Product Folder Links: TPSM265R1 ## 6.6 Typical Characteristics (VIN = 5 V) Refer to $\pm 29$ 8.2 for circuit designs. $T_A = 25$ °C unless otherwise noted. ## 6.7 Typical Characteristics (VIN = 12 V) Refer to $\not\equiv \not\supset \not\equiv \nearrow 8.2$ for circuit designs. $T_A = 25^{\circ}C$ unless otherwise noted. ## 6.8 Typical Characteristics (VIN = 24 V) Refer to the $\pm 29$ 3.2 for circuit designs. $T_A = 25$ °C unless otherwise noted. ## 6.9 Typical Characteristics (VIN = 48 V) Refer to $\not\equiv \not\supset \not\equiv \nearrow 8.2$ for circuit designs. $T_A = 25^{\circ}C$ unless otherwise noted. ## 6.10 Typical Characteristics (VIN = 65 V) Refer to $\pm 29$ 8.2 for circuit designs. $T_A = 25$ °C unless otherwise noted. ## 7 Detailed Description #### 7.1 Overview The TPSM265R1 converter is an easy-to-use, synchronous buck, DC-DC power module that operates from a 3-V to 65-V supply voltage. The device is intended for step-down conversions from 3.3-V, 5-V, 12-V, 24-V, and 48-V unregulated, semi-regulated, or fully-regulated supply rails. With integrated power controller, inductor, and MOSFETs, the TPSM265R1 delivers up to 100-mA DC load current, with high efficiency and ultra-low input quiescent current, in a very small solution size. Although designed for simple implementation, this device offers flexibility to optimize its usage according to the target application. Operation in pulse frequency modulation (PFM) mode achieves exceptional light-load efficiency performance. Control-loop compensation is not required, reducing design time and external component count. The TPSM265R1 incorporates several features for comprehensive system requirements, including an open-drain Power Good circuit for power-rail sequencing and fault reporting, internally-fixed, or externally-adjustable soft start, monotonic start-up into prebiased loads, precision enable with customizable hysteresis for programmable line undervoltage lockout (UVLO), and thermal shutdown with automatic recovery. These features enable a flexible and easy-to-use platform for a wide range of applications. The pin arrangement is designed for simple <code>layout</code>, requiring as few as two external components. ### 7.2 Functional Block Diagram Submit Document Feedback Copyright © 2020 Texas Instruments Incorporated #### 7.3 Feature Description #### 7.3.1 Adjustable Output Voltage (FB) The TPSM265R1 has three voltage feedback options: fixed 3.3 V, fixed 5 V, and adjustable 1.223 V to 15 V. The fixed 3.3-V and 5-V versions include internal feedback resistors that sense the output directly through the SENSE+ pin; the adjustable voltage option senses the output through an external resistor divider connected from the output to the FB pin. Setting the output voltage of the adjustable option requires two resistors: $R_{FBT}$ and $R_{FBB}$ (see $\boxtimes$ 7-1). Connect $R_{FBT}$ between VOUT, at the regulation point, and the FB pin. Connect $R_{FBB}$ between the FB pin and GND (pin 6). A resistor divider programs the ratio from output voltage $V_{OUT}$ to FB. The recommended value of $R_{FBT}$ is 100 kΩ. The value for $R_{FBB}$ can be calculated using $\overrightarrow{\pi}$ 1. $$R_{\text{FBB}} = \frac{1.223}{V_{\text{OUT}} - 1.223} \times R_{\text{FBT}}$$ $$(1)$$ $$R_{\text{FBB}}$$ $$R_{\text{FBB}}$$ $$R_{\text{FBB}}$$ 図 7-1. FB Resistor Divider **GND** 表 7-1. Standard R<sub>FBB</sub> Values | VOUT (V) | R <sub>FBB</sub> (kΩ) <sup>(1)</sup> | | VOUT (V) | R <sub>FBB</sub> (kΩ) <sup>(1)</sup> | | | |----------|--------------------------------------|--|----------|--------------------------------------|--|--| | 1.223 | open | | 3.3 | 59.0 | | | | 1.5 | 442 | | 5.0 | 32.4 | | | | 1.8 | 210 | | 7.5 | 19.6 | | | | 2.0 | 158 | | 10 | 14.0 | | | | 2.5 | 95.3 | | 12 | 11.3 | | | | 3.0 | 68.1 | | 15 | 8.87 | | | (1) $R_{FBT} = 100 \text{ k}\Omega$ Selecting an $R_{FBT}$ value of 100 k $\Omega$ is recommended for most applications. A larger $R_{FBT}$ consumes less DC current, which is mandatory if light-load efficiency, is critical. However, $R_{FBT}$ larger than 1 M $\Omega$ is not recommended as the feedback path becomes more susceptible to noise. High feedback resistance generally requires more careful layout of the feedback path. It is important to keep the feedback trace as short as possible while keeping the feedback trace away from the noisy area of the PCB. For more layout recommendations, see t = 10. #### 7.3.2 Input Capacitor Selection The TPSM265R1 requires a minimum of 1 $\mu$ F of ceramic type input capacitance. Use only high-quality ceramic type X5R or X7R capacitors with sufficient voltage rating. TI recommends adding additional capacitance for applications with transient load requirements. The voltage rating of input capacitors must be greater than the maximum input voltage. To compensate for the derating of ceramic capacitors, TI recommends a voltage rating of twice the maximum input voltage or placing multiple capacitors in parallel. $\frac{1}{8}$ 7-2 includes a preferred list of capacitors by vendor. 表 7-2. Recommended Input Capacitors | | TEMPERATURE | | | CAPACITOR CHA | ARACTERISTICS | |-----------------------|------------------------------------------------------------|----------------------|-----------|---------------------|------------------------------------| | VENDOR <sup>(1)</sup> | NDOR <sup>(1)</sup> COEFFICIENT <sup>(3)</sup> PART NUMBER | | CASE SIZE | WORKING VOLTAGE (V) | CAPACITANCE <sup>(2)</sup><br>(µF) | | Murata | X7R | GCJ21BR71H105KA01L | 0805 | 50 | 1 | | TDK | X7R | CGA4J3X7R1H105K125AB | 0805 | 50 | 1 | | Murata | X7S | GRJ21BC72A105KE11L | 0805 | 100 | 1 | | TDK | X7S | CGA4J3X7S2A105K125AB | 0805 | 100 | 1 | | Murata | X7S | GCM31CC72A225KE02L | 1206 | 100 | 2.2 | | TDK | X7S | C3216X7S2A225K160AB | 1206 | 100 | 2.2 | | TDK | X7R | CGA5L3X7R1H475K160AE | 1206 | 50 | 4.7 | | Murata | X7R | GRM31CR71H475KA12L | 1206 | 50 | 4.7 | <sup>(1)</sup> Consult capacitor suppliers regarding availability, material composition, RoHS and lead-free status, and manufacturing process requirements for any capacitors identified in this table. ### 7.3.3 Output Capacitor Selection The minimum amount of required output capacitance for the TPSM265R1 is 10 $\mu$ F of ceramic type. TI recommends adding additional capacitance for applications with transient load requirements. See $\frac{1}{2}$ 7-3 for a preferred list of output capacitors by vendor. 表 7-3. Recommended Output Capacitors | VENDOR <sup>(1)</sup> | TEMPERATURE | PART NUMBER | CASE SIZE | CAPACITOR C | HARACTERISTICS | |-----------------------|-------------|----------------------|-----------|-------------|---------------------| | VENDOR | COEFFICIENT | PART NUMBER | CASE SIZE | VOLTAGE (V) | CAPACITANCE (µF)(2) | | TDK | X7R | CGA5L1X7R1C106K160AC | 1206 | 16 | 10 | | Murata | X7R | GCM31CR71C106KA64L | 1206 | 16 | 10 | | TDK | X7R | C3216X7R1E106K160AB | 1206 | 25 | 10 | | Murata | X7S | GCJ31CC71E106KA15L | 1206 | 25 | 10 | | TDK | X5R | C3225X5R1C226M | 1210 | 16 | 22 | | Murata | X5R | GRM32ER61C226K | 1210 | 16 | 22 | | TDK | X5R | C3216X5R1E226M160AB | 1206 | 25 | 22 | | Murata | X6S | GRM31CC81E226K | 1206 | 25 | 22 | | Murata | X7R | GRM32ER71E226M | 1210 | 25 | 22 | | TDK | X5R | C3225X5R1A476M | 1210 | 10 | 47 | | Murata | X5R | GRM32ER61C476K | 1210 | 16 | 47 | <sup>(1)</sup> Consult capacitor suppliers regarding availability, material composition, RoHS and lead-free status, and manufacturing process requirements for any capacitors identified in 表 7-3. (2) Specified capacitance values <sup>(2)</sup> Specified capacitance values <sup>(3)</sup> Maximum ESR at 100 kHz, 25°C ## 7.3.4 Precision Enable (EN), Undervoltage Lockout (UVLO), and Hysteresis (HYS) The EN pin provides precision ON and OFF control for the TPSM265R1. Once the EN pin voltage exceeds the threshold voltage, the device starts operation. The simplest way to enable the TPSM265R1 is to connect EN directly to VIN. This allows the TPSM265R1 to start up when VIN is within its valid operating range. An external logic signal can also be used to drive the EN input to toggle the output on and off and for system sequencing or protection. The TPSM265R1 implements internal undervoltage lockout (UVLO) circuitry on the VIN pin. The device is disabled when the VIN pin voltage is below the internal VIN UVLO threshold. The internal VIN UVLO rising threshold is 2.95 V (max) with a typical hysteresis of 300 mV. If an application requires a higher UVLO threshold, the EN input supports adjustable UVLO by connecting a resistor divider from VIN to the EN pin. The EN pin connects to an internal comparator referenced to a 1.212-V bandgap voltage with 68-mV hysteresis. However, applications requiring specific power-up and power-down requirements can program the hysteresis voltage independently using the HYS pin. $\boxtimes$ 7-2 shows the resistor divider connection to establish a precision UVLO level with fixed internal hysteresis. $\boxtimes$ 7-3 shows the resistor divider connection used to set the precision UVLO level as well as the adjustable hysteresis. 図 7-2. Programmable V<sub>IN</sub> UVLO with Fixed Hysteresis 図 7-3. Programmable V<sub>IN</sub> UVLO with Adjustable Hysteresis Use 式 2 and 式 3 to calculate the input UVLO voltages turnon and turnoff voltages, respectively. $$V_{IN(on)} = 1.212V \cdot \left(1 + \frac{R_{UV1}}{R_{UV2}}\right)$$ (2) $$V_{IN(off)} = 1.144V \cdot \left(1 + \frac{R_{UV1}}{R_{UV2} + R_{HYS}}\right)$$ (3) There is also a low $I_Q$ shutdown mode when EN is pulled below 0.6 V (typ). If EN is below this shutdown threshold, the internal LDO regulator powers off, shutting down the bias currents of the TPSM265R1. The TPSM265R1 operates in standby mode when the EN voltage is between the shutdown and precision enable thresholds. #### 7.3.5 PFM Operation 図 7-4. PFM Mode SW Node Voltage, Feedback Voltage, and Inductor Current Waveforms ## 7.3.6 Power Good (PGOOD) The TPSM265R1 provides a PGOOD signal to indicate when the output voltage is within regulation. Use the PGOOD signal for output monitoring, fault protection, or start-up sequencing of downstream converters. PGOOD is an open-drain output that requires a pullup resistor to a DC supply not greater than 12 V. Typical range of pullup resistance is 10 k $\Omega$ to 100 k $\Omega$ . If necessary, use a resistor divider to decrease the voltage from a higher voltage pullup rail. When the output voltage exceeds 94% of the setpoint, the internal PGOOD switch turns off and PGOOD can be pulled high by the external pullup. If the FB voltage falls below 87% of the setpoint, the internal PGOOD switch turns on, and PGOOD is pulled low to indicate that the output voltage is out of regulation. The rising edge of PGOOD has a built-in deglitch delay of $5 \, \mu s$ . ## 7.3.7 Configurable Soft Start (SS) The TPSM265R1 has a flexible and easy-to-use soft-start control pin, SS. The soft-start feature prevents inrush current when power is first applied. Soft start is achieved by slowly ramping up the target regulation voltage when the device is powered up or enabled. Selectable and adjustable start-up timing options include minimum delay (no soft start), 900-µs internally fixed soft start, and an externally programmable soft start. Leaving the SS pin open enables the internal soft-start control ramp with a soft-start interval of 900 $\mu$ s. The soft-start time can be increased by connecting an external capacitor, $C_{SS}$ , from SS to GND. Applications with a large amount of output capacitance or higher output voltage can benefit from increasing the soft-start time. Longer soft-start time reduces the supply current needed to charge the output capacitors and supply any output loading. An internal current source, $I_{SS}$ , of 10 $\mu$ A charges $C_{SS}$ and generates a ramp to control the ramp rate of the output voltage. Use $\pm$ 4 to calculate the $C_{SS}$ capacitance for a desired soft-start time, $t_{SS}$ . $$C_{SS}[nF] = 8.1 \cdot t_{SS}[ms]$$ (4) C<sub>SS</sub> is discharged by an internal FET when V<sub>OUT</sub> is shut down by EN, UVLO, or thermal shutdown. It is desirable in some applications for the output voltage to reach its nominal setpoint in the shortest possible time. Connecting a $100-k\Omega$ resistor from SS to GND disables the soft-start circuit, and the TPSM265R1 operates in current limit during start-up to rapidly charge the output capacitance. #### 7.3.7.1 Prebiased Start-up To prevent discharge of a prebiased output voltage, the TPSM265R1 is capable of start-up into prebiased output conditions. When a prebiased voltage is present at start-up, the TPSM265R1 waits until the soft-start ramp voltage is above the prebiased voltage before it begins switching and then follows the soft-start ramp to the regulation setpoint. ### 7.3.8 Overcurrent Protection (OCP) The TPSM265R1 is protected from overcurrent conditions using cycle-by-cycle current limiting of the peak inductor current. The current is compared every switching cycle to the current limit threshold. During an overcurrent condition, the output voltage decreases. #### 7.3.9 Thermal Shutdown Thermal shutdown is an integrated self-protection used to limit junction temperature and prevent damage related to overheating. Thermal shutdown turns off the device when the junction temperature exceeds 170°C (typ) to prevent further power dissipation and temperature rise. Junction temperature decreases after shutdown, and the TPSM265R1 restarts when the junction temperature falls to 160°C (typ). #### 7.4 Device Functional Modes #### 7.4.1 Shutdown Mode The EN pin provides ON and OFF control for the TPSM265R1. When $V_{EN}$ is below approximately 0.6 V, the device is in shutdown mode. Both the internal LDO and the switching regulator are off. The quiescent current in shutdown mode drops to 4.6 $\mu$ A at $V_{IN}$ = 12 V. The TPSM265R1 also employs internal bias rail undervoltage protection. If the internal bias supply voltage is below its UV threshold, the regulator remains off. #### 7.4.2 Standby Mode The internal bias rail LDO has a lower enable threshold than the regulator itself. When $V_{EN}$ is above 0.6 V and below the precision enable threshold (1.212 V typically), the internal LDO is on and regulating. The precision enable circuitry is turned on once the internal $V_{CC}$ is above its UV threshold. The switching action and voltage regulation are not enabled until $V_{EN}$ rises above the precision enable threshold. ### 7.4.3 Active Mode The TPSM265R1 is in active mode when $V_{EN}$ and the internal bias rail are above their relevant thresholds, FB has fallen below the lower hysteresis level, and boundary conduction mode is recharging the output capacitor to the upper hysteresis level. There is a 4- $\mu$ s wake-up delay from sleep to active states. #### 7.4.4 Sleep Mode The TPSM265R1 is in sleep mode when $V_{EN}$ and the internal bias rail are above the relevant threshold levels, $V_{FB}$ has exceeded the upper hysteresis level, and the output capacitor is sourcing the load current. In sleep mode, the TPSM265R1 operates with very low quiescent current. Copyright © 2020 Texas Instruments Incorporated Submit Document Feedback ## 8 Applications and Implementation #### Note Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes, as well as validating and testing their design implementation to confirm system functionality. ## **8.1 Application Information** The TPSM265R1 only requires a few external components to convert from a wide range of supply voltages to a fixed output voltage. To expedite and streamline the process of designing of a TPSM265R1, WEBENCH® online software is available to generate complete designs, leveraging iterative design procedures and access to comprehensive component databases. The following section describes the design procedure to configure the TPSM265R1 power module. As mentioned previously, the TPSM265R1 also integrates several optional features to meet system design requirements, including precision enable, UVLO, programmable soft start, and PGOOD indicator. The application circuit detailed below shows TPSM265R1 configuration options suitable for several application use cases. Refer to the TPSM265R1EVM User's Guide for more detail. ### 8.2 Typical Applications 図 8-1 shows the schematic diagram of a 5-V, 100-mA converter. 図 8-1. TPSM265R1 Typical Schematic #### 8.2.1 Design Requirements For this design example, use the parameters listed in $\frac{1}{8}$ 8-1 as the input parameters and follow the design procedures in the $\frac{1}{2}$ 8.2.2. | <b>-</b> 4 | | |---------------------------------|---------------| | DESIGN PARAMETER | VALUE | | Input voltage V <sub>IN</sub> | 24 V typical | | Output voltage V <sub>OUT</sub> | 5 V | | Output current rating | 100 mA (50 Ω) | 表 8-1. Design Example Parameters Submit Document Feedback ## 8.2.2 Detailed Design Procedure #### 8.2.2.1 Custom Design With WEBENCH® Tools Click here to create a custom design using the TPSM265R1 device with the WEBENCH® Power Designer. - 1. Start by entering the input voltage (V<sub>IN</sub>), output voltage (V<sub>OUT</sub>), and output current (I<sub>OUT</sub>) requirements. - 2. Optimize the design for key parameters such as efficiency, footprint, and cost using the optimizer dial. - 3. Compare the generated design with other possible solutions from Texas Instruments. The WEBENCH Power Designer provides a customized schematic along with a list of materials with real-time pricing and component availability. In most cases, these actions are available: - Run electrical simulations to see important waveforms and circuit performance. - Run thermal simulations to understand board thermal performance. - · Export customized schematic and layout into popular CAD formats. - · Print PDF reports for the design, and share the design with colleagues. Get more information about WEBENCH tools at www.ti.com/WEBENCH. #### 8.2.2.2 Output Voltage Setpoint The output voltage of the TPSM265R1 device is externally adjustable using a resistor divider. The recommended value of $R_{FBT}$ is 100 kΩ. The value for $R_{FBB}$ can be selected from $\frac{1}{8}$ 7-1 or calculated using $\frac{1}{8}$ 5: $$R_{FBB} = \frac{1.223}{V_{OUT} - 1.223} \times R_{FBT}$$ (5) For the desired output voltage of 5 V, the formula yields a value of 32.38 k $\Omega$ . Choose the closest available standard value of 32.4 k $\Omega$ for R<sub>FBB</sub>. #### 8.2.2.3 Input Capacitors The TPSM265R1 requires a minimum input capacitance of 1-µF ceramic type. High-quality ceramic type X5R or X7R capacitors with sufficient voltage rating are recommended. The voltage rating of input capacitors must be greater than the maximum input voltage. For this design, a single, 1-µF, 50-V ceramic capacitor is selected. #### 8.2.2.4 Output Capacitor Selection The TPSM265R1 requires a minimum of 10 µF of ceramic output capacitance for proper operation. Additional output capacitance can be added to reduce ripple voltage or for applications with transient load requirements. For this design example, a single 10-µF, 16-V, ceramic capacitor is used. ### 8.2.2.5 UVLO Programming Applications requiring a higher UVLO threshold can benefit from applying a resistor divider on the EN pin. The values for the resistors can be calculated using $\pm$ 6 and $\pm$ 7. $$V_{IN(on)} = 1.212V \cdot \left(1 + \frac{R_{UV1}}{R_{UV2}}\right)$$ (6) $$V_{IN(off)} = 1.144V \cdot \left(1 + \frac{R_{UV1}}{R_{UV2} + R_{HYS}}\right)$$ (7) For this application, the UVLO was raised to 7 V ( $R_{UV1}$ = 100 k $\Omega$ , $R_{UV2}$ = 21.0 k $\Omega$ , and $R_{HYS}$ = 0 (not used)). ## 8.2.2.6 Soft-Start Capacitor - CSS In this application, the SS pin was left open, resulting in a 900 $\mu$ s soft-start rise time. Applications requiring a longer soft-start time can calculate the soft-start capacitor value using $\pm$ 8: $$C_{SS}[nF] = 8.1 \cdot t_{SS}[ms]$$ (8) ## 8.2.3 Application Curves ## 9 Power Supply Recommendations The TPSM265R1 is designed to operate from an input voltage supply range between 3 V and 65 V. This input supply must be able to provide the maximum input current and maintain a voltage above the set UVLO voltage. Ensure that the resistance of the input supply rail is low enough that an input current transient does not cause a high enough drop at the TPSM265R1 supply rail to cause a false UVLO fault triggering and system reset. If the input supply is located more than a few inches from the TPSM265R1, additional bulk capacitance can be required in addition to the ceramic input capacitance. A 4.7- $\mu$ F electrolytic capacitor is a typical choice for this function, whereby the capacitor ESR provides a level of damping against input filter resonances. A typical ESR of 0.5 $\Omega$ provides enough damping for most input circuit configurations. ## 10 Layout The performance of any switching power supply depends as much upon the layout of the PCB as the component selection. Use the following guidelines to design a PCB with the best power conversion performance, optimal thermal performance, and minimal generation of unwanted EMI. ## 10.1 Layout Guidelines To achieve optimal electrical and thermal performance, an optimized PCB layout is required. ☑ 10-1 and ☑ 10-2 show a typical PCB layout. Some considerations for an optimized layout are: - Use large copper areas for power planes (VIN, VOUT, and GND) to minimize conduction loss and thermal stress. - Connect all GND pins together using copper plane or thick copper traces. - Place ceramic input and output capacitors close to the device pins to minimize high frequency noise. - Locate additional output capacitors between the ceramic capacitor and the load. - Place R<sub>FBT</sub> and R<sub>FBB</sub> as close as possible to their respective pins. - Use multiple vias to connect the power planes to internal layers. ## 10.2 Layout Example 図 10-1. Typical Top-Layer Layout 図 10-2. Typical Bottom-Layer Layout #### 10.2.1 Theta JA versus PCB Area The amount of PCB copper affects the thermal performance of the device. $\boxtimes$ 10-3 shows the effects of copper area on the junction-to-ambient thermal resistance (R<sub>0JA</sub>) of the TPSM265R1. The junction-to-ambient thermal resistance is plotted for a 4-layer PCB with an area from 0.5 cm<sup>2</sup> to 39 cm<sup>2</sup>. To determine the required copper area for an application: - 2. Calculate the maximum $\theta_{JA}$ using $\pm 9$ and the maximum ambient temperature of the application. $$\theta_{JA} = \frac{(125^{\circ}C - T_{A(max)})}{P_{D(max)}} (^{\circ}C/W)$$ (9) 3. Reference 2 10-3 to determine the minimum required PCB area for the application conditions. 図 10-3. θ<sub>JA</sub> versus PCB Area #### 10.2.2 Package Specifications 表 10-1. Package Specifications Table | | VALUE | UNIT | | |-----------------------------|-----------------------------------------------------------------------|------|------| | Weight | | 37.7 | mg | | Flammability | Meets UL 94 V-O | | | | MTBF Calculated Reliability | Per Bellcore TR-332, 50% stress, T <sub>A</sub> = 40°C, ground benign | 139 | MHrs | Copyright © 2020 Texas Instruments Incorporated Submit Document Feedback #### 10.2.3 EMI The TPSM265R1 is compliant with EN55011 radiated emissions. ☒ 10-4, ☒ 10-5, and ☒ 10-6 show typical examples of radiated emission plots for the TPSM265R1. The graphs include the plots of the antenna in the horizontal and vertical positions. EMI plots were measured using the standard TPSM265R1EVM with no input filter. 図 10-4. Radiated Emissions 12-V Input, 5-V Output, 100-mA Load 図 10-5. Radiated Emissions 24-V Input, 5-V Output, 100-mA Load 図 10-6. Radiated Emissions 24-V Input, 12-V Output, 100-mA Load ## 11 Device and Documentation Support ## 11.1 Device Support ## 11.1.1 Third-Party Products Disclaimer TI'S PUBLICATION OF INFORMATION REGARDING THIRD-PARTY PRODUCTS OR SERVICES DOES NOT CONSTITUTE AN ENDORSEMENT REGARDING THE SUITABILITY OF SUCH PRODUCTS OR SERVICES OR A WARRANTY, REPRESENTATION OR ENDORSEMENT OF SUCH PRODUCTS OR SERVICES, EITHER ALONE OR IN COMBINATION WITH ANY TI PRODUCT OR SERVICE. ## 11.1.2 Development Support For development support, see the following: - For TI's reference design library, visit TI reference designs. - For TI's WEBENCH Design Environment, visit the WEBENCH® Design Center. - To view a related device of this product, see the LM5166. #### 11.1.3 Custom Design With WEBENCH® Tools Click here to create a custom design using the TPSM265R1 device with WEBENCH® Power Designer. - 1. Start by entering the input voltage (V<sub>IN</sub>), output voltage (V<sub>OUT</sub>), and output current (I<sub>OUT</sub>) requirements. - 2. Optimize the design for key parameters such as efficiency, footprint, and cost using the optimizer dial. - 3. Compare the generated design with other possible solutions from Texas Instruments. The WEBENCH Power Designer provides a customized schematic along with a list of materials with real-time pricing and component availability. In most cases, these actions are available: - Run electrical simulations to see important waveforms and circuit performance. - Run thermal simulations to understand board thermal performance. - Export customized schematic and layout into popular CAD formats. - Print PDF reports for the design, and share the design with colleagues. Get more information about WEBENCH tools at www.ti.com/WEBENCH. #### 11.2 Documentation Support #### 11.2.1 Related Documentation For related documentation, see the following: - Texas Instruments, TPSM265R1EVM User's Guide - Texas Instruments, Using the TPSM265R1 in an Inverting Buck-Boost Topology Application Report - Texas Instruments, Using New Thermal Metrics Application Report - Texas Instruments, Semiconductor and IC Package Thermal Metrics Application Report ### 11.3 Receiving Notification of Documentation Updates To receive notification of documentation updates, navigate to the device product folder on ti.com. Click on *Subscribe to updates* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document. #### 11.4 Support Resources TI E2E<sup>™</sup> support forums are an engineer's go-to source for fast, verified answers and design help — straight from the experts. Search existing answers or ask your own question to get the quick design help you need. Linked content is provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use. #### 11.5 Trademarks TI E2E<sup>™</sup> is a trademark of Texas Instruments. WEBENCH® are registered trademarks of Texas Instruments. is a registered trademark of Texas Instruments. すべての商標は、それぞれの所有者に帰属します。 ### 11.6 Electrostatic Discharge Caution This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage. ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications. #### 11.7 Glossary **TI Glossary** This glossary lists and explains terms, acronyms, and definitions. ## 12 Mechanical, Packaging, and Orderable Information The following pages include mechanical packaging and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this datasheet, refer to the left-hand navigation. Copyright © 2020 Texas Instruments Incorporated ## **PACKAGE OUTLINE** ## uSIP™ - 1.9 mm max height MICRO SYSTEM IN PACKAGE NOTES: MicroSiP is a trademark of Texas Instruments - All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. This drawing is subject to change without notice. Pick and place nozzle Ø 1.3 mm or smaller recommended. The package thermal pad must be soldered to the printed circuit board for thermal and mechanical performance. Submit Document Feedback #### **EXAMPLE BOARD LAYOUT** ## **SIL0010C** uSIP™ - 1.9 mm max height MICRO SYSTEM IN PACKAGE NOTES: (continued) - 5. This package is designed to be soldered to thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271). - 6. Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented. ## **EXAMPLE STENCIL DESIGN** # **SIL0010C** uSIP™ - 1.9 mm max height NOTES: (continued) <sup>7.</sup> Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. www.ti.com 9-Nov-2023 #### PACKAGING INFORMATION | Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan | Lead finish/<br>Ball material | MSL Peak Temp | Op Temp (°C) | Device Marking<br>(4/5) | Samples | |------------------|--------|--------------|--------------------|------|----------------|----------------------------------------|-------------------------------|---------------------|--------------|-------------------------|---------| | TPSM265R1SILR | ACTIVE | uSiP | SIL | 10 | 3000 | RoHS & Green | ENEPIG | Level-3-260C-168 HR | -40 to 125 | TPSM265R1 | Samples | | TPSM265R1V3SILR | ACTIVE | uSiP | SIL | 10 | 3000 | RoHS (In<br>Work) & Green<br>(In Work) | ENEPIG | Level-3-260C-168 HR | -40 to 125 | TPSM265R1V3 | Samples | | TPSM265R1V5SILR | ACTIVE | uSiP | SIL | 10 | 3000 | RoHS & Green | ENEPIG | Level-3-260C-168 HR | -40 to 125 | TPSM265R1V5 | Samples | (1) The marketing status values are defined as follows: **ACTIVE:** Product device recommended for new designs. LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect. NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design. PREVIEW: Device has been announced but is not in production. Samples may or may not be available. **OBSOLETE:** TI has discontinued the production of the device. (2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free". RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption. Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement. - (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature. - (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device. - (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device. - (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width. **Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. # **PACKAGE OPTION ADDENDUM** www.ti.com 9-Nov-2023 In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. # **PACKAGE MATERIALS INFORMATION** www.ti.com 5-Nov-2023 ## TAPE AND REEL INFORMATION | A0 | Dimension designed to accommodate the component width | |----|-----------------------------------------------------------| | В0 | Dimension designed to accommodate the component length | | K0 | Dimension designed to accommodate the component thickness | | W | Overall width of the carrier tape | | P1 | Pitch between successive cavity centers | #### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE #### \*All dimensions are nominal | Device | Package<br>Type | Package<br>Drawing | | SPQ | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant | |-----------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------| | TPSM265R1SILR | uSiP | SIL | 10 | 3000 | 330.0 | 12.4 | 3.15 | 4.05 | 2.15 | 8.0 | 12.0 | Q1 | | TPSM265R1V3SILR | uSiP | SIL | 10 | 3000 | 330.0 | 12.4 | 3.15 | 4.05 | 2.15 | 8.0 | 12.0 | Q1 | | TPSM265R1V5SILR | uSiP | SIL | 10 | 3000 | 330.0 | 12.4 | 3.15 | 4.05 | 2.15 | 8.0 | 12.0 | Q1 | www.ti.com 5-Nov-2023 ### \*All dimensions are nominal | Device | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) | |-----------------|--------------|-----------------|------|------|-------------|------------|-------------| | TPSM265R1SILR | uSiP | SIL | 10 | 3000 | 383.0 | 353.0 | 58.0 | | TPSM265R1V3SILR | uSiP | SIL | 10 | 3000 | 383.0 | 353.0 | 58.0 | | TPSM265R1V5SILR | uSiP | SIL | 10 | 3000 | 383.0 | 353.0 | 58.0 | ## 重要なお知らせと免責事項 TI は、技術データと信頼性データ (データシートを含みます)、設計リソース (リファレンス・デザインを含みます)、アプリケーションや設計に関する各種アドバイス、Web ツール、安全性情報、その他のリソースを、欠陥が存在する可能性のある「現状のまま」提供しており、商品性および特定目的に対する適合性の黙示保証、第三者の知的財産権の非侵害保証を含むいかなる保証も、明示的または黙示的にかかわらず拒否します。 これらのリソースは、TI 製品を使用する設計の経験を積んだ開発者への提供を意図したものです。(1) お客様のアプリケーションに適した TI 製品の選定、(2) お客様のアプリケーションの設計、検証、試験、(3) お客様のアプリケーションに該当する各種規格や、その他のあらゆる安全性、セキュリティ、規制、または他の要件への確実な適合に関する責任を、お客様のみが単独で負うものとします。 上記の各種リソースは、予告なく変更される可能性があります。これらのリソースは、リソースで説明されている TI 製品を使用するアプリケーションの開発の目的でのみ、TI はその使用をお客様に許諾します。これらのリソースに関して、他の目的で複製することや掲載することは禁止されています。TI や第三者の知的財産権のライセンスが付与されている訳ではありません。お客様は、これらのリソースを自身で使用した結果発生するあらゆる申し立て、損害、費用、損失、責任について、TI およびその代理人を完全に補償するものとし、TI は一切の責任を拒否します。 TI の製品は、TI の販売条件、または ti.com やかかる TI 製品の関連資料などのいずれかを通じて提供する適用可能な条項の下で提供されています。TI がこれらのリソースを提供することは、適用される TI の保証または他の保証の放棄の拡大や変更を意味するものではありません。 お客様がいかなる追加条項または代替条項を提案した場合でも、TIはそれらに異議を唱え、拒否します。 郵送先住所:Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2023, Texas Instruments Incorporated