**TPSM41615** # TPSM41615 電流共有機能搭載、4V~16V 入力、15A DC/DC パワー・モジュール #### 1 特長 - インダクタ内蔵の電源ソリューション - 11mm × 16mm × 4.2mm の QFN パッケージ - すべてのピンにパッケージの周囲からアクセス 可能 - 入力電圧範囲:4V~16V - 広い出力電圧範囲:0.6V~7.1V - 選択可能な内部リファレンス (精度 ±0.5%) - 最大2つのデバイスをスタック可能 - 並列出力による大電流化 - 位相インターリーブによるリップルの低減 - 最大 97% の効率 - 調整可能な固定スイッチング周波数 (300kHz~1MHz) - ・ 外部クロックに同期可能 - 高度な電流モードにより、 超高速負荷ステップ応答を実現 - パワー・グッド出力 - EN55011 放射 EMI の規制条件に準拠 - 動作時の周囲温度範囲:-40℃~+105℃ - 動作時のIC 接合部温度範囲: -40°C~+125°C - 次の製品とピン互換 25A TPSM41625 - WEBENCH® Power Designer により、TPSM41615 を使用するカスタム設計を作成 # 2 アプリケーション - 電気通信および無線インフラストラクチャ - 産業用自動化試験装置 - エンタープライズ向けスイッチング / ストレージ アプリケーション - 高密度の分散電源システム ### 3 説明 TPSM41615 パワー・モジュールは、DC/DC コンバータをパワー MOSFET、シールド付きインダクタ、およびパッシブ部品とともに小型の QFN パッケージに実装した、使いやすい集積電源です。この電源ソリューションは、特定の設計要件に応じて主要なパラメータを変更する機能を維持しているにもかかわらず、外付け部品をほとんど必要としません。大電流を必要とするアプリケーションでは、2 つの TPSM41615 デバイスを並列に接続できることは有効です。 11mm × 16mm × 4.2mm の 69 ピン QFN パッケージは、最適なパッケージ・レイアウトを行った場合、熱的性能を高める優れた電力散逸能力を達成します。ペパッケージのフットプリントには、信号ピン (すべて周囲からアクセス可能)と大きなサーマル・パッド (デバイスの下) が含まれます。TPSM41615 はパワー・グッド信号、クロック同期、プログラマブル UVLO、ソフトスタート・タイミング選択、プリバイアス・スタートアップ、過電流および過熱保護など、数多くの機能を備えた柔軟性の高い製品であるため、多種多様なデバイスやシステムの駆動に適しています。 ### 製品情報 | デバイス番号 | パッケージ <sup>(1) (1ペ</sup> ージ) | 本体サイズ (公称) | |-----------|------------------------------|-------------| | TPSM41615 | QFN (69) | 11mm × 16mm | 利用可能なすべてのパッケージについては、このデータシートの未尾にある注文情報を参照してください。 効率代表値 英語版の TI 製品についての情報を翻訳したこの資料は、製品の概要を確認する目的で便宜的に提供しているものです。該当する正式な英語版の最新情報は、www.ti.comで閲覧でき、その内容が常に優先されます。TI では翻訳の正確性および妥当性につきましては一切保証いたしません。実際の設計などの前には、必ず最新版の英語版をご参照くださいますようお願いいたします。 # **Table of Contents** | 1 特長 1 | 7.4 Device Functional Modes | .19 | |--------------------------------------------------------|------------------------------------------------------|------| | 2 アプリケーション1 | 8 Application and Implementation | | | 3 説明 1 | 8.1 Application Information | | | 4 Revision History2 | 8.2 Typical Application | | | 5 Pin Configuration and Functions3 | 9 Power Supply Recommendations | | | 6 Specifications5 | 10 Layout | | | 6.1 Absolute Maximum Ratings5 | 10.1 Layout Guidelines | | | 6.2 ESD Ratings 5 | 10.2 Layout Examples | | | 6.3 Recommended Operating Conditions6 | 11 Device and Documentation Support | | | 6.4 Thermal Information6 | 11.1 Device Support | .25 | | 6.5 Electrical Characteristics7 | 11.2 Receiving Notification of Documentation Updates | . 25 | | 6.6 Typical Characteristics (PV <sub>IN</sub> = 12 V)9 | 11.3 Support Resources | 25 | | 6.7 Typical Characteristics (PV <sub>IN</sub> = 5 V)10 | 11.4 Trademarks | . 25 | | 7 Detailed Description11 | 11.5 Electrostatic Discharge Caution | . 25 | | 7.1 Overview11 | 11.6 Glossary | | | 7.2 Functional Block Diagram11 | 12 Mechanical, Packaging, and Orderable | | | 7.3 Feature Description12 | Information | . 26 | | | | | # **4 Revision History** 資料番号末尾の英字は改訂を表しています。その改訂履歴は英語版に準じています。 | Cł | hanges from Revision * (October 2020) to Revision A (December 2020) | Page | |----|---------------------------------------------------------------------|------| | • | デバイスのステータスを事前情報から量産データに変更 | 1 | # **5 Pin Configuration and Functions** 図 5-1. 69-Pin QFN MOV Package (Top View) 表 5-1. Pin Functions | PIN | ı | TYPE | DESCRIPTION | |--------|---------------------------------------------------------------------------------------|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | NAME | NO. | (1) | DESCRIPTION | | AGND | 19 | G | Analog ground. Zero voltage reference for internal references and logic. Do not connect this pin to PGND; the connection is made internal to the device. | | BP5 | | | Output of an internal 5-V regulator used for the controller driver stage within the module. This output can be used to connect a pullup resistor to the PGOOD pin. Leave these pins open if not used as a pullup for PGOOD. | | DNC | 38, 40 | _ | Do Not Connect. Do not connect these pins to AGND, PGND, another DNC pin, or any other voltage. These pins are connected to internal circuitry. Each pin must be soldered to an isolated pad. | | EN | 25 | ı | Enable pin. This pin turns the converter on when floated or opened. This pin is internally pulled up to the BP5 voltage when left open. The converter can be turned off by either driving it directly with a logic input or an open drain/collector device to connect this pin to AGND. An external voltage divider can be placed between this pin, AGND, and PVIN/VIN to create an external UVLO. | | ILIM | Current limit setting pin. This pin s ILIM 20 I for the full current limit threshold. | | Current limit setting pin. This pin sets the current limit threshold of the converter. Leave this pin open for the full current limit threshold. The current limit threshold can be lowered by connecting an appropriate resistor from this pin to AGND. | | ISHARE | 23 | 0 | Current sharing pin. This pin is interconnected between modules for multi-phase configurations. Leave this pin open for single-phase configurations. | # 表 5-1. Pin Functions (continued) | PI | N | TYPE | DESCRIPTION | |----------|---------------------------------------|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | NAME | NO. | (1) | DESCRIPTION | | MODE | 31 | I | Mode select pin. This pin is used to configure the module for single-phase or multi-phase operation. For single-phase operation, this pin is used to select the API and Body Brake functions. For multi-phase operation, this pin selects the primary/secondary and SYNC configurations. | | NC | 39, 41,<br>45-52 | _ | Not connected. These pins are not connected to any circuitry within the module. It is recommended that these pins be connected to the PGND plane on the application board to enhance shielding and thermal performance. | | PGND | 8-11, 17,<br>18, 34, 37,<br>53-58, 68 | G | This is the return path for the power stage of the device. Connect these pins to the input supply return, load return, and bypass capacitors associated with the PVIN and VOUT pins. | | PGOOD | 26 | 0 | Power Good pin. Open-drain output that asserts low if the remote sense feedback voltage is not within the specified PGOOD thresholds. When using this signal as an output, a pullup resistor is required. If unused, leave this pin open. The BP5 output can be used as the pullup voltage source. | | PVIN | 12-15, 67 | I | Input switching voltage. Supplies voltage to the power switches of the converter. Connect these pins to the input supply. Connect bypass capacitors between these pins and PGND, close to the module. | | RAMP | 32 | I | Internal ramp selection. This pin is used to select an internal ramp amplitude. See 表 7-3 for recommended settings. An internal 78.7-kΩ resistor is connected between RAMP and RAMP_SEL within the module. To select the internal resistor, it is recommended to leave this pin open and to connect the RAMP_SEL pin to AGND. | | RAMP_SEL | 33 | I | Internal default ramp selection. This pin is used to select the internal default ramp selection for the control loop. An internal 78.7-k $\Omega$ resistor is connected between RAMP and RAMP_SEL pins. Connect the RAMP_SEL pin to AGND and leave the RAMP pin open to select the internal resistor. | | RS+ | RS+ 35 | | Positive input to the internal differential remote sense amplifier. This pin is used for the feedback connection to VOUT. Connect this pin to the output voltage at the load. This connection can be made using a direct connection or an external upper feedback resistor, depending on the magnitude of VOUT and the VSEL selection. A 1-k $\Omega$ lower feedback resistor is connected across RS+ and RS–internal to the module. The RS+ connection is not needed for secondary devices in multi-phase configurations, and should be left open. | | RS- | 36 | I | Negative input to the internal differential remote sense amplifier. This pin is used for the feedback connection to VOUT return. Connect this pin to the output voltage return at the load. A 1-k $\Omega$ lower feedback resistor is connected across RS+ and RS– internal to the module. The RS- connection is not needed for secondary devices in multi-phase configurations, and should be left open. | | RT | 30 | I | Switching frequency setting pin. This analog pin is used to set the switching frequency of the converter by placing an external resistor from this pin to AGND. This pin also selects the phase interleaving of the module when used in multi-phase configurations. | | SS | 29 | 1 | Soft-start selection pin. This pin is used to select the soft-start time. Ten possible selections are available by connecting an appropriate resistor from this pin to AGND. The selections range from 0.5 ms to 32 ms. | | SW | 42-44 | 0 | Switch node. These pins are connected to the internal output inductor and switching MOSFETs. Connect these pins together using a small copper island beneath the device. Keep this copper island to a minimum to prevent issues with noise and EMI. | | SYNC | 27 | I | Frequency synchronization pin. MODE can be used to configure this pin as a sync input or a sync output for external clock and multi-phase primary/secondary configurations. | | VIN | 16 | I | Input bias voltage. Supplies the control circuitry of the power converter. Connect a 1- $\mu$ F bypass capacitor from this pin to PGND (pins 17 and 18) in close proximity to the module. For split rail applications, connect this pin to an input bias supply. For strapped rail applications, connect this pin to PVIN through a 0 $\Omega$ to 10 $\Omega$ resistor. | | VOUT | 1-7, 59-66,<br>69 | 0 | Output voltage. These pins are connected to the internal output inductor. Connect these pins to the output load and connect external bypass capacitors between these pins and PGND in close proximity to the module. | | VSEL | 28 | I | Internal reference voltage selection. This pin is used to select the desired internal reference voltage. Ten possible selections are available by connecting an appropriate resistor from this pin to AGND. The selections range from 0.6 V to 1.1 V. | | VSHARE | 24 | 0 | Voltage sharing pin. This pin is interconnected between modules for multi-phase configurations. Leave this pin open for single-phase configurations. | (1) G = Ground, I = Input, O = Output, - = Not Connected # **6 Specifications** # **6.1 Absolute Maximum Ratings** Over operating free-air temperature range (unless otherwise noted) (1) | - 1 5 | · | , | MIN | MAX | UNIT | |------------------------------------------------------------------|-----------------------------------------|-----------------------------------------|----------------------------------------------------|-------------------------------------------------------------------------------------------------|------| | | PVIN | | -0.3 | 17 | V | | | PVIN to SW | DC | -0.3 | 25 | ٧ | | | F VIII to SVV | <10 ns | -5 | 25 | ٧ | | | VIN | | -0.3 | 18 | ٧ | | Input voltage | VSEL, SS, MODE | , RT, SYNC, EN, ISHARE, ILIM | -0.3 | 7 | ٧ | | Input voltage | RS+ | -0.3 | 3.6 | ٧ | | | | RS- | -0.3 | 0.3 | ٧ | | | | AGND, PGND | -0.3 | 0.3 | ٧ | | | | CW | DC | -0.3<br>-0.3<br>-5<br>-0.3<br>-0.3<br>-0.3<br>-0.3 | 20 | V | | | SW | <10 ns | -5.0 | 20 | ٧ | | | VOUT | | -0.3 | 17<br>25<br>25<br>18<br>7<br>3.6<br>0.3<br>0.3<br>20 | ٧ | | Output voltage | BP5, PGOOD, RA | MP | -0.3 | | ٧ | | | VSHARE | | -0.3 | | ٧ | | Mechanical shock | Mil-STD-883H, Me | ethod 2002.5, 1 msec, 1/2 sine, mounted | | 500 | G | | Mechanical vibration | Mil-STD-883H, Me | ethod 2007.3, 20 to 2000 Hz | | 17<br>25<br>25<br>18<br>7<br>3.6<br>0.3<br>0.3<br>20<br>20<br>8<br>7<br>3.6<br>500<br>20<br>125 | G | | Operating IC junction temperature, T <sub>J</sub> <sup>(2)</sup> | | | | 125 | °C | | Operating ambient tem | perature, T <sub>A</sub> <sup>(2)</sup> | | -40 | 105 | °C | | Storage temperature, | Γ <sub>stg</sub> | | -40 | 150 | °C | - (1) Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. - (2) The ambient temperature is the air temperature of the surrounding environment. The junction temperature is the temperature of the internal power IC when the device is powered. Operating below the maximum ambient temperature, as shown in the safe operating area (SOA) curves in the typical characteristics sections, ensures that the maximum junction temperature of any component inside the module is never exceeded. # 6.2 ESD Ratings | | | | VALUE | UNIT | |--------------------|-------------------------|---------------------------------------------------------------------|-------|------| | V | Electrostatic discharge | Human-body model (HBM), per ANSI/ESDA/JEDEC JS-001 (1) | 500 | V | | V <sub>(ESD)</sub> | Electrostatic discharge | Charged-device model (CDM), per JEDEC specification JESD22-C101 (2) | 1000 | V | - (1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process. - (2) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process. # **6.3 Recommended Operating Conditions** Over operating free-air temperature range (unless otherwise noted) | | | MIN | MAX | UNIT | |-----------------------|-----------------------------------------------------|------|-----|------| | | $PV_{IN}, V_{IN}$ | 4 | 16 | V | | | VSEL, SS, MODE, RT, SYNC, EN, ISHARE, ILIM | -0.1 | 5.5 | V | | Input voltage | RS+ | -0.1 | 1.7 | V | | | RS- | -0.1 | 0.1 | V | | | AGND, PGND | -0.1 | 0.1 | V | | | V <sub>OUT</sub> | 0.6 | 7.1 | V | | Output voltage | BP5, PGOOD, RAMP | -0.3 | 5.5 | V | | | VSHARE | -0.3 | 3.3 | V | | Output current | Гоит | 0 | 25 | Α | | Operating IC junction | n temperature, T <sub>J</sub> | -40 | 125 | °C | | Operating ambient to | ut voltage V <sub>OUT</sub> BP5, PGOOD, RAMP VSHARE | | | °C | #### **6.4 Thermal Information** | | | TPSM41625 | | |-------------------|--------------------------------------------------|-----------|------| | | THERMAL METRIC (1) | MOV (QFN) | UNIT | | | | 69 PINS | | | R <sub>0JA</sub> | Junction-to-ambient thermal resistance (2) | 13.8 | °C/W | | ΨЈТ | Junction-to-top characterization parameter (3) | 4.4 | °C/W | | ΨЈВ | Junction-to-board characterization parameter (4) | 9.8 | °C/W | | т | Thermal Shutdown Temperature | 165 | °C | | T <sub>SHDN</sub> | Thermal Shutdown Hysteresis | 30 | °C | - (1) For more information about thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report. - (2) The junction-to-ambient thermal resistance, R<sub>0,JA</sub>, applies to devices soldered directly to a 90 mm × 90 mm, 6-layer PCB with 2 oz. copper and natural convection cooling. Additional airflow reduces R<sub>0,JA</sub>. - (3) The junction-to-top characterization parameter, $\psi_{JT}$ , estimates the junction temperature, $T_{J}$ , of a device in a real system, using a procedure described in JESD51-2A (section 6 and 7). $T_{J} = \psi_{JT} \times Pdis + T_{T}$ ; where Pdis is the power dissipated in the device and $T_{T}$ is the temperature of the top of the device. - (4) The junction-to-board characterization parameter, $\psi_{JB}$ , estimates the junction temperature, $T_{J}$ , of a device in a real system, using a procedure described in JESD51-2A (sections 6 and 7). $T_{J} = \psi_{JB} \times Pdis + T_{B}$ ; where Pdis is the power dissipated in the device and $T_{B}$ is the temperature of the board 1mm from the device. Submit Document Feedback Copyright © 2021 Texas Instruments Incorporated # **6.5 Electrical Characteristics** Limits apply over $T_A = -40$ °C to +105°C, $PV_{IN} = 12$ V, $V_{IN} = 12$ V, $V_{OUT} = 1.8$ V, $V_{REF} = 1.0$ V, $F_{SW} = 500$ kHz, IOUT = 25 A, (unless otherwise noted); Minimum and maximum limits are specified through production test or by design. Typical values represent the most likely parametric norm and are provided for reference only. | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |-------------------------|----------------------------------------------|------------------------------------------------------------------------------------------------------------------------------|-------|------|------------------------|------| | INPUT SUPI | PLY | | | | | | | PV <sub>IN</sub> | Input switching voltage | | 4 | | 16 | V | | V <sub>IN</sub> | Input bias voltage | | 4 | | 16 | V | | | 57 | PV <sub>IN</sub> increasing, I <sub>OUT</sub> = 0 A | | 3.2 | | V | | 10.4.0 | PV <sub>IN</sub> undervoltage lockout | PV <sub>IN</sub> decreasing, I <sub>OUT</sub> = 2.5 A | | 3.0 | | V | | UVLO | | V <sub>IN</sub> increasing, I <sub>OUT</sub> = 0 A | | 3.8 | | V | | | V <sub>IN</sub> undervoltage lockout | V <sub>IN</sub> decreasing, I <sub>OUT</sub> = 2.5 A | | 3.6 | | V | | I <sub>VIN</sub> | V <sub>IN</sub> bias current <sup>(1)</sup> | V <sub>RS+</sub> = 1.2 V, I <sub>OUT</sub> = 0 A, EN = OPEN, T <sub>A</sub> = 25°C | | 4.3 | | mA | | I <sub>VIN-STBY</sub> | V <sub>IN</sub> standby current | I <sub>OUT</sub> = 0 A, EN = 0 V, T <sub>A</sub> = 25°C | | 4.3 | | mA | | OUTPUT VO | DLTAGE | | | | ı | | | | Outrot valta as a divet | RS+ connected directly to V <sub>OUT</sub> | 0.6 | | 1.1 | V | | | Output voltage adjust | RS+ connected to V <sub>OUT</sub> feedback divider | | | 7.1 <sup>(1)</sup> (2) | V | | V <sub>OUT</sub> | V <sub>OUT</sub> accuracy | $0.6V \le V_{REF} \le 1.1V$ , $V_{RS+} = V_{OUT}$ , $I_{OUT} = 0A$ , $-40^{\circ}C \le T_{J} = T_{A} \le 125^{\circ}C^{(1)}$ | -1.0 | | 1.0 | % | | | Line regulation | Over PV <sub>IN</sub> range, PV <sub>IN</sub> = V <sub>IN</sub> , I <sub>OUT</sub> = 0 A,<br>T <sub>A</sub> = 25°C | | 0.01 | | % | | | Load regulation | Over I <sub>OUT</sub> range, T <sub>A</sub> = 25°C | | 0.03 | | % | | OUTPUT CL | JRRENT | | | | | | | | Output current | Natural convection, T <sub>A</sub> = 25°C | 0 | | 15 <sup>(2)</sup> | Α | | OUTPUT CU | Overcurrent threshold | | | 22 | | Α | | 1 | Current sharing for multi-phase | I <sub>OUT</sub> ≤ 20 A/phase | | ±3 | | Α | | ISHARE | operation <sup>(1)</sup> | I <sub>OUT</sub> ≥ 20 A/phase | | ±15% | | | | BP5 REGUL | ATOR | | | | | | | V <sub>BP5</sub> | BP5 regulator output voltage | | 4.5 | 5 | 5.5 | V | | V <sub>BP5-DROPOU</sub> | BP5 regulator dropout voltage <sup>(1)</sup> | V <sub>IN</sub> = 4.5 V, f <sub>SW</sub> = 750 kHz, T <sub>A</sub> = 25°C | | | 365 | mV | | PERFORMA | NCE | | | | | | | η | Efficiency | I <sub>OUT</sub> = 10 A | | 90 | | % | | RS+ | · | | | | • | | | R <sub>RS+-RS-</sub> | Lower feedback resistor from RS+ to RS- | | 0.995 | 1 | 1.005 | kΩ | | ENABLE | <del>.</del> | | | | ' | | | V <sub>EN-H</sub> | EN rising threshold | I <sub>OUT</sub> = 0 A | 1.45 | 1.6 | 1.75 | V | | V <sub>EN-L</sub> | EN falling threshold | I <sub>OUT</sub> = 2.5 A | | 1.3 | | V | | I <sub>EN_LKG</sub> | EN input leakage current | V <sub>IN</sub> = 4.5 V, I <sub>OUT</sub> = 0 A | -1 | 0 | 1 | μA | | SOFT STAR | Т | | | | ' | | | t <sub>SS</sub> | Soft-start time <sup>(1)</sup> | SS = OPEN | | 4 | | ms | | t <sub>SS-Range</sub> | Soft-start range <sup>(1)</sup> | Programmable using SS pin | 0.5 | | 32 | ms | Limits apply over $T_A = -40$ °C to +105°C, $PV_{IN}$ = 12 V, $V_{IN}$ = 12 V, $V_{OUT}$ = 1.8 V, $V_{REF}$ = 1.0 V, $F_{SW}$ = 500 kHz, IOUT = 25 A, (unless otherwise noted); Minimum and maximum limits are specified through production test or by design. Typical values represent the most likely parametric norm and are provided for reference only. | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |--------------------------------------------------------------------------------|---------------------------------------------------|---------------------------------------------------------------------------|-----|------|------|------| | PGOOD | | | | | | | | | | V <sub>RS+</sub> rising (fault) | | 112% | | | | VPGOOD VPGOOD-LOW PGOOD-LKG DVP / UVP VOVP FREQUENCY SW on_min off_min VCLK-H | PGOOD thresholds <sup>(1)</sup> | V <sub>RS+</sub> falling (good) | | 105% | | | | | PGOOD thresholds | V <sub>RS+</sub> rising (good) | | 95% | | | | | | V <sub>RS+</sub> falling (fault) | | 88% | | | | V <sub>PGOOD-LOW</sub> | PGOOD low voltage with no supply voltage | PV <sub>IN</sub> = V <sub>IN</sub> = 0 V, I <sub>PGOOD</sub> = 80 μA | | | 0.8 | V | | I <sub>PGOOD-LKG</sub> | PGOOD leakage current | V <sub>IN</sub> = 4.5 V, V <sub>PGOOD</sub> = 5 V, I <sub>OUT</sub> = 0 A | | | 15 | μA | | OVP / UVP | | | | | ' | | | V <sub>OVP</sub> | Overvoltage protection threshold <sup>(1)</sup> | V <sub>RS+</sub> rising | | 117% | | | | V <sub>UVP</sub> | Under-voltage protection threshold <sup>(1)</sup> | V <sub>RS+</sub> falling | | 83% | | | | FREQUENCY | and SYNC | | | | ' | | | r | Switching frequency | VSEL = OPEN, RT = 44.2 kΩ, I <sub>OUT</sub> = 2.5 A | 450 | 500 | 550 | kHz | | ISW | Switching frequency range <sup>(1)</sup> | I <sub>OUT</sub> = 2.5 A | 300 | | 1000 | kHz | | ton_min | Minimum on-time of SW <sup>(1)</sup> | | | 30 | | ns | | toff_min | Minimum off-time of SW <sup>(1)</sup> | | | 340 | | ns | | V <sub>CLK-H</sub> | Logic-high for SYNC <sup>(1)</sup> | | 2 | | | V | | V <sub>CLK-L</sub> | Logic-low for SYNC <sup>(1)</sup> | | | | 0.8 | V | | T <sub>CLK-MIN</sub> | Minimum pulse width for SYNC <sup>(1)</sup> | SYNC F <sub>SW</sub> = 500 kHz | 100 | | | ns | <sup>(1)</sup> Ensured by design, not production tested. <sup>(2)</sup> To determine IOUT range for a given set of conditions, see the Safe Operating Area graphs in "Typical Characteristics" section of the datasheet for more information. # 6.6 Typical Characteristics (PV<sub>IN</sub> = 12 V) $T_A = 25$ °C, unless otherwise noted. # 6.7 Typical Characteristics ( $PV_{IN} = 5 V$ ) $T_A = 25$ °C, unless otherwise noted. # 7 Detailed Description #### 7.1 Overview The TPSM41615 is a full-featured, 4-V to 16-V input, 15-A, synchronous step-down converter with PWM, MOSFETs, inductor, and control circuitry integrated into a QFN package. The device integration enables small designs, while still leaving the ability to adjust key parameters to meet specific design requirements. The TPSM41615 provides an output voltage range of 0.6 V to 7.1 V, with a selectable internal reference form 0.6 V to 1.1 V, for greater accuracy. An external resistor is used to adjust the output voltage to the desired output. The switching frequency is also adjustable by using an external resistor or a synchronization clock to accommodate various input and output voltage conditions and to optimize efficiency. Applications requiring increased current can benefit from the stackability (parallel outputs and phase-interleaving) of the TPSM41615 device. The TPSM41615 has been designed for safe start-up into pre-biased loads. The EN pin has an internal pullup current source that can be used to adjust the input voltage undervoltage lockout (UVLO) with two external resistors. In addition, the internal pullup current of the EN pin allows the device to operate with the EN pin floating. The EN pin can also be pulled low to put the device in standby mode to reduce input quiescent current. The device provides a power-good (PGOOD) signal to indicate when the output voltage is within regulation. Thermal shutdown and current limit features protect the device during an overload condition. A 69-pin QFN package that includes exposed bottom pads provides a thermally-enhanced solution for space-constrained applications. ### 7.2 Functional Block Diagram # 7.3 Feature Description #### 7.3.1 Setting the Output Voltage The output voltage adjustment range of the TPSM41615 is 0.6 V to 7.1 V. Setting the output voltage requires first setting the internal reference voltage ( $V_{REF}$ ). The internal reference voltage can be set from 0.6 V to 1.1 V using a resistor ( $R_{VSEL}$ ) connected from VSEL (pin 28) to AGND (pin 19). 表 7-1 lists reference voltage selections and their corresponding setting resistors. If the required output voltage is the same as the reference voltage, connect the RS+ pin (pin 35) directly to VOUT to set the output voltage as shown in $\boxtimes$ 7-1. Output voltages greater than the reference voltage require an external voltage setting resistor ( $R_{ADJ}$ ) between the RS+ pin and VOUT to set the output voltage as shown in $\boxtimes$ 7-2. The value for $R_{ADJ}$ can be calculated using $\sharp$ 1 or simply selected from the recommended values given in $\sharp$ 7-2. Additionally, $\sharp$ 7-3 includes the recommended switching frequency ( $F_{SW}$ ), the recommended Ramp resistor ( $R_{RAMP}$ ), and the minimum output capacitance for several output voltage ranges. $$R_{ADJ} = \left(\frac{V_{OUT}}{V_{ref}} - 1\right) (k\Omega)$$ (1) When setting the output voltage, selecting the highest reference voltage will result in the most accurate output voltage set point. The output voltage will be regulated at the connection point of RS+ or $R_{ADJ}$ to VOUT. Making the connection near the load improves regulation at the load. 表 7-1. Setting the Reference Voltage | V <sub>REF</sub> (V) | 0.6 | 0.7 | 0.75 | 0.8 | 0.85 | 0.9 | 0.95 | 1.0 | 1.05 | 1.1 | |---------------------------------------------|-----|------|------|------|------|------|------|------|------|-----| | R <sub>VSEL</sub> Value (kΩ) <sup>(1)</sup> | 0 | 8.66 | 15.4 | 23.7 | 34.8 | 51.1 | 78.7 | open | 121 | 187 | (1) Resistors with ≤ 1% tolerance are recommended. 表 7-2. Setting the Output Voltage | V <sub>OUT</sub> (V) | 0.6 - 1.1 | 1.2 | 1.5 | 1.8 | 2.5 | 3.3 | 5.0 | 6.0 | 7.0 | |-------------------------------------------|-----------|------|-----|-----|------|------|------|------|------| | V <sub>REF</sub> (V) (1) | 0.6 - 1.1 | 1.1 | 1.1 | 1.1 | 1.1 | 1.1 | 1.1 | 1.1 | 1.1 | | R <sub>ADJ</sub> Value (Ω) <sup>(1)</sup> | short | 90.9 | 365 | 634 | 1270 | 2000 | 3570 | 4420 | 5360 | (1) Selecting the highest reference voltage will result in the most accurate output voltage set point. 図 7-1. Setting the Output Voltage (V<sub>OUT</sub> = V<sub>REF</sub>) 図 7-2. Setting the Output Voltage (V<sub>OUT</sub> > V<sub>REF</sub>) # 表 7-3. Recommended $F_{SW}$ , RAMP, and Required $C_{OUT}$ | | PV <sub>IN</sub> = 5 V | | | | | | | | | | |---------------------|------------------------|--------------------------------------|------------------------------------------|-----------|--------------------|------------------------------------------------------|--|--|--|--| | V <sub>OUT</sub> RA | ANGE (V) | | | | MINIMUM RE | QUIRED C <sub>OUT</sub> (μF) <sup>(4)</sup> | | | | | | MIN | MAX | F <sub>SW</sub> (kHz) <sup>(1)</sup> | ALLOWABLE F <sub>SW</sub><br>RANGE (KHZ) | NGE (KHZ) | | ADDITIONAL<br>REQUIRED<br>CAPACITANCE <sup>(5)</sup> | | | | | | | | 400 | 300 - < 450 | 78.7 | | 610 | | | | | | 0.6 | < 0.8 | 500 | 450 - < 550 | 187 | 294 <sup>(2)</sup> | 490 | | | | | | 0.0 | ₹ 0.0 | 600 | 550 - < 700 | 187 | | 300 | | | | | | | | 700 | 700 - 1000 | 78.7 | | 280 | | | | | | | | 400 | 300 - < 450 | 78.7 | | 600 | | | | | | 8.0 | < 1.0 | 500 | 450 - < 850 | 78.7 | 289 <sup>(2)</sup> | 420 | | | | | | | | 900 | 850 - 1000 | 78.7 | | 240 | | | | | | 1.0 | < 1.2 | 500 | 400 - 1000 | 187 | 284 <sup>(2)</sup> | 190 | | | | | | 1.2 | < 1.5 | 500 | 400 - 1000 | 187 | 277 <sup>(2)</sup> | 100 | | | | | | 1.5 | < 1.8 | 500 | 400 - 1000 | 187 | 266 <sup>(2)</sup> | 90 | | | | | | 1.8 | < 2.5 | 500 | 400 - 1000 | 187 | 254 <sup>(2)</sup> | 85 | | | | | | 2.5 | 3.3 | 500 | 400 - 1000 | 78.7 | 224 <sup>(2)</sup> | 65 | | | | | | $PV_{IN} = 1$ | 2 | ν | |---------------|---|---| |---------------|---|---| | V <sub>OUT</sub> RA | ANGE (V) | | | | MINIMUM REC | QUIRED C <sub>OUT</sub> (µF) (4) | |---------------------|----------|-----------------------------------------------------|------------------------------------------|------------------------|------------------------|-------------------------------------------| | MIN | MAX | RECOMMENDED<br>F <sub>SW</sub> (kHz) <sup>(1)</sup> | ALLOWABLE F <sub>SW</sub><br>RANGE (kHz) | R <sub>RAMP</sub> (kΩ) | MINIMUM<br>CERAMIC (3) | ADDITIONAL<br>REQUIRED<br>CAPACITANCE (5) | | | | 400 | 350 - < 450 | 78.7 | | 760 | | 0.6 | < 1.0 | 500 | 450 - < 550 | 78.7 | 294 <sup>(2)</sup> | 430 | | | | 600 | 550 - 750 | 78.7 | | 250 | | | | 400 | 350 - < 500 | 78.7 | | 760 | | 1.0 | < 1.2 | 550 | 500 - < 600 | 78.7 | 284 <sup>(2)</sup> | 430 | | | | 600 | 600 - 1000 | 78.7 | | 250 | | | | 400 | 350 - < 500 | 78.7 | | 760 | | 1.2 | < 1.8 | 500 | 500 - < 600 | 121 | 277 <sup>(2)</sup> | 185 | | | | 600 | 600 - 1000 | 121 | | 100 | | | | 400 | 350 - < 500 | 78.7 | | 600 | | 1.8 | < 2.5 | 500 | 500 - < 600 | 187 | 254 <sup>(2)</sup> | 430 | | 1.0 | < 2.5 | 600 | 600 - < 850 | 187 | 254(-) | 250 | | | | 700 | 850 - 1000 | 78.7 | | 90 | | | | 500 | 450 - < 650 | 78.7 | | 450 | | 2.5 | < 3.3 | 700 | 650 - < 950 | 187 | 224 <sup>(2)</sup> | 80 | | | | 1000 | 950 - 1000 | 121 | 1 | 80 | | 3.3 | < 5.0 | 600 | 550 - 1000 | 187 | 191 <sup>(2)</sup> | 65 | | 5.0 | 7.1 | 700 | 600 - 1000 | 187 | 134 <sup>(2)</sup> | 0 | <sup>(1)</sup> The recommended F<sub>SW</sub> is shown in **bold** text. Increasing the frequency can reduce the required output capacitance as well as reduce ripple, however it may also reduce efficiency. <sup>(2)</sup> This value of minimum ceramic is the effective amount of 6x 47µF after taking into account DC bias and temperature derating. <sup>(3)</sup> The minimum required ceramic output capacitance must account for DC bias and temperature derating. <sup>(4)</sup> The Minimum Required output capacitance ensures start-up and stability. Additional output capacitance may be needed to meet transient response requirements. <sup>(5)</sup> The Additional Required Capacitance can be either ceramic or low-ESR polymer type. The total required output capacitance must include at least the amount of ceramic type listed in the Minimum Ceramic column. #### 7.3.2 RS+/RS- Remote Sense Function RS+ and RS- pins are the remote sensing inputs to the internal differential remote sense amplifier. An 1-k $\Omega$ lower feedback resistor is connected across RS+ and RS- internal to the module. The RS+ pin is used for the feedback connection to VOUT. Connect this pin to the output voltage at the load. This connection can be made using a direct connection or an external upper feedback resistor, depending on the magnitude of VOUT and the VSEL selection. The RS- pin is used for the feedback connection to VOUT return. Connect this pin to the output voltage return at the load. The RS- connection is not needed for secondary devices in multi-phase configurations, and should be left open. #### 7.3.3 Ramp Select (RAMP and RAMP\_SEL) The RAMP and RAMP\_SEL pins set the ramp amplitude for the internal control loop. Internal to the device, a 78.7-k $\Omega$ resistor is connected between RAMP and RAMP\_SEL. Applications requiring 78.7-k $\Omega$ ramp setting should connect the RAMP\_SEL pin to AGND and leave the RAMP pin open. Applications requiring a larger ramp setting resistor should connect it between the RAMP pin to AGND and leave the RAMP\_SEL pin open. The recommended ramp setting resistor can be found in $\frac{1}{8}$ 7-3. #### 7.3.4 Switching Frequency (RT) The switching frequency range of the TPSM41615 is 300 kHz to 1 MHz. The switching frequency can easily be set by connecting a resistor ( $R_{RT}$ ) between the RT pin (pin 30) and AGND. Select $R_{RT}$ from $\frac{1}{8}$ 7-4 based on input voltage and desired switching frequency. The switching frequency must be selected based on the input voltage and output voltage of the application. See 表 7-3 for the allowable switching frequency range for each output voltage. | INPUT | | SWITCHING FREQUENCY | | | | | | | | | | | | | | |-------------|------------|---------------------|------------|------------|------------|------------|------------|------------|------------|------------|------------|------------|------------|------------|-------| | VOLTAGE | 300<br>kHz | 350<br>kHz | 400<br>kHz | 450<br>kHz | 500<br>kHz | 550<br>kHz | 600<br>kHz | 650<br>kHz | 700<br>kHz | 750<br>kHz | 800<br>kHz | 850<br>kHz | 900<br>kHz | 950<br>kHz | 1 MHz | | 5 V | 69.8 | 59.0 | 52.3 | 45.3 | 40.2 | 36.5 | 33.2 | 30.1 | 28.0 | 26.1 | 23.7 | 22.1 | 21.0 | 19.6 | 18.2 | | 8 V | 73.2 | 61.9 | 53.6 | 47.5 | 42.2 | 38.3 | 34.8 | 32.4 | 29.4 | 27.4 | 25.5 | 23.7 | 22.1 | 21.0 | 19.6 | | 10 V - 16 V | 75.0 | 63.4 | 54.9 | 48.7 | 43.2 | 39.2 | 35.7 | 33.2 | 30.1 | 28.0 | 26.1 | 24.3 | 23.2 | 21.5 | 20.5 | 表 7-4. R<sub>RT</sub> Frequency Setting Resistor (kΩ) #### 7.3.5 Synchronization (SYNC) The TPSM41615 device can be synchronized to an external clock. When synchronizing, the external clock signal must be applied to the SYNC pin before the device reaches its VIN UVLO threshold. In a stand-alone configuration, the external clock frequency must be within $\pm 20\%$ of the frequency set by the $R_{RT}$ resistor. In stackable configuration: (see セクション 7.3.6.1.1 for information on configuring the SYNC pins.) - 1. When there is no external system clock applied, the SYNC pin of the primary device should be configured as Sync-Out and the SYNC pin of the secondary device should be configured as Sync-In. Connecting the SYNC pins of the primary and any secondary devices will synchronize all devices to the frequency of the primary. - 2. When an external system clock is applied, the SYNC pin of the primary and secondary device should be configured as Sync-In and both devices will synchronize to the external system clock. # 7.3.5.1 Loss of Synchronization This device does not support the dynamic application or removal of an external SYNC signal. If the external SYNC signal is removed, the device treats this as a clock fault and stops power conversion. #### 7.3.6 Stand-alone/Stackable Operation The TPSM41615 can be operated as a single stand-alone device or two devices can be combined to operate together in a stackable configuration for increased current. These operation modes are selected using a resistor connected from MODE pin to AGND. In stand-alone mode, the resistor value connected to the MODE pin also selects whether the transient response feature is ON or OFF (see 表 7-8). In stackable mode, the transient response feature is not available. In stackable mode, the MODE resistor sets the device as primary or secondary, as well as SYNC pin function (sync in or sync out) of the primary device (see 表 7-5). | 表 7-4 | 5. M( | ODE | Pin | Sel | ectio | ns | |-------|-------|-----|-----|-----|-------|----| | | | | | | | | | OPERATION MODE | TRANSIENT FEATURE | SYNC MODE | MODE RESISTOR VALUE (kΩ) | |----------------|-------------------|-------------------|--------------------------| | | ON | | 78.7 | | Stand-alone | ON | Sync in | 187 | | | OFF | | open | | | | Primary sync out | 23.7 | | Stackable | OFF | Primary sync in | 34.8 | | | | Secondary sync in | 51.1 | # 7.3.6.1 Stackable Synchronization #### 7.3.6.1.1 Sync Configuration In stackable mode, a resistor between the MODE pin and AGND sets the device as primary or secondary, as well as SYNC pin function (sync in or sync out) of the primary device. See 表 7-6 for Mode resistor values. 表 7-6. MODE Setting for SYNC Function | SYNC FUNCTION | MODE RESISTOR VALUE ( $k\Omega$ ) | NOTE | |-------------------|-----------------------------------|--------------------------------------------------------| | Primary sync out | 23.7 | Sync pin to send out clock RT pin to set frequency | | Primary sync in | 34.8 | Sync pin to receive clock RT pin to set sync point | | Secondary sync in | 51.1 | Sync pin to receive clock RT pin to set sync point | #### 7.3.6.1.2 Clock Sync Point Selection The TPSM41615 device implements a unique clock synchronization scheme for phase interleaving between devices. This is only used when stacking multiple devices. The device will receive a clock signal through the SYNC pin and generate sync points to achieve phase interleaving. Sync point options can be selected with a resistor from the RT pin to AGND. 図 7-3 shows the clock signals for a primary and a secondary device with a 180° phase shift. See 表 7-7 for clock sync options and the corresponding RT resistor value. 図 7-3, 2-Phase Stackable with 180° Clock Phase Shift 表 7-7. Sync Point Selection | 27 7: Cyno i Cint Ociconon | | | | | | | |----------------------------|------------------------|--|--|--|--|--| | CLOCK SYNC OPTIONS | RT RESISTOR VALUE (kΩ) | | | | | | | 0 (0° Interleaving) | SHORT | | | | | | | 1/2 (180° Interleaving) | OPEN | | | | | | Copyright © 2021 Texas Instruments Incorporated Submit Document Feedback #### 7.3.6.1.3 Configuration 1: Dual Phase, Primary Sync-Out Clock to Secondary - · Direct SYNC, VSHARE, and ISHARE connections between primary and secondary - Switching frequency is set by RT pin of primary, and pass to secondary through SYNC pin. SYNC pin of primary will be configured as sync out by its MODE pin. - · Secondary receives clock from SYNC pin. Its RT pin determines the sync point for clock phase shift. 図 7-4. 2-Phase Stackable, 180° Phase Shift: Primary Sync-Out Clock to Secondary ### 7.3.6.1.4 Configuration 2: Dual Phase, Primary and Secondary Sync to External System Clock - Direct connection between external clock and SYNC pin of primary and secondary. - · Direct VSHARE and ISHARE connections between primary and secondary. - SYNC pin of primary is configured as sync in by its MODE pin. - Primary and secondary receive external system clock from SYNC pin. Their RT pin determine the sync point for clock phase shift. 図 7-5. 2-Phase Stackable, 180° Phase Shift: Primary and Secondary Sync to External System Clock #### 7.3.7 Improved Transient Performance versus Fixed Frequency (Stand-alone Operation Only) The TPSM41615 is a fixed frequency converter. The major limitation for any fixed frequency converter is that during transient load step up, the output voltage drops until the next clock cycle of the converter before it can respond to the load change. The TPSM41615 implements a special circuitry to improve transient performance. During a load step up, the converter can issue an additional PWM pulse before the next available clock cycle to stop output voltage from further dropping, thus reducing the undershoot voltage. The additional pulse during a transient means that the device is not fixed frequency during the transient. During load step-down, the TPSM41615 implements a body-brake function that turns off both high-side and low-side FET, and allows power to dissipate through the low-side body diode, reducing overshoot. This approach is very effective while having some impact on efficiency during transient. In stand-alone mode, choose whether the transient response feature is enabled by placing either a 78.7-k $\Omega$ or 187-k $\Omega$ resistor between the MODE pin and AGND. A 78.7-k $\Omega$ MODE resistor is recommended when the output voltage is 0.6 V to 1.8 V or in applications that are more susceptible to noise. Leave the MODE pin open to operate in fixed frequency during a load step, (see $\frac{1}{8}$ 7-8). 表 7-8. Stand-Alone Operation Feature Selections | STAND-ALONE OPERATION | MODE RESISTOR VALUE (kΩ) | |-----------------------|--------------------------| | Transient Feature | 78.7 | | Transient Feature | 187 | | Fixed Frequency | open | #### 7.3.8 Output On/Off Enable (EN) The EN pin provides electrical ON/OFF control of the device. Once the EN pin voltage exceeds the threshold voltage, the device starts operation. If the EN pin voltage is pulled below the threshold voltage, the regulator stops switching and enters low operating current state. The EN pin has an internal pullup to BP5, allowing the user to float the EN pin for enabling the device. If an application requires controlling the EN pin, either drive it directly with a logic input or use an open drain/collector device to interface with the pin. Applying a low voltage to the enable control (EN) pin disables the output of the supply. When the EN pin voltage exceeds the threshold voltage, the supply executes a soft-start power-up sequence. #### 7.3.9 Power Good (PGOOD) The PGOOD pin is an open-drain output requiring an external pullup resistor to output a high signal. Once the output voltage is between 92% and 108% of the set-point voltage, the PGOOD pin pulldown is released and the pin floats. A pullup resistor between the values of 10 k $\Omega$ and 100 k $\Omega$ to a voltage source of 5.5 V or less is recommended. The PGOOD pin is pulled low when the output voltage is lower than 88% or greater than 112% of the set-point voltage. #### 7.3.10 Soft-Start Operation For the TPSM41615 device, the soft-start time controls the inrush current required to charge the output capacitors during start-up. When the device is enabled, the output voltage ramps from 0 V to the set-point voltage in the time selected by the SS pin. The device offers 10 selectable soft start options ranging from 0.5 ms to 32 ms. See $\frac{1}{5}$ 7-9 for details. 表 7-9. SS Pin Configuration | SS TIME | 0.5 ms | 1 ms | 2 ms | 4 ms | 5 ms | 8 ms | 12 ms | 16 ms | 24 ms | 32 ms | |---------------------|--------|------|------|------|------|------|-------|-------|-------|-------| | RESISTOR VALUE (kΩ) | 0 | 8.66 | 15.4 | OPEN | 23.7 | 34.8 | 51.1 | 78.7 | 121 | 187 | # 7.3.11 Input Capacitor Selection The TPSM41615 requires a minimum input capacitance of 88 µF of ceramic type. Use only high-quality ceramic type X5R or X7R capacitors with sufficient voltage rating. An additional 100 µF of non-ceramic, bulk capacitance is recommended for applications with transient load requirements. The voltage rating of input capacitors must be greater than the maximum input voltage. 表 7-10 includes a preferred list of capacitors by vendor. 表 7-10. Recommended Input Capacitors | VENDOR <sup>(1)</sup> | SERIES | PART NUMBER | CAPACITOR CHARACTERISTICS | | | | | | |-----------------------|--------|---------------------|---------------------------|----------------------|-------------------------|--|--|--| | VENDOR / SERIES | | PART NUMBER | WORKING VOLTAGE (V) | CAPACITANCE (μF) (3) | ESR (mΩ) <sup>(2)</sup> | | | | | TDK | X7R | C3225X7R1E226M250AB | 25 | 22 | 2 | | | | | Murata | X7R | GRM32ER71E226KE15L | 25 | 22 | 2 | | | | | Panasonic | ZA | EEHZA1H101P | 50 | 100 | 28 | | | | - (1) Capacitor Supplier Verification, RoHS, Lead-free and Material Details Consult capacitor suppliers regarding availability, material composition, RoHS and lead-free status, and manufacturing process requirements for any capacitors identified in this table. - (2) Maximum ESR at 100 kHz, 25°C - (3) Specified capacitance values ### 7.3.12 Output Capacitor Selection The minimum required output capacitance of the TPSM41615 is a function of the output voltage and is shown in 表 7-3. The required capacitance can be comprised of all ceramic capacitors or a combination of ceramic and low-ESR polymer type capacitors. When adding additional capacitors, low-ESR capacitors like the ones recommended in 表 7-11 are required. The required capacitance above the minimum is determined by actual transient deviation requirements. 表 7-11. Recommended Output Capacitors | | X 1-11. Recommended Output Output | | | | | | | | | | | |------------------------------|-----------------------------------|--------------------|---------------------|-----------------------|--------------|--|--|--|--|--|--| | VENDOR <sup>(1)</sup> | SERIES | PART NUMBER | CAPAC | CITOR CHARACTERISTICS | | | | | | | | | VENDOR | SERIES | PART NUMBER | WORKING VOLTAGE (V) | CAPACITANCE (μF) (3) | ESR (mΩ) (2) | | | | | | | | Murata | X7R | GCM32ER70J476K | 6.3 | 47 | 2 | | | | | | | | Taiyo Yuden X7R LMK325B7476N | | LMK325B7476MM-PR | 10 | 47 | 2 | | | | | | | | Murata X7R GRM | | GRM32ER71A476K | 10 | 47 | 2 | | | | | | | | TDK X5R C3: | | C3225X5R0J107M | 6.3 | 100 | 2 | | | | | | | | Murata | X5R | GRM32ER60J107M | 6.3 | 100 | 2 | | | | | | | | Murata | X5R GRM32ER61A107M | | 10 | 100 | 2 | | | | | | | | Murata | X6S GRM32EC80G227ME0 | | 4.0 | 220 | 2 | | | | | | | | Panasonic | POSCAP | 4TPE220MF | 4.0 | 220 | 15 | | | | | | | | Kemet | T520 | T520D227M006ATE015 | 6.3 | 220 | 15 | | | | | | | | Panasonic | POSCAP | 6TPE330MAA | 6.3 | 330 | 10 | | | | | | | | Kemet T520 T5 | | T520D337M006ATE010 | 6.3 | 330 | 10 | | | | | | | | Kemet | T520 | T520X337M010ATE010 | 10 | 330 | 10 | | | | | | | - (1) Capacitor Supplier Verification, RoHS, Lead-free and Material Details Consult capacitor suppliers regarding availability, material composition, RoHS and lead-free status, and manufacturing process requirements for any capacitors identified in this table. - (2) Maximum ESR at 100 kHz, 25°C - (3) Specified capacitance values #### 7.3.13 Current Limit (ILIM) The current limit of the TPSM41615 is internally set to 23 A (typ.) by leaving the ILIM pin open. Connecting a resistor between the ILIM pin and AGND adjusts the current limit threshold lower. Refer to 表 7-12 for current limit adjustment values. 表 7-12. Current Limit Adjust | CURRENT LIMIT REDUCTION | 10 % | 20 % | 30 % | 40 % | 50 % | |-------------------------|------|------|------|------|------| | R <sub>ILIM</sub> (kΩ) | 191 | 118 | 78.7 | 54.9 | 37.4 | #### 7.3.14 Safe Start-up into Pre-Biased Outputs The TPSM41615 device has been designed to prevent the low-side MOSFET from discharging a pre-biased output. During pre-biased start-up, the low-side MOSFET is not allowed to sink current until the SS/TR pin voltage is higher than the FB pin voltage and the high-side MOSFET begins to switch. Product Folder Links: TPSM41615 #### 7.3.15 Overcurrent Protection For protection against load faults, the TPSM41615 is protected from overcurrent conditions by cycle-by-cycle current limiting. In an extended overcurrent condition, the device enters hiccup mode to reduce power dissipation. In hiccup mode, the module continues in a cycle of successive shutdown and power up until the load fault is removed. During this period, the average current flowing into the fault is significantly reduced, which reduces power dissipation. Once the fault is removed, the module automatically recovers and returns to normal operation. #### 7.3.16 Output Overvoltage and Undervoltage Protection The device includes both output overvoltage protection and output undervoltage protection capability. The devices compare the RS+ pin voltage to internal selectable pre-set voltages. If the RS+ voltage with respect to RS- voltage rises above the output overvoltage protection threshold, the device terminates normal switching and turns on the low-side MOSFET to discharge the output capacitor and prevent further increases in the output voltage. Then, the device enters continuous restart hiccup. If the RS+ pin voltage falls below the undervoltage protection level, after soft start has completed, the device terminates normal switching and forces both the high-side and low-side MOSFETs off, then enters hiccup time-out delay prior to restart. #### 7.3.17 Overtemperature Protection An internal temperature sensor protects the device from thermal runaway. The internal thermal shutdown circuitry forces the device to stop switching if the junction temperature exceeds 165°C typically. The device reinitiates the power-up sequence when the junction temperature drops below 135°C typically. #### 7.4 Device Functional Modes #### 7.4.1 Active Mode The TPSM41615 is in active mode when VIN is above the UVLO threshold and the EN pin voltage is above the EN high threshold. The EN pin has an internal current source to enable the output when the EN pin is left floating. If the EN pin is pulled low the device is put into a low quiescent current state. #### 7.4.2 Shutdown Mode The EN pin provides electrical ON and OFF control for the TPSM41615. When the EN pin voltage is below the EN low threshold, the device is in shutdown mode. In shutdown mode, the device is put into a low quiescent current state. The TPSM41615 also employs undervoltage lockout protection. If $V_{\text{IN}}$ is below the UVLO level, the output of the regulator turns off. # 8 Application and Implementation #### Note Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes, as well as validating and testing their design implementation to confirm system functionality. # **8.1 Application Information** The TPSM41615 is a synchronous step-down DC-DC power module. It is used to convert a higher DC voltage to a lower DC voltage with a maximum output current of 15 A. The following design procedure can be used to select components for the TPSM41615. Alternately, the WEBENCH® software may be used to generate complete designs. When generating a design, the WEBENCH software utilizes an iterative design procedure and accesses comprehensive databases of components. See www.ti.com/webench for more details. # 8.2 Typical Application The TPSM41615 requires only a few external components to convert from a wide input voltage supply range to a wide range of output voltages. Z 8-1 shows a typical TPSM41615 schematic with only the minimum required components. 図 8-1. TPSM41615 Typical Application #### 8.2.1 Design Requirements For this design example, use the parameters listed in 表 8-1. Follow the design procedures in セクション 8.2.2. 表 8-1. Design Example Parameters | DESIGN PARAMETER | VALUE | |---------------------------------|---------------------| | Input voltage V <sub>IN</sub> | 12 V typical | | Output voltage V <sub>OUT</sub> | 0.95 V | | Output current rating | 15 A | | Key care-abouts | Small solution size | Product Folder Links: TPSM41615 # 8.2.2 Detailed Design Procedure #### 8.2.2.1 Custom Design With WEBENCH® Tools Click here to create a custom design using the TPSM41615 device with the WEBENCH® Power Designer. - Start by entering the input voltage (V<sub>IN</sub>), output voltage (V<sub>OUT</sub>), and output current (I<sub>OUT</sub>) requirements. - 2. Optimize the design for key parameters such as efficiency, footprint, and cost using the optimizer dial. - 3. Compare the generated design with other possible solutions from Texas Instruments. The WEBENCH Power Designer provides a customized schematic along with a list of materials with real-time pricing and component availability. In most cases, these actions are available: - Run electrical simulations to see important waveforms and circuit performance - · Run thermal simulations to understand board thermal performance - · Export customized schematic and layout into popular CAD formats - · Print PDF reports for the design, and share the design with colleagues Get more information about WEBENCH tools at www.ti.com/WEBENCH. #### 8.2.2.2 Output Voltage Setpoint The output voltage of the TPSM41615 is externally adjustable by first setting the reference voltage, $V_{REF}$ , using the VSEL pin and then, if needed, setting the output voltage adjust resistor $R_{ADJ}$ . For this application, $V_{REF}$ is the same as the output voltage, so $R_{ADJ}$ is not needed and RS+ should be connected to the output rail, near the load. To set the output voltage to 0.95 V, select $V_{REF}$ of 0.95 V by connecting a 78.7-k $\Omega$ resistor between VSEL pin and AGND and connect RS+ pin to the output voltage rail. VSEL resistor values for setting VREF can be found in $\frac{1}{8}$ 7-1. #### 8.2.2.3 Setting the Switching Frequency To set the switching frequency of the TPSM41615, a resistor ( $R_{RT}$ ) between the RT pin and AGND is required. Select the value of $R_{RT}$ from 表 7-4. Before selecting the switching frequency, reference 表 7-3 for the allowable switching frequency range, required output capacitance, and RAMP setting for the desired output voltage. For this application, after referencing $\frac{1}{8}$ 7-3, 500 kHz was selected and a 43.2-kΩ RT resistor is required for a 12-V input according to $\frac{1}{8}$ 7-4. # 8.2.2.4 RAMP Setting The value of the RAMP resistor, $R_{RAMP}$ , must be selected based on the switching frequency and output capacitance of the application, as shown in $\frac{1}{8}$ 7-3. For this application, the required $R_{RAMP}$ is 78.7 kΩ. There is a 78.7-kΩ resistor internal to the device connected between RAMP and RAMP\_SEL. To select the internal 78.7-kΩ resistor, leave the RAMP pin open and connect RAMP\_SEL to AGND. # 8.2.2.5 Input Capacitors The TPSM41615 requires a minimum of 88 $\mu$ F of ceramic input capacitance. Applications with load transient requirements can benefit from adding addition bulk input capacitance. For this design, two 47-µF ceramic capacitors rated for 25 V are used for the input decoupling capacitors. Additionally, a 1-μF bypass capacitor is required on the VIN pin, close to the device pins. #### 8.2.2.6 Output Capacitors The minimum required output capacitance for a 12-V input and 0.95-V output at 500 kHz switching frequency is 294 $\mu$ F of ceramic capacitance, as well as an additional 430 $\mu$ F of either ceramic or low-ESR polymer, as shown in 表 7-3. For this design, four $100-\mu F$ ceramic capacitors plus a $330-\mu F$ polymer capacitor where used to meet the requirements. #### 8.2.3 Application Curves # 9 Power Supply Recommendations The TPSM41615 is designed to operate from an input voltage supply range between 4 V and 16 V. The input supply must be well regulated and able to withstand maximum input current and maintain a stable voltage. The resistance of the input supply rail must be low enough that an input current transient does not cause a high enough drop at the TPSM41615 supply voltage that can cause a false UVLO fault triggering and system reset. If the input supply is located more than a few inches from the TPSM41615 additional bulk capacitance can be required in addition to the ceramic bypass capacitors. Typically, a $47-\mu F$ or $100-\mu F$ electrolytic capacitor will suffice. #### 10 Layout The performance of any switching power supply depends as much upon the layout of the PCB as the component selection. The following guidelines will help users design a PCB with the best power conversion performance, thermal performance, and minimized generation of unwanted EMI. # 10.1 Layout Guidelines To achieve optimal electrical and thermal performance, an optimized PCB layout is required. ☒ 10-1 through ☒ 10-4 shows a typical PCB layout. Some considerations for an optimized layout are: - Use large copper areas for power planes (PVIN, VOUT, and PGND) to minimize conduction loss and thermal stress. - Place ceramic input and output capacitors close to the device pins to minimize high frequency noise. - · Locate additional output capacitors between the ceramic capacitor and the load. - Keep AGND and PGND separate from one another. The connection is made internal to the device. - Place R<sub>VSEL</sub>, R<sub>ADJ</sub>, R<sub>RT</sub>, R<sub>MODE</sub>, and C<sub>SS</sub> as close as possible to their respective pins. - Use multiple vias to connect the power planes (PVIN, VOUT, and PGND) to internal layers. # 10.2 Layout Examples 図 10-1. Top-Layer Components (Top View) 図 10-3. Top-Layer Layout (Top View) 図 10-2. Bottom-Layer Components (Top View) 図 10-4. Bottom-Layer Layout (Top View) ### 10.2.1 Package Specifications | | VALUE | UNIT | | |-----------------------------|-----------------------------------------------------------------------|------|-------| | Weight | | 1.32 | grams | | Flammability | Meets UL 94 V-O | | | | MTBF Calculated Reliability | Per Bellcore TR-332, 50% stress, T <sub>A</sub> = 40°C, ground benign | 39.7 | MHrs | #### 10.2.2 EMI The TPSM41615 is compliant with EN55011 Class B radiated emissions. ☑ 10-5 and ☑ 10-6 show typical examples of radiated emissions plots for the TPSM41615. The graphs include the plots of the antenna in the horizontal and vertical positions. # 10.2.2.1 EMI Plots EMI plots were measured using the standard TPSM41615EVM with an input filter in series with the input wires. 図 10-5. Radiated Emissions 5-V Input, 1.8-V Output, 15-A Load (EN55011 Class B) 図 10-6. Radiated Emissions 12-V Input, 7.1-V Output, 15-A Load (EN55011 Class B) Submit Document Feedback # 11 Device and Documentation Support # 11.1 Device Support ### 11.1.1 Development Support #### 11.1.1.1 Custom Design With WEBENCH® Tools Click here to create a custom design using the TPSM41615 device with the WEBENCH® Power Designer. - 1. Start by entering the input voltage $(V_{IN})$ , output voltage $(V_{OUT})$ , and output current $(I_{OUT})$ requirements. - 2. Optimize the design for key parameters such as efficiency, footprint, and cost using the optimizer dial. - 3. Compare the generated design with other possible solutions from Texas Instruments. The WEBENCH Power Designer provides a customized schematic along with a list of materials with real-time pricing and component availability. In most cases, these actions are available: - · Run electrical simulations to see important waveforms and circuit performance - · Run thermal simulations to understand board thermal performance - · Export customized schematic and layout into popular CAD formats - · Print PDF reports for the design, and share the design with colleagues Get more information about WEBENCH tools at www.ti.com/WEBENCH. # 11.2 Receiving Notification of Documentation Updates To receive notification of documentation updates, navigate to the device product folder on ti.com. Click on *Subscribe to updates* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document. # 11.3 Support Resources TI E2E<sup>™</sup> support forums are an engineer's go-to source for fast, verified answers and design help — straight from the experts. Search existing answers or ask your own question to get the quick design help you need. Linked content is provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use. #### 11.4 Trademarks TI E2E™ is a trademark of Texas Instruments. WEBENCH® are registered trademarks of Texas Instruments. すべての商標は、それぞれの所有者に帰属します。 #### 11.5 Electrostatic Discharge Caution This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage. ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications. #### 11.6 Glossary **TI Glossary** This glossary lists and explains terms, acronyms, and definitions. # 12 Mechanical, Packaging, and Orderable Information The following pages include mechanical packaging and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation. Submit Document Feedback Copyright © 2021 Texas Instruments Incorporated # PACKAGE OPTION ADDENDUM 5-Feb-2021 #### **PACKAGING INFORMATION** | Orderable Device | Status (1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan | Lead finish/<br>Ball material | MSL Peak Temp | Op Temp (°C) | Device Marking<br>(4/5) | Samples | |------------------|------------|--------------|--------------------|------|----------------|------------------------|-------------------------------|---------------------|--------------|-------------------------|---------| | TPSM41615MOVR | ACTIVE | QFM | MOV | 69 | 500 | RoHS Exempt<br>& Green | NIAU | Level-3-260C-168 HR | -40 to 125 | TPSM41615<br>MOV | Samples | (1) The marketing status values are defined as follows: **ACTIVE:** Product device recommended for new designs. LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect. NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design. PREVIEW: Device has been announced but is not in production. Samples may or may not be available. **OBSOLETE:** TI has discontinued the production of the device. (2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free". RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption. Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement. - (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature. - (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device. - (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device. - (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width. Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. # PACKAGE MATERIALS INFORMATION www.ti.com 28-May-2021 # TAPE AND REEL INFORMATION | _ | | | |---|----|-----------------------------------------------------------| | | | Dimension designed to accommodate the component width | | | В0 | Dimension designed to accommodate the component length | | | K0 | Dimension designed to accommodate the component thickness | | | W | Overall width of the carrier tape | | ı | P1 | Pitch between successive cavity centers | # QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE #### \*All dimensions are nominal | Device | Package<br>Type | Package<br>Drawing | | | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant | |---------------|-----------------|--------------------|----|-----|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------| | TPSM41615MOVR | QFM | MOV | 69 | 500 | 330.2 | 32.4 | 11.4 | 16.4 | 4.69 | 16.0 | 32.0 | Q1 | www.ti.com 28-May-2021 #### \*All dimensions are nominal | Device | Device Package Type | | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) | |---------------|---------------------|-----|------|-----|-------------|------------|-------------| | TPSM41615MOVR | QFM | MOV | 69 | 500 | 381.0 | 381.0 | 101.6 | QUAD FLAT MODULE #### NOTES: - 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. - 3. The package thermal pads must be soldered to the printed circuit board for optimal thermal and mechanical performance. QUAD FLAT MODULE NOTES: (continued) - 4. This package is designed to be soldered to the thermal pads on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271). - 5. Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented. QUAD FLAT MODULE NOTES: (continued) 6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. # 重要なお知らせと免責事項 TI は、技術データと信頼性データ (データシートを含みます)、設計リソース (リファレンス・デザインを含みます)、アプリケーションや設計に関する各種アドバイス、Web ツール、安全性情報、その他のリソースを、欠陥が存在する可能性のある「現状のまま」提供しており、商品性および特定目的に対する適合性の黙示保証、第三者の知的財産権の非侵害保証を含むいかなる保証も、明示的または黙示的にかかわらず拒否します。 これらのリソースは、TI 製品を使用する設計の経験を積んだ開発者への提供を意図したものです。(1) お客様のアプリケーションに適した TI 製品の選定、(2) お客様のアプリケーションの設計、検証、試験、(3) お客様のアプリケーションが適用される各種規格や、その他のあらゆる安全性、セキュリティ、またはその他の要件を満たしていることを確実にする責任を、お客様のみが単独で負うものとします。上記の各種リソースは、予告なく変更される可能性があります。これらのリソースは、リソースで説明されている TI 製品を使用するアプリケーションの開発の目的でのみ、TI はその使用をお客様に許諾します。これらのリソースに関して、他の目的で複製することや掲載することは禁止されています。TI や第三者の知的財産権のライセンスが付与されている訳ではありません。お客様は、これらのリソースを自身で使用した結果発生するあらゆる申し立て、損害、費用、損失、責任について、TI およびその代理人を完全に補償するものとし、TI は一切の責任を拒否します。 TI の製品は、TI の販売約款 (https://www.tij.co.jp/ja-jp/legal/terms-of-sale.html)、または ti.com やかかる TI 製品の関連資料などのいずれかを通じて提供する適用可能な条項の下で提供されています。TI がこれらのリソースを提供することは、適用される TI の保証または他の保証の放棄の拡大や変更を意味するものではありません。 日本語版 日本テキサス・インスツルメンツ合同会社 Copyright © 2021, Texas Instruments Incorporated