**TPSM82816** ## TPSM82816 2.7V~6V 入力、6A 降圧 MicroSiP™ パワー・モジュール、インダク 夕内蔵、周波数同期機能付き ## 1 特長 - 1.8MHz~4MHz の調整可能で同期可能なスイッチン - 拡散スペクトラム・クロック処理(オプション) - 強制 PWM または PFM/PWM 動作を選択可能 - 出力電圧精度 ±1% (PWM 動作) - 入力電圧範囲:2.7V~6V - 出力電圧範囲:0.6V~5.5V - 調整可能なソフト・スタートまたはトラッキング - ウィンドウ・コンパレータによるパワー・グッド出力 - 高精度の ENABLE 入力 - ユーザー定義の低電圧誤動作防止機能 - 正確なシーケンシング - 100% デューティ・サイクル - 出力放電 - 静止電流 26µA (標準値) - TPSM82813 (3A)、TPSM82810 (4A) とピン互換 - 優れた放熱特性 - -40°C~125°Cの動作温度範囲 ## 2 アプリケーション - 光モジュール、データ・センターの相互接続 - 信号測定、信号源生成、計測機器 - メディカル・モニタと診断 - ワイヤレス・インフラ - 堅牢化された通信:センサ、画像処理、レーダー ### 3 概要 TPSM82816 はピン互換で 3A、4A、6A の、高効率で使 いやすい、インダクタ内蔵の同期整流降圧型 DC/DC パ ワー・モジュールのファミリの一部です。これらのデバイス は、固定周波数のピーク電流モードの制御トポロジに基づ いています。高い電力密度と使いやすさが要件である、テ レコミュニケーション、テストと測定、医療用アプリケーショ ンで使用されます。抵抗値の低いスイッチにより、高い周 囲温度でも最大 6A の連続出力電流を供給できます。ス イッチング周波数は 1.8MHz~4MHz の範囲で外部から 変更でき、同じ周波数範囲の外部クロックと同期することも できます。パワーセーブ・モードでは、負荷が軽いとき TPSM82816 は自動的に PFM へ移行するため、負荷範 囲全体にわたって高い効率が維持されます。 TPSM82816 は PWM モードで 1% の出力電圧精度を 実現するため、出力電圧精度の高い電源の設計に役立ち ます。SS/TR ピンを使用して、スタートアップ時間を設定し たり、出力電圧が外部ソースに追従するよう設定したりでき ます。これによって、各種の電源レールの外部シーケンシ ングが可能で、スタートアップ時の突入電流が制限されま #### パッケージ情報 | 部品番号 | パッケージ <sup>(1)</sup> | 本体サイズ (公称) | |-----------|----------------------|-----------------------| | TPSM82816 | SIE (uSiP、14) | 3.0mm × 4.0mm × 1.6mm | 利用可能なパッケージについては、このデータシートの末尾にあ る注文情報を参照してください。 効率と出力電流との関係、V<sub>IN</sub> = 5V、 $f_{SW} = 1.8MHz$ , $T_{\Delta} = 25^{\circ}C$ ## **Table of Contents** | 1 特長 | 1 | 8.4 Device Functional Modes | 12 | |--------------------------------------|---|-------------------------------------------------|------------------| | 2 アプリケーション | | 9 Application and Implementation | 14 | | 3 概要 | | 9.1 Application Information | 14 | | 4 Revision History | | 9.2 Typical Application | 14 | | 5 Device Comparison Table | | 9.3 System Examples | <mark>2</mark> 1 | | 6 Pin Configuration and Functions | | 9.4 Power Supply Recommendations | 22 | | 7 Specifications | | 9.5 Layout | 23 | | 7.1 Absolute Maximum Ratings | | 10 Device and Documentation Support | 25 | | 7.2 ESD Ratings | | 10.1 Device Support | 25 | | 7.3 Recommended Operating Conditions | | 10.2 Documentation Support | 25 | | 7.4 Thermal Information | | 10.3 Receiving Notification of Documentation Up | odates25 | | 7.5 Electrical Characteristics | 5 | 10.4 サポート・リソース | 25 | | 7.6 Typical Characteristics | | 10.5 Trademarks | 25 | | 8 Detailed Description | | 10.6 Electrostatic Discharge Caution | 25 | | 8.1 Overview | | 10.7 Glossary | <mark>25</mark> | | 8.2 Functional Block Diagram | | 11 Mechanical, Packaging, and Orderable | | | 8.3 Feature Description | | Information | 25 | | • | | | | ## 4 Revision History 資料番号末尾の英字は改訂を表しています。その改訂履歴は英語版に準じています。 | DATE | REVISION | NOTES | | | |---------------|----------|-----------------|--|--| | December 2022 | * | Initial Release | | | ## **5 Device Comparison Table** | DEVICE NUMBER | OUTPUT CURRENT | SPREAD SPECTRUM CLOCKING | |---------------|----------------|--------------------------| | TPSM82816SIER | 6 A | Set by COMP / FSET pin | Submit Document Feedback ## **6 Pin Configuration and Functions** 図 6-1. uSiP 14-pin SIE Package 表 6-1. Pin Functions | P | IN | I/O | DESCRIPTION | |-----------|---------------|-----|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | NAME | NO. | 1/0 | DESCRIPTION | | EN | 2 | I | This pin is the enable pin of the device. Connect to logic low to disable the device. Pull high to enable the device. Do not leave this pin unconnected. | | FB | 7 | I | Voltage feedback input. Connect the output voltage resistor divider to this pin. | | GND | 6, 10, 13, 14 | | Ground pin | | MODE/SYNC | 4 | I | The device runs in PSM (auto PFM/PWM transition) mode when this pin is pulled low. When the pin is pulled high, the device runs in forced PWM mode. Do not leave this pin unconnected. The MODE/SYNC pin can also be used to synchronize the device to an external frequency. See <i>Synchronizing to an External Clock</i> . | | COMP/FSET | 9 | I | Device compensation and frequency set input. A resistor from this pin to GND defines the compensation of the control loop as well as the switching frequency if not externally synchronized. The switching frequency is set to 2.25 MHz if the pin is tied to GND or VIN. Spread spectrum is also enabled and disabled by this pin. See COMP/FSET. Do not leave this pin unconnected. | | PG | 3 | 0 | Open-drain power-good output with window comparator. This pin is pulled to GND while VOUT is outside the power-good threshold. This pin can be left open or tied to GND if not used. A pullup resistor can be connected to any voltage not larger than VIN. | | SS/TR | 8 | I | Soft-start, tracking pin. A capacitor connected from this pin to GND defines the output voltage rise time. The pin can also be used as an input for tracking and sequencing - see <i>Voltage Tracking</i> . | | VOUT | 5 | | Output voltage pin. This pin is internally connected to the integrated inductor. | | VIN | 1, 11, 12 | | Power supply input. Connect the input capacitor as close as possible between the VIN and GND pins. | ## 7 Specifications ## 7.1 Absolute Maximum Ratings over operating temperature range (unless otherwise noted)(1) | | | MIN | MAX | UNIT | |----------------------------|--------------------------------|------|-----------------------|------| | Pin voltage <sup>(2)</sup> | VIN, EN, MODE/SYNC | -0.3 | 6.5 | V | | Pin voltage <sup>(2)</sup> | FB | -0.3 | 4 | V | | Pin voltage <sup>(2)</sup> | COMP/FSET, PG, SS/TR, VOUT | -0.3 | V <sub>IN</sub> + 0.3 | V | | I <sub>SINK_PG</sub> | Sink Current at PG pin | | 10 | mA | | T <sub>J</sub> | Operating junction temperature | -40 | 125 | °C | | T <sub>stg</sub> | Storage temperature | -40 | 125 | °C | <sup>(1)</sup> Operation outside the Absolute Maximum Ratings may cause permanent device damage. Absolute Maximum Ratings do not imply functional operation of the device at these or any other conditions beyond those listed under Recommended Operating Conditions. If used outside the Recommended Operating Conditions but within the Absolute Maximum Ratings, the device may not be fully functional, and this may affect device reliability, functionality, performance, and shorten the device lifetime. ### 7.2 ESD Ratings | | | | VALUE | UNIT | |--------------------|---------------|---------------------------------------------------------------------------------|-------|------| | V | Electrostatic | Human body model (HBM), per ANSI/ESDA/JEDEC JS-001, all pins <sup>(1)</sup> | ±2000 | \/ | | V <sub>(ESD)</sub> | discharge | Charged device model (CDM), per ANSI/ESDA/JEDEC JS-002, all pins <sup>(2)</sup> | ±750 | V | <sup>(1)</sup> JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process. ## 7.3 Recommended Operating Conditions | | | MIN | NOM | MAX | UNIT | |----------------------|---------------------------------------------|------------------------------|-----|-----|------| | V <sub>IN</sub> | Input voltage range | 2.7 | | 6 | V | | V <sub>OUT</sub> | Output voltage range | 0.6 | | 5.5 | V | | I <sub>OUT</sub> | Output current | 0 | | 6 | Α | | C <sub>OUT</sub> | Effective output capacitance <sup>(1)</sup> | 32 ×<br>V / V <sub>OUT</sub> | | 470 | μF | | C <sub>IN</sub> | Effective input capacitance <sup>(1)</sup> | 5 | 10 | | μF | | R <sub>CF</sub> | | 4.5 | | 100 | kΩ | | I <sub>SINK_PG</sub> | Sink current at PG pin | 0 | | 2 | mA | | T <sub>J</sub> | Junction temperature | -40 | | 125 | °C | <sup>(1)</sup> The values given for all the capacitors in the table are effective capacitance, which includes the DC bias effect. Due to the DC bias effect of ceramic capacitors, the effective capacitance is lower than the nominal value when a voltage is applied. Please check the manufacturer's DC bias curves for the effective capacitance vs DC voltage applied. Please see the feature description for COMP/FSET about the output capacitance vs compensation setting and output voltage. #### 7.4 Thermal Information | | | TPSN | | | |-----------------------|--------------------------------------------|------------|--------------------|------| | THERMAL METRIC(1) | | 14 | UNIT | | | | | JEDEC 51-5 | EVM | | | R <sub>0JA</sub> | Junction-to-ambient thermal resistance | 45.3 | 32.2 | °C/W | | R <sub>0JC(top)</sub> | Junction-to-case (top) thermal resistance | 29 | n/a <sup>(2)</sup> | °C/W | | R <sub>θJB</sub> | Junction-to-board thermal resistance | 27.4 | n/a <sup>(2)</sup> | °C/W | | $\Psi_{JT}$ | Junction-to-top characterization parameter | 5.7 | 7.2 | °C/W | Product Folder Links: TPSM82816 <sup>(2)</sup> All voltage values are with respect to the network ground terminal <sup>2)</sup> JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process. ## 7.4 Thermal Information (continued) | | | TPSM | | | |-------------------------------|----------------------------------------------|------------|------|------| | THERMAL METRIC <sup>(1)</sup> | | 14 F | UNIT | | | | | JEDEC 51-5 | EVM | | | $\Psi_{JB}$ | Junction-to-board characterization parameter | 16.2 | 12.7 | °C/W | <sup>(1)</sup> For more information about thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report. #### 7.5 Electrical Characteristics Over operating junction remperature range ( $T_J = -40^{\circ}\text{C}$ to +125°C) and $V_{IN} = 2.7 \text{ V}$ to 6 V. Typical values at $V_{IN} = 5 \text{ V}$ and $T_J = 25^{\circ}\text{C}$ . (unless otherwise noted) | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |------------------------|------------------------------------------------------|-------------------------------------------------------------------------------------------------------------|--------------|------|------|------| | SUPPLY | | | | | | | | IQ | Quiescent current | EN = High, no load, device not switching,<br>MODE/SYNC = GND, V <sub>OUT</sub> = 0.6 V | | 18 | 36 | μΑ | | I <sub>SD</sub> | Shutdown current | EN = GND | | 0.15 | 90 | μA | | V <sub>UVLO</sub> | Undervoltage lock out threshold | V <sub>IN</sub> rising | 2.45 | 2.6 | 2.7 | V | | VUVLO | Ondervoltage lock out till eshold | V <sub>IN</sub> falling | 2.1 | 2.5 | 2.6 | V | | $T_{JSD}$ | Thermal shutdown threshold | T <sub>J</sub> rising | | 180 | | °C | | JSD | Thermal shutdown hysteresis | T <sub>J</sub> falling | | 15 | | °C | | CONTRO | DL and INTERFACE | | | | | | | $V_{IH,EN}$ | Input threshold voltage | EN rising | 1.05 | 1.1 | 1.15 | V | | V <sub>IL,EN</sub> | Input threshold voltage | EN falling | 0.96 | 1.0 | 1.05 | V | | I <sub>IH,EN</sub> | Input leakage current into EN | EN = VIN or GND | | | 125 | nA | | V <sub>IH</sub> | Input-threshold voltage at MODE/SYNC | | 1.1 | | | V | | V <sub>IL</sub> | Input-threshold voltage at MODE/SYNC | | | | 0.3 | V | | I <sub>IH</sub> | Input leakage current into MODE/SYNC | | | | 250 | nA | | f <sub>SW</sub> | PWM Switching frequency range | MODE/SYNC = high | 1.8 | 2.25 | 4 | MHz | | f <sub>SW</sub> | PWM Switching frequency | COMP/FSET = GND or V <sub>IN</sub> | 2.08 | 2.25 | 2.4 | MHz | | f <sub>SW</sub> | PWM Switching frequency tolerance | using a resistor from COMP/FSET to GND | <b>-12</b> % | | 12 % | | | f <sub>SYNC</sub> | Frequency range on MODE/SYNC pin for synchronization | | 1.8 | | 4 | MHz | | t <sub>Sync_lock</sub> | Time to lock to external frequency | | | 50 | | μs | | | Duty cycle of synchronization signal at MODE/SYNC | | 20 % | | 80 % | | | t <sub>Delay</sub> | Enable delay time | Time from EN high to device starts switching; V <sub>IN</sub> applied already | 135 | 270 | 520 | μs | | t <sub>Ramp</sub> | Output voltage ramp time, SS/TR pin open | I <sub>OUT</sub> = 0 mA, time from device starts<br>switching to power good; device not in<br>current limit | 90 | 150 | 220 | μs | | I <sub>SS/TR</sub> | SS/TR source current | | 8 | 10 | 12 | μΑ | | R <sub>DIS,SS/T</sub> | Internal discharge resistance on SS/TR | EN = low | 0.7 | 1.1 | 1.5 | kΩ | | | Tracking gain | V <sub>FB</sub> / V <sub>SS/TR</sub> | | 1 | | | | | Tracking offset | V <sub>FB</sub> when V <sub>SS/TR</sub> = 0 V | | ±1 | | mV | | V <sub>TH_PG</sub> | UVP power good threshold voltage; dc level | V <sub>OUT</sub> rising (%V <sub>FB</sub> ) | 92 % | 95 % | 98 % | | | V <sub>TH_PG</sub> | UVP power good threshold voltage; dc level | V <sub>OUT</sub> falling (%V <sub>FB</sub> ) | 87 % | 90 % | 93 % | | Copyright © 2023 Texas Instruments Incorporated Submit Document Feedback <sup>(2)</sup> Not applicable to an EVM. ## 7.5 Electrical Characteristics (continued) Over operating junction remperature range ( $T_J$ = $-40^{\circ}$ C to +125°C) and $V_{IN}$ = 2.7 V to 6 V. Typical values at $V_{IN}$ = 5 V and $T_J$ = 25°C. (unless otherwise noted) | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |---------------------|-------------------------------------------------|----------------------------------------------------------------------------------------------------------|--------------|-------|-------|------| | V | OVP power good threshold voltage; dc level | V <sub>OUT</sub> rising (%V <sub>FB</sub> ) | 107 % | 110 % | 113 % | | | $V_{TH\_PG}$ | OVP power good threshold voltage; dc level | V <sub>OUT</sub> falling (%V <sub>FB</sub> ) | 104 % | 107 % | 111 % | | | V <sub>OL,PG</sub> | Low-level output voltage at PG | I <sub>SINK_PG</sub> = 2 mA | | 0.01 | 0.3 | V | | I <sub>IH,PG</sub> | Input leakage current into PG | V <sub>PG</sub> = 5 V | | | 100 | nA | | t <sub>PG,DLY</sub> | PG deglitch time | for a high level to low level transition on the power good output | | 40 | | μs | | ОИТРИТ | T | | | | | | | V <sub>FB</sub> | Feedback voltage | | | 0.6 | | V | | V <sub>FB</sub> | Feedback voltage accuracy | PWM mode, V <sub>IN</sub> ≥ V <sub>OUT</sub> + 1 V | -1 % | - | 1 % | | | V <sub>FB</sub> | Feedback voltage accuracy | PFM mode, $V_{IN} \ge V_{OUT} + 1 \text{ V}$ , $V_{OUT} \ge 1.5 \text{ V}$ , $Co,eff \ge 47 \mu\text{F}$ | -1 % | | 2 % | | | V <sub>FB</sub> | Feedback voltage accuracy | PFM mode, $V_{IN} \ge V_{OUT} + 1 \text{ V}$ , $V_{OUT} < 1.5 \text{ V}$ , Co,eff $\ge 68 \mu\text{F}$ | -1 % | | 2.5 % | | | V <sub>FB</sub> | Feedback voltage accuracy with voltage tracking | $V_{IN} \ge V_{OUT} + 1 \text{ V}, V_{SS/TR} = 0.3 \text{ V}, PWM$ mode | <b>–</b> 5 % | | 5 % | | | I <sub>IH,FB</sub> | Input leakage current into FB | V <sub>FB</sub> = 0.6 V | | 1 | 70 | nA | | | Load regulation | PWM mode | | 0.05 | | %/A | | R <sub>DIS</sub> | Output discharge resistance | | | 30 | 50 | Ω | | t <sub>on,min</sub> | Minimum on-time of high-side FET | V <sub>IN</sub> ≥ 3.3 V | | 45 | 67 | ns | | R <sub>DP</sub> | Dropout Resistance | 100% mode | | 27 | | mΩ | | I <sub>LIMH</sub> | High-side FET switch current limit | DC value, V <sub>IN</sub> = 3 V to 6 V | 7.3 | 9.2 | 10.4 | Α | | I <sub>LIMNEG</sub> | Low-side FET negative current limit | DC value, MODE/SYNC = high | | -3 | | Α | Product Folder Links: TPSM82816 ## 7.6 Typical Characteristics ## 8 Detailed Description #### 8.1 Overview The TPSM82816 synchronous switch mode DC/DC converter power modules are based on a fixed-frequency peak current-mode control topology. The control loop is internally compensated. To optimize the bandwidth of the control loop to the wide range of output capacitance that can be used with the TPSM82816, one of two internal compensation settings can be selected. See *COMP/FSET*. The compensation setting is selected either by a resistor from COMP/FSET to GND or by the logic state of this pin. The regulation network achieves fast and stable operation with small external components and low-ESR ceramic output capacitors. The device supports forced fixed frequency operation (FPWM) with the MODE/SYNC pin tied to a logic high level. The frequency is defined as either 2.25 MHz (internally fixed when COMP/FSET is tied to GND or VIN) or in a range of 1.8 MHz to 4 MHz (defined by a resistor from COMP/FSET to GND). Alternatively, the device can be synchronized to an external clock signal in a range from 1.8 MHz to 4 MHz, applied to the MODE/SYNC pin with no need for additional passive components. An internal PLL allows the device to change from internal clock to external clock during operation. The synchronization to the external clock is done on the falling edge of the clock applied at MODE/SYNC to the rising edge on the internal SW node. When the MODE/SYNC pin is set to a logic low level, the device operates in power save mode (PSM). At low output current, the device operates in PFM mode and automatically transitions to fixed-frequency PWM mode at higher output current. In PFM operation, the switching frequency decreases linearly based on the load to sustain high efficiency down to very low output current (see *Power Save Mode Operation (PSM)* for more details). #### 8.2 Functional Block Diagram #### 8.3 Feature Description #### 8.3.1 Precise Enable (EN) The TPSM82816 starts operation when the rising EN threshold is exceeded. For proper operation, the EN pin must be terminated and must not be left floating. Pulling the EN pin low forces the device into shutdown. In this mode, the internal high-side and low-side MOSFETs are turned off and the entire internal control circuitry is switched off. The voltage applied at the EN pin of the TPSM82816 is compared to a fixed threshold of 1.1 V for a rising voltage. The enable input threshold for a falling edge is typically 100 mV lower than the rising edge threshold. The Precise Enable input provides a user-programmable undervoltage lockout by adding a resistor divider to the input of the EN pin. The Precise Enable input also allows you to drive the pin by a slowly changing voltage and enables the use of an external RC network to achieve a precise power-up delay. See the *Achieving a Clean Start-up by Using a DC/DC Converter with a Precise Enable-pin Threshold Technical Brief* for more details. #### 8.3.2 Output Discharge The purpose of the discharge function is to ensure a defined down-ramp of the output voltage when the device is being disabled, but also to keep the output voltage close to 0 V when the device is off. The output discharge feature is only active after the TPSM82816 has been enabled at least once since the supply voltage was applied. The discharge function is enabled as soon as the device is disabled, in thermal shutdown, or in undervoltage lockout. The minimum supply voltage required for the discharge function to remain active is typically 2 V. Output discharge is not activated during a current limit event. #### 8.3.3 COMP/FSET This pin allows the user to set three different parameters independently: - Internal compensation settings for the control loop (two settings available) - The switching frequency in PWM mode from 1.8 MHz to 4 MHz - Enable / disable spread spectrum clocking (SSC) A resistor from COMP/FSET to GND changes the compensation as well as the switching frequency. The change in compensation allows the user to adopt the device to different values of output capacitance. The resistor must be placed close to the pin to keep the parasitic capacitance on the pin to a minimum. The compensation setting is sampled at the start-up of the converter, so a change in the resistor during operation only has an effect on the switching frequency, but not on the compensation. To save external components, the pin can also be directly tied to VIN or GND to set a pre-defined switching frequency or compensation. Do not leave the pin floating. The switching frequency has to be selected based on the maximum input voltage in the application and the output voltage to meet the specifications for the minimum on time. Example: $V_{IN} = 5.5 \text{ V}$ , $V_{OUT} = 1 \text{ V}$ $$f_{Sw,max} = \frac{V_{OUT}}{V_{IN} \times t_{ON,min}} = \frac{1 V}{5.5 V \times 67 \, ns} = 2.71 \, MHz$$ (1) The compensation range has to be chosen based on the effective minimum capacitance used. The capacitance can be increased from the minimum value as given in $\gtrsim$ 8-1, up to the maximum of 470 $\mu$ F in both compensation ranges. If the capacitance of an output changes during operation, for example when load switches are used to connect or disconnect parts of the circuitry, the compensation has to be chosen for the minimum capacitance on the output. If the output capacitance exceeds 72 $\mu$ F × V / VOUT[V], use the second compensation setting to get the best load transient response. If the output capacitance only exceeds 32 $\mu$ F × V / VOUT[V], use the first compensation setting. Compensating for large output capacitance but having too little effective capacitance on the output can lead to instability. The switching frequency for the different compensation setting is determined by the following equations. For compensation (comp) setting 1 with spread spectrum clocking (SSC) disabled: $$R_{CF}\left[k\Omega\right] = \frac{18\,MHz \times k\Omega}{f_S[MHz]}\tag{2}$$ For compensation (comp) setting 1 with spread spectrum clocking (SSC) enabled: $$R_{CF}\left[k\Omega\right] = \frac{60 \, MHz \times k\Omega}{f_S[MHz]} \tag{3}$$ For compensation (comp) setting 2 with spread spectrum clocking (SSC) disabled: $$R_{CF}\left[k\Omega\right] = \frac{180 \, MHz \times k\Omega}{f_S[MHz]} \tag{4}$$ 表 8-1. Switching Frequency and Compensation | COMPENSATION | R <sub>CF</sub> | SWITCHING FREQUENCY | MINIMUM OUTPUT<br>CAPACITANCE | |------------------------------------------------------------------------------------------------|-------------------------|-------------------------------------------------|----------------------------------| | For smallest output capacitance (comp setting 1) SSC disabled | 10 kΩ 4.5 kΩ | 1.8 MHz (10 kΩ) 4 MHz (4.5 kΩ) according to 式 2 | 32 μF × V / V <sub>OUT</sub> [V] | | For smallest output capacitance (comp setting 1) SSC enabled | 33 kΩ 15 kΩ | 1.8 MHz (33 kΩ) 4 MHz (15 kΩ) according to 式 3 | 32 μF × V / V <sub>OUT</sub> [V] | | For best transient response<br>(larger output capacitance)<br>(comp setting 2)<br>SSC disabled | 100 kΩ 45 kΩ | 1.8 MHz (100 kΩ) 4 MHz (45 kΩ) according to 式 4 | 72 µF × V / V <sub>OUT</sub> [V] | | For smallest output capacitance (comp setting 1) SSC disabled | Tied to GND | Internally fixed 2.25 MHz | 32 μF × V / V <sub>OUT</sub> [V] | | For best transient response<br>(larger output capacitance)<br>(comp setting 2)<br>SSC enabled | Tied to V <sub>IN</sub> | Internally fixed 2.25 MHz | 72 µF × V / V <sub>OUT</sub> [V] | The minimum output capacitance required for stability depends on the output voltage as stated in 表 8-1. Refer to *Output Capacitor* for further details on the output capacitance required depending on the output voltage. A too-high resistor value for $R_{CF}$ is decoded as "tied to $V_{IN}$ " and a value below the lowest range is decoded as "tied to GND". The minimum output capacitance in $\frac{1}{8}$ 8-1 is for capacitors close to the output of the device. If the capacitance is distributed, a lower compensation setting can be required. #### 8.3.4 MODE/SYNC When MODE/SYNC is set low, the device operates in PWM or PFM mode, depending on the output current. The MODE/SYNC pin forces PWM mode when set high. The pin also allows you to apply an external clock in a frequency range from 1.8 MHz to 4 MHz for external synchronization. When an external clock is applied, the device only operates in PWM mode. As with the switching frequency selection, the specification for the minimum on-time has to be observed when applying the external clock signal. When using external synchronization, TI recommends to set the switching frequency (as set by R<sub>CF</sub>) to a similar value as the externally applied clock. This ensures that, if the external clock fails, the switching frequency stays in the same range and the settling time to the internal clock is reduced. When there is no resistor from COMP/FSET to GND, but the pin is pulled high or low, external synchronization is not possible. An internal PLL allows you to change from an internal clock to external clock during operation. The synchronization to the external clock is done on the falling edge of the applied clock to the rising edge of the internal SW pin (see *Synchronizing to an External Clock*). The MODE/SYNC pin can be changed during operation. #### 8.3.5 Spread Spectrum Clocking (SSC) The device offers spread spectrum clocking as an option, set by the COMP/FSET pin. When SSC is enabled, the switching frequency is randomly changed in PWM mode when the internal clock is used. The frequency variation is typically between the nominal switching frequency and up to 288 kHz above the nominal switching frequency. When the device is externally synchronized, the TPSM82816 follows the external clock and the internal spread spectrum block is turned off. SSC is also disabled during soft start. #### 8.3.6 Undervoltage Lockout (UVLO) If the input voltage drops, the undervoltage lockout prevents mis-operation of the device by switching off both the MOSFETs. The device is fully operational for voltages above the rising UVLO threshold and turns off if the input voltage goes below the falling threshold. Submit Document Feedback Copyright © 2023 Texas Instruments Incorporated #### 8.3.7 Power-Good Output (PG) The device has a power-good output with window comparator. The PG pin goes high impedance after the FB pin voltage is above 95% and less than 107% of the nominal voltage, and is driven low after the voltage falls below 90% or rises higher than 110% of the nominal voltage (typical). 表 8-2 shows the typical PG pin logic. The PG pin is an open-drain output and is specified to sink up to 2 mA. The power good output requires a pullup resistor connected to any voltage rail less than VIN. The PG signal can be used for sequencing of multiple rails by connecting to the EN pin of other converters. If not used, the PG pin can be left floating or connected to GND. | 表 8-2. Power-Good Pin Logic | | | | | | | | | | |-----------------------------|---------------------------------------------------------------------------|-----------------|----------|--|--|--|--|--|--| | DI | EVICE STATE | PG LOGIC STATUS | | | | | | | | | DE | EVICE STATE | HIGH IMPEDANCE | LOW | | | | | | | | | 0.95 × V <sub>FB_NOM</sub> ≤ V <sub>FB</sub> ≤ 1.07 × V <sub>FB_NOM</sub> | $\checkmark$ | | | | | | | | | Enabled (EN = High) | $V_{FB}$ < 0.9 × $V_{FB\_NOM}$ or $V_{FB}$ > 1.1 × $V_{FB\_NOM}$ | | <b>V</b> | | | | | | | | Shutdown (EN = Low) | | | V | | | | | | | | UVLO | 2 V ≤ V <sub>IN</sub> < V <sub>UVLO</sub> | | V | | | | | | | | Thermal Shutdown | $T_J > T_{JSD}$ | | √ | | | | | | | | Power Supply Removal | V <sub>IN</sub> < 2 V | undef | ined | | | | | | | 表 8-2 Power-Good Pin Logic The PG pin has a 40-us deglitch time on the falling edge. See 28-1. 図 8-1. Power-Good Transient and Delay Behavior #### 8.3.8 Thermal Shutdown The junction temperature (T<sub>J</sub>) of the device is monitored by an internal temperature sensor. If T<sub>J</sub> exceeds 180°C (typical), the device goes into thermal shutdown. Both the high-side and low-side power FETs are turned off and PG goes low. When T<sub>1</sub> decreases below the hysteresis amount of typically 15°C, the converter resumes normal operation, beginning with soft start. During PFM the thermal shutdown is not active. #### 8.4 Device Functional Modes #### 8.4.1 Pulse Width Modulation (PWM) Operation The TPSM82816 has two operating modes: Forced PWM mode (FPWM) and Power Save Mode (PSM). With the MODE/SYNC pin set to high, the TPSM82816 operates with pulse width modulation (PWM) in continuous conduction mode (CCM). The switching frequency is either defined by a resistor from the COMP/FSET pin to GND or by an external clock signal applied to the MODE/SYNC pin. With the MODE/SYNC pin set to low, the TPSM82816 operates with pulse frequency modulation (PFM) during light load and will automatically transition into PWM as the load current increases. #### 8.4.2 Power Save Mode Operation (PSM) When the MODE/SYNC pin is low, power save mode is allowed. The device operates in PWM mode as long as the peak inductor current is above the PFM threshold of about 1.8 A. When the peak inductor current drops below the PFM threshold, the device starts to skip switching pulses. The frequency set with the resistor on COMP/FSET must be in a range of 1.8 MHz to 3.5 MHz. In power save mode, the switching frequency decreases linearly with the load current to maintain high efficiency. The linear behavior of the switching frequency in power save mode is shown in $\boxtimes$ 8-2. **2** 8-2. Switching Frequency versus Output Current ( $V_{OUT}$ = 1.8 V, $R_{CF}$ = 10 kΩ) #### 8.4.3 100% Duty-Cycle Operation The device offers a low input-to-output voltage differential by entering 100% duty cycle mode. When the minimum off-time of typically 15 ns is reached, the TPSM82816 skips switching cycles while it approaches 100% mode. In 100% mode, the high-side MOSFET switch is constantly turned on. The minimum input voltage to maintain a minimum output voltage is given by: $$V_{IN(min)} = V_{OUT(min)} + I_{OUT} \times R_{DP}$$ (5) where: - R<sub>DP</sub> is the resistance from VIN to VOUT, which includes the high-side MOSFET on-resistance and DC resistance of the inductor - V<sub>OUT(min)</sub> is the minimum output voltage the load can accept This operation mode is particularly useful in battery-powered applications to achieve longest operation time by taking full advantage of the whole battery voltage range. #### 8.4.4 Current Limit and Short-Circuit Protection The TPSM82816 is protected against overload and short circuit events. If the inductor current exceeds the current limit $I_{LIMH}$ , the high-side MOSFET is turned off and the low-side MOSFET is turned on to ramp down the inductor current. The high-side MOSFET turns on again only if the current in the low-side MOSFET has decreased below the low-side current limit. Due to internal propagation delays, the actual current can exceed the static current limit. The dynamic current limit is given as: $$I_{peak (typ)} = I_{LIMH} + \frac{V_L}{L} \times t_{PD}$$ (6) #### where - I<sub>LIMH</sub> is the static current limit, as specified in the electrical characteristics - L is the effective inductance (typically 220 nH) - V<sub>I</sub> is the voltage across the inductor (V<sub>IN</sub> V<sub>OUT</sub>) - t<sub>PD</sub> is the internal propagation delay of typically 50 ns The dynamic peak current is calculated as follows: $$I_{peak (typ)} = I_{LIMH} + \frac{V_{IN} - V_{OUT}}{220 nH} \times 50 ns$$ (7) The low-side MOSFET also contains a negative current limit to prevent excessive current from flowing back through the inductor to the input. If the low-side sinking current limit is exceeded, the low-side MOSFET is turned off. In this scenario, both MOSFETs are off until the start of the next cycle. The negative current limit is only active in Forced PWM mode. ## 8.4.5 Soft Start / Tracking (SS/TR) The soft-start circuitry controls the output voltage slope during start-up. This action avoids excessive inrush current and ensures a controlled output voltage rise time. This action also prevents unwanted voltage drops from high impedance power sources or batteries. When EN is set high, the device starts switching after a delay of about 270 µs. Then V<sub>OUT</sub> rises with a slope controlled by an external capacitor connected to the SS/TR pin. A capacitor connected from SS/TR to GND is charged with 10 $\mu$ A by an internal current source during soft start until it reaches the reference voltage of 0.6 V. After reaching 0.6 V, the SS/TR pin voltage is clamped internally while the SS/TR pin voltage keeps rising to a maximum of about 3.3 V. The capacitance required to set a certain ramp-time ( $t_{ramp}$ ) is: $$C_{SS}[nF] = \frac{10\mu A \times t_{ramp}[ms]}{0.6 V} \tag{8}$$ Leaving the SS/TR pin un-connected provides the fastest start-up ramp of 150 $\mu$ s typically. If the device is set to shutdown (EN = GND), undervoltage lockout, or thermal shutdown, an internal resistor of about 1.1 $\mu$ 0 pulls the SS/TR pin to GND to ensure a proper low level. Returning from those states causes a new start-up sequence. A voltage applied at the SS/TR pin can also be used to track a master voltage. The output voltage follows this voltage in both directions up and down in forced PWM mode. In PSM mode, the output voltage decreases based on the load current. An external voltage applied on SS/TR is internally clamped to the feedback voltage (0.6 V). TI recommends to set the final value of the external voltage on SS/TR to be slightly above 0.6 V to make sure the device operates with its internal reference voltage when the power-up sequencing is finished. See *Voltage Tracking*. ## 9 Application and Implementation 注 以下のアプリケーション情報は、TIの製品仕様に含まれるものではなく、TIではその正確性または完全性を保証いたしません。個々の目的に対する製品の適合性については、お客様の責任で判断していただくことになります。お客様は自身の設計実装を検証しテストすることで、システムの機能を確認する必要があります。 ## 9.1 Application Information The TPSM82816 is a synchronous step-down converter power module. The power inductor is integrated inside the TPSM82816. The inductor is shielded and has an inductance of 220 nH. The TPSM82810, TPSM82813 and TPSM82816 are pin-to-pin compatible. #### 9.2 Typical Application 図 9-1. Typical Application Schematic #### 9.2.1 Design Requirements The design guidelines provide a component selection to operate the device within the recommended operating conditions. | REFERENCE | DESCRIPTION | MANUFACTURER (1) | | | |---------------------------------------------|-------------------------------------------|-------------------|--|--| | IC | TPSM82816 | Texas Instruments | | | | C <sub>IN</sub> | 22 μF / X7R / 6.3 V; GRM21BZ70J226ME44L | Murata | | | | C <sub>OUT</sub> for V <sub>OUT</sub> < 1 V | 3 × 47 μF / X6S / 6.3 V; JMK212BC6476MG-T | Taiyo Yuden | | | | C <sub>OUT</sub> for V <sub>OUT</sub> ≥ 1 V | 2 × 47 μF / X6S / 6.3 V; JMK212BC6476MG-T | Taiyo Yuden | | | | C <sub>SS</sub> | 4.7 nF | Any | | | | R <sub>CF</sub> | 10 kΩ | Any | | | | C <sub>FF</sub> | 10 pF | Any | | | | R <sub>1</sub> | Depending on VOUT | Any | | | | R <sub>2</sub> | Depending on VOUT | Any | | | | R <sub>3</sub> | 100 kΩ | Any | | | 表 9-1. List of Components (1) See the *Third-party Products Disclaimer*. ## 9.2.2 Detailed Design Procedure #### 9.2.2.1 Setting the Output Voltage The output voltage of the TPSM82816 is adjustable. Choose resistors R1 and R2 to set the output voltage within a range of 0.6 V to 5.5 V according to $\not\equiv$ 9. To keep the feedback (FB) net robust from noise, set R2 equal to or lower than 100 k $\Omega$ to have at least 6 $\mu$ A of current in the voltage divider. Lower values of FB resistors achieve better noise immunity, and lower light load efficiency, as explained in the *Design Considerations for a Resistive Feedback Divider in a DC/DC Converter Technical Brief*. $$R_1 = R_2 \times \left(\frac{V_{OUT}}{V_{FB}} - 1\right) = R_2 \times \left(\frac{V_{OUT}}{0.6 V} - 1\right) \tag{9}$$ 表 9-2. Examples for setting the Output Voltage | | • | • | | | |-----------------------------------------|----------------|----------------|------------------------------------------------|----------------| | NOMINAL OUTPUT VOLTAGE V <sub>OUT</sub> | R <sub>1</sub> | R <sub>2</sub> | Max C <sub>FF</sub><br>at min C <sub>out</sub> | OUTPUT VOLTAGE | | 0.8 V | 16.9 kΩ | 51 kΩ | 15 pF | 0.7988 V | | 1.0 V | 20 kΩ | 30 kΩ | 13 pF | 1.0 V | | 1.1 V | 39.2 kΩ | 47 kΩ | 6.8 pF | 1.101 V | | 1.2 V | 68 kΩ | 68 kΩ | 3.9 pF | 1.2 V | | 1.5 V | 76.8 kΩ | 51 kΩ | 3.3 pF | 1.5 V | | 1.8 V | 80.6 kΩ | 40.2 kΩ | 3.3 pF | 1.803 V | | 2.5 V | 47.5 kΩ | 15 kΩ | 5.6 pF | 2.5 V | | 3.3 V | 88.7 kΩ | 19.6 kΩ 3 pF | | 3.315 V | #### 9.2.2.2 Feedforward Capacitor A feedforward capacitor ( $C_{FF}$ ) is required in parallel with $R_1$ to improve the transient response. The maximum value for the feedforward capacitor $C_{FF}$ at the minimum output capacitance is determined by $\pm$ 10: $$C_{ff, max} \left[ nF \right] = \frac{266.1 \, nF \times \Omega}{R_1} \tag{10}$$ For examples of feedforward capacitor values for common output voltages when using the minimum required output capacitance, refer to $\frac{1}{5}$ 9-2. To improve the load transient performance, more output capacitance can be added. Increasing the $C_{FF}$ above values given by $\not \equiv 10$ can also improve the response with larger $C_{OUT}$ . The converter's loop response must be evaluated either through a simple load step or by a phase margin measurement. For details, please refer to: *AN-1733 Load Transient Testing Simplified Application Report*. #### 9.2.2.3 Input Capacitor For most applications, TI recommends a 22- $\mu$ F nominal ceramic capacitor. The input capacitor buffers the input voltage for transient events and also decouples the converter from the supply. A X7R or X7T multilayer ceramic capacitor (MLCC) is recommended for best filtering and must be placed between VIN and GND as close as possible to those pins. For applications with ambient temperatures below 85°C, a capacitor with X5R dielectric can be used. Ceramic capacitors have a DC-Bias effect, which has a strong influence on the final effective capacitance. Choose the right capacitor carefully in combination with considering its package size and voltage rating. The minimum required input capacitance is 5 $\mu$ F. #### 9.2.2.4 Output Capacitor The architecture of the TPSM82816 allows the use of ceramic output capacitors which have low equivalent series resistance (ESR). These capacitors provide low output voltage ripple and are recommended. To keep its low resistance up to high frequencies and to get a narrow capacitance variation with temperature, TI recommends to use an X7R or X7T dielectric. At temperatures below 85°C, an X5R dielectric can be used. Using a higher capacitance value has advantages like smaller voltage ripple and a tighter DC output accuracy in power save mode. By changing the device compensation with a resistor from COMP/FSET to GND, the device can be compensated in two steps based on the minimum capacitance used on the output. The maximum capacitance is 470 $\mu$ F in any of the compensation settings. The minimum capacitance required on the output depends on the compensation setting and output voltage as shown in $\frac{1}{8}$ 8-1. For output voltages below 1 V, the minimum required capacitance increases linearly from 32 $\mu$ F at 1 V to 53 $\mu$ F at 0.6 V with the compensation setting for smallest output capacitance. The other compensation setting scales the same. Ceramic capacitors have a DC-Bias effect, which has a strong influence on the final effective capacitance. Choose the right capacitor carefully in combination with considering its package size and voltage rating. ## 9.2.2.5 Application Curves $T_A$ = 25°C, $V_{IN}$ = 5 V, $V_{OUT}$ = 1.8 V, 1.8 MHz, PWM mode, BOM = $\frac{1}{2}$ 9-1 unless otherwise noted. ## 9.3 System Examples ### 9.3.1 Voltage Tracking The SS/TR pin is externally driven by another voltage source to achieve output voltage tracking. The application circuit is shown in $\boxtimes$ 9-22. From 0 V to 0.6 V, the internal reference voltage to the internal error amplifier follows the SS/TR pin voltage. When the SS/TR pin voltage is above 0.6 V, the voltage tracking is disabled and the FB pin voltage is regulated at 0.6 V. The device achieves ratiometric, as shown in $\boxtimes$ 9-23 or coincidental (simultaneous) output tracking, as shown in $\boxtimes$ 9-23. The $R_2$ value must be set properly to achieve accurate voltage tracking by taking the 10- $\mu$ A charging current into account. 1 k $\Omega$ or smaller is a sufficient value for $R_2$ . For decreasing SS/TR pin voltage, the device does not sink current from the output when the device is in PSM. The resulting decrease of the output voltage can be slower than the SS/TR pin voltage if the load is light. In case both devices need to run in forced PWM mode after start-up, TI recommends to tie the MODE/SYNC pin of the secondary device to the output voltage or the power good signal of the primary device. The TPSM82816 has a duty cycle limitation defined by the minimum on time. For tracking down to low output voltages, the secondary device cannot follow after the minimum duty cycle is reached. Enabling FPWM mode while tracking is in progress allows the user to ramp down the output voltage close to 0 V. When driving the SS/TR pin with an external voltage, do not exceed the voltage rating of the SS/TR pin. 図 9-22. Schematic for Output Voltage Tracking 図 9-24. Coincidental Voltage Tracking #### 9.3.2 Synchronizing to an External Clock The TPSM82816 can be synchronized by applying a clock on the MODE/SYNC pin. There is no need for any additional circuitry as long as the input signal meets the requirements given in the electrical specifications. See $\boxtimes$ 9-25. The clock can be applied, changed, and removed during operation. The value of the R<sub>CF</sub> resistor is recommended to be chosen such that the internally defined frequency and the externally-applied frequency are close to each other to have a fast settling time to the external clock. Synchronizing to a clock is not possible if the COMP/FSET pin is connected to Vin or GND. $\boxtimes$ 9-26 and $\boxtimes$ 9-27 show the external clock being applied and removed. When an external clock is applied, the device operates in PWM mode. 図 9-25. Frequency Synchronization #### 9.4 Power Supply Recommendations The TPSM82816 device family has no special requirements for the input power supply. The output current of the input power supply must be rated according to the supply voltage, output voltage, and output current of the TPSM82816. ## 9.5 Layout #### 9.5.1 Layout Guidelines A proper layout is critical for the operation of any switched mode power supply, especially at high switching frequencies. Therefore, the PCB layout of the TPSM82816 demands careful attention to ensure best performance. A poor layout can lead to issues like bad line and load regulation, instability, increased EMI radiation, and noise sensitivity. Refer to the *Five Steps to a Great PCB Layout for a Step-Down Converter Technical Brief* for a detailed discussion of general best practices. Specific recommendations for the device are listed below. - The input capacitor must be placed as close as possible to the VIN and GND pins of the device. This placement is the most critical component placement. Route the input capacitor directly to the VIN and GND pins avoiding vias. - Place the output capacitor ground close to the VOUT and GND pins and route it directly avoiding vias. - Place the FB resistors, R1 and R2, and the feedforward capacitor C<sub>FF</sub> close to the FB pin and place C<sub>SS</sub> close to the SS/TR pin to minimize noise pickup. - Place the R<sub>CF</sub> resistor close to the COMP/FSET pin to minimize the parasitic capacitance. - The recommended layout is implemented on the EVM and shown in its *TPSM8281xEVM-089 Evaluation Module User's Guide* and in *Layout Example*. - The recommended land pattern for the TPSM82816 is shown at the end of this data sheet. For best manufacturing results, create the pads as solder mask defined (SMD), when some pins (such as VIN, VOUT, and GND) are connected to large copper planes. Using SMD pads keeps each pad the same size and avoids solder pulling the device during reflow. #### 9.5.2 Layout Example 図 9-28. Example Layout #### 9.5.2.1 Thermal Consideration The TPSM82816 module temperature must be kept less than the maximum rating of 125°C. The following are three basic approaches for enhancing thermal performance: - Improve the power dissipation capability of the PCB design. - Improve the thermal coupling of the component to the PCB. - Introduce airflow into the system. To estimate the approximate module temperature of the TPSM82816, apply the typical efficiency stated in this data sheet to the desired application condition to compute the power dissipation of the module. Then, calculate the module temperature rise by multiplying the power dissipation by its thermal resistance. For more details on how to use the thermal parameters in real applications, see the application notes: *Thermal Characteristics of Linear and Logic Packages Using JEDEC PCB Designs* and *Semiconductor and IC Package Thermal Metrics*. The thermal values in *Thermal Information* used the recommended land pattern, shown at the end of this data sheet, including the 30 vias as they are shown. The TPSM82816 was simulated on a PCB defined by JEDEC 51-7. The 15 vias on the GND pins were connected to copper on other PCB layers, while the remaining 15 vias were not connected to other layers. ## 10 Device and Documentation Support ### 10.1 Device Support ## 10.1.1 Third-Party Products Disclaimer TI'S PUBLICATION OF INFORMATION REGARDING THIRD-PARTY PRODUCTS OR SERVICES DOES NOT CONSTITUTE AN ENDORSEMENT REGARDING THE SUITABILITY OF SUCH PRODUCTS OR SERVICES OR A WARRANTY, REPRESENTATION OR ENDORSEMENT OF SUCH PRODUCTS OR SERVICES, EITHER ALONE OR IN COMBINATION WITH ANY TI PRODUCT OR SERVICE. #### **10.2 Documentation Support** #### 10.2.1 Related Documentation For related documentation see the following: - Texas Instruments, TPSM8281xEVM-089 Evaluation Module User's Guide - Texas Instruments, Achieving a Clean Start-up by Using a DC/DC Converter with a Precise Enable-pin Threshold Technical Brief - Texas Instruments, Design Considerations for a Resistive Feedback Divider in a DC/DC Converter Technical Brief - Texas Instruments, AN-1733 Load Transient Testing Simplified Application Report - Texas Instruments, Five Steps to a Great PCB Layout for a Step-Down Converter Technical Brief - Texas Instruments, Thermal Characteristics of Linear and Logic Packages Using JEDEC PCB Designs ## 10.3 Receiving Notification of Documentation Updates To receive notification of documentation updates, navigate to the device product folder on ti.com. Click on *Subscribe to updates* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document. #### 10.4 サポート・リソース TI E2E™ サポート・フォーラムは、エンジニアが検証済みの回答と設計に関するヒントをエキスパートから迅速かつ直接得ることができる場所です。既存の回答を検索したり、独自の質問をしたりすることで、設計で必要な支援を迅速に得ることができます。 リンクされているコンテンツは、該当する貢献者により、現状のまま提供されるものです。これらは TI の仕様を構成するものではなく、必ずしも TI の見解を反映したものではありません。TI の使用条件を参照してください。 #### 10.5 Trademarks MicroSiP<sup>™</sup> and TI E2E<sup>™</sup> are trademarks of Texas Instruments. すべての商標は、それぞれの所有者に帰属します。 #### 10.6 Electrostatic Discharge Caution This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage. ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications. #### 10.7 Glossary TI Glossary This glossary lists and explains terms, acronyms, and definitions. ## 11 Mechanical, Packaging, and Orderable Information The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation. # SIE0014A-C01 ## **PACKAGE OUTLINE** uSIP™ - 1.6 mm max height MICRO SYSTEM IN PACKAGE #### NOTES: - 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. 3. Pick and place nozzle Ø 1.3 mm or smaller recommended. 4. The package thermal pads must be soldered to the printed circuit board for thermal and mechanical performance. #### **EXAMPLE BOARD LAYOUT** ## SIE0014A-C01 #### uSIP™ - 1.6 mm max height MICRO SYSTEM IN PACKAGE NOTES: (continued) - 5. This package is designed to be soldered to thermal pads on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271).6. Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented. ## **EXAMPLE STENCIL DESIGN** ## SIE0014A-C01 ### uSIP™ - 1.6 mm max height MICRO SYSTEM IN PACKAGE NOTES: (continued) 7. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. www.ti.com 17-Mar-2023 #### PACKAGING INFORMATION | Orderable Device | Status (1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan | Lead finish/<br>Ball material | MSL Peak Temp | Op Temp (°C) | Device Marking (4/5) | Samples | |------------------|------------|--------------|--------------------|------|----------------|--------------|-------------------------------|---------------------|--------------|----------------------|---------| | TPSM82816SIER | ACTIVE | uSiP | SIE | 14 | 3000 | RoHS & Green | ENEPIG | Level-2-260C-1 YEAR | -40 to 125 | | Samples | (1) The marketing status values are defined as follows: ACTIVE: Product device recommended for new designs. LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect. NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design. PREVIEW: Device has been announced but is not in production. Samples may or may not be available. **OBSOLETE:** TI has discontinued the production of the device. (2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free". RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption. Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement. - (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature. - (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device. - (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device. - (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width. **Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. MICRO SYSTEM IN PACKAGE #### MicroSiP is a trademark of Texas Instruments #### NOTES: - 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. - 3. Pick and place nozzle Ø 1.3 mm or smaller recommended. - 4. The package thermal pads must be soldered to the printed circuit board for thermal and mechanical performance. MICRO SYSTEM IN PACKAGE NOTES: (continued) - 5. This package is designed to be soldered to thermal pads on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271). - 6. Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented. MICRO SYSTEM IN PACKAGE NOTES: (continued) 7. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. ## 重要なお知らせと免責事項 TI は、技術データと信頼性データ (データシートを含みます)、設計リソース (リファレンス・デザインを含みます)、アプリケーションや設計に関する各種アドバイス、Web ツール、安全性情報、その他のリソースを、欠陥が存在する可能性のある「現状のまま」提供しており、商品性および特定目的に対する適合性の黙示保証、第三者の知的財産権の非侵害保証を含むいかなる保証も、明示的または黙示的にかかわらず拒否します。 これらのリソースは、TI 製品を使用する設計の経験を積んだ開発者への提供を意図したものです。(1) お客様のアプリケーションに適した TI 製品の選定、(2) お客様のアプリケーションの設計、検証、試験、(3) お客様のアプリケーションに該当する各種規格や、その他のあらゆる安全性、セキュリティ、規制、または他の要件への確実な適合に関する責任を、お客様のみが単独で負うものとします。 上記の各種リソースは、予告なく変更される可能性があります。これらのリソースは、リソースで説明されている TI 製品を使用するアプリケーションの開発の目的でのみ、TI はその使用をお客様に許諾します。これらのリソースに関して、他の目的で複製することや掲載することは禁止されています。TI や第三者の知的財産権のライセンスが付与されている訳ではありません。お客様は、これらのリソースを自身で使用した結果発生するあらゆる申し立て、損害、費用、損失、責任について、TI およびその代理人を完全に補償するものとし、TI は一切の責任を拒否します。 TI の製品は、TI の販売条件、または ti.com やかかる TI 製品の関連資料などのいずれかを通じて提供する適用可能な条項の下で提供されています。TI がこれらのリソースを提供することは、適用される TI の保証または他の保証の放棄の拡大や変更を意味するものではありません。 お客様がいかなる追加条項または代替条項を提案した場合でも、TIはそれらに異議を唱え、拒否します。 郵送先住所:Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2023, Texas Instruments Incorporated