# TS5A23157-Q1 デュアル 15Ω SPDT アナログ・スイッチ ## 1 特長 - 車載アプリケーション認定済み - 下記内容で AEC-Q100 認定済み - デバイス温度グレード 1:-40℃~125℃ - デバイス HBM ESD 分類レベル H2 - デバイス CDM ESD 分類レベル C4B - 機能安全対応 - 機能安全システムの設計に役立つ資料を利用可 - お客様固有の構成の管理は、大幅変更承認によって 対応可能 - Break-Before-Make スイッチングを規定 - 低いオン抵抗 (15Ω) - 制御入力は 5V 許容 - 低い電荷注入 - 優れたオン抵抗マッチング - 低い全高調波歪み - 1.8V~5.5V の単電源で動作 ## 2 アプリケーション - サンプル・アンド・ホールド回路 - バッテリ駆動の機器 - オーディオおよびビデオ信号のルーティング - 通信用回路 #### 3 概要 TS5A23157-Q1 はデュアル単極双投 (SPDT) アナログ・ スイッチで、1.65V~5.5V で動作するように設計されてい ます。このデバイスはデジタルとアナログの両方の信号を 処理でき、どちらの方向にも最大 5.5V (ピーク) の信号を 送信できます。 最新のパッケージ情報と注文情報については、このドキュ メントの末尾にある「付録:パッケージ・オプション」を参照 するか、www.ti.com にある TI の Web サイトを参照してく ださい。 #### 表 3-1. 製品情報(1) | 部品番号 | パッケージ | 本体サイズ (公称) | |--------------|------------|-----------------| | TS5A23157-Q1 | VSSOP (10) | 3.00mm × 3.00mm | (1) 提供されているすべてのパッケージについては、データシートの 末尾にあるパッケージ・オプションについての付録を参照してくだ TS5A23157-Q1 の機能図 ## **Table of Contents** | 1 特長 1 | 11 Application and Implementation 18 | |--------------------------------------------------|--------------------------------------------------------| | 2 アプリケーション1 | | | 3 概要 1 | | | 4 Revision History | 11.3 Design Requirements18 | | 5 Pin Configurations and Functions3 | | | 6 Specifications4 | 11.5 Application Performance Plots19 | | 6.1 Absolute Maximum Ratings4 | | | 6.2 Electrical Characteristics for 5-V Supply5 | 13 Layout20 | | 6.3 Electrical Characteristics for 3.3-V Supply | 40.414 01-11 | | 6.4 Electrical Characteristics for 2.5-V Supply8 | 13.2 Layout Example2 | | 6.5 Electrical Characteristics for 1.8-V Supply9 | 14 Device and Documentation Support22 | | 6.6 Typical Characteristics10 | 14.1 Receiving Notification of Documentation Updates22 | | 7 Parameter Description11 | | | 8 Parameter Measurement Information12 | | | 9 Function and Summary of Characteristics16 | 14.4 Electrostatic Discharge Caution22 | | 10 Detailed Description17 | | | 10.1 Overview17 | 15 Mechanical, Packaging, and Orderable | | 10.2 Functional Block Diagram17 | Information22 | | 10.3 Feature Description17 | 15.1 Ordering Information22 | | 10.4 Device Functional Modes17 | | # **4 Revision History** 資料番号末尾の英字は改訂を表しています。その改訂履歴は英語版に準じています。 | CI | hanges from Revision A (February 2013) to Revision B (June 2021) | Page | |----|------------------------------------------------------------------|------| | • | 文書全体にわたって表、図、相互参照の採番方法を更新 | 1 | | • | 「 <i>特長</i> 」セクションに機能安全対応の情報を追加 | 1 | # **5 Pin Configurations and Functions** 図 5-1. DGS VSSOP (16) Top View 表 5-1. Pin Functions | P | IN | Туре | DESCRIPTION | | | | |----------------|-----|------|--------------------------------------------|--|--|--| | NAME | NO. | Туре | DESCRIPTION | | | | | COM1 | 10 | I/O | Common | | | | | COM2 | 6 | I/O | Common | | | | | GND | 3 | Р | Ground | | | | | IN1 | 1 | I | Digital control to connect COM to NO or NC | | | | | IN2 | 5 | I | Digital control to connect COM to NO or NC | | | | | NC1 | 9 | I/O | Normally closed | | | | | NC2 | 7 | I/O | Normally closed | | | | | NO1 | 2 | I/O | Normally open | | | | | NO2 | 4 | I/O | Normally open | | | | | V <sub>+</sub> | 8 | Р | Power supply | | | | 1. I = input, O = output, I/O = input and output, P = power. ## **6 Specifications** ## **6.1 Absolute Maximum Ratings** over operating free-air temperature range (unless otherwise noted) | | | | MIN | MAX | UNIT | |--------------------------------------------------------|--------------------------------------------------|----------------------------------------------------------------------------------|------|----------------------|------| | V <sub>+</sub> | Supply voltage range <sup>(1)</sup> | | -0.5 | 6.5 | V | | V <sub>NC</sub><br>V <sub>NO</sub><br>V <sub>COM</sub> | Analog voltage range <sup>(1)</sup> (2) (3) | | -0.5 | V <sub>+</sub> + 0.5 | V | | I <sub>I/OK</sub> | Analog port diode current | $V_{NC}$ , $V_{NO}$ , $V_{COM}$ < 0 or $V_{NC}$ , $V_{NO}$ , $V_{COM}$ > $V_{+}$ | | ±50 | mA | | I <sub>NC</sub><br>I <sub>NO</sub><br>I <sub>COM</sub> | On-state switch current | $V_{NC}$ , $V_{NO}$ , $V_{COM} = 0$ to $V_{+}$ | | ±50 | mA | | V <sub>IN</sub> | Digital input voltage range <sup>(1)</sup> (2) | | -0.5 | 6.5 | V | | I <sub>IK</sub> | Digital input clamp current | V <sub>IN</sub> < 0 | | -50 | mA | | | Continuous current through V <sub>+</sub> or GNE | ) | | ±100 | mA | | $\theta_{JA}$ | Package thermal impedance <sup>(4)</sup> | | | 165.36 | °C/W | | T <sub>stg</sub> | Storage temperature range | | -65 | 150 | °C | | ECD. | Floatrastatic discharge rating | Human-body model H2 | | 2 | kV | | ESD | Electrostatic discharge rating | Charged-device model C4B | | 750 | V | - (1) All voltages are with respect to ground, unless otherwise specified. (2) The input and output voltage ratings may be exceeded if the input and output clamp-current ratings are observed. - This value is limited to 5.5 V maximum. - The package thermal impedance is calculated in accordance with JESD 51-7. Product Folder Links: TS5A23157-Q1 # 6.2 Electrical Characteristics for 5-V Supply $V_{+}$ = 4.5 V to 5.5 V, $T_{A}$ = -40°C to 125°C (unless otherwise noted) | PARAMETER | SYMBOL | TEST CON | DITIONS | T <sub>A</sub> | V <sub>+</sub> | MIN | TYP <sup>(1)</sup> | MAX | UNIT | |--------------------------------------------|-----------------------------------|---------------------------------------------------------------------------|-------------------------|----------------|----------------|----------------------|--------------------|----------------------|------| | Analog Switch | | | | _ | | | | ' | | | Analog signal range | $V_{COM}$ , $V_{NO}$ , $V_{NC}$ | | | | | 0 | | V <sub>+</sub> | V | | ON-state resistance | r <sub>on</sub> | $0 \le V_{NO} \text{ or } V_{NC} \le V_+,$<br>$I_{COM} = -30 \text{ mA},$ | Switch ON,<br>See ⊠ 8-1 | Full | 4.5 V | | | 15 | Ω | | ON-state resistance match between channels | Δr <sub>on</sub> | $V_{NO}$ or $V_{NC} = 3.15 \text{ V}$ , $I_{COM} = -30 \text{ mA}$ , | Switch ON,<br>See ⊠ 8-1 | 25°C | 4.5 V | | 0.15 | | Ω | | ON-state resistance flatness | r <sub>on(flat)</sub> | $0 \le V_{NO} \text{ or } V_{NC} \le V_+,$<br>$I_{COM} = -30 \text{ mA},$ | Switch ON,<br>See ⊠ 8-1 | 25°C | 4.5 V | | 4 | | Ω | | NC, NO | I <sub>NC(OFF)</sub> , | $V_{NC}$ or $V_{NO} = 0$ to $V_{+}$ , | Switch OFF, | 25°C | 5.5 V | -1 | 0.05 | 1 | ۸ | | OFF leakage current | I <sub>NO(OFF)</sub> | $V_{COM} = 0$ to $V_+$ , | See 図 8-2 | Full | 3.5 V | -1 | | 1 | μA | | NC, NO | I <sub>NC(ON)</sub> , | $V_{NC}$ or $V_{NO} = 0$ to $V_{+}$ , | Switch ON, | 25°C | 5.5 V | -0.1 | | 0.1 | | | ON leakage current | I <sub>NO(ON)</sub> | V <sub>COM</sub> = Open, | See 図 8-2 | Full | 5.5 V | -1 | | 1 | μA | | СОМ | , | V <sub>NC</sub> or V <sub>NO</sub> = Open, | Switch ON, | 25°C | 5.5 V | -0.1 | | 0.1 | | | ON leakage current | I <sub>COM(ON)</sub> | $V_{COM} = 0$ to $V_+$ , | See 図 8-2 | Full | 5.5 V | -1 | | 1 | μA | | Digital Inputs (IN1, II | N2) <sup>(2)</sup> | | | | | | | | | | Input logic high | V <sub>IH</sub> | | | Full | | V <sub>+</sub> × 0.7 | | | V | | Input logic low | V <sub>IL</sub> | | | Full | | | | V <sub>+</sub> × 0.3 | V | | Input leakage | | V = 5 5 V or 0 | | 25°C | EEV | -1 | 0.05 | 1 | | | current | I <sub>IH</sub> , I <sub>IL</sub> | V <sub>IN</sub> = 5.5 V or 0 | | Full | 5.5 V | -1 | | 1 | μA | ## 6.2 Electrical Characteristics for 5-V Supply (continued) $V_{+}$ = 4.5 V to 5.5 V, $T_{A}$ = -40°C to 125°C (unless otherwise noted) | PARAMETER | SYMBOL | TEST CONDIT | TIONS | TA | V <sub>+</sub> | MIN | TYP <sup>(1)</sup> | MAX | UNIT | |---------------------------|------------------------------------------------|-------------------------------------------------------------------------------|----------------------------------------------------------------|------|----------------------|-----|--------------------|-----|------| | Dynamic | | | | | | | | | | | Turnon time | t <sub>ON</sub> | $V_{NC}$ = GND and $V_{NO}$ = $V_+$ , or $V_{NC}$ = $V_+$ and $V_{NO}$ = GND, | $R_L = 500 \Omega$ ,<br>$C_L = 50 pF$ ,<br>See $\boxtimes$ 8-4 | Full | 4.5 V<br>to<br>5.5 V | 1.2 | | 8.7 | ns | | Turnoff time | t <sub>OFF</sub> | $V_{NC}$ = GND and $V_{NO}$ = $V_+$ , or $V_{NC}$ = $V_+$ and $V_{NO}$ = GND, | $R_L = 500 \Omega$ ,<br>$C_L = 50 pF$ ,<br>See $\boxtimes$ 8-4 | Full | 4.5 V<br>to<br>5.5 V | 0.5 | | 6.8 | ns | | Break-before-make time | t <sub>BBM</sub> | $V_{NC} = V_{NO} = V_{+}/2,$ $R_{L} = 50 \Omega,$ | C <sub>L</sub> = 35 pF,<br>See ⊠ 8-5 | 25°C | 4.5 V<br>to<br>5.5 V | 0.5 | | | ns | | Charge injection | Q <sub>C</sub> | $V_{NC} = V_{NO} = V_{+}/2,$<br>$R_{L} = 50 \Omega,$ | See 図 8-9 | 25°C | 5 V | | 7 | | рС | | NC, NO<br>OFF capacitance | C <sub>NC(OFF)</sub> ,<br>C <sub>NO(OFF)</sub> | $V_{NC}$ or $V_{NO} = V_{+}$ or GND, | Switch OFF,<br>See 図 8-3 | 25°C | 5 V | | 5.5 | | pF | | NC, NO<br>ON capacitance | C <sub>NC(ON)</sub> ,<br>C <sub>NO(ON)</sub> | $V_{NC}$ or $V_{NO} = V_{+}$ or GND, | Switch ON,<br>See 図 8-3 | 25°C | 5 V | | 17.5 | | pF | | COM<br>ON capacitance | C <sub>COM(ON)</sub> | V <sub>COM</sub> = V <sub>+</sub> or GND, | Switch ON,<br>See 図 8-3 | 25°C | 5 V | | 17.5 | | pF | | Digital input capacitance | C <sub>IN</sub> | V <sub>IN</sub> = V <sub>+</sub> or GND, | See 図 8-3 | 25°C | 5 V | | 2.8 | | pF | | Bandwidth | BW | $R_L = 50 \Omega$ , | Switch ON,<br>See 図 8-6 | 25°C | 4.5 V | | 220 | | MHz | | OFF isolation | O <sub>ISO</sub> | $R_L = 50 \Omega$ ,<br>f = 10 MHz, | Switch OFF,<br>See 図 8-7 | 25°C | 4.5 V | | -65 | | dB | | Crosstalk | X <sub>TALK</sub> | $R_L = 50 \Omega$ ,<br>f = 10 MHz, | Switch ON,<br>See 図 8-8 | 25°C | 4.5 V | | -66 | | dB | | Total harmonic distortion | THD | $R_L = 600 \Omega,$<br>$C_L = 50 pF,$ | f = 600 Hz to<br>20 kHz,<br>See ☑ 8-10 | 25°C | 4.5 V | | 0.01 | | % | | Supply | • | | | ' | | | | | | | Positive supply current | I <sub>+</sub> | V <sub>IN</sub> = V <sub>+</sub> or GND, | Switch ON or OFF | 25°C | 5.5 V | | | 1 | μΑ | | | | | Oi-F | Full | | | | 10 | | | Change in supply current | $\Delta I_{+}$ | $V_{IN} = V_{+} - 0.6 \text{ V}$ | | Full | 5.5 V | | | 500 | μΑ | <sup>(1)</sup> T<sub>A</sub> = 25°C (2) Hold all unused digital inputs of the device at V+ or GND to ensure proper device operation. See the TI application report, *Implications* of Slow or Floating CMOS Inputs, literature number SCBA004. # 6.3 Electrical Characteristics for 3.3-V Supply $V_{+} = 3 \text{ V to } 3.6 \text{ V}, T_{A} = -40^{\circ}\text{C to } 125^{\circ}\text{C} \text{ (unless otherwise noted)}$ | PARAMETER | SYMBOL | TEST CONDIT | TIONS | T <sub>A</sub> | V <sub>+</sub> | MIN | TYP <sup>(1)</sup> | MAX | UNIT | |--------------------------------------------------|------------------------------------------------|----------------------------------------------------------------------------------------|----------------------------------------------------------------|----------------|-----------------|----------------------|--------------------|----------------------|------| | Analog Switch | | | | | | | | | | | Analog signal range | $V_{\rm COM}, \ V_{\rm NO}, V_{\rm NC}$ | | | | | 0 | | V <sub>+</sub> | V | | ON-state resistance | r <sub>on</sub> | $0 \le V_{NO} \text{ or } V_{NC} \le V_+,$<br>$I_{COM} = -24 \text{ mA},$ | Switch ON,<br>See 図 8-1 | Full | 3 V | | | 23 | Ω | | ON-state resistance<br>match between<br>channels | Δr <sub>on</sub> | $V_{NO}$ or $V_{NC}$ = 2.1 V,<br>$I_{COM}$ = -24 mA, | Switch ON,<br>See 図 8-1 | 25°C | 3 V | | 0.2 | | Ω | | ON-state resistance flatness | r <sub>on(flat)</sub> | $0 \le V_{NO} \text{ or } V_{NC} \le V_+,$<br>$I_{COM} = -24 \text{ mA},$ | Switch ON,<br>See 図 8-1 | 25°C | 3 V | | 9 | | Ω | | NC, NO<br>OFF leakage current | I <sub>NC(OFF)</sub> ,<br>I <sub>NO(OFF)</sub> | $V_{NC}$ or $V_{NO} = 0$ to $V_+$ , $V_{COM} = 0$ to $V_+$ , | Switch OFF,<br>See 図 8-2 | 25°C<br>Full | 3.6 V | -1<br>-1 | 0.05 | 1 | μΑ | | NC, NO<br>ON leakage current | I <sub>NC(ON)</sub> ,<br>I <sub>NO(ON)</sub> | $V_{NC}$ or $V_{NO} = 0$ to $V_+$ , $V_{COM} = Open$ , | Switch ON,<br>See 図 8-2 | 25°C<br>Full | 3.6 V | -0.1<br>-1 | | 0.1 | μA | | COM ON leakage current | I <sub>COM(ON)</sub> | V <sub>NC</sub> or V <sub>NO</sub> = Open,<br>V <sub>COM</sub> = 0 to V <sub>+</sub> , | Switch ON,<br>See 図 8-2 | 25°C<br>Full | 3.6 V | -0.1<br>-1 | | 0.1 | μA | | Digital Inputs (IN1, II | <br>N2) <sup>(2)</sup> | OOW - 17 | | I uii | | | | ' | | | Input logic high | V <sub>IH</sub> | | | Full | | V <sub>+</sub> × 0.7 | | | V | | Input logic low | V <sub>IL</sub> | | | Full | | <u> </u> | | V <sub>+</sub> × 0.3 | V | | Input leakage<br>current | I <sub>IH</sub> , I <sub>IL</sub> | V <sub>IN</sub> = 5.5 V or 0 | | 25°C<br>Full | 3.6 V | -1<br>-1 | 0.05 | 1 | μA | | Dynamic | | | | | | | | | | | Turnon time | t <sub>ON</sub> | $V_{NC}$ = GND and $V_{NO}$ = $V_+$ , or $V_{NC}$ = $V_+$ and $V_{NO}$ = GND, | $R_L = 500 \Omega$ ,<br>$C_L = 50 pF$ ,<br>See $\boxtimes$ 8-4 | Full | 3 V to<br>3.6 V | 2.0 | | 10.6 | ns | | Turnoff time | t <sub>OFF</sub> | $V_{NC}$ = GND and $V_{NO}$ = $V_{+}$ , or $V_{NC}$ = $V_{+}$ and $V_{NO}$ = GND, | $R_L = 500 \Omega,$<br>$C_L = 50 pF,$<br>See $\boxtimes$ 8-4 | Full | 3 V to<br>3.6 V | 1.0 | | 8.3 | ns | | Break-before-make time | t <sub>BBM</sub> | $V_{NC} = V_{NO} = V_{+}/2,$<br>$R_{L} = 50 \Omega,$ | C <sub>L</sub> = 35 pF,<br>See 図 8-5 | 25°C | 3 V to<br>3.6 V | 0.5 | | | ns | | Charge injection | Q <sub>C</sub> | $R_L = 50 \Omega$ , $CL = 0.1 nF$ , | See 図 8-9 | 25°C | 3.3 V | | 3 | | pC | | Bandwidth | BW | $R_L = 50 \Omega$ ,<br>Switch ON, | See 図 8-6 | 25°C | 3 V | | 220 | | MHz | | OFF isolation | O <sub>ISO</sub> | $R_L = 50 \Omega$ ,<br>f = 10 MHz, | Switch OFF,<br>See 図 8-7 | 25°C | 3 V | | -65 | | dB | | Crosstalk | X <sub>TALK</sub> | $R_L = 50 \Omega$ ,<br>f = 10 MHz, | Switch ON,<br>See 図 8-8 | 25°C | 3 V | | -66 | | dB | | Total harmonic<br>distortion | THD | $R_L = 600 \Omega,$<br>$C_L = 50 pF,$ | f = 600 Hz to<br>20 kHz,<br>See ⊠ 8-10 | 25°C | 3 V | | 0.015 | | % | | Supply | | | | | | | | | | | Positive supply current | I₊ | $V_{IN} = V_{+}$ or GND, | Switch ON or OFF | 25°C<br>Full | 3.6 V | | | 10 | μΑ | | Change in supply current | ΔΙ+ | V <sub>IN</sub> = V <sub>+</sub> – 0.6 V | | Full | 3.6 V | | | 500 | μΑ | <sup>(1)</sup> $T_A = 25^{\circ}C$ <sup>(2)</sup> Hold all unused digital inputs of the device at V+ or GND to ensure proper device operation. See the TI application report, *Implications* of Slow or Floating CMOS Inputs, literature number SCBA004. # 6.4 Electrical Characteristics for 2.5-V Supply $V_{+}$ = 2.3 V to 2.7 V, $T_{A}$ = -40°C to 125°C (unless otherwise noted) | PARAMETER | SYMBOL | TEST CONDIT | IONS | TA | V <sub>+</sub> | MIN | TYP <sup>(1)</sup> | MAX | UNIT | |--------------------------------------------------|------------------------------------------------|----------------------------------------------------------------------------------------|---------------------------------------------------------|--------------|----------------------|----------------------|--------------------|----------------------|------| | Analog Switch | | | | | | | | | | | Analog signal range | $V_{COM}$ , $V_{NO}$ , $V_{NC}$ | | | | | 0 | | V <sub>+</sub> | V | | ON-state resistance | r <sub>on</sub> | $0 \le V_{NO} \text{ or } V_{NC} \le V_+,$<br>$I_{COM} = -8 \text{ mA},$ | Switch ON,<br>See 図 8-1 | Full | 2.3 V | | | 50 | Ω | | ON-state resistance<br>match<br>between channels | $\Delta r_{on}$ | $V_{NO}$ or $V_{NC}$ = 1.6 V,<br>$I_{COM}$ = -8 mA, | Switch ON,<br>See 図 8-1 | 25°C | 2.3 V | | 0.5 | | Ω | | ON-state resistance flatness | r <sub>on(flat)</sub> | $0 \le V_{NO} \text{ or } V_{NC} \le V_+,$<br>$I_{COM} = -8 \text{ mA},$ | Switch ON,<br>See 図 8-1 | 25°C | 2.3 V | | 27 | | Ω | | NC, NO<br>OFF leakage current | I <sub>NC(OFF)</sub> ,<br>I <sub>NO(OFF)</sub> | $V_{NC}$ or $V_{NO} = 0$ to $V_+$ ,<br>$V_{COM} = 0$ to $V_+$ , | Switch OFF,<br>See 図 8-2 | 25°C<br>Full | 2.7 V | -1<br>-1 | 0.05 | 1 | μΑ | | NC, NO<br>ON leakage current | I <sub>NC(ON)</sub> ,<br>I <sub>NO(ON)</sub> | $V_{NC}$ or $V_{NO} = 0$ to $V_{+}$ , $V_{COM} = Open$ , | Switch ON,<br>See 図 8-2 | 25°C<br>Full | 2.7 V | -0.1<br>-1 | | 0.1 | μΑ | | COM<br>ON leakage current | I <sub>COM(ON)</sub> | V <sub>NC</sub> or V <sub>NO</sub> = Open,<br>V <sub>COM</sub> = 0 to V <sub>+</sub> , | Switch ON,<br>See ⊠ 8-2 | 25°C<br>Full | 2.7 V | -0.1<br>-1 | | 0.1 | μA | | Digital Inputs (IN1, II | N2) <sup>(2)</sup> | | | | | | | | | | Input logic high | V <sub>IH</sub> | | | Full | | V <sub>+</sub> × 0.7 | | | V | | Input logic low | V <sub>IL</sub> | | | Full | | | | V <sub>+</sub> × 0.3 | V | | Input leakage<br>current | I <sub>IH</sub> , I <sub>IL</sub> | V <sub>IN</sub> = 5.5 V or 0 | | 25°C<br>Full | 2.7 V | -1<br>-1 | 0.05 | 1 | μΑ | | Dynamic | | | | | | | | | | | Turnon time | t <sub>ON</sub> | $V_{NC}$ = GND and $V_{NO}$ = $V_+$ , or $V_{NC}$ = $V_+$ and $V_{NO}$ = GND, | $R_L$ = 500 Ω,<br>$C_L$ = 50 pF,<br>See $\boxtimes$ 8-4 | Full | 2.3 V<br>to<br>2.7 V | 2.5 | | 17 | ns | | Turnoff time | t <sub>OFF</sub> | $V_{NC}$ = GND and $V_{NO}$ = $V_{+}$ , or $V_{NC}$ = $V_{+}$ and $V_{NO}$ = GND, | $R_L$ = 500 Ω,<br>$C_L$ = 50 pF,<br>See $\boxtimes$ 8-4 | Full | 2.3 V<br>to<br>2.7 V | 1.5 | | 10.5 | ns | | Break-before-make<br>time | t <sub>BBM</sub> | $\begin{vmatrix} V_{NC} = V_{NO} = V_{+}/2, \\ R_{L} = 50 \ \Omega, \end{vmatrix}$ | C <sub>L</sub> = 35 pF,<br>See ⊠ 8-5 | 25°C | 2.3 V<br>to<br>2.7 V | 0.5 | | | ns | | Bandwidth | BW | $R_L = 50 \Omega$ , | Switch ON,<br>See 図 8-6 | 25°C | 2.3 V | | 220 | | MHz | | OFF isolation | O <sub>ISO</sub> | $R_L = 50 \Omega$ ,<br>f = 10 MHz, | Switch OFF,<br>See 図 8-7 | 25°C | 2.3 V | | -65 | | dB | | Crosstalk | X <sub>TALK</sub> | $R_L = 50 \Omega$ ,<br>f = 10 MHz, | Switch ON,<br>See 図 8-8 | 25°C | 2.3 V | | -66 | | dB | | Total harmonic distortion | THD | $R_L = 600 \Omega,$<br>$C_L = 50 pF,$ | f = 600 Hz to<br>20 kHz,<br>See ⊠ 8-10 | 25°C | 2.3 V | | 0.025 | | % | | Supply | | | | | | | | | | | Positive supply current | I+ | V <sub>IN</sub> = V <sub>+</sub> or GND, | Switch ON or<br>OFF | 25°C<br>Full | 2.7 V | | | 1 10 | μA | | Change in supply current | $\Delta I_{+}$ | V <sub>IN</sub> = V <sub>+</sub> - 0.6 V | | Full | 2.7 V | | | 500 | μA | <sup>(1)</sup> $T_A = 25^{\circ}C$ <sup>(2)</sup> Hold all unused digital inputs of the device at V+ or GND to ensure proper device operation. See the TI application report, *Implications of Slow or Floating CMOS Inputs*, literature number SCBA004. # 6.5 Electrical Characteristics for 1.8-V Supply $V_{+} = 1.65 \text{ V}$ to 1.95 V, $T_{A} = -40^{\circ}\text{C}$ to 125°C (unless otherwise noted) | PARAMETER | SYMBOL | TEST CONDIT | TONS | T <sub>A</sub> | V <sub>+</sub> | MIN | TYP <sup>(1)</sup> | MAX | UNIT | |--------------------------------------------|--------------------------------------------------|----------------------------------------------------------------------------------------|---------------------------------------------------------|----------------|------------------------|-----------------------|--------------------|-----------------------|------| | Analog Switch | | | | | | | | | | | Analog signal range | $V_{\text{COM}}, \ V_{\text{NO}}, V_{\text{NC}}$ | | | | | 0 | | V <sub>+</sub> | V | | ON-state resistance | r <sub>on</sub> | $0 \le V_{NO} \text{ or } V_{NC} \le V_+,$<br>$I_{COM} = -4 \text{ mA},$ | Switch ON,<br>See 図 8-1 | Full | 1.65 V | | | 180 | Ω | | ON-state resistance match between channels | Δr <sub>on</sub> | $V_{NO}$ or $V_{NC}$ = 1.15 V,<br>$I_{COM}$ = -4 mA, | Switch ON,<br>See 図 8-1 | 25°C | 1.65 V | | 1 | | Ω | | ON-state resistance flatness | r <sub>on(flat)</sub> | $0 \le V_{NO} \text{ or } V_{NC} \le V_+,$<br>$I_{COM} = -4 \text{ mA},$ | Switch ON,<br>See 図 8-1 | 25°C | 1.65 V | | 110 | | Ω | | NC, NO<br>OFF leakage current | I <sub>NC(OFF)</sub> ,<br>I <sub>NO(OFF)</sub> | $V_{NC}$ or $V_{NO} = 0$ to $V_+$ ,<br>$V_{COM} = 0$ to $V_+$ , | Switch OFF,<br>See 図 8-2 | 25°C<br>Full | 1.95 V | -1<br>-1 | 0.05 | 1 | μΑ | | NC, NO<br>ON leakage current | I <sub>NC(ON)</sub> ,<br>I <sub>NO(ON)</sub> | $V_{NC}$ or $V_{NO} = 0$ to $V_{+}$ , $V_{COM} = Open$ , | Switch ON,<br>See 図 8-2 | 25°C<br>Full | 1.95 V | -0.1<br>-1 | | 0.1 | μΑ | | COM<br>ON leakage current | I <sub>COM(ON)</sub> | V <sub>NC</sub> or V <sub>NO</sub> = Open,<br>V <sub>COM</sub> = 0 to V <sub>+</sub> , | Switch ON,<br>See ⊠ 8-2 | 25°C<br>Full | 1.95 V | -0.1<br>-1 | | 0.1 | μA | | Digital Inputs (IN1, II | N2) <sup>(2)</sup> | | | | | | | | | | Input logic high | V <sub>IH</sub> | | | Full | | V <sub>+</sub> × 0.75 | | | V | | Input logic low | V <sub>IL</sub> | | | Full | | | | V <sub>+</sub> × 0.25 | V | | Input leakage current | I <sub>IH</sub> , I <sub>IL</sub> | V <sub>IN</sub> = 5.5 V or 0 | | 25°C<br>Full | 1.95 V | -1<br>-1 | 0.05 | 1 | μΑ | | Dynamic | | | | | | | | | | | Turnon time | t <sub>ON</sub> | $V_{NC}$ = GND and $V_{NO}$ = $V_+$ , or $V_{NC}$ = $V_+$ and $V_{NO}$ = GND, | $R_L$ = 500 Ω,<br>$C_L$ = 50 pF,<br>See $\boxtimes$ 8-4 | Full | 1.65 V<br>to<br>1.95 V | 5.5 | | 27 | ns | | Turnoff time | t <sub>OFF</sub> | $V_{NC}$ = GND and $V_{NO}$ = $V_{+}$ , or $V_{NC}$ = $V_{+}$ and $V_{NO}$ = GND, | $R_L$ = 500 Ω,<br>$C_L$ = 50 pF,<br>See $\boxtimes$ 8-4 | Full | 1.65 V<br>to<br>1.95 V | 2 | | 16 | ns | | Break-before-make time | t <sub>BBM</sub> | $\begin{vmatrix} V_{NC} = V_{NO} = V_{+}/2, \\ R_{L} = 50 \ \Omega, \end{vmatrix}$ | C <sub>L</sub> = 35 pF,<br>See ⊠ 8-5 | 25°C | 1.65 V<br>to<br>1.95 V | 0.5 | | | ns | | Bandwidth | BW | $R_L = 50 \Omega$ , | Switch ON,<br>See 図 8-6 | 25°C | 1.8 V | | 220 | | MHz | | OFF isolation | O <sub>ISO</sub> | $R_L = 50 \Omega$ ,<br>f = 10 MHz, | Switch OFF,<br>See 図 8-7 | 25°C | 1.8 V | | -60 | | dB | | Crosstalk | X <sub>TALK</sub> | $R_L = 50 \Omega$ ,<br>f = 10 MHz, | Switch ON,<br>See ⊠ 8-8 | 25°C | 1.8 V | | -66 | | dB | | Total harmonic distortion | THD | $R_L$ = 600 Ω, $C_L$ = 50 pF, $f$ = 600 Hz to 20 kHz, $f$ See $\mathbb{Z}$ 8-10 | | 25°C | 1.8 V | | 0.015 | | % | | Supply | | | | | | | | | | | Positive supply current | l <sub>+</sub> | V <sub>IN</sub> = V <sub>+</sub> or GND, | Switch ON or<br>OFF | 25°C<br>Full | 1.95 V | | | 1<br>10 | μΑ | | Change in supply current | ΔΙ, | V <sub>IN</sub> = V <sub>+</sub> - 0.6 V | | Full | 1.95 V | | | 500 | μΑ | <sup>(1)</sup> $T_A = 25^{\circ}C$ <sup>(2)</sup> Hold all unused digital inputs of the device at V+ or GND to ensure proper device operation. See the TI application report, *Implications of Slow or Floating CMOS Inputs*, literature number SCBA004. ### **6.6 Typical Characteristics** # 7 Parameter Description | SYMBOL | DESCRIPTION | |-----------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | V <sub>COM</sub> | Voltage at COM | | V <sub>NC</sub> | Voltage at NC | | V <sub>NO</sub> | Voltage at NO | | r <sub>on</sub> | Resistance between COM and NC or COM and NO ports when the channel is ON | | $\Delta r_{on}$ | Difference of r <sub>on</sub> between channels | | r <sub>on(flat)</sub> | Difference between the maximum and minimum value of ron in a channel over the specified range of conditions | | I <sub>NC(OFF)</sub> | Leakage current measured at the NC port, with the corresponding channel (NC to COM) in the OFF state under worst-case input and output conditions | | I <sub>NO(OFF)</sub> | Leakage current measured at the NO port, with the corresponding channel (NO to COM) in the OFF state under worst-case input and output conditions | | I <sub>NC(ON)</sub> | Leakage current measured at the NC port, with the corresponding channel (NC to COM) in the ON state and the output (COM) being open | | I <sub>NO(ON)</sub> | Leakage current measured at the NO port, with the corresponding channel (NO to COM) in the ON state and the output (COM) being open | | I <sub>COM(ON)</sub> | Leakage current measured at the COM port, with the corresponding channel (NO to COM or NC to COM) in the ON state and the output (NC or NO) being open | | V <sub>IH</sub> | Minimum input voltage for logic high for the control input (IN) | | V <sub>IL</sub> | Minimum input voltage for logic low for the control input (IN) | | V <sub>IN</sub> | Voltage at IN | | I <sub>IH</sub> , I <sub>IL</sub> | Leakage current measured at IN | | t <sub>ON</sub> | Turnon time for the switch. Measure this parameter under the specified range of conditions and by the propagation delay between the digital control (IN) signal and analog output (COM/NC/NO) signal when the switch is turning ON. | | t <sub>OFF</sub> | Turnoff time for the switch. Measure this parameter under the specified range of conditions and by the propagation delay between the digital control (IN) signal and analog output (COM/NC/NO) signal when the switch is turning OFF. | | t <sub>BBM</sub> | Break-before-make time. Measure this parameter under the specified range of conditions and by the propagation delay between the output of two adjacent analog channels (NC and NO) when the control signal changes state. | | Q <sub>C</sub> | Charge injection is a measurement of unwanted signal coupling from the control (IN) input to the analog (NC, NO, or COM) output. This measure is in coulombs (C) and is the total charge induced due to switching of the control input. Charge injection, $Q_C = C_L \times \Delta V_O$ , $C_L$ is the load capacitance and $\Delta V_O$ is the change in analog output voltage. | | C <sub>NC(OFF)</sub> | Capacitance at the NC port when the corresponding channel (NC to COM) is OFF | | C <sub>NO(OFF)</sub> | Capacitance at the NO port when the corresponding channel (NC to COM) is OFF | | C <sub>NC(ON)</sub> | Capacitance at the NC port when the corresponding channel (NC to COM) is ON | | C <sub>NO(ON)</sub> | Capacitance at the NO port when the corresponding channel (NC to COM) is ON | | C <sub>COM(ON)</sub> | Capacitance at the COM port when the corresponding channel (COM to NC or COM to NO) is ON | | C <sub>IN</sub> | Capacitance of IN | | O <sub>ISO</sub> | OFF isolation of the switch is a measurement of OFF-state switch impedance. This measure is in dB at a specific frequency, with the corresponding channel (NC to COM or NO to COM) in the OFF state. OFF isolation, $O_{ISO}$ = 20 LOG $(V_{NC}/V_{COM})$ dB, $V_{COM}$ is the input and $V_{NC}$ is the output. | | X <sub>TALK</sub> | Crosstalk is a measurement of unwanted signal coupling from an ON channel to an OFF channel (NC to NO or NO to NC). This measure is at a specific frequency and in dB. Crosstalk, $X_{TALK} = 20 \log (V_{NC1}/V_{NO1})$ , $V_{NO1}$ is the input and $V_{NC1}$ is the output. | | BW | Bandwidth of the switch. This is the frequency where the gain of an ON channel is $-3$ dB below the dc gain. Gain is measured from the equation, 20 log ( $V_{NC}/V_{COM}$ ) dB, where $V_{NC}$ is the output and $V_{COM}$ is the input. | | I <sub>+</sub> | Static power-supply current with the control (IN) pin at V <sub>+</sub> or GND | | ΔΙ+ | This is the increase in I+ for each control (IN) input that is at the specified voltage, rather than at V+ or GND. | #### **8 Parameter Measurement Information** 図 8-1. ON-State Resistance (Ron) ON-State Leakage Current Channel ON $V_{IN} = V_{IH} \text{ or } V_{IL}$ $V_{NC} \text{ or } V_{NO} = 0 \text{ to } V_+, V_{COM} = \text{Open}$ or $V_{NC} \text{ or } V_{NO} = \text{Open}, V_{COM} = 0 \text{ to } V_+$ oxtimes 8-2. ON- and OFF-State Leakage Current ( $I_{COM(ON)}$ , $I_{NC(OFF)}$ , $I_{NO(OFF)}$ , $I_{NO(ON)}$ ) $$V_{BIAS} = V_{+}$$ or GND $V_{IN} = V_{IH}$ or $V_{IL}$ Capacitance is measured at NC, NO, COM, and IN inputs during ON and OFF conditions. 図 8-3. Capacitance (C<sub>IN</sub>, C<sub>COM(ON)</sub>, C<sub>NC(OFF)</sub>, C<sub>NO(OFF)</sub>, C<sub>NC(ON)</sub>, C<sub>NO(ON)</sub>) 図 8-4. Turn-On Time (t<sub>ON</sub>) and Turn-Off Time (t<sub>OFF</sub>) 図 8-5. Break-Before-Make Time (t<sub>BBM</sub>) 図 8-6. Frequency Response (BW) Channel OFF: NC to COM $\label{eq:off-optimizer} \text{OFF Isolation} \, = \, 20 \, \log \, \frac{\text{V}_{\text{COM}}}{\text{V}_{\text{NC}}} \, \text{dB}$ Network Analyzer Setup Source Power = 0 dBM DC Bias = 350 mV 図 8-7. OFF Isolation (O<sub>ISO</sub>) Channel ON: NC to COM Channel OFF: NO to COM Crosstalk = 20 log $\frac{V_{NO}}{V_{NC}}$ dB Network Analyzer Setup Source Power = 0 dBM DC Bias = 350 mV 図 8-8. Crosstalk (X<sub>TALK)</sub> 図 8-9. Charge Injection (Q<sub>C</sub>) 図 8-10. Total Harmonic Distortion (THD) # 9 Function and Summary of Characteristics | Input In | NC to COM COM to NC | NO to COM COM to NO | | | |----------|-----------------------|-----------------------|--|--| | L | ON | OFF | | | | Н | OFF | ON | | | 表 9-1. Summary of Characteristics | 2x 9-1. Summary of Characteristics | | | | | | | | | |---------------------------------------------|----------------------------------------------------|--|--|--|--|--|--|--| | Configuration | 2:1 Multiplexer and<br>Demultiplexer<br>(2 × SPDT) | | | | | | | | | Number of channels | 2 | | | | | | | | | r <sub>on</sub> | 15 Ω | | | | | | | | | $\Delta r_{on}$ | 0.15 Ω | | | | | | | | | r <sub>on(flat)</sub> | 4 Ω | | | | | | | | | ton | 8.7 ns | | | | | | | | | t <sub>OFF</sub> | 6.8 ns | | | | | | | | | t <sub>BBM</sub> | 0.5 ns | | | | | | | | | Charge injection | 7 pC | | | | | | | | | Bandwidth | 220 MHz | | | | | | | | | OFF isolation | -65 dB at 10 MHz | | | | | | | | | Crosstalk | -66 dB at 10 MHz | | | | | | | | | Total harmonic distortion | 0.01% | | | | | | | | | I <sub>COM(off)</sub> /I <sub>NC(OFF)</sub> | ±1 μA | | | | | | | | | Package option | 10-pin DGS | | | | | | | | Product Folder Links: TS5A23157-Q1 ### 10 Detailed Description #### 10.1 Overview The TS5A23157-Q1 is a 2 channel 2:1 switch (SPDT). It has a wide operating supply of 1.8 V to 5.5 V that allows for use in a wide array of applications from sample and hold circuits to communication protocol switching such as I2C or UART. The device supports bidirectional analog and digital signals on the source (NCx and NOx) and drain (COMx) pins. #### 10.2 Functional Block Diagram 図 10-1. TS5A23157-Q1 Functional Block Diagram #### 10.3 Feature Description ### **Bidirectional Operation** The TS5A23157-Q1 conducts equally well from source (NCx and NOx) to drain (COMx) or from drain (COMx) to source (NCx and NOx). Each channel has similar characteristics in both directions and supports both analog and digital signals. #### 10.4 Device Functional Modes The digital control pins (IN1 and IN2) are the logic pins that control their respective common connections (COM1 and COM2) with both the normally closed pathways (NC1 and NC2) and the normally open pathways (NO1 and NO2). When either or both digital control pins (IN1 and IN2) are pulled low their respecitive common (COM1 and COM2) and normally closed (NC1 and NC2) pins are connected. When either or both digital control pins (IN1 and IN2) are pulled high their respective common (COM1 and COM2) and normally open (NO1 and NO2) pins are connected. The TS5A23157-Q1 can be operated without any external components except for the supply decoupling capacitors. Unused logic control pins (INx) should be tied to GND or VDD in order to ensure the device does not consume additional current as highlighted in Implications of Slow or Floating CMOS Inputs. Unused signal path inputs (NCx, NOx, and COMx) should be connected to GND. ## 11 Application and Implementation #### Note Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes, as well as validating and testing their design implementation to confirm system functionality. ## 11.1 Application Information Common applications that require the features of the TS5A23157-Q1 include multiplexing various protocols from a processor MCU such as I2C, UART, or standard GPIO signals. With the TS5A23157-Q1's wide operating supply range different variations of signal levels with GPIO, UART, and I2C can all be passed and the supply voltage can vary with the needs of the system designer. A typical UART application is shown in the Typical Application Section. #### 11.2 Typical Application 図 11-1. TS5A23157-Q1 Used in UART Application #### 11.3 Design Requirements For the typical application shown above - please use the following parameters shown below. 表 11-1. Design Parameters | PARAMETER | VALUE | |------------------------|----------------| | Supply Voltage | 3.3 V | | Input / Output Voltage | 0 V – 3.3 V | | Logic Input High | 2.31 V – 3.3 V | | Logic Input Low | 0 V – 0.99 V | Product Folder Links: TS5A23157-Q1 #### 11.4 Detailed Design Procedure The TS5A23157-Q1 can be operated without any external components except for the supply decoupling capacitors. To ensure known logic states at start up - use pull-down resistors, between 10 K $\Omega$ and 100 K $\Omega$ , on each control input (INx). All inputs signals passing through the switch must fall within the recommend operating conditions of the TS5A23157-Q1 including signal range and continuous current. For this design example, with a supply of 3.3 V, the signals can range from 0 V to 3.3 V when the device is powered. Due to the voltage range and bandwidth of the switch, it can support many applications such as I2C, UART, and GPIO switching. #### 11.5 Application Performance Plots Three important parameters when using the TS5A23157-Q1 in any communication protocol / GPIO switching application are the bandwidth of the switch as well as off isolation and cross talk. The below figure shows the typical bandwidth, off isolation, and cross talk versus frequency. When implementing this use case of the switch it is crucial to understand the AC error that other signals may create when using this device. 図 11-2. AC Parmeters for TS5A23157-Q1 (V+ = 3V) ## 12 Power Supply Recommendations The TS5A23157-Q1 operates across a wide supply range of 1.8 V to 5.5 V. Do not exceed the absolute maximum ratings because stresses beyond the listed ratings can cause permanent damage to the devices. Power-supply bypassing improves noise margin and prevents switching noise propagation from the VDD supply to other components. Good power-supply decoupling is important to achieve optimum performance. For improved supply noise immunity, use a supply decoupling capacitor ranging from 0.1 $\mu$ F to 10 $\mu$ F from VDD to ground. Place the bypass capacitors as close to the power supply pins of the device as possible using low-impedance connections. TI recommends using multi-layer ceramic chip capacitors (MLCCs) that offer low equivalent series resistance (ESR) and inductance (ESL) characteristics for power-supply decoupling purposes. For very sensitive systems, or for systems in harsh noise environments, avoiding the use of vias for connecting the capacitors to the device pins may offer superior noise immunity. The use of multiple vias in parallel lowers the overall inductance and is beneficial for connections to ground planes. ### 13 Layout #### 13.1 Layout Guidelines When a PCB trace turns a corner at a 90° angle, a reflection can occur. A reflection occurs primarily because of the change of width of the trace. At the apex of the turn, the trace width increases to 1.414 times the width. This increase upsets the transmission-line characteristics, especially the distributed capacitance and self–inductance of the trace which results in the reflection. Not all PCB traces can be straight and therefore some traces must turn corners. The figure below shows progressively better techniques of rounding corners. Only the last example (BEST) maintains constant trace width and minimizes reflections. 図 13-1. Trace Guidelines for TS5A23157-Q1 Route the high-speed signals using a minimum of vias and corners which reduces signal reflections and impedance changes. When a via must be used, increase the clearance size around it to minimize its capacitance. Each via introduces discontinuities in the signal's transmission line and increases the chance of picking up interference from the other layers of the board. Be careful when designing test points, throughhole pins are not recommended at high frequencies. Do not route high speed signal traces under or near crystals, oscillators, clock signal generators, switching regulators, mounting holes, magnetic devices or ICs that use or duplicate clock signals. Avoid stubs on the high-speed signals traces because they cause signal reflections. Route all high-speed signal traces over continuous GND planes, with no interruptions. Avoid crossing over antietch, commonly found with plane splits. When working with high frequencies, a printed circuit board with at least four layers is recommended; two signal layers separated by a ground and power layer as shown below. 図 13-2. Layer Stack Example for TS5A23157-Q1 device. Product Folder Links: TS5A23157-Q1 #### 13.2 Layout Example - Decouple the VDD pin with a 0.1 μF capacitor, placed as close to the pin as possible. - Make sure that the capacitor voltage rating is sufficient for the VDD supply. - High-speed switches require proper layout and design procedures for optimum performance. - · Keep the input lines as short as possible. - Use a solid ground plane to help reduce electromagnetic interference (EMI) noise pickup. 図 13-3. Layout Example of TS5A23157-Q1 ### 14 Device and Documentation Support ### 14.1 Receiving Notification of Documentation Updates To receive notification of documentation updates, navigate to the device product folder on ti.com. Click on *Subscribe to updates* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document. #### 14.2 サポート・リソース TI E2E<sup>™</sup> サポート・フォーラムは、エンジニアが検証済みの回答と設計に関するヒントをエキスパートから迅速かつ直接得ることができる場所です。既存の回答を検索したり、独自の質問をしたりすることで、設計で必要な支援を迅速に得ることができます。 リンクされているコンテンツは、該当する貢献者により、現状のまま提供されるものです。これらは TI の仕様を構成するものではなく、必ずしも TI の見解を反映したものではありません。TI の使用条件を参照してください。 #### 14.3 Trademarks TI E2E<sup>™</sup> is a trademark of Texas Instruments. すべての商標は、それぞれの所有者に帰属します。 #### 14.4 Electrostatic Discharge Caution This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage. ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications. #### 14.5 Glossary TI Glossary This glossary lists and explains terms, acronyms, and definitions. #### 15 Mechanical, Packaging, and Orderable Information The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation. #### 15.1 Ordering Information | T <sub>A</sub> | PACKAGE | | ORDERABLE PART NUMBER | TOP-SIDE MARKING | |----------------|------------------|---------------|-----------------------|------------------| | –40°C to 105°C | VSSOP 10 – (DGS) | Tape and reel | TS5A23157TDGSRQ1 | JBR | | –40°C to 125°C | VSSOP 10 – (DGS) | Tape and reel | TS5A23157QDGSRQ1 | SJC | Product Folder Links: TS5A23157-Q1 www.ti.com 22-Apr-2021 #### **PACKAGING INFORMATION** | Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan | Lead finish/<br>Ball material | MSL Peak Temp | Op Temp (°C) | Device Marking<br>(4/5) | Samples | |------------------|--------|--------------|--------------------|------|----------------|--------------|-------------------------------|---------------------|--------------|-------------------------|---------| | TS5A23157QDGSRQ1 | ACTIVE | VSSOP | DGS | 10 | 2500 | RoHS & Green | NIPDAU | Level-3-260C-168 HR | -40 to 125 | SJC | Samples | | TS5A23157TDGSRQ1 | ACTIVE | VSSOP | DGS | 10 | 2500 | RoHS & Green | NIPDAU | Level-3-260C-168 HR | -40 to 105 | JBR | Samples | (1) The marketing status values are defined as follows: **ACTIVE:** Product device recommended for new designs. LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect. NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design. PREVIEW: Device has been announced but is not in production. Samples may or may not be available. **OBSOLETE:** TI has discontinued the production of the device. (2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free". RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption. Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement. - (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature. - (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device. - (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device. - (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width. **Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. # **PACKAGE OPTION ADDENDUM** www.ti.com 22-Apr-2021 #### OTHER QUALIFIED VERSIONS OF TS5A23157-Q1: ● Catalog : TS5A23157 NOTE: Qualified Version Definitions: • Catalog - TI's standard catalog product # PACKAGE MATERIALS INFORMATION www.ti.com 22-Apr-2021 ## TAPE AND REEL INFORMATION | | Dimension designed to accommodate the component width | |----|-----------------------------------------------------------| | B0 | Dimension designed to accommodate the component length | | K0 | Dimension designed to accommodate the component thickness | | W | Overall width of the carrier tape | | P1 | Pitch between successive cavity centers | #### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE #### \*All dimensions are nominal | Device | Package<br>Type | Package<br>Drawing | | SPQ | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant | |------------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------| | TS5A23157QDGSRQ1 | VSSOP | DGS | 10 | 2500 | 330.0 | 12.4 | 5.3 | 3.4 | 1.4 | 8.0 | 12.0 | Q1 | | TS5A23157TDGSRQ1 | VSSOP | DGS | 10 | 2500 | 330.0 | 12.4 | 5.3 | 3.4 | 1.4 | 8.0 | 12.0 | Q1 | www.ti.com 22-Apr-2021 \*All dimensions are nominal | Device | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) | |------------------|--------------|-----------------|------|------|-------------|------------|-------------| | TS5A23157QDGSRQ1 | VSSOP | DGS | 10 | 2500 | 346.0 | 346.0 | 29.0 | | TS5A23157TDGSRQ1 | VSSOP | DGS | 10 | 2500 | 346.0 | 346.0 | 29.0 | SMALL OUTLINE PACKAGE #### NOTES: - 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not - exceed 0.15 mm per side. - 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side. - 5. Reference JEDEC registration MO-187, variation BA. SMALL OUTLINE PACKAGE NOTES: (continued) 6. Publication IPC-7351 may have alternate designs. 7. Solder mask tolerances between and around signal pads can vary based on board fabrication site. SMALL OUTLINE PACKAGE NOTES: (continued) - 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. - 9. Board assembly site may have different recommendations for stencil design. ## 重要なお知らせと免責事項 TI は、技術データと信頼性データ (データシートを含みます)、設計リソース (リファレンス・デザインを含みます)、アプリケーションや設計に関する各種アドバイス、Web ツール、安全性情報、その他のリソースを、欠陥が存在する可能性のある「現状のまま」提供しており、商品性および特定目的に対する適合性の黙示保証、第三者の知的財産権の非侵害保証を含むいかなる保証も、明示的または黙示的にかかわらず拒否します。 これらのリソースは、TI 製品を使用する設計の経験を積んだ開発者への提供を意図したものです。(1) お客様のアプリケーションに適した TI 製品の選定、(2) お客様のアプリケーションの設計、検証、試験、(3) お客様のアプリケーションが適用される各種規格や、その他のあらゆる安全性、セキュリティ、またはその他の要件を満たしていることを確実にする責任を、お客様のみが単独で負うものとします。上記の各種リソースは、予告なく変更される可能性があります。これらのリソースは、リソースで説明されている TI 製品を使用するアプリケーションの開発の目的でのみ、TI はその使用をお客様に許諾します。これらのリソースに関して、他の目的で複製することや掲載することは禁止されています。TI や第三者の知的財産権のライセンスが付与されている訳ではありません。お客様は、これらのリソースを自身で使用した結果発生するあらゆる申し立て、損害、費用、損失、責任について、TI およびその代理人を完全に補償するものとし、TI は一切の責任を拒否します。 TIの製品は、TIの販売約款 (https://www.tij.co.jp/ja-jp/legal/terms-of-sale.html)、または ti.com やかかる TI 製品の関連資料などのいずれかを通じて提供する適用可能な条項の下で提供されています。TI がこれらのリソースを提供することは、適用される TI の保証または他の保証の放棄の拡大や変更を意味するものではありません。 日本語版 日本テキサス・インスツルメンツ合同会社 Copyright © 2021, Texas Instruments Incorporated