# UCC12050 高効率、低 EMI、5kV<sub>RMS</sub> Reinforced 絶縁 DC-DC モジュール # 1 特長 - 最適化された内蔵トランス・テクノロジーを採用した高 効率 DC-DC モジュール - 入力電圧範囲:4.5V~5.5V - 出力電圧 (選択可能):5.4V、5.0V、3.7V、3.3V - 出力電力:500mW - ピーク効率:60% - ライン・レギュレーション (標準値):1% - ロード・レギュレーション (標準値):1.5% - フェライト・ビーズを使用せずに、2 層 PCB で CISPR32 Class B EMI 制限値に適合 - スペクトラム拡散変調 (SSM) - 堅牢な絶縁バリア: - 絶縁定格: 5 kV<sub>RMS</sub> サージ耐性: 10 kV<sub>PK</sub> 動作電圧: 1.2 kV<sub>RMS</sub> - CMTI (標準値):±100V/ns - 短絡からの回復 - サーマル・シャットダウン - 沿面距離と空間距離が 8mm を超える 16 ピンの幅広 SOIC パッケージ - 拡張温度範囲:-40℃~125℃ - 安全関連認証: - DIN V VDE V 0884-11:2017-01 に準拠した強化 絶縁耐圧:7071V<sub>PK</sub> - UL 1577 に準拠した絶縁耐圧:5000V<sub>RMS</sub> (1分 - IEC 60950-1、IEC 62368-1、IEC 60601-1 最終 機器規格による UL 認定 - GB4943.1-2011 による CQC 認証 # 2 アプリケーションと実装 - オンボード・チャージャ - バッテリ・マネージメント・システム - トラクション・インバータ - HEV/EV 用 DC/DC コンバータ ## 3 概要 UCC12050 は、5kV<sub>RMS</sub> の reinforced 絶縁を備えた DC/DC コンバータであり、適切にレギュレートされた出力 電圧のバイアス電源を必要とする絶縁回路に、高効率の 絶縁電力を供給するよう設計されています。このデバイス は、独自のアーキテクチャによってトランスと DC/DC コント ローラを統合しており、500mW (標準値) の絶縁電力を高 効率かつ低 EMI で供給できます。 UCC12050 は、システムの堅牢性を向上させるための保 護機能を内蔵しています。このデバイスはイネーブル・ピ ン、同期機能、5V または 3.3V 安定化出力選択機能 (へ ッドルームを選択可能)も備えています。 UCC12050 は、 高さ 2.65mm (標準値) の幅広 SOIC パッケージで供給さ れる薄型の小型ソリューションです。 #### 制具情報(1) | AT EI HAS | | | | | | |-----------|---------------|------------------|--|--|--| | 部品番号 | パッケージ | 本体サイズ (公称) | | | | | UCC12050 | DVE SOIC (16) | 10.30mm × 7.50mm | | | | 利用可能なすべてのパッケージについては、このデータシートの 末尾にある注文情報を参照してください。 代表的な効率と負荷との関係 # **Table of Contents** | 1 特長 | 1 | 7.2 Functional Block Diagram | 14 | |----------------------------------------|----|-----------------------------------------|----| | 2 アプリケーションと実装 | | 7.3 Feature Description | 14 | | 3 概要 | | 7.4 Device Functional Modes | 16 | | 4 Revision History | | 8 Application and Implementation | 17 | | 5 Pin Configuration and Functions | | 8.1 Application Information | 17 | | 6 Specifications | | 8.2 Typical Application | | | 6.1 Absolute Maximum Ratings | | 9 Power Supply Recommendations | 23 | | 6.2 ESD Ratings | | 10 Layout | 23 | | 6.3 Recommended Operating Conditions | | 10.1 Layout Guidelines | | | 6.4 Thermal Information | | 10.2 Layout Example | 24 | | 6.5 Power Ratings | | 11 Device and Documentation Support | 25 | | 6.6 Insulation Specifications | | 11.1 Device Support | 25 | | 6.7 Safety-Related Certifications | | 11.2 Documentation Support | | | 6.8 Safety Limiting Values | | 11.3ドキュメントの更新通知を受け取る方法 | 25 | | 6.9 Electrical Characteristics | | <b>11.4</b> サポート・リソース | 25 | | 6.10 Switching Characteristics | | 11.5 Trademarks | | | 6.11 Insulation Characteristics Curves | | 11.6 静電気放電に関する注意事項 | | | 6.12 Typical Characteristics | | 11.7 用語集 | | | 7 Detailed Description | | 12 Mechanical and Packaging Information | | | 7.1 Overview | 14 | 12 moonamour and r ackaging information | 20 | | | | | | # **4 Revision History** 資料番号末尾の英字は改訂を表しています。その改訂履歴は英語版に準じています。 | Changes from Revision C (April 2020) to Revision D (February 2021) | Page | |----------------------------------------------------------------------|------| | • ドキュメント全体を通してテキストを更新 | | | <ul><li>ドキュメント全体を通してテキストを更新</li><li>Updated ESD values</li></ul> | 4 | | Updated thermal footnote description | 4 | | Updated voltage isolation specs per DIN V VDE V 0884-11:2017-01 | | | Added certification numbers | | | Updated Switching Characteristics (non-sync) | 8 | | Added Section number included | 16 | | Changes from Revision B (December 2019) to Revision C (April 2020) | Page | | <ul><li>ドキュメント全体を通してテキストを更新</li></ul> | | | Added footnote to Insulation Speficications table | | | Removed Pout_max as a Loading parameter. Removed Pout_max from graph | | # **5 Pin Configuration and Functions** # **DVE Package 16-Pin SOIC Top View** 表 5-1. Pin Functions | PIN | | TYPE (1) | DESCRIPTION | | | |----------|-----|----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | NAME | NO. | ITPE | DESCRIPTION | | | | EN | 1 | I | Enable pin. Forcing EN low disables the device. Pull high to enable normal device functionality. | | | | GNDP | 2 | Р | ver ground return connection for VINP. | | | | GNDS | 9 | . Р | Connect to GNDS plane on printed circuit board. Do not use as only ground connection for | | | | GNDS | 16 | <b>1</b> | VISO. Ensure pin 15 is connected to circuit ground. | | | | GNDS | 15 | Р | condary side ground return connection for VISO. Connect bypass capacitor from VISO to pin. | | | | | 6 | | | | | | | 7 | _ | Pins internally connected together. No other electrical connection. Pins belong to primary-side voltage domain. Connect to GNDP on printed circuit board. | | | | NC | 8 | | oldo foliago dollialis. Collisot to Civiza oli printed circuit bourd. | | | | INC | 10 | | No internal connection. Pin belongs to isolated voltage domain. Connect to GNDS on prin circuit board. | | | | | 11 | _ | | | | | | 12 | | | | | | SYNC | 4 | I | Synchronous clock input pin. Provide a clock signal to synchronize multiple devices or connect to GNDP for standalone operation using the internal oscillator. If the SYNC pin is left open make sure to it separate it from any switching noise to avoid false clock coupling. | | | | SYNC_OK | 5 | 0 | Active-low, open-drain diagnostic output. Pin is asserted LOW if there is no external SYNC clock or one that is outside of the operating range is detected. In this state, the external clock is ignored and the DC/DC converter is clocked by the internal oscillator. The pin is in high-impedance if a clock is applied on SYNC. | | | | SEL 13 I | | I | $V_{ISO}$ selection pin. $V_{ISO}$ setpoint is 5.0 V when SEL is shorted to $V_{ISO}$ , 5.4 V when SEL is connected to $V_{ISO}$ through a 100-k $\Omega$ resistor, 3.3 V when SEL is shorted to GNDS, and 3.7 when SEL is connected to GNDS through a 100-k $\Omega$ resistor. For more information see the $222 \times 2.4$ section. | | | | VINP | 3 | Р | Primary side input supply voltage pin. A 10-µF ceramic capacitor to GNDP on pin 2, placed close to the device pins, is required. | | | | VISO | 14 | Р | Isolated supply voltage pin. A 10-µF ceramic capacitor to GNDS on pin 15, placed clos the device pins, is required. See セクション 8.2.2.1 section. | | | <sup>(1)</sup> P = Power, G = Ground, I = Input, O = Output ## **6 Specifications** # **6.1 Absolute Maximum Ratings** over operating free-air temperature range (unless otherwise noted)(1) | | MIN | MAX | UNIT | |--------------------------------------------------------------------|------|----------------------|------| | VINP to GNDP | -0.3 | 6.0 | V | | EN, SYNC, SYNC_OK, to GNDP | -0.3 | VINP + 0.3,<br>≤ 6.0 | V | | VISO to GNDS | -0.3 | 6.0 | V | | SEL to GNDS | -0.3 | VISO + 0.3,<br>≤ 6.0 | V | | $V_{ISO}$ output power at $T_a = 25^{\circ}C$ , $P_{OUT\_MAX}$ (2) | | 675 | mW | | Operating junction temperature range, T <sub>J</sub> | -40 | 150 | °C | | Storage temperature, T <sub>stg</sub> | -65 | 150 | °C | <sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. (2) See the セクション 7.3.3 section for maximum rated values across temperature and V<sub>INP</sub> conditions for each different V<sub>ISO</sub> output mode. ## 6.2 ESD Ratings | | | | VALUE | UNIT | |--------|-------------------------|--------------------------------------------------------------------------------|-------|------| | V | Electrostatic discharge | Human-body model (HBM), per ANSI/ESDA/JEDEC JS-001 <sup>(1)</sup> | ±3000 | V | | V(ESD) | | Charged-device model (CDM), per JEDEC specification JESD22-C101 <sup>(2)</sup> | ±1000 | | <sup>1)</sup> JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process. # **6.3 Recommended Operating Conditions** over operating free-air temperature range (unless otherwise noted) | | | MIN | NOM | MAX | UNIT | |----------------------|-----------------------------------------------------------|------|------|------|------| | V <sub>INP</sub> | Primary side supply voltage | 4.5 | 5.0 | 5.5 | V | | V <sub>EN</sub> | EN pin input voltage | 0 | | 5.5 | V | | V <sub>SYNC</sub> | SYNC pin input voltage | 0 | | 5.5 | V | | V <sub>SYNC-OK</sub> | SYNC_OK pen drain pin voltage | 0 | | 5.5 | V | | V <sub>ISO</sub> | Isolated power supply voltage | 0 | | 5.7 | V | | V <sub>SEL</sub> | Input voltage | 0 | | 5.7 | V | | f <sub>SYNC</sub> | External DC/DC converter synchronization signal frequency | 14.4 | 16.0 | 17.6 | MHz | | P <sub>VISO</sub> | $V_{\rm ISO}$ output power at $T_a = 25^{\circ}C^{(1)}$ | | | 500 | mW | | Ta | Ambient temperature | -40 | | 125 | °C | | T <sub>J</sub> | Junction temperature | -40 | | 150 | °C | (1) See the セクション 7.3.3 section for maximum rated values across temperature and V<sub>INP</sub> conditions for each different V<sub>ISO</sub> output mode. #### 6.4 Thermal Information | | | UCC12050 | | |-----------------------|----------------------------------------------|------------|------| | | THERMAL METRIC <sup>(1)</sup> | DVE (SOIC) | UNIT | | | | 16 PINS | | | $R_{\theta JA}$ | Junction-to-ambient thermal resistance | 63.8 | °C/W | | R <sub>0JC(top)</sub> | Junction-to-case (top) thermal resistance | 21.4 | °C/W | | $R_{\theta JB}$ | Junction-to-board thermal resistance | 38.5 | °C/W | | ΨЈТ | Junction-to-top characterization parameter | 10.2 | °C/W | | ΨЈВ | Junction-to-board characterization parameter | 37.2 | °C/W | Submit Document Feedback Copyright © 2023 Texas Instruments Incorporated <sup>(2)</sup> JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process. # **6.4 Thermal Information (continued)** | | | UCC12050 | | |------------------------|----------------------------------------------|----------|------| | | THERMAL METRIC <sup>(1)</sup> | | UNIT | | | | 16 PINS | | | R <sub>0</sub> JC(bot) | Junction-to-case (bottom) thermal resistance | _ | °C/W | 1) The value of R <sub>θ,JA</sub> given in this table is only valid for comparison with other packages and can not be used for design purposes. This value was calculated in accordance with JESD 51-7, and simulated on a 4-layer JEDEC board when P<sub>DP</sub> = 129 mW, P<sub>DS</sub> = 142 mW and P<sub>DT</sub> = 129 mW. The board temperature is taken from Pin 12. For more information about traditional and new thermal metrics, see the *Semiconductor and IC Package Thermal Metrics* application report. ## 6.5 Power Ratings $V_{INP}$ = 5.0V, $C_{INP}$ = $C_{OUT}$ = 10 uF, $T_J$ = 150°C, Internal Clock mode | | PARAMETER | TEST CONDITIONS | VALUE | UNIT | |-----------------|-------------------------------------------------|--------------------------------------------------------------------------------|-------|------| | P <sub>D</sub> | Power dissipation | | 460 | mW | | P <sub>DP</sub> | Power dissipation by driver side (primary) | SEL connected to GNDS (3.3-V V <sub>ISO</sub> output mode), I <sub>ISO</sub> = | 148 | mW | | P <sub>DS</sub> | Power dissipation by rectifier side (secondary) | 135 mA | 164 | mW | | P <sub>DT</sub> | Power dissipation by transformer | | 148 | mW | # 6.6 Insulation Specifications | | PARAMETER | TEST CONDITIONS | VALUE | UNIT | |-------------------|------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------|------------------| | GENERA | AL . | | | | | CLR | External clearance <sup>(1)</sup> | Shortest terminal-to-terminal distance through air | > 8 | mm | | CPG | External creepage <sup>(1)</sup> | Shortest terminal-to-terminal distance across the package surface | > 8 | mm | | DTI | Distance through the insulation | Minimum internal gap (internal clearance) | > 120 | μm | | CTI | Comparative tracking index | DIN EN 60112 (VDE 0303-11); IEC 60112 | > 600 | V | | | Material group | According to IEC 60664-1 | 1 | | | | | Rated mains voltage ≤ 300 V <sub>RMS</sub> | I-IV | | | | Overvoltage Category | Rated mains voltage ≤ 600 V <sub>RMS</sub> | I-IV | | | | | Rated mains voltage ≤ 1000 V <sub>RMS</sub> | 1-111 | | | DIN V VI | DE V 0884-11:2017-01 <sup>(2)</sup> | | | ' | | V <sub>IORM</sub> | Maximum repetitive peak isolation voltage | AC voltage (bipolar) | 1697 | V <sub>PK</sub> | | V <sub>IOWM</sub> | Maximum working isolation voltage | AC voltage (sine wave) Time dependent dielectric breakdown (TDDB) test | 1200 | V <sub>RMS</sub> | | | | DC voltage | 1697 | V <sub>DC</sub> | | V <sub>IOTM</sub> | Maximum transient isolation voltage | $V_{TEST} = V_{IOTM}$ , t = 60s (qualification);<br>$V_{TEST} = 1.2 \times V_{IOTM}$ , t = 1s (100% production) | 7071 | V <sub>PK</sub> | | V <sub>IOSM</sub> | Maximum surge isolation voltage <sup>(3)</sup> | Test method per IEC 62368-1, 1.2/50 µs waveform,<br>V <sub>TEST</sub> = 1.6 × V <sub>IOSM</sub> = 10000 V <sub>PK</sub> (qualification) | 6250 | V <sub>PK</sub> | | | | Method a: After I/O safety test subgroup 2/3, $V_{ini} = V_{IOTM}, t_{ini} = 60 \text{ s};$ $V_{pd(m)} = 1.2 \times V_{IORM} = 1696 \text{ V}_{PK}, t_m = 10 \text{ s}$ | ≤ 5 | | | q <sub>pd</sub> | Apparent charge <sup>(4)</sup> | Method a: After environmental tests subgroup 1, $V_{ini} = V_{IOTM}, t_{ini} = 60 \text{ s};$ $V_{pd(m)} = 1.6 \times V_{IORM} = 2262 \text{ V}_{PK}, t_m = 10 \text{ s}$ | ≤ 5 | pC | | | | Method b1: At routine test (100% production) and preconditioning (type test) $V_{ini} = 1.2 \times V_{IOTM}, t_{ini} = 1 \text{ s}; \\ V_{pd(m)} = 1.875 \times V_{IORM} = 2651 \text{ V}_{PK}, t_m = 1 \text{ s}$ | ≤ 5 | | | C <sub>IO</sub> | Barrier capacitance, input to output <sup>(5)</sup> | V <sub>IO</sub> = 0.4 sin (2πft), f = 1 MHz | ~3.5 | pF | | | | V <sub>IO</sub> = 500 V, T <sub>A</sub> = 25°C | > 10 <sup>12</sup> | | | $R_{IO}$ | Isolation resistance, input to output <sup>(5)</sup> | V <sub>IO</sub> = 500 V, 100°C ≤ T <sub>A</sub> ≤ 125°C | > 10 <sup>11</sup> | Ω | | | | V <sub>IO</sub> = 500 V at T <sub>S</sub> = 150°C | > 10 <sup>9</sup> | | | | Pollution degree | | 2 | | | | Climatic category | | 40/125/21 | | #### 6.6 Insulation Specifications (continued) | | PARAMETER | TEST CONDITIONS | VALUE | UNIT | |------------------|-----------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|------------------| | UL 1577 | | | | | | V <sub>ISO</sub> | | $\begin{aligned} &V_{TEST} = V_{ISO} = 5000 \ V_{RMS}, \ t = 60 \ s \ (qualification); \ V_{TEST} = \\ &1.2 \times V_{ISO} = 6000 \ V_{RMS}, \ t = 1 \ s \ (100\% \ production) \end{aligned}$ | 5000 | V <sub>RMS</sub> | - (1) Creepage and clearance requirements should be applied according to the specific equipment isolation standards of an application. Care should be taken to maintain the creepage and clearance distance of a board design to ensure that the mounting pads of the isolator on the printed-circuit board do not reduce this distance. Creepage and clearance on a printed-circuit board become equal in certain cases. Techniques such as inserting grooves and/or ribs on a printed circuit board are used to help increase these specifications - (2) This coupler is suitable for *safe electrical insulation* only within the maximum operating ratings. Compliance with the safety ratings shall be ensured by means of suitable protective circuits. - (3) Testing is carried out in air or oil to determine the intrinsic surge immunity of the isolation barrier. - (4) Apparent charge is electrical discharge caused by a partial discharge (pd). - (5) All pins on each side of the barrier tied together creating a two-terminal device #### 6.7 Safety-Related Certifications | VDE | | UL | | CQC | |---------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------|----------------------------------------------------------------------------------------------| | Certified according to DIN V<br>VDE V 0884-11:2017- 01 | Certified according to IEC 60601-1 | Certified according to IEC 60950-1 and IEC 62368- 1 | Recognized under UL 1577 Component Recognition Program | Certified according to GB4943.1-2011 | | Reinforced insulation Maximum transient isolation voltage, 7071 VPK; Maximum repetitive peak isolation voltage, 1697 VPK; Maximum surge isolation voltage, 6250 VPK | Reinforced insulation per<br>AAMI ES 60601-1:2005/<br>(R)2012 and A1:2012,<br>C1:2009/(R)2012 and<br>A2:2010/(R)2012 CSA<br>C22.2 No. 60601-1:2014<br>IEC 60601-1:2012, 2<br>MOPP (Means of Patient<br>Protection), 250 VRMS<br>maximum working voltage | Reinforced insulation per UL<br>60950-1-07+A1+A2, IEC<br>60950-1 2nd Ed.+A1+A2,<br>UL 62368-1- 14 and IEC<br>62368-1 2nd Ed., 1200<br>VRMS maximum working<br>voltage (pollution degree 1,<br>material group I | Single protection, 5000 VRMS | Reinforced insulation, Altitude ≤ 5000 m, Tropical Climate, 700 VRMS maximum working voltage | | Certificate number: 40040142 | Certificate number:<br>US-36773-A1-UL | Certificate number:<br>US-36706-UL, US-36707-UL | File number: E181974 | Certificate number:<br>CQC20001273822 | #### 6.8 Safety Limiting Values Safety limiting intends to minimize potential damage to the isolation barrier upon failure of input or output circuitry. | | | Trage to the location barrier aport failure of input of output | | | |----------------|-----------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------|------|------| | | PARAMETER | TEST CONDITIONS | MAX | UNIT | | | Safety input current (1) R <sub>0JA</sub> = 63.8°C/W, V <sub>I</sub> = 5.5 V, T <sub>J</sub> = 150°C, T <sub>A</sub> = 25°C | | 356 | mA | | Is | Salety input current V | $R_{\theta JA} = 63.8^{\circ}C/W, V_{I} = 4.5 \text{ V}, T_{J} = 150^{\circ}C, T_{A} = 25^{\circ}C$ | 435 | ША | | Ps | Safety input power | R <sub>θJA</sub> = 63.8°C/W, T <sub>J</sub> = 150°C, T <sub>A</sub> = 25°C | 1960 | mW | | T <sub>S</sub> | Safety temperature (1) | | 150 | °C | (1) The maximum safety temperature, $T_S$ , has the same value as the maximum junction temperature, $T_J$ , specified for the device. The $I_S$ and $P_S$ parameters represent the safety current and safety power respectively. The maximum limits of $I_S$ and $P_S$ should not be exceeded. These limits vary with the ambient temperature, $T_A$ . The junction-to-air thermal resistance, $R_{\theta JA}$ , in the Thermal Information table is that of a device installed on a high-K test board for leaded surface-mount packages. Use these equations to calculate the value for each parameter: $T_J = T_A + R_{\theta JA} \times P$ , where P is the power dissipated in the device. $T_{J(max)} = T_S = T_A + R_{\theta JA} \times P_S$ , where $T_{J(max)}$ is the maximum allowed junction temperature. $P_S = I_S \times V_I$ , where $V_I$ is the maximum input voltage. Submit Document Feedback Copyright © 2023 Texas Instruments Incorporated #### 6.9 Electrical Characteristics Over operating temperature range ( $T_J$ = -40°C to 150°C), $V_{INP}$ = 4.5V to 5.5V, $C_{INP}$ = $C_{OUT}$ = 10 $\mu$ F, SEL connected to $V_{ISO}$ , internal clock mode, unless otherwise noted. All typical values at $T_J$ = 25°C and $V_{INP}$ = 5.0V. | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |--------------------------|--------------------------------------------------------|-------------------------------------------------------------------------------------------------------------|-----|------|-----|------| | INPUT SUPP | PLY | | | | | | | I <sub>VINQ</sub> | VINP quiescent current, disabled | EN=LOW | | | 100 | uA | | | | EN=HI; SEL shorted to VISO (5.0V output) | | 50 | | | | | \mu_10 | EN=HI; SEL 100kΩ to VISO (5.4V output) | | 45 | | | | I <sub>VINO</sub> | VINP operating current, no load | EN=HI; SEL shorted to GNDS (3.3V output) | | 90 | | mA | | | | EN=HI; SEL 100kΩ to GNDS (3.7V output) | | 80 | | | | I <sub>VIN_SC</sub> | DC current from VINP supplyunder short circuit on VISO | VISO short to GNDS | | 245 | | mA | | $V_{UVPR}$ | VINP under-voltage lockout rising threshold | | | 4.2 | | V | | $V_{UVPF}$ | VINP under-voltage lockout falling threshold | | | 3.7 | | V | | $V_{\text{UVPH}}$ | VINP under-voltage lockout hysteresis | | | 0.5 | | V | | EN, SYNC IN | IPUT PINS | | | | | | | $V_{IR}$ | Input voltage threshold, logic HIGH | Rising edge | | | 2.2 | V | | $V_{IF}$ | Input voltage threshold, logic LOW | Falling edge | 8.0 | | | V | | I <sub>EN</sub> | Enable Pin Input Current | V <sub>EN</sub> = 5.0 V | | 5 | 10 | uA | | I <sub>SYNC</sub> | SYNC Pin Input Current | V <sub>SYNC</sub> = 5.0 V | | 0.02 | 1 | uA | | SYNC_OK P | IN | | | | | | | V <sub>OL</sub> | SYNC_OK output low voltage | I <sub>SYNC_OK</sub> = - 2 mA | | 0.15 | | V | | I <sub>LKG_SYNC_OK</sub> | SYNC_OK pin leakage current | V <sub>SYNC_OK</sub> = 5.0 V | | | 1 | uA | | DC/DC CON | VERTER | 1 | | | | | | | | SEL shorted to VISO (5.0V output); I <sub>ISO</sub> = 55 mA <sup>(2)</sup> | 4.7 | 5 | 5.3 | V | | $V_{ISO}$ | Isolated supply output voltage | SEL 100kΩ to VISO (5.4 V output); $I_{ISO}$ = 45 mA <sup>(2)</sup> | 5.1 | 5.4 | 5.7 | V | | VISO | isolated supply output voltage | SEL shorted to GNDS (3.3V output); $I_{\rm ISO}$ = 100 mA $^{(2)}$ | 3.1 | 3.3 | 3.5 | V | | | | SEL 100kΩ to GNDS (3.7 V output); $I_{ISO}$ = 90 mA <sup>(2)</sup> | 3.5 | 3.7 | 3.9 | V | | | | 20-MHz bandwidth, CLOAD = 10 uF 0.1 uF, SEL shorted to VISO (5.0V output); I <sub>ISO</sub> = 100 mA | | 50 | | mV | | V | Voltage ripple on isolated supply | 20-MHz bandwidth, CLOAD = 10 uF 0.1 uF, SEL 100kΩ to VISO (5.4V output); I <sub>ISO</sub> = 90 mA | | 50 | | mV | | V <sub>ISO(RIP)</sub> | output (pk-pk) | 20-MHz bandwidth, CLOAD = 10 uF 0.1 uF, SEL shorted to GNDS (3.3V output); I <sub>ISO</sub> = 145 mA | | 50 | | mV | | | | 20-MHz bandwidth, CLOAD = 10 uF 0.1 uF, SEL shorted to GNDS (3.7V output); I <sub>ISO</sub> = 130 mA | | 50 | | mV | | V <sub>ISO(LINE)</sub> | V <sub>ISO</sub> DC line regulation | SEL shorted to VISO (5.0 V output); I <sub>ISO</sub> = 50 mA, VINP = 4.5 V to 5.5 V | | 1% | | | | - IOO(LINE) | -100 - 5 : 58010001 | SEL shorted to GNDS (3.3 V output); I <sub>ISO</sub> = 75 mA, VINP = 4.5 V to 5.5 V | | 1% | | | ## 6.9 Electrical Characteristics (continued) Over operating temperature range (T $_J$ = -40°C to 150°C), $V_{INP}$ = 4.5V to 5.5V, $C_{INP}$ = $C_{OUT}$ = 10 $\mu$ F, SEL connected to $V_{ISO}$ , internal clock mode, unless otherwise noted. All typical values at $T_J$ = 25°C and $V_{INP}$ = 5.0V. | | PARAMETER | TEST CONDITIONS | MIN TYP | MAX | UNIT | |------------------------|-------------------------------------------------------|---------------------------------------------------------------------------------------|---------|-----|------| | V | V <sub>ISO</sub> DC load regulation | SEL shorted to VISO (5.0 V output); I <sub>ISO</sub> = 0 to 100 mA | 1.5% | | | | V <sub>ISO(LOAD)</sub> | V <sub>ISO</sub> DC load regulation | SEL shorted to GNDS (3.3 V output); I <sub>ISO</sub> = 0 to 145 mA | 1.5% | | | | EFF | | SEL shorted to VISO (5.0 V output); I <sub>ISO</sub> = 100 mA | 60% | | | | | Efficiency at maximum recommended load <sup>(1)</sup> | SEL 100k $\Omega$ to VISO (5.4V output); I <sub>ISO</sub> = 90 mA | 60% | | | | | | SEL shorted to GNDS (3.3V output); I <sub>ISO</sub> = 145 mA | 50% | | | | | | SEL 100k $\Omega$ to GNDS (3.7V output); I <sub>ISO</sub> = 130 mA | 53% | | | | + | VISO rise time, 10% - 90% | EN = change from LO to HI, SEL shorted to VISO (5.0V output); I <sub>ISO</sub> = 1 mA | 750 | | μs | | <sup>t</sup> RISE | VISO lise time, 10% - 90% | EN = change from LO to HI, SEL 100kΩ to GNDS (3.3V output); $I_{ISO}$ = 1 mA | 300 | | μs | | THERMAL SH | UTDOWN | | | | | | TSD <sub>THR</sub> | Thermal shutdown threshold | Junction Temperature, Rising | 165 | | °C | | TSD <sub>HYST</sub> | Thermal shutdown hysteresis | Junction Temperature, Falling | 27 | | °C | <sup>(1)</sup> Efficiency calculation: EFF = $(V_{ISO} \times I_{ISO}) / (V_{INP} \times I_{INP})$ # 6.10 Switching Characteristics Over operating temperature range (T<sub>J</sub> = $-40^{\circ}$ C to $150^{\circ}$ C), V<sub>INP</sub> = 4.5V to 5.5V, C<sub>INP</sub> = C<sub>OUT</sub> = $10~\mu$ F, SEL connected to V<sub>ISO</sub>, internal clock mode, unless otherwise noted. All typical values at T<sub>J</sub> = $25^{\circ}$ C and V<sub>INP</sub> = 5.0V. | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |---------------------|---------------------------------------|---------------------------------------------------------|-----|-----|-----|------| | f <sub>SW_INT</sub> | DC/DC Converter Clock | Internal clock mode | 7.2 | 8 | 8.8 | MHz | | CMTI | Static common-mode transient immunity | Slew Rate of GNDP versus GNDS, V <sub>CM</sub> = 1000 V | | 100 | | V/ns | Submit Document Feedback Copyright © 2023 Texas Instruments Incorporated <sup>(2)</sup> See the セクション 7.3.3 section for discussion of V<sub>ISO</sub> regulation across load and temperature conditions for all output voltage settings. ### **6.11 Insulation Characteristics Curves** 図 6-2. Thermal Derating Curve for Safety Limiting Current per VDE 図 6-3. Thermal Derating Curve for Safety Limiting Power per VDE ## 6.12 Typical Characteristics # 6.12 Typical Characteristics (continued) # **6.12 Typical Characteristics (continued)** # **6.12 Typical Characteristics (continued)** ## 7 Detailed Description #### 7.1 Overview The UCC12050 device integrates a high-efficiency, low-emissions isolated DC/DC converter. This approach provides typically 500 mW of clean, steady power across a 5000 V<sub>RMS</sub> reinforced isolation barrier. The integrated DC/DC converter uses switched mode operation and proprietary circuit techniques to reduce power losses and boost efficiency. Specialized control mechanisms, clocking schemes, and the use of an on-chip transformer provide high efficiency and low radiated emissions. The VINP supply is provided to the primary power controller that switches the power stage connected to the integrated transformer. Power is transferred to the secondary side, rectified, and regulated to a level set by the SEL pin condition. A fast feedback control loop monitors VISO and the output load, and ensures low overshoots and undershoots during load transients. Undervoltage lockout (UVLO) with hysteresis is integrated on the VINP supply, which ensures robust system performance under noisy conditions. UCC12050 is suitable for applications that have limited board space and require more integration. These devices are also suitable for very-high voltage applications, where power transformers meeting the required isolation specifications are bulky and expensive. #### 7.2 Functional Block Diagram ### 7.3 Feature Description ### 7.3.1 Enable and Disable Forcing EN low disables the device, which greatly reduces the VINP power consumption. Pull the EN pin high to enable normal device functionality. The EN pin has a weak internal pull-down resistor, so the device floats to the disable state if the pin is left open. ### 7.3.2 UVLO, Power-Up, and Power-Down Behavior The UCC12050 has an undervoltage lockout (UVLO) on the VINP power supply. Upon power-up, while the VINP voltage is below the threshold voltage $V_{UVPR}$ , the primary side transformer driver is disabled, and VISO output is off. The output powers up once the threshold is met. Likewise, if VINP falls below $V_{UVPF}$ , the converter is disabled and there is no output at VISO. Both UVLO threshold voltages have hysteresis to avoid chattering. Submit Document Feedback Copyright © 2023 Texas Instruments Incorporated #### 7.3.3 V<sub>ISO</sub> Load Recommended Operating Area $\boxtimes$ 7-1 depicts the device V<sub>ISO</sub> regulation behavior across the output load range, including when the output is overloaded. For proper device operation, ensure that the device VISO output load does not exceed the maximum output current (I<sub>OUT\_MAX</sub>). The value for I<sub>OUT\_MAX</sub> over different temperature and V<sub>INP</sub> conditions are shown from $\boxtimes$ 6-8 to $\boxtimes$ 6-11. The following protection mechanisms will be engaged if the UCC12050 is loaded beyond the recommended operating area: - The device limits the maximum output power. If a load exceeding I<sub>OUT\_MAX</sub> is applied, V<sub>ISO</sub> drops accordingly to meet the maximum power limit. - If V<sub>ISO</sub> drops below nominal 3.8 V while operating in the constant power limit region, the over-power fold-back feature will switch the power converter from active rectification to passive rectification, and the built-in recovery hysteresis will ensure the UCC12050 recovers at a lower output power. The device returns to active rectification when load drops and V<sub>ISO</sub> increases above nominal 4.3V. - 3. The device triggers a soft-start reset if $V_{ISO}$ drops below the nominal 1.8-V threshold. This reset is designed to protect the device during $V_{ISO}$ short-circuit conditions. - 4. Thermal shutdown protection disables the converter if the device is operated in any of the above regions long enough to raise the silicon junction temperature above the thermal shutdown threshold. See the セクション 7.3.4 section for more details on this device feature. 図 7-1. V<sub>ISO</sub> Load Recommended Operating Area Description #### 7.3.4 Thermal Shutdown Thermal protection is also integrated to help prevent the device from getting damaged during overload and short-circuit conditions on the isolated output. Under these conditions, the device temperature starts to increase. When the silicon junction temperature $T_j$ sensed at the primary side die goes above the threshold $TSD_{THR}$ (typical 165°C), thermal shutdown activates and the primary controller turns off which removes the energy supplied to the $V_{ISO}$ load, which causes the device to cool off. When the junction temperature drops approximately 27°C ( $TSD_{HYST}$ ) from the shutdown point, the device starts to function normally. If an overload or output short-circuit condition prevails, this protection cycle is repeated. Make sure the design prevents the device junction temperatures from reaching such high values. # 7.3.5 External Clocking and Synchronization The UCC12050 has an internal oscillator trimmed to drive the transformer at 8.0 MHz. An external clock may be applied at the SYNC pin to override the internal oscillator. This external clock will be divided by 2, so the target range for the external clock signal at SYNC is 16 MHz ±10%. When a valid external clock signal is detected, the internal spread spectrum modulation (SSM) algorithm is disabled. This allows an external clock signal with a unique SSM to be applied. The depth and frequency of SSM is a tradeoff verses low frequency modulated VISO voltage ripple. The SYNC\_OK pin is asserted LOW if there is no external SYNC clock or one that is outside of the operating range of the device is detected. In this state, the external clock is ignored and the DC/DC converter is clocked by the internal oscillator. The pin is in high impedance if a valid clock is applied on SYNC. ### 7.3.6 V<sub>ISO</sub> Output Voltage Selection The SEL pin is monitored during power-up — within the first 1 ms after applying VINP above the UVLO rising threshold or enabling via the EN pin — to detect the desired regulation voltage for the VISO output. Note that after this initial monitoring, the SEL pin no longer affects the VISO output level. In order to change the output mode selection, either the EN pin must be toggled or the VINP power supply must be cycled off and back on. Section6.4 provides more details on the SEL pin functionality. #### 7.3.7 Electromagnetic Compatibility (EMC) Considerations UCC12050 devices use spread spectrum modulation for the internal oscillator and advanced internal layout scheme to minimize radiated emissions at the system level. Many applications in harsh industrial environment are sensitive to disturbances such as electrostatic discharge (ESD), electrical fast transient (EFT), surge and electromagnetic emissions. These electromagnetic disturbances are regulated by international standards such as IEC 61000-4-x and CISPR 32. Although system-level performance and reliability depends, to a large extent, on the application board design and layout, the device incorporates many chip-level design improvements for overall system robustness. #### 7.4 Device Functional Modes 表 7-1 lists the supply functional modes for this device. **INPUTS** Isolated Supply Output Voltage (V<sub>ISO</sub>) Setpoint EN SEL HIGH Shorted to VISO 50 V HIGH 100 kΩ to VISO 5.4 V HIGH Shorted to GNDS 3.3 V HIGH 100 kΩ to GNDS 3.7 V OPEN(1) UNSUPPORTED HIGH LOW Х 0 V 表 7-1. Device Functional Modes (1) The SEL pin has an internal weak pull-down resistance to ground, but leaving this pin open is not recommended. Submit Document Feedback Copyright © 2023 Texas Instruments Incorporated # 8 Application and Implementation 注 以下のアプリケーション情報は、TIの製品仕様に含まれるものではなく、TIではその正確性または完全性を保証いたしません。個々の目的に対する製品の適合性については、お客様の責任で判断していただくことになります。また、お客様は自身の設計実装を検証しテストすることで、システムの機能を確認する必要があります。 # 8.1 Application Information The UCC12050 device is suitable for applications that have limited board space and desire more integration. This device is also suitable for very high voltage applications, where power transformers meeting the required isolation specifications are bulky and expensive. ### 8.2 Typical Application ☑ 8-1 shows the typical application schematic for the UCC12050 device supplying an isolated load. 図 8-1. Typical Application #### 8.2.1 Design Requirements To design using UCC12050, a few simple design considerations must be evaluated. 表 8-1 shows some recommended values for a typical application. See セクション 9 and セクション 10 sections to review other key design considerations for the UCC12050. 表 8-1. Design Parameters | PARAMETER | RECOMMENDED VALUE | |----------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------| | Input supply voltage, V <sub>INP</sub> | 4.5 V to 5.5 V | | Decoupling capacitance between V <sub>INP</sub> and GNDP | 10 μF, 16 V, ± 10%, X7R | | Decoupling capacitance between V <sub>ISO</sub> and GNDS <sup>(1)</sup> | 10 μF, 16 V, ± 10%, X7R | | Optional additional capacitance on VISO or VINP to reduce high-frequency ripple | 0.1 μF, 50 V,± 10%, X7R | | Pull-up resistor from SYNC_OK to V <sub>INP</sub> , R <sub>PU</sub> | 100 kΩ | | Pull-up resistor from SEL to $V_{\rm ISO}$ for 5.0V output voltage mode, $R_{\rm SEL}$ | 0 Ω | | Pull-up resistor from SEL to V <sub>ISO</sub> for 5.4V output voltage mode, R <sub>SEL</sub> | 100 kΩ | | Optional SYNC signal impedance-matching resistor, R <sub>SYNC</sub> | Match source — typical values are 50 $\Omega$ , 75 $\Omega$ , 100 $\Omega$ , or 1 k $\Omega$ | | External clock signal applied on SYNC | 16 MHz | <sup>(1)</sup> See セクション 8.2.2.1 section. #### 8.2.2 Detailed Design Procedure Place ceramic decoupling capacitors as close as possible to the device pins. For the input supply, place the capacitor(s) between pin 3 (VINP) and pin 2 (GNDP). For the isolated output supply, place the capacitor(s) between pin 14 (VISO) and pin 15 (GNDS). This location is of particular importance to the input decoupling capacitor, because this capacitor supplies the transient current associated with the fast switching waveforms of the power drive circuits. The recommended capacitor value is 10 $\mu$ F. Ensure the capacitor dielectric material is compatible with the target application temperature. ## 8.2.2.1 VISO Output Capacitor Selection The UCC12050 is optimized to run with an effective output capacitance of 5 $\mu$ F to 20 $\mu$ F. A ceramic capacitor is recommended. Ceramic capacitors have DC-Bias and temperature derating effects, which both have influence the final effective capacitance. Choose the right capacitor carefully in combination with considering its package size, dielectric and voltage rating. It is good design practice to include one 0.1- $\mu$ F capacitor close to the device for high-frequency noise reduction. Submit Document Feedback Copyright © 2023 Texas Instruments Incorporated #### 8.2.3 Application Curves # 9 Power Supply Recommendations The recommended input supply voltage (VINP) for the UCC12050 is between 4.5 V and 5.5 V. To help ensure reliable operation, adequate decoupling capacitors must be located as close to supply pins as possible. Place local bypass capacitors between the VINP and GNDP pins at the input, and between VISO and GNDS at the isolated output supply. Low ESR, ceramic surface mount capacitors are recommended. It is further suggested that one place two such capacitors: one with a value of 10 $\mu$ F for supply bypassing, and an additional 100-nF capacitor in parallel for high frequency filtering. The input supply must have an appropriate current rating to support output load required by the end application. ### 10 Layout ## 10.1 Layout Guidelines The UCC12050 integrated isolated power solution simplifies system design and reduces board area usage. Proper PCB layout is important in order to achieve optimum performance. Here is a list of recommendations: - 1. Place decoupling capacitors as close as possible to the device pins. For the input supply, place the capacitor(s) between pin 3 (VINP) and pin 2 (GNDP). For the isolated output supply, place the capacitor(s) between pin 14 (VISO) and pin 15 (GNDS). This location is of particular importance to the input decoupling capacitor, because this capacitor supplies the transient current associated with the fast switching waveforms of the power drive circuits. - 2. Because the device does not have a thermal pad for heat-sinking, the device dissipates heat through the respective GND pins. Ensure that enough copper (preferably a connection to the ground plane) is present on all GNDP and GNDS pins for best heat-sinking. - 3. If space and layer count allow, it is also recommended to connect the VINP, GNDP, VISO and GNDS pins to internal ground or power planes through multiple vias of adequate size. Alternatively, make traces for these nets as wide as possible to minimize losses. - 4. TI also recommends grounding the no-connect pins (NC) to their respective ground planes. For pins 6, 7, and 8, connect to GNDP. For pins 10, 11, and 12, connect to GNDS. This will allow more continuous ground planes and larger thermal mass for heat-sinking. - 5. A minimum of four layers is recommended to accomplish a low-EMI PCB design. Inner layers can be spaced closer than outer layers and used to create a high-frequency bypass capacitor between GNDP and GNDS to reduce radiated emissions. Ensure proper spacing, both inter-layer and layer-to-layer, is implemented to avoid reducing isolation capabilities. These spacings will vary based on the printed circuit board construction parameters, such as dielectric material and thickness. - 6. Pay close attention to the spacing between primary ground plane (GNDP) and secondary ground plane (GNDS) on the PCB outer layers. The effective creepage and or clearance of the system will be reduced if the two ground planes have a lower spacing than that of the device package. - 7. To ensure isolation performance between the primary and secondary side, avoid placing any PCB traces or copper below the UCC12050 device on the outer copper layers. ## 10.2 Layout Example 図 10-1. Layout Example # 11 Device and Documentation Support # 11.1 Device Support #### 11.1.1 Development Support For development support, refer to: - High-efficiency, low-emission, isolated DC/DC converter-based analog input module reference design - Isolated delta-sigma modulator based AC/DC voltage and current measurement module reference design - Isolated power architecture reference design for communication and analog input/output modules ### 11.2 Documentation Support #### 11.2.1 Related Documentation For related documentation see the following: - UCC12050 Evaluation Module User Guide - Isolation Glossary - · A Reinforced-isolated Analog Input Chain for Space-constrained Applications #### 11.3 ドキュメントの更新通知を受け取る方法 ドキュメントの更新についての通知を受け取るには、ti.com のデバイス製品フォルダを開いてください。「更新の通知を受け取る」をクリックして登録すると、変更されたすべての製品情報に関するダイジェストを毎週受け取れます。変更の詳細については、修正されたドキュメントに含まれている改訂履歴をご覧ください。 ### 11.4 サポート・リソース TI E2E™ サポート・フォーラムは、エンジニアが検証済みの回答と設計に関するヒントをエキスパートから迅速かつ直接得ることができる場所です。既存の回答を検索したり、独自の質問をしたりすることで、設計で必要な支援を迅速に得ることができます。 リンクされているコンテンツは、該当する貢献者により、現状のまま提供されるものです。これらは TI の仕様を構成するものではなく、必ずしも TI の見解を反映したものではありません。TI の使用条件を参照してください。 #### 11.5 Trademarks TI E2E<sup>™</sup> is a trademark of Texas Instruments. すべての商標は、それぞれの所有者に帰属します。 #### 11.6 静電気放電に関する注意事項 この IC は、ESD によって破損する可能性があります。テキサス・インスツルメンツは、IC を取り扱う際には常に適切な注意を払うことを推奨します。正しい取り扱いおよび設置手順に従わないと、デバイスを破損するおそれがあります。 ESD による破損は、わずかな性能低下からデバイスの完全な故障まで多岐にわたります。精密な IC の場合、パラメータがわずかに変化するだけで公表されている仕様から外れる可能性があるため、破損が発生しやすくなっています。 #### 11.7 用語集 テキサス・インスツルメンツ用語集 この用語集には、用語や略語の一覧および定義が記載されています。 # 12 Mechanical and Packaging Information The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation. Copyright © 2023 Texas Instruments Incorporated Submit Document Feedback # PACKAGE OPTION ADDENDUM 6-Oct-2020 #### PACKAGING INFORMATION | Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan | Lead finish/<br>Ball material | MSL Peak Temp | Op Temp (°C) | Device Marking<br>(4/5) | Samples | |------------------|--------|--------------|--------------------|------|----------------|--------------|-------------------------------|---------------------|--------------|-------------------------|---------| | UCC12050DVE | ACTIVE | SO-MOD | DVE | 16 | 40 | RoHS & Green | NIPDAU | Level-3-260C-168 HR | -40 to 125 | UCC12050 | Samples | | UCC12050DVER | ACTIVE | SO-MOD | DVE | 16 | 2000 | RoHS & Green | NIPDAU | Level-3-260C-168 HR | -40 to 125 | UCC12050 | Samples | (1) The marketing status values are defined as follows: **ACTIVE:** Product device recommended for new designs. LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect. NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design. PREVIEW: Device has been announced but is not in production. Samples may or may not be available. **OBSOLETE:** TI has discontinued the production of the device. (2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free". RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption. Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement. - (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature. - (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device. - (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device. - (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width. **Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. 6-Oct-2020 # PACKAGE MATERIALS INFORMATION www.ti.com 5-Jan-2022 # TAPE AND REEL INFORMATION | | Dimension designed to accommodate the component width | |----|-----------------------------------------------------------| | В0 | Dimension designed to accommodate the component length | | K0 | Dimension designed to accommodate the component thickness | | W | Overall width of the carrier tape | | P1 | Pitch between successive cavity centers | ### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE #### \*All dimensions are nominal | Device | Package<br>Type | Package<br>Drawing | | SPQ | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant | |--------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------| | UCC12050DVER | SO-MOD | DVE | 16 | 2000 | 330.0 | 16.4 | 10.75 | 10.7 | 2.7 | 12.0 | 16.0 | Q1 | www.ti.com 5-Jan-2022 #### \*All dimensions are nominal | ĺ | Device | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) | |---|--------------|--------------|-----------------|------|------|-------------|------------|-------------| | | UCC12050DVER | SO-MOD | DVE | 16 | 2000 | 350.0 | 350.0 | 43.0 | # PACKAGE MATERIALS INFORMATION www.ti.com 5-Jan-2022 ### **TUBE** #### \*All dimensions are nominal | Device | Package Name | Package Type | Pins | SPQ | L (mm) | W (mm) | T (µm) | B (mm) | |-------------|--------------|--------------|------|-----|--------|--------|--------|--------| | UCC12050DVE | DVE | SO-MOD | 16 | 40 | 506.98 | 12.7 | 4826 | 6.6 | SMALL OUTLINE INTEGRATED CIRCUIT #### NOTES: - 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing - per ASME Y14.5M. 2. This drawing is subject to change without notice. 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.15 mm, per side. - 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm, per side. - 5. Reference JEDEC registration MS-013. SMALL OUTLINE INTEGRATED CIRCUIT NOTES: (continued) 6. Publication IPC-7351 may have alternate designs. 7. Solder mask tolerances between and around signal pads can vary based on board fabrication site. SMALL OUTLINE INTEGRATED CIRCUIT ### NOTES: (continued) - 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. - 9. Board assembly site may have different recommendations for stencil design. ### 重要なお知らせと免責事項 TI は、技術データと信頼性データ (データシートを含みます)、設計リソース (リファレンス・デザインを含みます)、アプリケーションや設計に関する各種アドバイス、Web ツール、安全性情報、その他のリソースを、欠陥が存在する可能性のある「現状のまま」提供しており、商品性および特定目的に対する適合性の黙示保証、第三者の知的財産権の非侵害保証を含むいかなる保証も、明示的または黙示的にかかわらず拒否します。 これらのリソースは、TI 製品を使用する設計の経験を積んだ開発者への提供を意図したものです。(1) お客様のアプリケーションに適した TI 製品の選定、(2) お客様のアプリケーションの設計、検証、試験、(3) お客様のアプリケーションに該当する各種規格や、その他のあらゆる安全性、セキュリティ、規制、または他の要件への確実な適合に関する責任を、お客様のみが単独で負うものとします。 上記の各種リソースは、予告なく変更される可能性があります。これらのリソースは、リソースで説明されている TI 製品を使用するアプリケーションの開発の目的でのみ、TI はその使用をお客様に許諾します。これらのリソースに関して、他の目的で複製することや掲載することは禁止されています。TI や第三者の知的財産権のライセンスが付与されている訳ではありません。お客様は、これらのリソースを自身で使用した結果発生するあらゆる申し立て、損害、費用、損失、責任について、TI およびその代理人を完全に補償するものとし、TI は一切の責任を拒否します。 TI の製品は、TI の販売条件、または ti.com やかかる TI 製品の関連資料などのいずれかを通じて提供する適用可能な条項の下で提供されています。TI がこれらのリソースを提供することは、適用される TI の保証または他の保証の放棄の拡大や変更を意味するものではありません。 お客様がいかなる追加条項または代替条項を提案した場合でも、TIはそれらに異議を唱え、拒否します。 郵送先住所:Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2023, Texas Instruments Incorporated