







UCC21717-Q1

# UCC21717-Q1 アクティブ保護および絶縁アナログ・センシング機能搭載、高 CMTI、車載用 10A ソース / シンク、SiC/IGBT 向け、強化絶縁シングル・チャ ネル・ゲート・ドライバ

## 1 特長

- 5.7kV<sub>RMS</sub> のシングル・チャネル絶縁型ゲート・ドライバ
- 車載アプリケーション向けに AEC-Q100 認定済み
  - デバイス温度グレード 0:-40℃~+150℃の動作時 周囲温度範囲
  - デバイス HBM ESD 分類レベル 3A
  - デバイス CDM ESD 分類レベル C6
- 機能安全品質管理
  - 機能安全システムの設計に役立つ資料を利用可
  - 機能安全システムの設計に役立つ資料を利用可
- 最高 2121V<sub>pk</sub> の SiC MOSFET および IGBT
- 最高出力駆動電圧 (VDD-VEE):33V
- ±10A の駆動能力と分割出力
- CMTI: 150V/ns 以上
- 高速過電流保護、270ns の応答時間
- 4A の内部アクティブ・ミラー・クランプ
- 400mA のソフト・ターンオフ (異常検出時)
- PWM 出力を備えた絶縁アナログ・センサで
  - NTC、PTC、サーマル・ダイオードによる温度セン シング
  - 高電圧 DC リンクまたは相電圧
- 過電流 FLT アラームと RST/EN からのリセット
- RST/EN によるデバイスのディセーブルでソフト・ター ンオフを起動
- 入力ピンの 40ns 未満のノイズ過渡およびパルスを除
- 12V VDD UVLO (RDY によるパワー・グッド通知付き)
- 最大 5V のオーバー / アンダーシュート過渡電圧に耐 える入力/出力
- 伝搬遅延時間:130ns 以下、パルス/部品スキュー: 30ns 以下
- 沿面距離と空間距離が 8mm を超える SOIC-16 DW パッケージ
- 動作時の接合部温度:-40℃~150℃

## 2 アプリケーション

- EV 用トラクション・インバータ
- オンボード・チャージャおよび充電ステーション
- HEV/EV 用 DC/DC コンバータ

#### 3 概要

UCC21717-Q1 は、最大 1700V の SiC MOSFET およ び IGBT を駆動するように設計された、ガルバニック絶縁 シングル・チャネル・ゲート・ドライバです。高度な内蔵保 護機能、クラス最高の動的性能、および堅牢性を備えてい ます。UCC21717-Q1 は、最大 ±10A のピーク・ソース / シンク電流を供給できます。

入力側は SiO<sub>2</sub> 容量性絶縁技術によって出力側から絶縁 され、最大 1.5kV<sub>RMS</sub> の動作電圧に対応し、40 年を超え る寿命の絶縁バリアにより 12.8kVPK のサージ耐性を備え るとともに、部品間スキューが小さく、150V/ns を超える同 相ノイズ耐性 (CMTI) を実現しています。

UCC21717-Q1 は、高速の過電流および短絡検出、シャ ント電流センシング、フォルト通知、アクティブ・ミラー・クラ ンプ、入力側および出力側電源 UVLO などの最新の保 護機能を備えているため、SiC および IGBT のスイッチン グ動作や堅牢性を最適化できます。アナログから PWM へ信号を変換する、この絶縁型センサは、温度または電 圧のセンシングを簡単に行えるため、ドライバの汎用性を さらに高め、システムの設計工数、サイズ、およびコストを 簡素化できます。

#### 製品情報

| 部品番号        | パッケージ <sup>(1)</sup> | 本体サイズ (公称)     |
|-------------|----------------------|----------------|
| UCC21717-Q1 | DW SOIC (16)         | 10.3mm × 7.5mm |

利用可能なすべてのパッケージについては、データシートの末尾 にある注文情報を参照してください。



デバイスのピン構成



### **Table of Contents**

| 1 特長                                    | 1  | 7.6 Soft Turn-Off Triggered by RST/EN          | <mark>2</mark> 1 |
|-----------------------------------------|----|------------------------------------------------|------------------|
| 2 アプリケーション                              |    | 8 Detailed Description                         | 22               |
| - , , , , , , , , , , , , , , , , , , , |    | 8.1 Overview                                   |                  |
| 4 Revision History                      |    | 8.2 Functional Block Diagram                   | 23               |
| 5 Pin Configuration and Functions       |    | 8.3 Feature Description                        | 23               |
| 6 Specifications                        |    | 8.4 Device Functional Modes                    | 29               |
| 6.1 Absolute Maximum Ratings            |    | 9 Applications and Implementation              | 30               |
| 6.2 ESD Ratings                         |    | 9.1 Application Information                    | 30               |
| 6.3 Recommended Operating Conditions    |    | 9.2 Typical Application                        | 30               |
| 6.4 Thermal Information                 |    | 10 Power Supply Recommendations                | 44               |
| 6.5 Power Ratings                       |    | 11 Layout                                      | 45               |
| 6.6 Insulation Specifications           |    | 11.1 Layout Guidelines                         | 45               |
| 6.7 Safety Limiting Values              |    | 11.2 Layout Example                            | 46               |
| 6.8 Electrical Characteristics          |    | 12 Device and Documentation Support            | 47               |
| 6.9 Switching Characteristics           |    | 12.1 Device Support                            | 47               |
| 6.10 Insulation Characteristics Curves  |    | 12.2 Documentation Support                     | 47               |
| 6.11 Typical Characteristics            | 11 | 12.3 Receiving Notification of Documentation U | pdates47         |
| 7 Parameter Measurement Information     |    | 12.4 サポート・リソース                                 | 47               |
| 7.1 Propagation Delay                   |    | 12.5 Trademarks                                | 47               |
| 7.2 Input Deglitch Filter               |    | 12.6 静電気放電に関する注意事項                             | 47               |
| 7.3 Active Miller Clamp                 |    | 12.7 用語集                                       | 47               |
| 7.4 Undervoltage Lockout (UVLO)         |    | 13 Mechanical, Packaging, and Orderable        |                  |
| 7.5 Overcurrent (OC) Protection         |    | Information                                    | 47               |

## **4 Revision History**

資料番号末尾の英字は改訂を表しています。その改訂履歴は英語版に準じています。

## Changes from Revision \* (April 2022) to Revision A (June 2023)

Page



## **5 Pin Configuration and Functions**



図 5-1. UCC21717-Q1 DW Package SOIC 16 Pins Top View

表 5-1. Pin Functions

| PIN    |     | VO(1)                | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
|--------|-----|----------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| NAME   | NO. | - I/O <sup>(1)</sup> | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| AIN    | 1   | ı                    | Isolated analog sensing input, parallel a small capacitor to COM for better noise immunity. Tie to COM if unused.                                                                                                                                                                                                                                                                                                                                                                                                   |
| ОС     | 2   | 1                    | Over current detection pin, support lower threshold for SenseFET, DESAT, and shunt resistor sensing. Tie to COM is unused.                                                                                                                                                                                                                                                                                                                                                                                          |
| СОМ    | 3   | Р                    | Common ground reference, connecting to emitter pin for IGBT or source pin for SiC-MOSFET                                                                                                                                                                                                                                                                                                                                                                                                                            |
| OUTH   | 4   | 0                    | Gate driver output pull up                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| VDD    | 5   | Р                    | Positive supply rail for gate drive voltage, Bypassing a >10-µF capacitor to COM to support specified gate driver source peak current capability. Place decoupling capacitor close to the pin.                                                                                                                                                                                                                                                                                                                      |
| OUTL   | 6   | 0                    | Gate driver output pull down                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| CLMPI  | 7   | 0                    | Internal Active miller clamp, connecting this pin directly to the gate of the power transistor. Leave floating or tie to VEE if unused.                                                                                                                                                                                                                                                                                                                                                                             |
| VEE    | 8   | Р                    | Negative supply rail for gate drive voltage. Bypassing a >10-µF capacitor to COM to support specified gate driver sink peak current capability. Place decoupling capacitor close to the pin.                                                                                                                                                                                                                                                                                                                        |
| GND    | 9   | Р                    | Input power supply and logic ground reference                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| IN+    | 10  | 1                    | Non-inverting gate driver control input. Tie to VCC if unused.                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| IN-    | 11  | I                    | Inverting gate driver control input. Tie to GND if unused.                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| RDY    | 12  | 0                    | Power good for VCC-GND and VDD-COM. RDY is open drain configuration and can be paralleled with other RDY signals                                                                                                                                                                                                                                                                                                                                                                                                    |
| FLT    | 13  | 0                    | Active low fault alarm output upon over current or short circuit. FLT is in open drain configuration and can be paralleled with other faults                                                                                                                                                                                                                                                                                                                                                                        |
| RST/EN | 14  | I                    | The RST/EN serves two purposes:  1) Enable soft shutdown of the output side. The output is turned off by a soft turn off (STO) if EN is set to low;  2) Resets the OC condition signaled on FLT pin if terminal RST/EN is set to low for more than 1000ns. A reset of signal FLT is asserted at the rising edge of terminal RST/EN.  For automatic RESET function, this pin only serves as an EN pin. Enable / shutdown of the output side. The FET is turned off by a soft turn-off, if terminal EN is set to low. |
| VCC    | 15  | Р                    | Input power supply from 3V to 5.5V, bypassing a >1-μF capacitor to GND. Place decoupling capacitor close to the pin.                                                                                                                                                                                                                                                                                                                                                                                                |
| APWM   | 16  | 0                    | Isolated Analog Sensing PWM output. Leave floating if unused.                                                                                                                                                                                                                                                                                                                                                                                                                                                       |

(1) P = Power, G = Ground, I = Input, O = Output



## **6 Specifications**

## **6.1 Absolute Maximum Ratings**

Over operating free-air temperature range (unless otherwise noted)<sup>(1)</sup>

|                                     |                                 | MIN     | MAX     | UNIT |
|-------------------------------------|---------------------------------|---------|---------|------|
| VCC                                 | VCC - GND                       | -0.3    | 6       | V    |
| VDD                                 | VDD - COM                       | -0.3    | 36      | V    |
| VEE                                 | VEE - COM                       | -17.5   | 0.3     | V    |
| V <sub>MAX</sub>                    | VDD - VEE                       | -0.3    | 36      | V    |
| IN+, IN-, RST/EN                    | DC                              | GND-0.3 | VCC     | V    |
| IINT, IIN-, KOT/EIN                 | Transient, less than 100 ns (2) | GND-5.0 | VCC+5.0 | V    |
| AIN                                 | Reference to COM                | -0.3    | 5       | V    |
| OC                                  | Reference to COM                | -0.3    | 6       | V    |
| OUTH, OUTL, CLMPI                   | DC                              | VEE-0.3 | VDD     | V    |
| OOTH, OOTE, CLIMPT                  | Transient, less than 100 ns (2) | VEE-5.0 | VDD+5.0 | V    |
| RDY, FLT, APWM                      |                                 | GND-0.3 | VCC     | V    |
| I <sub>FLT</sub> , I <sub>RDY</sub> | FLT and RDY pin input current   |         | 20      | mA   |
| I <sub>APWM</sub>                   | APWM pin output current         |         | 20      | mA   |
| T <sub>J</sub>                      | Junction Temperature            | -40     | 150     | °C   |
| T <sub>stg</sub>                    | Storage Temperature             | -65     | 150     | °C   |

<sup>(1)</sup> Operation outside the Absolute Maximum Ratings may cause permanent device damage. Absolute Maximum Ratings do not imply functional operation of the device at these or any other conditions beyond those listed under Recommended Operating Conditions. If outside the Recommended Operating Conditions but within the Absolute Maximum Ratings, the device may not be fully functional, and this may affect device reliability, functionality, performance, and shorten the device lifetime

#### 6.2 ESD Ratings

|                    |                         |                                                                                            | VALUE | UNIT |
|--------------------|-------------------------|--------------------------------------------------------------------------------------------|-------|------|
| V                  | Electrostatic discharge | Human body model (HBM), per AEC Q100-002 <sup>(1)</sup><br>HBM ESD classification level 3A | ±4000 | \/   |
| V <sub>(ESD)</sub> | Electrostatic discharge | Charged-device model (CDM), per AEC Q100-011<br>CDM ESD classification level C6            | ±1500 | V    |

<sup>(1)</sup> AEC Q100-002 indicates that HBM stressing shall be in accordance with the ANSI/ESDA/JEDEC JS-001 specification.

## **6.3 Recommended Operating Conditions**

over operating free-air temperature range (unless otherwise noted)

|                      |                                            | MIN     | MAX     | UNIT |
|----------------------|--------------------------------------------|---------|---------|------|
| VCC                  | VCC-GND                                    | 3       | 5.5     | V    |
| VDD                  | VDD-COM                                    | 13      | 33      | V    |
| VEE                  | VEE-COM                                    | -16     | 0       | V    |
| V <sub>MAX</sub>     | VDD-VEE                                    |         | 33      | V    |
| IN+, IN-,            | Reference to GND, High level input voltage | 0.7xVCC | VCC     | V    |
| RST/EN               | Reference to GND, Low level input voltage  | 0       | 0.3xVCC | V    |
| AIN                  | Reference to COM                           | 0.6     | 4.5     | V    |
| t <sub>RST/EN</sub>  | Minimum pulse width that reset the fault   | 1000    |         | ns   |
| t <sub>RST/STO</sub> | Minimum pulse width that triggers STO      | 5       |         | μs   |
| T <sub>A</sub>       | Ambient temperature                        | -40     | 125     | °C   |

Submit Document Feedback

Copyright © 2023 Texas Instruments Incorporated

<sup>(2)</sup> Values are verified by characterization on bench.

## 6.3 Recommended Operating Conditions (continued)

over operating free-air temperature range (unless otherwise noted)

|       |                      | MIN | MAX | UNIT |
|-------|----------------------|-----|-----|------|
| $T_J$ | Junction temperature | -40 | 150 | °C   |

#### **6.4 Thermal Information**

|                       |                                              | UCC21717-Q1 |      |
|-----------------------|----------------------------------------------|-------------|------|
|                       | THERMAL METRIC <sup>(1)</sup>                | DW (SOIC)   | UNIT |
|                       |                                              | 16          |      |
| $R_{\theta JA}$       | Junction-to-ambient thermal resistance       | 68.3        | °C/W |
| R <sub>0JC(top)</sub> | Junction-to-case (top) thermal resistance    | 27.5        | °C/W |
| $R_{\theta JB}$       | Junction-to-board thermal resistance         | 32.9        | °C/W |
| $\Psi_{JT}$           | Junction-to-top characterization parameter   | 14.1        | °C/W |
| $\Psi_{JB}$           | Junction-to-board characterization parameter | 32.3        | °C/W |

<sup>(1)</sup> For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report.

## **6.5 Power Ratings**

|                 | PARAMETER                              | TEST CONDITIONS                        | MIN | TYP | MAX | UNIT |
|-----------------|----------------------------------------|----------------------------------------|-----|-----|-----|------|
| P <sub>D</sub>  | Maximum power dissipation (both sides) | VCC = 5V, VDD-COM = 20V, COM-VEE =     |     |     | 985 | mW   |
| P <sub>D1</sub> | Maximum power dissipation (side-1)     | 5V, IN+/- = 5V, 150kHz, 50% Duty Cycle |     |     | 20  | mW   |
| P <sub>D2</sub> | Maximum power dissipation (side-2)     | for 10nF load, T <sub>a</sub> = 25°C   |     |     | 965 | mW   |

## **6.6 Insulation Specifications**

|                   | PARAMETER                                      | TEST CONDITIONS                                                                                                                                                                                                                     | VALUE           | UNIT             |
|-------------------|------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|------------------|
| GENERA            | L                                              |                                                                                                                                                                                                                                     |                 |                  |
| CLR               | External clearance <sup>(1)</sup>              | Shortest terminal-to-terminal distance through air                                                                                                                                                                                  | > 8             | mm               |
| CPG               | External creepage <sup>(1)</sup>               | Shortest terminal-to-terminal distance across the package surface                                                                                                                                                                   | > 8             | mm               |
| DTI               | Distance through the insulation                | Minimum internal gap (internal clearance)                                                                                                                                                                                           | > 17            | μm               |
| СТІ               | Comparative tracking index                     | DIN EN 60112 (VDE 0303-11); IEC 60112                                                                                                                                                                                               | > 600           | V                |
|                   | Material Group                                 | According to IEC 60664–1                                                                                                                                                                                                            | I               |                  |
|                   |                                                | Rated mains voltage ≤ 300 V <sub>RMS</sub>                                                                                                                                                                                          | I-IV            |                  |
|                   | Overvoltage Category per IEC 60664-1           | Rated mains voltage ≤ 600 V <sub>RMS</sub>                                                                                                                                                                                          | I-IV            |                  |
|                   |                                                | Rated mains voltage ≤ 1000 V <sub>RMS</sub>                                                                                                                                                                                         | 1-111           |                  |
| DIN EN IE         | EC 60747-17 (VDE 0884-17) <sup>(2)</sup>       |                                                                                                                                                                                                                                     |                 |                  |
| V <sub>IORM</sub> | Maximum repetitive peak isolation voltage      | AC voltage (bipolar)                                                                                                                                                                                                                | 2121            | V <sub>PK</sub>  |
| V <sub>IOWM</sub> | Maximum isolation working voltage              | AC voltage (sine wave); time-dependent dielectric breakdown (TDDB) test                                                                                                                                                             | 1500            | V <sub>RMS</sub> |
|                   |                                                | 7-17 (VDE 0884-17) <sup>(2)</sup> mum repetitive peak isolation voltage  AC voltage (bipolar)  AC voltage (sine wave); time-dependent dielectric breakdown (TDDB) test  DC voltage  Tested in air, 1.2/50-µs waveform per IEC  8000 | V <sub>DC</sub> |                  |
| V <sub>IMP</sub>  | Maximum impulse voltage                        | Tested in air, 1.2/50-μs waveform per IEC 62368-1                                                                                                                                                                                   | 8000            | V <sub>PK</sub>  |
|                   |                                                | V <sub>TEST</sub> = V <sub>IOTM</sub> , t = 60 s (qualification test)                                                                                                                                                               | 8000            | $V_{PK}$         |
| V <sub>IOTM</sub> | Maximum transient isolation voltage            | V <sub>TEST</sub> = 1.2 × V <sub>IOTM</sub> , t = 1 s (100% production test)                                                                                                                                                        | 8000            | V <sub>PK</sub>  |
| V <sub>IOSM</sub> | Maximum surge isolation voltage <sup>(3)</sup> | Test method per IEC 62368-1, 1.2/50 μs waveform                                                                                                                                                                                     | 12800           | V <sub>PK</sub>  |

Copyright © 2023 Texas Instruments Incorporated

Submit Document Feedback



#### 6.6 Insulation Specifications (continued)

|                  | PARAMETER                                             | TEST CONDITIONS                                                                                                                                                                         | VALUE              | UNIT      |
|------------------|-------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------|-----------|
|                  |                                                       | Method a: After I/O safety test subgroup 2/3, $V_{ini}$ = $V_{IOTM}$ , $t_{ini}$ = 60 s; $V_{pd(m)}$ = 1.2 × $V_{IORM}$ = 2545 $V_{PK}$ , $t_m$ = 10 s                                  | ≤ 5                |           |
| q <sub>pd</sub>  | Apparent charge <sup>(4)</sup>                        | Method a: After environmental tests subgroup 1, $V_{ini} = V_{IOTM}$ , $t_{ini} = 60$ s; $V_{pd(m)} = 1.6 \times V_{IORM} = 3394$ $V_{PK}$ , $t_m = 10$ s                               | ≤ 5                | рС        |
|                  |                                                       | Method b1: At routine test (100% production) and preconditioning (type test), $V_{ini} = V_{IOTM}$ , $t_{ini} = 1$ s; $V_{pd(m)} = 1.875 \times V_{IORM} = 3977 \ V_{PK}$ , $t_m = 1$ s | ≤ 5                |           |
| C <sub>IO</sub>  | Barrier capacitance, input to output <sup>(5)</sup>   | $V_{IO} = 0.5 \times \sin(2\pi ft)$ , f = 1 MHz                                                                                                                                         | ~ 1                | pF        |
|                  |                                                       | V <sub>IO</sub> = 500 V, T <sub>A</sub> = 25°C                                                                                                                                          | ≥ 10 <sup>12</sup> |           |
| R <sub>IO</sub>  | Insulation resistance, input to output <sup>(5)</sup> | $V_{IO} = 500 \text{ V}, \ 100^{\circ}\text{C} \le T_{A} \le 125^{\circ}\text{C}$                                                                                                       | ≥ 10 <sup>11</sup> | Ω         |
|                  |                                                       | V <sub>IO</sub> = 500 V at T <sub>S</sub> = 150°C                                                                                                                                       | ≥ 10 <sup>9</sup>  |           |
|                  | Pollution degree                                      |                                                                                                                                                                                         | 2                  |           |
|                  | Climatic category                                     |                                                                                                                                                                                         | 40/125/21          |           |
| UL 1577          | '                                                     |                                                                                                                                                                                         | '                  |           |
| V <sub>ISO</sub> | Withstand isolation voltage                           | $V_{TEST}$ = $V_{ISO}$ = 5700 $V_{RMS}$ , t = 60 s (qualification), $V_{TEST}$ = 1.2 × $V_{ISO}$ = 6840 $V_{RMS}$ , t = 1 s (100% production)                                           | 5700               | $V_{RMS}$ |

- (1) Apply creepage and clearance requirements according to the specific equipment isolation standards of an application. Care must be taken to maintain the creepage and clearance distance of a board design to ensure that the mounting pads of the isolator on the printed circuit board (PCB) do not reduce this distance. Creepage and clearance on a PCB become equal in certain cases. Techniques such as inserting grooves and ribs on the PCB are used to help increase these specifications.
- (2) This coupler is suitable for *safe electrical insulation* only within the safety ratings. Compliance with the safety ratings shall be ensured by means of suitable protective circuits.
- (3) Testing is carried out in air or oil to determine the intrinsic surge immunity of the isolation barrier.
- 4) Apparent charge is electrical discharge caused by a partial discharge (pd).
- (5) All pins on each side of the barrier tied together creating a two-pin device.

#### 6.7 Safety Limiting Values

Safety limiting<sup>(1)</sup> intends to minimize potential damage to the isolation barrier upon failure of input or output circuitry. A failure of the I/O can allow low resistance to ground or the supply and, without current limiting, dissipate sufficient power to overheatthe die and damage the isolation barrier, potentially leading to secondary system failures.

|    | PARAMETER                               | TEST CONDITIONS                                                                                                               | MIN | TYP MA | UNIT |
|----|-----------------------------------------|-------------------------------------------------------------------------------------------------------------------------------|-----|--------|------|
| I. | Safety input, output, or supply current | $R_{\theta,JA} = 68.3^{\circ}C/W, V_{DD} = 15 \text{ V}, V_{EE} = -5\text{V}, T_{J} = 150^{\circ}C, T_{A} = 25^{\circ}C$      |     | 6      | 1 mA |
| Is |                                         | $R_{\theta,JA} = 68.3^{\circ}C/W, V_{DD} = 20 \text{ V}, V_{EE} = -5\text{V},$<br>$T_{J} = 150^{\circ}C, T_{A} = 25^{\circ}C$ |     | 4      |      |
| Ps | Safety input, output, or total power    | $R_{\theta,JA} = 68.3^{\circ}C/W, V_{DD} = 20 \text{ V}, V_{EE} = -5\text{V},$<br>$T_J = 150^{\circ}C, T_A = 25^{\circ}C$     |     | 122    | ) mW |
| Ts | Maximum safety temperature              |                                                                                                                               |     | 15     | °C   |

(1) The maximum safety temperature, T<sub>S</sub>, has the same value as the maximum junction temperature, T<sub>J</sub>, specified for the device. The I<sub>S</sub> and P<sub>S</sub> parameters represent the safety current and safety power respectively. The maximum limits of I<sub>S</sub> and P<sub>S</sub> should not be exceeded. These limits vary with the ambient temperature, T<sub>A</sub>. The junction-to-air thermal resistance, R<sub>qJA</sub>, in the Thermal Information table is that of a device installed on a high-K test board for leaded surface-mount packages. Use these equations to calculate the value for each parameter: T<sub>J</sub> = T<sub>A</sub> + R<sub>qJA</sub> ´ P, where P is the power dissipated in the device. T<sub>J(max)</sub> = T<sub>S</sub> = T<sub>A</sub> + R<sub>qJA</sub> ´ P<sub>S</sub>, where T<sub>J(max)</sub> is the maximum allowed junction temperature. P<sub>S</sub> = I<sub>S</sub> ´ V<sub>I</sub>, where VI is the maximum supply voltage.

Product Folder Links: UCC21717-Q1

Submit Document Feedback

Copyright © 2023 Texas Instruments Incorporated



#### **6.8 Electrical Characteristics**

VCC = 3.3 V or 5.0 V, 1- $\mu$ F capacitor from VCC to GND, VDD–COM = 20 V, 18 V or 15 V, COM–VEE = 5 V, 8 V or 15 V, C<sub>L</sub> = 100pF, -40°C<T<sub>J</sub><150°C (unless otherwise noted)<sup>(1)(2)</sup>.

|                          | Parameter                                             | TEST CONDITIONS                             | MIN  | TYP  | MAX  | UNIT |
|--------------------------|-------------------------------------------------------|---------------------------------------------|------|------|------|------|
| VCC UVLO TH              | RESHOLD AND DELAY                                     |                                             |      |      |      |      |
| V <sub>VCC_ON</sub>      |                                                       |                                             | 2.55 | 2.7  | 2.85 | V    |
| V <sub>VCC_OFF</sub>     | VCC - GND                                             |                                             | 2.35 | 2.5  | 2.65 | V    |
| V <sub>VCC_HYS</sub>     |                                                       |                                             |      | 0.2  |      | V    |
| t <sub>VCCFIL</sub>      | VCC UVLO deglitch time                                |                                             |      | 10   |      | μs   |
| t <sub>VCC+ to OUT</sub> | VCC UVLO on delay to output high                      | IN MOS IN SME                               | 28   | 37.8 | 50   | μs   |
| t <sub>VCC- to OUT</sub> | VCC UVLO off delay to output low                      | IN+ = VCC, IN- = GND                        | 5    | 10   | 15   | μs   |
| t <sub>VCC+ to RDY</sub> | VCC UVLO on delay to RDY high                         | DOT/EN MOO                                  | 30   | 37.8 | 50   | μs   |
| t <sub>VCC- to RDY</sub> | VCC UVLO off delay to RDY low                         | RST/EN = VCC                                | 5    | 10   | 15   | μs   |
| VDD UVLO TH              | RESHOLD AND DELAY                                     |                                             |      |      |      |      |
| V <sub>VDD_ON</sub>      |                                                       |                                             | 10.5 | 12   | 12.8 | V    |
| V <sub>VDD_OFF</sub>     | VDD - COM                                             |                                             | 9.9  | 10.7 | 11.8 | V    |
| V <sub>VDD_HYS</sub>     |                                                       |                                             |      | 0.8  |      | V    |
| t <sub>VDDFIL</sub>      | VDD UVLO deglitch time                                |                                             |      | 5    |      | μs   |
| t <sub>VDD+ to OUT</sub> | VDD UVLO on delay to output high                      | IN. VOO IN. CYT                             | 2    | 5    | 8    | μs   |
| t <sub>VDD- to OUT</sub> | VDD UVLO off delay to output low                      | IN+ = VCC, IN- = GND                        |      | 5    | 10   | μs   |
| t <sub>VDD+ to RDY</sub> | VDD UVLO on delay to RDY high                         |                                             |      | 10   | 15   | μs   |
| t <sub>VDD- to RDY</sub> | VDD UVLO off delay to RDY low                         | RST/EN = VCC                                |      | 10   | 15   | μs   |
|                          | ESCENT CURRENT                                        |                                             |      |      |      |      |
|                          |                                                       | OUT(H) = High, f <sub>S</sub> = 0Hz, AIN=2V | 2.5  | 3    | 4    | mA   |
| I <sub>VCCQ</sub>        | VCC quiescent current                                 | OUT(L) = Low, f <sub>S</sub> = 0Hz, AIN=2V  | 1.45 | 2    | 2.75 | mA   |
|                          |                                                       | OUT(H) = High, f <sub>S</sub> = 0Hz, AIN=2V | 3.6  | 4    | 5.9  | mA   |
| $I_{VDDQ}$               | VDD quiescent current                                 | OUT(L) = Low, f <sub>S</sub> = 0Hz, AIN=2V  | 3.1  | 3.7  | 5.3  | mA   |
| LOGIC INPUTS             | S - IN+, IN- and RST/EN                               |                                             |      |      |      |      |
| V <sub>INH</sub>         | Input high threshold                                  |                                             |      | 1.85 | 2.31 | V    |
| V <sub>INL</sub>         | Input low threshold                                   | VCC=3.3V                                    | 0.99 | 1.52 |      | V    |
| V <sub>INHYS</sub>       | Input threshold hysteresis                            |                                             |      | 0.33 |      | V    |
| I <sub>IH</sub>          | Input high level input leakage current                | V <sub>IN</sub> = VCC                       |      | 90   |      | uA   |
| I <sub>IL</sub>          | Input low level input leakage current                 | V <sub>IN</sub> = GND                       |      | -90  |      | uA   |
| R <sub>IND</sub>         | Input pins pull down resistance                       |                                             |      | 55   |      | kΩ   |
| R <sub>INU</sub>         | Input pins pull up resistance                         |                                             |      | 55   |      | kΩ   |
| T <sub>INFIL</sub>       | IN+, IN– and RST/EN deglitch (ON and OFF) filter time | f <sub>S</sub> = 50kHz                      | 28   | 40   | 60   | ns   |
| T <sub>RSTFIL</sub>      | Deglitch filter time to reset FLT                     |                                             | 500  | 650  | 800  | ns   |
| GATE DRIVER              | STAGE                                                 |                                             | 1    |      |      |      |
| I <sub>OUTH</sub>        | Peak source current                                   | C = 0.40vF f = 4131=                        |      | 10   |      | Α    |
| I <sub>OUTL</sub>        | Peak sink current                                     | $-C_L = 0.18\mu F$ , $f_S = 1kHz$           |      | 10   |      | Α    |
| R <sub>OUTH</sub> (3)    | Output pull-up resistance                             | I <sub>OUTH</sub> = -0.1A                   |      | 2.5  |      | Ω    |
| R <sub>OUTL</sub>        | Output pull-down resistance                           | I <sub>OUTL</sub> = 0.1A                    |      | 0.3  |      | Ω    |
| V <sub>OUTH</sub>        | High level output voltage                             | I <sub>OUTH</sub> = -0.2A, VDD = 18V        |      | 17.5 |      | V    |
| V <sub>OUTL</sub>        | Low level output voltage                              | I <sub>OUTL</sub> = 0.2A                    |      | 60   |      | mV   |
| ACTIVE PULL              |                                                       | 1                                           |      |      |      |      |



## **6.8 Electrical Characteristics (continued)**

VCC = 3.3 V or 5.0 V, 1- $\mu$ F capacitor from VCC to GND, VDD–COM = 20 V, 18 V or 15 V, COM–VEE = 5 V, 8 V or 15 V, C<sub>L</sub> = 100pF, -40°C<T<sub>J</sub><150°C (unless otherwise noted)<sup>(1)(2)</sup>.

|                         | Parameter                                      | TEST CONDITIONS                                                            | MIN  | TYP          | MAX  | UNIT |
|-------------------------|------------------------------------------------|----------------------------------------------------------------------------|------|--------------|------|------|
| V <sub>OUTPD</sub>      | Output active pull down on OUTL                | I <sub>OUTL(typ)</sub> = 0.1×I <sub>OUTL(typ)</sub> ,<br>VDD=OPEN, VEE=COM | 1.5  | 2.0          | 2.5  | V    |
| INTERNAL AC             | TIVE MILLER CLAMP                              |                                                                            |      |              |      |      |
| $V_{CLMPTH}$            | Miller clamp threshold voltage                 | Miller clamp threshold voltage Reference to VEE 1.5 2.                     |      |              |      | V    |
| V <sub>CLMPI</sub>      | Output low clamp voltage                       | I <sub>CLMPI</sub> = 1A                                                    |      | VEE +<br>0.5 |      | V    |
| I <sub>CLMPI</sub>      | Output low clamp current                       | V <sub>CLMPI</sub> = 0V, VEE = -2.5V                                       |      | 4.0          |      | Α    |
| R <sub>CLMPI</sub>      | Miller clamp pull down resistance              | I <sub>CLMPI</sub> = 0.2A                                                  |      | 0.6          |      | Ω    |
| t <sub>DCLMPI</sub>     | Miller clamp ON delay time                     | C <sub>L</sub> = 1.8nF                                                     |      | 15           | 50   | ns   |
| SHORT CIRCU             | IT CLAMPING                                    |                                                                            |      |              |      |      |
| V <sub>CLP-OUT(H)</sub> | V <sub>OUTH</sub> -VDD                         | OUT = High, $I_{OUT(H)}$ = 500mA,<br>$t_{CLP}$ =10 $\mu$ s                 |      | 0.9          |      | V    |
| V <sub>CLP-OUT(L)</sub> | V <sub>OUTL</sub> -VDD                         | OUT = High, $I_{OUT(L)}$ = 500mA,<br>$t_{CLP}$ =10 $\mu$ s                 |      | 1.8          |      | V    |
| V <sub>CLP-CLMPI</sub>  | V <sub>CLMPI</sub> -VDD                        | OUT = High, I <sub>CLMPI</sub> = 20mA, t <sub>CLP</sub> =10µs              | ,    | 1.0          |      | V    |
| OC PROTECTI             | ON                                             |                                                                            |      |              | 1    |      |
| I <sub>DCHG</sub>       | OC pull down current                           | V <sub>OC</sub> = 1V                                                       |      | 40           |      | mA   |
| V <sub>OCTH</sub>       | Detection threshold                            |                                                                            | 0.63 | 0.7          | 0.77 | V    |
| V <sub>OCL</sub>        | Voltage when OUTL = Low                        | Reference to COM, I <sub>OC</sub> = 5mA                                    |      | 0.13         |      | V    |
| tocfil                  | OC fault deglitch filter                       |                                                                            | 95   | 120          | 180  | ns   |
| tocoff                  | OC propagation delay to OUTL 90%               |                                                                            | 150  | 270          | 400  | ns   |
| tocflt                  | OC to FLT low delay                            |                                                                            | 300  | 530          | 750  | ns   |
| INTERNAL SOI            | FT TURN OFF                                    |                                                                            |      |              |      |      |
| I <sub>STO</sub>        | Soft turn-off current on fault condition       | V <sub>DD</sub> -V <sub>EE</sub> = 20 V, V <sub>OUTL</sub> -COM = 8 V      | 250  | 400          | 570  | mA   |
| INTERNAL SOI            | FT TURN OFF (TRIGGERED BY RST/EN)              |                                                                            |      |              |      |      |
| t <sub>RSTPD</sub>      | RST/EN going low propagation delay to OUTL 90% |                                                                            |      | 400          |      | ns   |
| ISOLATED TEN            | MPERATURE SENSE AND MONITOR (AIN               | I–APWM)                                                                    |      |              |      |      |
| V <sub>AIN</sub>        | Analog sensing voltage range                   |                                                                            | 0.6  |              | 4.5  | V    |
| I <sub>AIN</sub>        | Internal current source                        | V <sub>AIN</sub> =2.5V, -40°C< T <sub>J</sub> < 150°C                      | 196  | 203          | 209  | uA   |
| f <sub>APWM</sub>       | APWM output frequency                          | V <sub>AIN</sub> =2.5V                                                     | 380  | 400          | 420  | kHz  |
| BW <sub>AIN</sub>       | AIN-APWM Bandwidth                             |                                                                            |      | 10           |      | kHz  |
|                         |                                                | V <sub>AIN</sub> =0.6V                                                     | 86.5 | 88           | 89.5 | %    |
| D <sub>APWM</sub>       | APWM Duty Cycle                                | V <sub>AIN</sub> =2.5V                                                     | 48.5 | 50           | 51.5 | %    |
| Al WIVI                 |                                                | V <sub>AIN</sub> =4.5V                                                     | 7.5  | 10           | 11.5 | %    |
| FLT AND RDY             | REPORTING                                      |                                                                            |      |              |      |      |
| t <sub>RDYHLD</sub>     | VDD UVLO RDY low minimum holding time          |                                                                            | 0.55 |              | 1    | ms   |
| t <sub>FLTMUTE</sub>    | Output mute time on fault                      | Reset fault through RST/EN                                                 | 0.55 |              | 1    | ms   |
| R <sub>ODON</sub>       | Open drain output on resistance                |                                                                            |      | 30           |      | Ω    |
| V <sub>ODL</sub>        | Open drain low output voltage                  | I <sub>ODON</sub> = 5mA                                                    |      |              | 0.3  | V    |
|                         | DE TRANSIENT IMMUNITY                          |                                                                            |      |              |      |      |
| CMTI                    | Common-mode transient immunity                 |                                                                            | 150  |              |      | V/ns |
|                         | <u> </u>                                       |                                                                            |      |              |      |      |

- (1) Currents are positive into and negative out of the specified terminal.
- (2) All voltages are referenced to COM unless otherwise notified.



(3) For internal PMOS only. Refer to Driver Stage for effective pull-up resistance.

## 6.9 Switching Characteristics

VCC = 5.0 V, 1- $\mu$ F capacitor from VCC to GND, VDD - COM = 20V, 18V or 15V, COM - VEE = 3 V, 5 V or 8 V, C<sub>L</sub> = 100pF, -40°C<T<sub>J</sub><150°C (unless otherwise noted)

|                    | PARAMETER                                                      | TEST CONDITIONS                     | MIN | TYP | MAX | UNIT |
|--------------------|----------------------------------------------------------------|-------------------------------------|-----|-----|-----|------|
| t <sub>PDLH</sub>  | Propagation delay time low-to-high                             |                                     | 60  | 90  | 130 | ns   |
| t <sub>PDHL</sub>  | Propagation delay time low-to-high                             |                                     | 60  | 90  | 130 | ns   |
| PWD                | Pulse width distortion (t <sub>PDHL</sub> -t <sub>PDLH</sub> ) |                                     |     |     | 30  | ns   |
| t <sub>sk-pp</sub> | Part to part skew                                              | Rising or falling propagation delay |     |     | 30  | ns   |
| t <sub>r</sub>     | Driver output rise time                                        | C <sub>L</sub> = 10nF               |     | 33  |     | ns   |
| t <sub>f</sub>     | Driver output fall time                                        | C <sub>L</sub> = 10nF               |     | 27  |     | ns   |
| f <sub>MAX</sub>   | Maximum switching frequency                                    |                                     |     | -   | 1   | MHz  |

#### **6.10 Insulation Characteristics Curves**





## **6.10 Insulation Characteristics Curves (continued)**





図 6-3. Thermal Derating Curve for Limiting Power per VDE

## **6.11 Typical Characteristics**





## **6.11 Typical Characteristics (continued)**





## **6.11 Typical Characteristics (continued)**





## **6.11 Typical Characteristics (continued)**





#### 7 Parameter Measurement Information

## 7.1 Propagation Delay

#### 7.1.1 Non-Inverting and Inverting Propagation Delay

☑ 7-1 shows the propagation delay measurement for non-inverting configurations. ☑ 7-2 shows the propagation delay measurement with the inverting configurations.



図 7-1. Non-Inverting Logic Propagation Delay Measurement



図 7-2. Inverting Logic Propagation Delay Measurement



## 7.2 Input Deglitch Filter

In order to increase the robustness of gate driver over noise transient and accidental small pulses on the input pins, for example IN+, IN-,  $\overline{RST}/EN$ , a 40-ns deglitch filter is designed to filter out the transients and make sure there is no faulty output responses or accidental driver malfunctions. When the IN+ or IN- PWM pulse is smaller than the input deglitch filter width,  $T_{INFIL}$ , there will be no responses on the OUT drive signal.  $\boxtimes$  7-3 and  $\boxtimes$  7-4 shows the IN+ pin ON and OFF pulse deglitch filter effect.  $\boxtimes$  7-5 and  $\boxtimes$  7-6 shows the IN- pin ON and OFF pulse deglitch filter effect.



## 7.3 Active Miller Clamp

#### 7.3.1 Internal Active Miller Clamp

For gate driver application with unipolar bias supply or bipolar supply with small negative turn-off voltage, active Miller clamp can help add a additional low impedance path to bypass the Miller current and prevent the unintentional turn-on through the Miller capacitance.  $\boxtimes$  7-7 shows the timing diagram for the on-chip internal Miller clamp function.



図 7-7. Timing Diagram for Internal Active Miller Clamp Function

#### 7.4 Undervoltage Lockout (UVLO)

UVLO is one of the key protection features designed to protect the system in case of bias supply failures on VCC, primary side power supply, and VDD, secondary side power supply.

#### **7.4.1 VCC UVLO**

The VCC UVLO protection details are discussed in this section. Z 7-8 shows the timing diagram illustrating the definition of UVLO ON/OFF threshold, deglitch filter, response time, RDY and AIN–APWM.





図 7-8. VCC UVLO Protection Timing Diagram

#### **7.4.2 VDD UVLO**

The VDD UVLO protection details are discussed in this section. Z 7-9 shows the timing diagram illustrating the definition of UVLO ON/OFF threshold, deglitch filter, response time, RDY and AIN–APWM.



図 7-9. VDD UVLO Protection Timing Diagram



## 7.5 Overcurrent (OC) Protection

#### 7.5.1 OC Protection with Soft Turn-OFF

OC Protection is used to sense the current of the SiC-MOSFETs and IGBTs under an overcurrent or shoot-through condition. 🗵 7-10 shows the timing diagram of OC operation with soft turn-off.



図 7-10. OC Protection with Soft Turn-OFF

## 7.6 Soft Turn-Off Triggered by RST/EN

## 7.6.1 Soft Turn-Off Triggered by RST/EN



図 7-11. Soft Turn-Off Triggered by RST/EN

## 8 Detailed Description

#### 8.1 Overview

The UCC21717-Q1 device is an advanced isolated gate driver with state-of-art protection and sensing features for SiC MOSFETs and IGBTs. The device can support up to 2121-V DC operating voltage based on SiC MOSFETs and IGBTs, and can be used to above 10-kW applications such as HEV/EV traction inverter, motor drive, on-board and off-board battery charger, solar inverter, and so forth. The galvanic isolation is implemented by the capacitive isolation technology, which can realize a reliable reinforced isolation between the low voltage DSP/MCU and high voltage side.

The ±10-A peak sink and source current of the UCC21717-Q1 can drive the SiC MOSFET modules and IGBT modules directly without an extra buffer. The driver can also be used to drive higher power modules or parallel modules with external buffer stage. The device can support up to 1.5-kV<sub>RMS</sub> working voltage, 12.8-kV<sub>PK</sub> surge immunity with longer than 40 years isolation barrier life. The strong drive strength helps to switch the device fast and reduce the switching loss. While the 150-V/ns minimum CMTI ensures the reliability of the system with fast switching speed. The small propagation delay and part-to-part skew can minimize the deadtime setting, so the conduction loss can be reduced.

The device includes extensive protection and monitor features to increase the reliability and robustness of the SiC MOSFET and IGBT based systems. The 12-V output side power supply UVLO is suitable for switches with gate voltage ≥ 15 V. The active Miller clamp feature prevents the false turn on causing by Miller capacitance during fast switching. The device has the state-of-art overcurrent and short circuit detection time, and fault reporting function to the low voltage side DSP/MCU. The soft turn-off with soft turn off is triggered when the overcurrent or short circuit fault is detected, minimizing the short circuit energy while reducing the overshoot voltage on the switches.

The isolated analog to PWM sensor can be used as switch temperature sensing, DC bus voltage sensing, auxiliary power supply sensing, and so forth. The PWM signal can be fed directly to DSP/MCU or through a low-pass-filter as an analog signal.

Product Folder Links: UCC21717-Q1

Submit Document Feedback

Copyright © 2023 Texas Instruments Incorporated

#### 8.2 Functional Block Diagram



#### 8.3 Feature Description

## 8.3.1 Power Supply

The input side power supply VCC can support a wide voltage range from 3 V to 5.5 V. The device supports both unipolar and bipolar power supply on the output side, with a wide range from 13 V to 33 V from VDD to VEE. The negative power supply with respect to switch source or emitter is usually adopted to avoid false turn on when the other switch in the phase leg is turned on. The negative voltage is especially important for SiC MOSFET due to its fast switching speed and low threshold voltage.

#### 8.3.2 Driver Stage

The UCC21717-Q1 has ±10-A peak drive strength and is suitable for high power applications. The high drive strength can drive a SiC MOSFET module, IGBT module or paralleled discrete devices directly without extra buffer stage. The UCC21717-Q1 can also be used to drive higher power modules or parallel modules with extra buffer stage. Regardless of the values of VDD, the peak sink and source current can be kept at 10 A. The driver features an important safety function wherein, when the input pins are in floating condition, the OUTH/OUTL is

held in LOW state. The split output of the driver stage is depicted in  $\boxtimes$  8-1. The driver has rail-to-rail output by implementing a hybrid pull-up structure with a P-Channel MOSFET in parallel with an N-Channel MOSFET, and an N-Channel MOSFET to pulldown. The pull-up NMOS is the same as the pull down NMOS, so the on resistance  $R_{NMOS}$  is the same as  $R_{OL}$ . The hybrid pull-up structure delivers the highest peak-source current when it is most needed, during the Miller plateau region of the power semiconductor turn-on transient. The  $R_{OH}$  in  $\boxtimes$  8-1 represents the on-resistance of the pull-up P-Channel MOSFET. However, the effective pull-up resistance is much smaller than  $R_{OH}$ . Since the pull-up N-Channel MOSFET has much smaller on-resistance than the P-Channel MOSFET, the pull-up N-Channel MOSFET dominates most of the turn-on transient, until the voltage on OUTH pin is about 3 V below VDD voltage. The effective resistance of the hybrid pull-up structure during this period is about 2 x  $R_{OL}$ . Then the P-Channel MOSFET pulls up the OUTH voltage to VDD rail. The low pull-up impedance results in strong drive strength during the turn-on transient, which shortens the charging time of the input capacitance of the power semiconductor and reduces the turn on switching loss.

The pull-down structure of the driver stage is implemented solely by a pull-down N-Channel MOSFET.  $\boxtimes$  8-1 also shows the on-resistance of the N-Channel MOSFET  $R_{OL}$ . This MOSFET can ensure the OUTL voltage be pulled down to VEE rail. The low pull-down impedance not only results in high sink current to reduce the turn-off time, but also helps to increase the noise immunity considering the Miller effect.



図 8-1. Gate Driver Output Stage

#### 8.3.3 VCC and VDD Undervoltage Lockout (UVLO)

The UCC21717-Q1 implements the internal UVLO protection feature for both input and output power supplies VCC and VDD. When the supply voltage is lower than the threshold voltage, the driver output is held as LOW. The output only goes HIGH when both VCC and VDD are out of the UVLO status. The UVLO protection feature not only reduces the power consumption of the driver itself during low power supply voltage condition, but also increases the efficiency of the power stage. For SiC MOSFET and IGBT, the on-resistance reduces while the gate-source voltage or gate-emitter voltage increases. If the power semiconductor is turned on with a low VDD value, the conduction loss increases significantly and can lead to a thermal issue and efficiency reduction of the power stage. The UCC21717-Q1 implements 12-V threshold voltage of VDD UVLO, with 800-mV hysteresis. This threshold voltage is suitable for both SiC MOSFET and IGBT.

The UVLO protection block features with hysteresis and deglitch filter, which help to improve the noise immunity of the power supply. During the turn on and turn off switching transient, the driver sources and sinks a peak

Submit Document Feedback

Copyright © 2023 Texas Instruments Incorporated

transient current from the power supply, which can result in sudden voltage drop of the power supply. With hysteresis and UVLO deglitch filter, the internal UVLO protection block will ignore small noises during the normal switching transients.

The timing diagrams of the UVLO feature of VCC and VDD are shown in  $\boxtimes$  7-8, and  $\boxtimes$  7-9. The RDY pin on the input side is used to indicate the power good condition. The RDY pin is open drain. During UVLO condition, the RDY pin is held in low status and connected to GND. Normally the pin is pulled up externally to VCC to indicate the power good. The AIN-APWM function stops working during the UVLO status. The APWM pin on the input side will be held LOW.

#### 8.3.4 Active Pulldown

The UCC21717-Q1 implements an active pulldown feature to ensure the OUTH/OUTL pin clamping to VEE when the VDD is open. The OUTH/OUTL pin is in high-impedance status when VDD is open, the active pulldown feature can prevent the output be false turned on before the device is back to control.



図 8-2. Active Pulldown

#### 8.3.5 Short Circuit Clamping

During short circuit condition, the Miller capacitance can cause a current sinking to the OUTH/OUTL pin due to the high dV/dt and boost the OUTH/OUTL voltage. The short circuit clamping feature of the UCC21717-Q1 can clamp the OUTH/OUTL pin voltage to be slightly higher than VDD, which can protect the power semiconductors from a gate-source and gate-emitter overvoltage breakdown. This feature is realized by an internal diode from the OUTH/OUTL to VDD.





図 8-3. Short Circuit Clamping

#### 8.3.6 Internal Active Miller Clamp

The active Miller clamp feature is important to prevent the false turn-on while the driver is in OFF state. In applications which the device can be in synchronous rectifier mode, the body diode conducts the current during the deadtime while the device is in OFF state, the drain-source or collector-emitter voltage remains the same and the dV/dt happens when the other power semiconductor of the phase leg turns on. The low internal pull-down impedance of the UCC21717-Q1 can provide a strong pulldown to hold the OUTL to VEE. However, external gate resistance is usually adopted to limit the dV/dt. The Miller effect during the turn on transient of the other power semiconductor can cause a voltage drop on the external gate resistor, which boost the gate-source or gate-emitter voltage. If the voltage on  $V_{GS}$  or  $V_{GE}$  is higher than the threshold voltage of the power semiconductor, a shoot through can happen and cause catastrophic damage. The active Miller clamp feature of the UCC21717-Q1 drives an internal MOSFET, which connects to the device gate. The internal MOSFET is triggered when the gate voltage is lower than  $V_{CLMPTH}$ , which is 2 V above VEE, and creates a low impedance path to avoid the false turn on issue.



図 8-4. Active Miller Clamp

#### 8.3.7 Overcurrent and Short Circuit Protection

The UCC21717-Q1 implements a fast overcurrent and short circuit protection feature to protect the SiC MOSFET or IGBT from catastrophic breakdown during fault. The OC pin of the device has a typical 0.7-V threshold with respect to COM, source or emitter of the power semiconductor. When the input is in floating condition, or the output is held in low state, the OC pin is pulled down by an internal MOSFET and held in LOW state, which prevents the overcurrent and short circuit fault from false triggering. The OC pin is in high-impedance state when the output is in high state, which means the overcurrent and short circuit protection feature only works when the power semiconductor is in on state. The internal pulldown MOSFET helps to discharge the voltage of OC pin when the power semiconductor is turned off.

The overcurrent and short circuit protection feature can be used with SiC MOSFET modules or IGBT modules with SenseFET, traditional desaturation circuit, or shunt resistor in series with the power loop for lower power applications, as shown in  $\boxtimes$  8-5. For SiC MOSFET module or IGBT module with SenseFET, the SenseFET integrated in the module can scale down the drain current or collector current. With an external high precision sense resistor, the drain current or collector current can be accurately measured. If the voltage of the sensed resistor higher than the overcurrent threshold  $V_{OCTH}$  is detected, the soft turn-off is initiated. A fault will be reported to the input side  $\overline{FLT}$  pin to DSP/MCU. The output is held to LOW after the fault is detected, and can only be reset by the  $\overline{RST}/EN$  pin. The state-of-art overcurrent and short circuit detection time helps to ensure a short shutdown time for SiC MOSFET and IGBT.

The overcurrent and short circuit protection feature can also be paired with desaturation circuit and shunt resistors. The DESAT threshold can be programmable in this case, which increases the versatility of the device. Detailed application diagrams of desaturation circuit and shunt resistor will be given in セクション 9.2.2.6.

- High current and high dl/dt during the overcurrent and short circuit fault can cause a voltage bounce on shunt resistor's parasitic inductance and board layout parasitic, which results in false trigger of OC pin. High precision, low ESL and small value resistor must be used in this approach.
- Shunt resistor approach is not recommended for high power applications and short circuit protection of the low power applications.

The detailed applications of the overcurrent and short circuit feature is discussed in セクション 9.



図 8-5. Overcurrent and Short Circuit Protection

#### 8.3.8 Soft Turn-Off

The UCC21717-Q1 initiates a soft turn-off when the overcurrent and short circuit protection are triggered, or when the  $\overline{\text{RST}}/\text{EN}$  is pulled low for longer than  $t_{\text{RSTPD}}$ . When the overcurrent and short circuit faults occur, the power semiconductor transitions from the linear region to the saturation region very quickly. The gate voltage



controls the channel current. By pulling down the gate voltage with a soft turn-off current, the dl/dt of the channel current is controlled by the gate voltage and decreases softly; thus, overshooting the power semiconductor is limited, preventing overvoltage breakdown. 

7-10 shows the the soft turn-off timing diagram.



図 8-6. Soft Turn-Off

#### 8.3.9 Fault (FLT), Reset and Enable (RST/EN)

The  $\overline{FLT}$  pin of the UCC21717-Q1 is open drain and can report a fault signal to the DSP/MCU when a fault is detected through the OC pin. The  $\overline{FLT}$  pin is pulled down to GND after the fault is detected, and is held low until a reset signal is received from  $\overline{RST/EN}$ . The device has a fault mute time  $t_{FLTMUTE}$ , within which the device ignores any reset signal.

The  $\overline{RST}/EN$  is pulled down internally by a 50-k $\Omega$  resistor, and is thus disabled by default when this pin is floating. It must be pulled up externally to enable the driver. The pin has two purposes:

- To reset the FLT pin. To reset, then RST/EN pin is pulled low; if the pin is set and held in low state for more than t<sub>RSTFIL</sub> after the mute time t<sub>FLTMUTE</sub>, then the fault signal is reset and FLT is reset back to the high impedance status at the rising edge of the input signal at RST/EN pin.
- Enable and shutdown the device. If the RST/EN pin is pulled low for longer than t<sub>RSTPD</sub>, the driver is disabled
  and OUTL is turned off with a soft turn off. The pin must be pulled up externally to enable the part, otherwise
  the device is disabled by default.

#### 8.3.10 Isolated Analog to PWM Signal Function

The UCC21717-Q1 features an isolated analog to PWM signal function from AIN to APWM pin, which allows the isolated temperature sensing, high voltage dc bus voltage sensing, and so forth. An internal current source  $I_{AIN}$  in AIN pin is implemented in the device to bias an external thermal diode or temperature sensing resistor. The UCC21717-Q1 encodes the voltage signal  $V_{AIN}$  to a PWM signal, passing through the reinforced isolation barrier, and output to APWM pin on the input side. The PWM signal can either be transferred directly to DSP/MCU to calculate the duty cycle, or filtered by a simple RC filter as an analog signal. The AIN voltage input

Submit Document Feedback Copyright © 2023 Texas Instruments Incorporated

range is from 0.6 V to 4.5 V, and the corresponding duty cycle of the APWM output ranges from 88% to 10%. The duty cycle increases linearly from 10% to 88% while the AIN voltage decreases from 4.5 V to 0.6 V. This corresponds to the temperature coefficient of the negative temperature coefficient (NTC) resistor and thermal diode. When AIN is floating, the AIN voltage is 5 V and the APWM operates at 400 kHz with approximately 10% duty cycle. The duty cycle absolute error is  $\pm 1.5\%$  at 0.6 V and 2.5 V and is  $\pm 1.5\%$  /  $\pm 1.5\%$  at 4.5 V across both process and temperature. The in-system accuracy can be improved using calibration to account for any offset. The accuracy of the internal current source  $\pm 1.5\%$  across process and temperature.

The isolated analog to PWM signal feature can also support other analog signal sensing, such as the high voltage DC bus voltage, and so forth. The internal current source I<sub>AIN</sub> should be taken into account when designing the potential divider if sensing a high voltage.



図 8-7. Isolated Analog to PWM Signal

#### 8.4 Device Functional Modes

表 8-1 lists device function.

表 8-1. Function Table

| INPUT |      |      |      |      |        | OUTPUT |     |     |               |       |      |
|-------|------|------|------|------|--------|--------|-----|-----|---------------|-------|------|
| VCC   | VDD  | VEE  | IN+  | IN-  | RST/EN | AIN    | RDY | FLT | OUTH/<br>OUTL | CLMPI | APWM |
| PU    | PD   | PU   | Х    | Х    | X      | Х      | Low | HiZ | Low           | Low   | Low  |
| PD    | PU   | PU   | Х    | Х    | Х      | Х      | HiZ | HiZ | Low           | Low   | Low  |
| PU    | PU   | PU   | Х    | Х    | Low    | Х      | HiZ | HiZ | Low           | Low   | Low  |
| PU    | Open | PU   | Х    | Х    | X      | Х      | Low | HiZ | HiZ           | HiZ   | HiZ  |
| PU    | PU   | Open | Х    | Х    | Х      | Х      | Low | HiZ | Low           | Low   | Low  |
| PU    | PU   | PU   | Low  | Х    | High   | Х      | HiZ | HiZ | Low           | Low   | P*   |
| PU    | PU   | PU   | Х    | High | High   | Х      | HiZ | HiZ | Low           | Low   | P*   |
| PU    | PU   | PU   | High | High | High   | Х      | HiZ | HiZ | Low           | Low   | P*   |
| PU    | PU   | PU   | High | Low  | High   | Х      | HiZ | HiZ | High          | HiZ   | P*   |

PU: Power Up (VCC  $\geq$  2.85V, VDD  $\geq$  13.1V, VEE  $\leq$  0V); PD: Power Down (VCC  $\leq$  2.35V, VDD  $\leq$  9.9V); X: Irrelevant; P\*: PWM Pulse; HiZ: High Impedance

## 9 Applications and Implementation

注

以下のアプリケーション情報は、TI の製品仕様に含まれるものではなく、TI ではその正確性または完全性を 保証いたしません。個々の目的に対する製品の適合性については、お客様の責任で判断していただくことに なります。お客様は自身の設計実装を検証しテストすることで、システムの機能を確認する必要があります。

#### 9.1 Application Information

The UCC21717-Q1 device is very versatile because of the strong drive strength, wide range of output power supply, high isolation ratings, high CMTI and superior protection and sensing features. The 1.5-kVRMS working voltage and 12.8-kVPK surge immunity can support both SiC MOSFET and IGBT modules with DC bus voltage up to 2121 V. The device can be used in both low power and high power applications such as the traction inverter in HEV/EV, on-board charger and charging pile, motor driver, solar inverter, industrial power supplies, and so forth. The device can drive the high power SiC MOSFET module, IGBT module, or paralleled discrete device directly without external buffer drive circuit based on NPN/PNP bipolar transistor in totem-pole structure, which allows the driver to have more control to the power semiconductor and saves the cost and space of the board design. The UCC21717-Q1 can also be used to drive very high power modules or paralleled modules with external buffer stage. The input side can support power supply and microcontroller signal from 3.3 V to 5 V, and the device level shifts the signal to output side through reinforced isolation barrier. The device has wide output power supply range from 13 V to 33 V and support wide range of negative power supply. This allows the driver to be used in SiC MOSFET applications, IGBT application and many others. The 12-V UVLO benefits the power semiconductor with lower conduction loss and improves the system efficiency. As a reinforced isolated single channel driver, the device can be used to drive either a low-side or high-side driver.

The UCC21717-Q1 device features extensive protection and monitoring features, which can monitor, report and protect the system from various fault conditions.

- Fast detection and protection for the overcurrent and short circuit fault. The feature is preferable in a split source SiC MOSFET module or a split emitter IGBT module. For the modules with no integrated current mirror or paralleled discrete semiconductors, the traditional desaturation circuit can be modified to implement short circuit protection. The semiconductor is shutdown when the fault is detected and FLT pin is pulled down to indicate the fault detection. The device is latched unless a reset signal is received from the RST/EN pin.
- Soft turn-off feature to protect the power semiconductor from catastrophic breakdown during overcurrent and short circuit fault. The shutdown energy can be controlled while the overshoot of the power semiconductor is limited.
- UVLO detection to protect the semiconductor from excessive conduction loss. Once the device is detected to be in UVLO mode, the output is pulled down and the RDY pin indicates the power supply is lost. The device is back to normal operation mode once the power supply is out of the UVLO status. The power good status can be monitored from the RDY pin.
- Analog signal sensing with isolated analog to PWM signal feature. This feature allows the device to sense the temperature of the semiconductor from the thermal diode or temperature sensing resistor, or dc bus voltage with resistor divider. A PWM signal is generated on the low voltage side with reinforced isolated from the high voltage side. The signal can be fed back to the microcontroller for the temperature monitoring, voltage monitoring, and so forth.
- The active Miller clamp feature protects the power semiconductor from false turn on by driving an external MOSFET. This feature allows flexibility of the board layout design and the pulldown strength of the Miller clamp FET.
- Enable and disable function through the RST/EN pin.
- Short circuit clamping.
- Active pulldown.

#### 9.2 Typical Application

☑ 9-1 shows the typical application of a half bridge using two UCC21717-Q1 isolated gate drivers. The half bridge is a basic element in various power electronics applications such as a traction inverter in a HEV/EV to

Product Folder Links: UCC21717-Q1

Copyright © 2023 Texas Instruments Incorporated

convert the DC current of the electric vehicle's battery to AC current to drive the electric motor in the propulsion system. The topology can also be used in motor drive applications to control the operating speed and torque of the AC motors.



図 9-1. Typical Application Schematic

## 9.2.1 Design Requirements

The design of the power system for end equipment should consider some design requirements to ensure the reliable operation of the UCC1710 through the load range. Design considerations include peak source and sink currents, power dissipation, overcurrent and short circuit protection, AIN-APWM function for analog signal sensing, and so forth.

A design example for a half bridge based on IGBT is given in this subsection. The design parameters are listed in  $\frac{1}{2}$  9-1.

| PARAMETER                   | VALUE        |  |  |  |  |  |
|-----------------------------|--------------|--|--|--|--|--|
| Input Supply Voltage        | 5 V          |  |  |  |  |  |
| IN-OUT Configuration        | Noninverting |  |  |  |  |  |
| Positive Output Voltage VDD | 15 V         |  |  |  |  |  |
| Negative Output Voltage VEE | –5 V         |  |  |  |  |  |
| DC Bus Voltage              | 800 V        |  |  |  |  |  |
| Peak Drain Current          | 300 A        |  |  |  |  |  |
| Switching Frequency         | 50 kHz       |  |  |  |  |  |
| Switch Type                 | IGBT Module  |  |  |  |  |  |

表 9-1. Design Parameters

#### 9.2.2 Detailed Design Procedure

#### 9.2.2.1 Input Filters for IN+, IN-, and RST/EN

In the applications of traction inverter or motor drive, the power semiconductors are in hard switching mode. With the strong drive strength of the UCC21717-Q1, the dV/dt can be high, especially for SiC MOSFET. Noise cannot only be coupled to the gate voltage due to the parasitic inductance, but also to the input side as the nonideal PCB layout and coupled capacitance.

The UCC21717-Q1 features a 40-ns internal deglitch filter to the IN+, IN-, and  $\overline{RST}/EN$  pins. Any signal less than 40 ns can be filtered out from the input pins. For noisy systems, external low-pass filter can be added externally to the input pins. Adding low-pass filters to IN+, IN-, and  $\overline{RST}/EN$  pins can effectively increase the noise immunity and increase the signal integrity. When not in use, the IN+, IN-, and  $\overline{RST}/EN$  pins should not be floating. IN- should be tied to GND if only IN+ is used for a noninverting input to output configuration. The purpose of the low-pass filter is to filter out the high frequency noise generated by the layout parasitics. While choosing the low-pass filter resistors and capacitors, both the noise immunity effect and delay time should be considered according to the system requirements.

#### 9.2.2.2 PWM Interlock of IN+ and IN-

The UCC21717-Q1 features a PWM interlock for the IN+ and IN- pins, which can be used to prevent the phase leg shoot through issue. As shown in 表 8-1, the output is logic low while both IN+ and IN- are logic high. When only IN+ is used, IN- can be tied to GND. To utilize the PWM interlock function, the PWM signal of the other switch in the phase leg can be sent to the IN- pin. As shown in ② 9-2, PWM\_T is the PWM signal to top side switch, and PWM\_B is the PWM signal to bottom side switch. For the top side gate driver, the PWM\_T signal is given to the IN+ pin, while the PWM\_B signal is given to the IN- pin; for the bottom side gate driver, the PWM\_B signal is given to the IN+ pin, while the PWM\_T signal is given to the IN- pin. When both PWM\_T and PWM\_B signals are high, the outputs of both gate drivers are logic low to prevent the shoot through condition.



図 9-2. PWM Interlock for a Half Bridge

#### 9.2.2.3 FLT, RDY, and RST/EN Pin Circuitry

Both  $\overline{\text{FLT}}$  and RDY pins are open-drain outputs. The  $\overline{\text{RST}}/\text{EN}$  pin has a 50-k $\Omega$  internal pulldown resistor, so the driver is in OFF status if the  $\overline{\text{RST}}/\text{EN}$  pin is not pulled up externally. A 5-k $\Omega$  resistor can be used as pullup resistor for the  $\overline{\text{FLT}}$ , RDY, and  $\overline{\text{RST}}/\text{EN}$  pins.

Submit Document Feedback

Copyright © 2023 Texas Instruments Incorporated

To improve the noise immunity due to the parasitic coupling and common-mode noise, low-pass filters can be added between the  $\overline{\text{FLT}}$ , RDY, and  $\overline{\text{RST}}/\text{EN}$  pins and the microcontroller. A filter capacitor between 100 pF to 300 pF can be added.



図 9-3. FLT, RDY, and RST/EN Pins Circuitry

#### 9.2.2.4 RST/EN Pin Control

The  $\overline{RST}/EN$  pin has two functions. It is used to enable or shutdown the outputs of the driver and to reset the fault signaled on the  $\overline{FLT}$  pin after OC is detected. The  $\overline{RST}/EN$  pin needs to be pulled up to enable the device; when the pin is pulled down, the device is in disabled status. By default the driver is disabled with the internal 50-k $\Omega$  pulldown resistor at this pin.

When the driver is latched after overcurrent or a short circuit fault is detected, the  $\overline{FLT}$  pin and output are latched low and need to be reset by the  $\overline{RST}/EN$  pin. The microcontroller must send a signal to the  $\overline{RST}/EN$  pin after the fault to reset the driver. The driver will not respond until after the mute time  $t_{FLTMUTE}$ . The reset signal must be held low for at least  $t_{RSTFIL}$  after the mute time.

This pin can also be used to automatically reset the driver. The continuous input signal IN+ or IN- can be applied to the  $\overline{RST}/EN$  pin. There is no separate reset signal from the microcontroller when configuring the driver this way. If the PWM is applied to the noninverting input IN+, then IN+ can also be tied to the  $\overline{RST}/EN$  pin. If the PWM is applied to the inverting input IN-, then a NOT logic is needed between the PWM signal from the microcontroller and the  $\overline{RST}/EN$  pin. Using either configuration results in the driver being reset in every switching cycle without an extra control signal from the microcontroller tied to the  $\overline{RST}/EN$  pin. One must ensure the PWM off-time is greater than  $t_{RST}/EN$  in order to reset the driver in cause of an OC fault.





図 9-4. Automatic Reset Control

#### 9.2.2.5 Turn-On and Turn-Off Gate Resistors

The UCC21717-Q1 features split outputs OUTH and OUTL, which enables independent control of the turn on and turn off switching speeds. The turn on and turn off resistances determine the peak source and sink currents, which control the switching speed in turn. Meanwhile, power dissipation in the gate driver should be considered to ensure the device is in the thermal limit. At first, the peak source and sink currents are calculated as:

$$\begin{split} I_{source\_pk} &= min(10A, \frac{VDD - VEE}{R_{OH\_EFF} + R_{ON} + R_{G\_Int}}) \\ I_{sink\_pk} &= min(10A, \frac{VDD - VEE}{R_{OL} + R_{OFF} + R_{G\_Int}}) \end{split} \tag{1}$$

#### Where

- R<sub>OH\_EFF</sub> is the effective internal pull-up resistance of the hybrid pull-up structure, which is approximately 2 x R<sub>OL</sub>, about 0.7 Ω.
- $R_{OL}$  is the internal pulldown resistance, about 0.3  $\Omega$ .
- R<sub>ON</sub> is the external turn on gate resistance.
- R<sub>OFF</sub> is the external turn off gate resistance.
- R<sub>G Int</sub> is the internal resistance of the SiC MOSFET or IGBT module.



図 9-5. Output Model for Calculating Peak Gate Current

For example, for an IGBT module based system with the following parameters:

- $Q_{q} = 3300 \text{ nC}$
- R<sub>G\_Int</sub> = 1.7 Ω
   R<sub>ON</sub>=R<sub>OFF</sub>= 1 Ω

The peak source and sink currents in this case are:

Thus by using a 1-Ω external gate resistance, the peak source current is 5.9 A and the peak sink current is 6.7 A. The collector-to-emitter dV/dt during the turn on switching transient is dominated by the gate current at the Miller plateau voltage. The hybrid pullup structure ensures the peak source current at the Miller plateau voltage, unless the turn on gate resistor is too high. The faster the collector-to-emitter, Vce, voltage rises to VDC, the smaller the turn on switching loss is. The dV/dt can be estimated as Qqc/Isource pk. For the turn off switching transient, the drain-to-source dV/dt is dominated by the load current, unless the turn off gate resistor is too high. After V<sub>ce</sub> reaches the dc bus voltage, the power semiconductor is in saturation mode and the channel current is controlled by V<sub>ge</sub>. The peak sink current determines the dI/dt, which dominates the V<sub>ce</sub> voltage overshoot accordingly. If using relatively large turn off gate resistance, the V<sub>ce</sub> overshoot can be limited. The overshoot can be estimated by:

$$\Delta V_{ce} = L_{stray} \cdot I_{load} / ((R_{OFF} + R_{OL} + R_{G\_Int}) \cdot C_{ies} \cdot In(V_{plat} / V_{th}))$$
(3)

- L<sub>stray</sub> is the stray inductance in power switching loop, as shown in ⊠ 9-6
- $I_{load}$  is the load current, which is the turn off current of the power semiconductor.
- C<sub>ies</sub> is the input capacitance of the power semiconductor.
- V<sub>plat</sub> is the plateau voltage of the power semiconductor.
- V<sub>th</sub> is the threshold voltage of the power semiconductor.



図 9-6. Stray Parasitic Inductance of IGBTs in a Half-Bridge Configuration

Power dissipation should be taken into account to maintain the gate driver within the thermal limit. The power loss of the gate driver includes the quiescent loss and the switching loss, which can be calculated as:

$$P_{DR} = P_{Q} + P_{SW} \tag{4}$$

 $P_Q$  is the quiescent power loss for the driver, which is  $I_q$  x (VDD-VEE) = 5 mA x 20 V = 0.100 W. The quiescent power loss is the power consumed by the internal circuits such as the input stage, reference voltage, logic circuits, protection circuits when the driver is switching when the driver is biased with VDD and VEE, and also the charging and discharging current of the internal circuit when the driver is switching. The power dissipation when the driver is switching can be calculated as:

$$P_{\text{SW}} = \frac{1}{2} \cdot \left( \frac{R_{\text{OH\_EFF}}}{R_{\text{OH\_EFF}} + R_{\text{ON}} + R_{\text{G\_Int}}} + \frac{R_{\text{OL}}}{R_{\text{OFF}} + R_{\text{G\_Int}}} \right) \cdot \left( \text{VDD-VEE} \right) \cdot f_{\text{sw}} \cdot Q_{\text{g}} \tag{5}$$

#### Where

- Q<sub>q</sub> is the gate charge required at the operation point to fully charge the gate voltage from VEE to VDD.
- f<sub>sw</sub> is the switching frequency.

In this example, the P<sub>SW</sub> can be calculated as:

$$P_{\text{SW}} = \frac{1}{2} \cdot (\frac{R_{\text{OH\_EFF}}}{R_{\text{OH\_EFF}} + R_{\text{ON}} + R_{\text{G\_Int}}} + \frac{R_{\text{OL}}}{R_{\text{OFF}} + R_{\text{G\_Int}}}) \cdot (\text{VDD-VEE}) \cdot f_{\text{sw}} \cdot Q_{\text{g}} = 0.505W \tag{6}$$

Thus, the total power loss is:

$$P_{DR} = P_{Q} + P_{SW} = 0.10W + 0.505W = 0.605W$$
(7)

When the board temperature is 125°C, the junction temperature can be estimated as:

$$T_{j} = T_{b} + \psi_{jb} \cdot P_{DR} \approx 150 \,^{\circ}C \tag{8}$$

Therefore, for the application in this example, with 125°C board temperature, the maximum switching frequency is ~50 kHz to keep the gate driver in the thermal limit. By using a lower switching frequency, or increasing external gate resistance, the gate driver can be operated at a higher switching frequency.

#### 9.2.2.6 Overcurrent and Short Circuit Protection

Fast and reliable overcurrent and short circuit protection is important to protect the catastrophic break down of the SiC MOSFET and IGBT modules, and improve the system reliability. The UCC21717-Q1 features a state-of-art overcurrent and short circuit protection, which can be applied to both SiC MOSFET and IGBT modules with various detection circuits.

## 9.2.2.6.1 Protection Based on Power Modules with Integrated SenseFET

The overcurrent and short circuit protection function is suitable for SiC MOSFET and IGBT modules with integrated SenseFET. The SenseFET scales down the main power loop current and outputs the current with a dedicated pin of the power module. With an external high precision sensing resistor, the scaled down current can be measured and the main power loop current can be calculated. The value of the sensing resistor  $R_S$  sets the protection threshold of the main current. For example, with a ratio of 1:N = 1:50000 of the integrated current mirror, by using  $R_S$  of 20  $\Omega$ , the threshold protection current is:

$$I_{\text{OC}_{-}\text{TH}} = \frac{V_{\text{OCTH}}}{R_{\text{S}}} \cdot N = 1750A$$
(9)

The overcurrent and short circuit protection based on an integrated SenseFET has high precision, as it is sensing the current directly. The accuracy of the method is related to two factors: the scaling down ratio of the main power loop current and the SenseFET, and the precision of the sensing resistor. Since the current is sensed from the SenseFET, which is isolated from the main power loop, and the current is scaled down significantly with much less dl/dt, the sensing loop has good noise immunity. To further improve the noise immunity, a low-pass filter can be added. A 100-pF to 10-nF filter capacitor can be added. The delay time caused by the low-pass filter should also be considered for the protection circuitry design.



図 9-7. Overcurrent and Short Circuit Protection Based on IGBT Module with SenseFET

#### 9.2.2.6.2 Protection Based on Desaturation Circuit

For SiC MOSFET and IGBT modules without SenseFET, desaturation (DESAT) circuit is the most popular circuit which is adopted for overcurrent and short circuit protection. The circuit consists of a current source, a resistor, a blanking capacitor and a diode. Normally the current source is provided from the gate driver, when the device turns on, a current source charges the blanking capacitor and the diode forward biased. During normal operation, the capacitor voltage is clamped by the switch V<sub>CE</sub> voltage. When short circuit happens, the capacitor voltage is quickly charged to the threshold voltage which triggers the device shutdown. For the UCC21717-Q1, the OC pin does not feature an internal current source. The current source should be generated externally from the output power supply. When the UCC21717-Q1 is in OFF state, the OC pin is pulled down by an internal MOSFET, which creates an offset voltage on the OC pin. By choosing R1 and R2 significantly higher than the pulldown resistance of the internal MOSFET, the offset can be ignored. When the UCC21717-Q1 is in ON state, the OC pin is high impedance. The current source is generated by the output power supply VDD and the external resistor divider R1, R2, and R3. The overcurrent detection threshold voltage of the IGBT is:

$$V_{DET} = V_{OCTH} \cdot \frac{R_2 + R_3}{R_3} - V_F \tag{10}$$

The blanking time of the detection circuit is:

$$t_{BLK} = -\frac{R_1 + R_2}{R_1 + R_2 + R_3} \cdot R_3 \cdot C_{BLK} \cdot \ln(1 - \frac{R_1 + R_2 + R_3}{R_3} \cdot \frac{V_{OCTH}}{V_{DD}})$$
(11)

#### Where:

- V<sub>OCTH</sub> is the detection threshold voltage of the gate driver
- R<sub>1</sub>, R<sub>2</sub>, and R<sub>3</sub> are the resistances of the voltage divider
- C<sub>BLK</sub> is the blanking capacitor
- V<sub>F</sub> is the forward voltage of the high voltage diode D<sub>HV</sub>

The modified desaturation circuit has all the benefits of the conventional desaturation circuit. The circuit has negligible power loss, and is easy to implement. The detection threshold voltage of IGBT and blanking time can be programmed by external components. Different with the conventional desaturation circuit, the overcurrent detection threshold voltage of the IGBT can be modified to any voltage level, either higher or lower than the detection threshold voltage of the driver. A parallel schottky diode can be connected between OC and COM pins

Submit Document Feedback

Copyright © 2023 Texas Instruments Incorporated

to prevent the negative voltage on the OC pin in a noisy system. Since the desaturation circuit measures the  $V_{CE}$  of the IGBT or  $V_{DS}$  of the SiC MOSFET, not directly the current, the accuracy of the protection is not as high as the SenseFET based protection method. The current threshold cannot be accurately controlled in the protection.



図 9-8. Overcurrent and Short Circuit Protection Based on Desaturation Circuit

#### 9.2.2.6.3 Protection Based on Shunt Resistor in Power Loop

In lower power applications, to simplify the circuit and reduce the cost, a shunt resistor can be used in series in the power loop and measure the current directly. Since the resistor is in series in the power loop, it directly measures the current and can have high accuracy by using a high precision resistor. The resistance needs to be small to reduce the power loss, and should have large enough voltage resolution for the protection. Since the sensing resistor is also in series in the gate driver loop, the voltage drop on the sensing resistor can cause the voltage drop on the gate voltage of the IGBT or SiC MOSFET module. The parasitic inductance of the sensing resistor and the PCB trace of the sensing loop also causes a noise voltage source during the switching transient, which makes the gate voltage oscillate. Thus, this method is not recommended for a high power application, or when dl/dt is high. To use it in a low power application, the shunt resistor loop should be designed to have optimal voltage drop and minimum noise injection to the gate loop.



図 9-9. Overcurrent and Short Circuit Protection Based on Shunt Resistor

#### 9.2.2.7 Isolated Analog Signal Sensing

The isolated analog signal sensing feature provides a simple isolated channel for isolated temperature detection, voltage sensing, and so forth. One typical application of this function is a temperature monitor of the power semiconductor. Thermal diodes or temperature sensing resistors are integrated in the SiC MOSFET or IGBT module close to the dies to monitor the junction temperature. The UCC21717-Q1 has an internal 203-µA current source with ±3% accuracy across temperature, which can forward bias the thermal diodes or create a voltage drop on the temperature sensing resistors. The sensed voltage from the AIN pin is passed through the isolation barrier to the input side and transformed to a PWM signal. The duty cycle of the PWM changes linearly from 10% to 88% when the AIN voltage changes from 4.5 V to 0.6 V and can be represented using  $\vec{x}$  12.

$$D_{APWM}(\%) = -20 * V_{AIN} + 100$$
(12)

# 9.2.2.7.1 Isolated Temperature Sensing

A typical application circuit is shown in  $\boxtimes$  9-10. To sense temperature, the AIN pin is connected to the thermal diode or thermistor which can be discrete or integrated within the power module. A low-pass filter is recommended for the AIN input. Since the temperature signal does not have a high bandwidth, the low-pass filter is mainly used for filtering the noise introduced by the switching of the power device, which does not require stringent control for propagation delay. The filter capacitance for  $C_{\text{filt}}$  can be chosen between 1 nF to 100 nF and the filter resistance  $R_{\text{filt}}$  between 1  $\Omega$  to 10  $\Omega$  according to the noise level.

The output of APWM is directly connected to the microcontroller to measure the duty cycle dependent on the voltage input at AIN, using  $\pm$  12.



図 9-10. Thermal Diode or Thermistor Temperature Sensing Configuration

When a high-precision voltage supply for VCC is used on the primary side of the UCC21717-Q1 the duty cycle output of APWM may also be filtered and the voltage measured using the microcontroller's ADC input pin, as shown in  $\boxtimes$  9-11. The frequency of APWM is 400 kHz, so the value for  $R_{\text{filt}\_2}$  and  $C_{\text{filt}\_2}$  should be such that the cutoff frequency is below 400 kHz. Temperature does not change rapidly, thus the rise time due to the RC constant of the filter is not under a strict requirement.

Product Folder Links: UCC21717-Q1



図 9-11. APWM Channel with Filtered Output

The example below shows the results using a  $4.7-k\Omega$  NTC, NTCS0805E3472FMT, in series with a  $3-k\Omega$  resistor and also the thermal diode using four diode-connected MMBT3904 NPN transistors. The sensed voltage of the four MMBT3904 thermal diodes connected in series ranges from about 2.5 V to 1.6 V from 25°C to 135°C, corresponding to 50% to 68% duty cycle. The sensed voltage of the NTC thermistor connected in series with the  $3-k\Omega$  resistor ranges from about 1.5 V to 0.6 V from 25°C to 135°C, corresponding to 70% to 88% duty cycle. The voltage at VAIN of both sensors and the corresponding measured duty cycle at APWM is shown in  $\boxtimes$  9-12.



図 9-12. Thermal Diode and NTC V<sub>AIN</sub> and Corresponding Duty Cycle at APWM

The duty cycle output has an accuracy of  $\pm 3\%$  throughout temperature without any calibration, as shown in  $\boxtimes$  9-13 but with single-point calibration at 25°C, the duty accuracy can be improved to  $\pm 1\%$ , as shown in  $\boxtimes$  9-14.





図 9-13. APWM Duty Error without Calibration



図 9-14. APWM Duty Error with Single-Point Calibration

## 9.2.2.7.2 Isolated DC Bus Voltage Sensing

Product Folder Links: UCC21717-Q1

$$V_{AIN} = \frac{R_{LV\_DC}}{R_{LV\_DC} + \sum_{i=1}^{n} R_{atten\_i}} \cdot V_{DC} + R_{LV\_DC} \cdot I_{AIN}$$

$$(13)$$

$$\mu_{C}$$

図 9-15. DC-Link Voltage Sensing Configuration

## 9.2.2.8 Higher Output Current Using an External Current Buffer

To increase the IGBT gate drive current, a noninverting current buffer (such as the NPN/PNP buffer shown in  $\boxtimes$  9-16) can be used. Inverting types are not compatible with the desaturation fault protection circuitry and must be avoided. The MJD44H11/MJD45H11 pair is appropriate for peak currents up to 15 A, the D44VH10/ D45VH10 pair is up to 20-A peak.

In the case of an overcurrent detection, the soft turn off (STO) is activated. External components must be added to implement STO instead of normal turn off speed when an external buffer is used.  $C_{STO}$  sets the timing for soft turn off and  $R_{STO}$  limits the inrush current to below the current rating of the internal FET (10 A).  $R_{STO}$  should be at least (VDD-VEE)/10. The soft turn off timing is determined by the internal current source of 400 mA and the capacitor  $C_{STO}$ .  $C_{STO}$  is calculated using  $\not\equiv$  14.

$$C_{STO} = \frac{I_{STO} \cdot t_{STO}}{VDD - VEE}$$
(14)

- I<sub>STO</sub> is the the internal STO current source, 400 mA
- t<sub>STO</sub> is the desired STO timing

English Data Sheet: SLUSEK4





図 9-16. Current Buffer for Increased Drive Strength

# 10 Power Supply Recommendations

During the turn on and turn off switching transient, the peak source and sink currents are provided by the VDD and VEE power supply. The large peak current is possible to drain the VDD and VEE voltage level and cause a voltage droop on the power supplies. To stabilize the power supply and ensure a reliable operation, a set of decoupling capacitors are recommended at the power supplies. Considering the UCC21717-Q1 has ±10-A peak drive strength and can generate high dV/dt, a 10-µF bypass capacitor is recommended between VDD and COM, VEE and COM. A 1-µF bypass capacitor is recommended between VCC and GND due to less current comparing with output side power supplies. A 0.1-µF decoupling capacitor is also recommended for each power supply to filter out high frequency noise. The decoupling capacitors must be low ESR and ESL to avoid high frequency noise, and should be placed as close as possible to the VCC, VDD, and VEE pins to prevent noise coupling from the system parasitics of the PCB layout.

Product Folder Links: UCC21717-Q1



## 11 Layout

# 11.1 Layout Guidelines

Due to the strong drive strength of the UCC21717-Q1, careful considerations must be taken in the PCB design. Below are some key points:

- The driver should be placed as close as possible to the power semiconductor to reduce the parasitic inductance of the gate loop on the PCB traces.
- The decoupling capacitors of the input and output power supplies should be placed as close as possible to the power supply pins. The peak current generated at each switching transient can cause high dl/dt and voltage spike on the parasitic inductance of the PCB traces.
- The driver COM pin should be connected to the Kelvin connection of the SiC MOSFET source or IGBT
  emitter. If the power device does not have a split Kelvin source or emitter, the COM pin should be connected
  as close as possible to the source or emitter terminal of the power device package to separate the gate loop
  from the high power switching loop.
- Use a ground plane on the input side to shield the input signals. The input signals can be distorted by the high frequency noise generated by the output side switching transients. The ground plane provides a low-inductance filter for the return current flow.
- If the gate driver is used for the low-side switch, which the COM pin is connected to the dc bus negative, use the ground plane on the output side to shield the output signals from the noise generated by the switch node. If the gate driver is used for the high-side switch, which the COM pin is connected to the switch node, the ground plane is not recommended.
- If the ground plane is not used on the output side, separate the return path of the OC and AIN ground loop from the gate loop ground which has large peak source and sink currents.
- No PCB trace or copper is allowed under the gate driver. A PCB cutout is recommended to avoid any noise coupling between the input and output side which can contaminate the isolation barrier.

English Data Sheet: SLUSEK4



# 11.2 Layout Example



図 11-1. Layout Example



# 12 Device and Documentation Support

# 12.1 Device Support

#### 12.1.1 サード・パーティ製品に関する免責事項

サード・パーティ製品またはサービスに関するテキサス・インスツルメンツの出版物は、単独またはテキサス・インスツルメンツの製品、サービスと一緒に提供される場合に関係なく、サード・パーティ製品またはサービスの適合性に関する是認、サード・パーティ製品またはサービスの是認の表明を意味するものではありません。

#### **12.2 Documentation Support**

#### 12.2.1 Related Documentation

For related documentation see the following:

Isolation Glossary

#### 12.3 Receiving Notification of Documentation Updates

To receive notification of documentation updates, navigate to the device product folder on ti.com. In the upper right corner, click on *Alert me* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document.

# 12.4 サポート・リソース

TI E2E™ サポート・フォーラムは、エンジニアが検証済みの回答と設計に関するヒントをエキスパートから迅速かつ直接得ることができる場所です。既存の回答を検索したり、独自の質問をしたりすることで、設計で必要な支援を迅速に得ることができます。

リンクされているコンテンツは、該当する貢献者により、現状のまま提供されるものです。これらは TI の仕様を構成するものではなく、必ずしも TI の見解を反映したものではありません。TI の使用条件を参照してください。

## 12.5 Trademarks

TI E2E™ is a trademark of Texas Instruments.

すべての商標は、それぞれの所有者に帰属します。

#### 12.6 静電気放電に関する注意事項



この IC は、ESD によって破損する可能性があります。テキサス・インスツルメンツは、IC を取り扱う際には常に適切な注意を払うことを推奨します。正しい取り扱いおよび設置手順に従わない場合、デバイスを破損するおそれがあります。

ESD による破損は、わずかな性能低下からデバイスの完全な故障まで多岐にわたります。精密な IC の場合、パラメータがわずかに変化するだけで公表されている仕様から外れる可能性があるため、破損が発生しやすくなっています。

## 12.7 用語集

テキサス・インスツルメンツ用語集 この用語集には、用語や略語の一覧および定義が記載されています。

# 13 Mechanical, Packaging, and Orderable Information

The following pages include mechanical packaging and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.

Product Folder Links: UCC21717-Q1

Copyright © 2023 Texas Instruments Incorporated

Submit Document Feedback



www.ti.com 13-Jul-2023

#### PACKAGING INFORMATION

| Orderable Device | Status (1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan     | Lead finish/<br>Ball material | MSL Peak Temp       | Op Temp (°C) | Device Marking (4/5) | Samples |
|------------------|------------|--------------|--------------------|------|----------------|--------------|-------------------------------|---------------------|--------------|----------------------|---------|
| UCC21717QDWRQ1   | ACTIVE     | SOIC         | DW                 | 16   | 2000           | RoHS & Green | NIPDAU                        | Level-3-260C-168 HR | -40 to 125   | UCC21717Q            | Samples |

(1) The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 14-Jul-2023

# TAPE AND REEL INFORMATION





| A0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| В0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

## QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device         | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|----------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| UCC21717QDWRQ1 | SOIC            | DW                 | 16 | 2000 | 330.0                    | 16.4                     | 10.75      | 10.7       | 2.7        | 12.0       | 16.0      | Q1               |

**PACKAGE MATERIALS INFORMATION** 

www.ti.com 14-Jul-2023



# \*All dimensions are nominal

|   | Device         | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |  |
|---|----------------|--------------|-----------------|------|------|-------------|------------|-------------|--|
| ı | UCC21717QDWRQ1 | SOIC         | DW              | 16   | 2000 | 356.0       | 356.0      | 35.0        |  |

7.5 x 10.3, 1.27 mm pitch

SMALL OUTLINE INTEGRATED CIRCUIT

This image is a representation of the package family, actual package may vary. Refer to the product data sheet for package details.





SOIC



### NOTES:

- 1. All linear dimensions are in millimeters. Dimensions in parenthesis are for reference only. Dimensioning and tolerancing
- per ASME Y14.5M.

  2. This drawing is subject to change without notice.

  3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.15 mm, per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm, per side.
- 5. Reference JEDEC registration MS-013.



SOIC



## NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



SOIC



#### NOTES: (continued)

- 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 9. Board assembly site may have different recommendations for stencil design.



# 重要なお知らせと免責事項

TI は、技術データと信頼性データ (データシートを含みます)、設計リソース (リファレンス・デザインを含みます)、アプリケーションや設計に関する各種アドバイス、Web ツール、安全性情報、その他のリソースを、欠陥が存在する可能性のある「現状のまま」提供しており、商品性および特定目的に対する適合性の黙示保証、第三者の知的財産権の非侵害保証を含むいかなる保証も、明示的または黙示的にかかわらず拒否します。

これらのリソースは、TI 製品を使用する設計の経験を積んだ開発者への提供を意図したものです。(1) お客様のアプリケーションに適した TI 製品の選定、(2) お客様のアプリケーションの設計、検証、試験、(3) お客様のアプリケーションに該当する各種規格や、その他のあらゆる安全性、セキュリティ、規制、または他の要件への確実な適合に関する責任を、お客様のみが単独で負うものとします。

上記の各種リソースは、予告なく変更される可能性があります。これらのリソースは、リソースで説明されている TI 製品を使用するアプリケーションの開発の目的でのみ、TI はその使用をお客様に許諾します。これらのリソースに関して、他の目的で複製することや掲載することは禁止されています。TI や第三者の知的財産権のライセンスが付与されている訳ではありません。お客様は、これらのリソースを自身で使用した結果発生するあらゆる申し立て、損害、費用、損失、責任について、TI およびその代理人を完全に補償するものとし、TI は一切の責任を拒否します。

TI の製品は、TI の販売条件、または ti.com やかかる TI 製品の関連資料などのいずれかを通じて提供する適用可能な条項の下で提供されています。TI がこれらのリソースを提供することは、適用される TI の保証または他の保証の放棄の拡大や変更を意味するものではありません。

お客様がいかなる追加条項または代替条項を提案した場合でも、TIはそれらに異議を唱え、拒否します。

郵送先住所:Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2023, Texas Instruments Incorporated