UCC5390-Q1 JAJSI61B - JUNE 2019 - REVISED FEBRUARY 2024 # UCC5390-Q1 SiC/IGBT および車載アプリケーション用 シングル チャネル絶縁型ゲート ドライバ ## 1 特長 - 5kV<sub>RMS</sub> のシングル チャネル絶縁型ゲートドライバ - 車載アプリケーション向けに AEC-Q100 認証済み - 温度グレード 1 - HBM ESD 分類レベル H2 - CDM ESD 分類レベル C6 - 機能安全品質管理 - 機能安全システムの設計に役立つ資料を利用可 - GND2 を基準とする 12V UVLO - 8 ピン DWV (沿面距離 8.5mm) パッケージ - 60ns(代表値)の伝搬遅延時間 - 部品間の伝播遅延時間スキューが小さい - 最小 CMTI:100V/ns - 10A 以上のピーク電流 - 3V~15Vの入力電源電圧 - 最大 33V のドライバ電源電圧 - 負の 5V に対応可能な入力ピン - 安全関連認証: - DIN V VDE V 0884-11:2017-01 に準拠した絶縁 耐圧:7000V<sub>PK</sub> (DWV、予定) - UL 1577 に準拠した絶縁耐圧定格 (1 分間): 5000V<sub>RMS</sub> (DWV) - GB4943.1-2011 準拠の CQC 認定 - CMOS 入力 - 動作時接合部温度:-40℃~+150℃ # 2 アプリケーション - オンボードチャージャ - EV 用トラクション インバータ - DC 充電ステーション ### 3 概要 UCC5390-Q1 はシングル チャネルの絶縁ゲートドライバ で、10A ソースおよび 10A シンクのピーク電流を持ち、 MOSFET、IGBT、SiC MOSFET を駆動するよう設計され ています。UCC5390-Q1 の UVLO2 は GND2 を基準と しているため、バイポーラ電源に適しており、SiCとIGBT のスイッチング動作と堅牢性を最適化できます。 UCC5390-Q1 は 8.5mm SOIC-8 (DWV) パッケージで 供給され、最大 5kV<sub>RMS</sub> の絶縁電圧をサポートできます。 入力側は、絶縁バリア寿命が 40 年以上ある SiO2 容量 性絶縁技術によって出力側と絶縁されています。このデバ イスは高い駆動強度と真の UVLO 検出機能を備えている ため、オンボード充電器、トラクションインバータなどのア プリケーションで IGBT と SiC MOSFET を駆動するのに 適しています。 フォトカプラと比較して、UCC5390-Q1 は部品間スキュー が小さく、伝搬遅延時間が短く、より高い温度でも動作し、 CMTI が高いという特長があります。 ## 製品情報 | 部品のバージョン | パッケージ <sup>(1)</sup> | 本体サイズ (公称) | |------------|----------------------|-------------------| | UCC5390-Q1 | DWV (SOIC-8) | 7.5mm ×<br>5.85mm | (1) 供給されているすべてのパッケージについては、セクション 13 を 参照してください。 機能ブロック図 ## **Table of Contents** | 1 | 特長 | 1 | |---|----------------------------------------------------|----| | 2 | ! アプリケーション | 1 | | 3 | 概要 | 1 | | 4 | Pin Configuration and Function | 3 | | 5 | Specifications | 4 | | | 5.1 Absolute Maximum Ratings | 4 | | | 5.2 ESD Ratings | | | | 5.3 Recommended Operating Conditions | 4 | | | 5.4 Thermal Information | 5 | | | 5.5 Power Ratings | 6 | | | 5.6 Insulation Specifications for DWV Package | 7 | | | 5.7 Safety-Related Certifications For DWV Package | 8 | | | 5.8 Safety Limiting Values | 8 | | | 5.9 Electrical Characteristics | 9 | | | 5.10 Switching Characteristics | 10 | | | 5.11 Insulation Characteristics Curves | 10 | | | 5.12 Typical Characteristics | 11 | | 6 | Parameter Measurement Information | 13 | | | 6.1 Propagation Delay, Inverting, and Noninverting | | | | Configuration | 13 | | 7 | Detailed Description | | | | 7.1 Overview | 15 | | | 7.2 Functional Block Diagram | 15 | | 7.3 Feature Description | 16 | |-----------------------------------------|-----------------| | 7.4 Device Functional Modes | 19 | | 8 Application and Implementation | 20 | | 8.1 Application Information | 20 | | 8.2 Typical Application | 20 | | 9 Power Supply Recommendations | <mark>25</mark> | | 10 Layout | <mark>25</mark> | | 10.1 Layout Guidelines | 25 | | 10.2 Layout Example | 26 | | 10.3 PCB Material | <mark>28</mark> | | 11 Device and Documentation Support | <mark>29</mark> | | 11.1 Device Support | <mark>29</mark> | | 11.2 Documentation Support | 29 | | 11.3 Certifications | | | 11.4 ドキュメントの更新通知を受け取る方法 | <mark>29</mark> | | 11.5 サポート・リソース | <mark>29</mark> | | 11.6 Trademarks | | | 11.7 静電気放電に関する注意事項 | 29 | | 11.8 用語集 | | | 12 Revision History | | | 13 Mechanical, Packaging, and Orderable | | | Information | 30 | | | | ## 4 Pin Configuration and Function 図 4-1. UCC5390-Q1 8-Pin SOIC Top View 表 4-1. Pin Functions | | PIN | TYPE <sup>(1)</sup> | DESCRIPTION | | |------------------|-----|---------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | NAME | NO. | ITPE\'' | DESCRIPTION | | | GND1 | 4 | G | Input ground. All signals on the input side are referenced to this ground. | | | GND2 | 7 | G | ate-drive common pin. Connect this pin to the IGBT emitter or MOSFET source. VLO referenced to GND2. | | | IN+ | 2 | I | Noninverting gate-drive voltage-control input. The IN+ pin has a CMOS input threshold. This pin is pulled low internally if left open. Use Function Table to understand the input and output logic of these devices. | | | IN- | 3 | I | Inverting gate-drive voltage control input. The IN– pin has a CMOS input threshold. This pin is pulled high internally if left open. Use Function Table to understand the input and output logic of these devices. | | | OUT | 6 | 0 | Gate-drive output | | | V <sub>CC1</sub> | 1 | Р | Input supply voltage. Connect a locally decoupled capacitor to GND1. Use a low-ESR or ESL capacitor located as close to the device as possible. | | | V <sub>CC2</sub> | 5 | Р | Positive output supply rail. Connect a locally decoupled capacitor to $V_{\text{EE2}}$ . Use a low-ESR or ESL capacitor located as close to the device as possible. | | | V <sub>EE2</sub> | 8 | G | Negative output supply rail. Connect a locally decoupled capacitor to GND2. Use a low-ESR or ESL capacitor located as close to the device as possible. | | <sup>(1)</sup> P = Power, G = Ground, I = Input, O = Output ## **5 Specifications** ## 5.1 Absolute Maximum Ratings Over operating free air temperature range (unless otherwise noted)(1) | | | MIN | MAX | UNIT | |-----------------------------------------------------|--------------------------------------------------|------------------------|------------------------|------| | Input bias pin supply voltage | V <sub>CC1</sub> – GND1 | GND1 – 0.3 | 18 | V | | Driver bias supply | V <sub>CC2</sub> – V <sub>EE2</sub> | -0.3 | 35 | V | | V <sub>EE2</sub> bipolar supply voltage | V <sub>EE2</sub> – GND2 | -17.5 | 0.3 | V | | Output signal voltage | V <sub>OUT</sub> – V <sub>EE2</sub> | V <sub>EE2</sub> - 0.3 | V <sub>CC2</sub> + 0.3 | V | | Input signal voltage | V <sub>IN+</sub> – GND1, V <sub>IN-</sub> – GND1 | GND1 – 5 | $V_{CC1} + 0.3$ | V | | Junction temperature, T <sub>J</sub> <sup>(2)</sup> | | -40 | 150 | °C | | Storage temperature, T <sub>stg</sub> | | -65 | 150 | °C | <sup>(1)</sup> Operation outside the Absolute Maximum Ratings may cause permanent device damage. Absolute Maximum Ratings do not imply functional operation of the device at these or any other conditions beyond those listed under Recommended Operating Conditions. If outside the Recommended Operating Conditions but within the Absolute Maximum Ratings, the device may not be fully functional, and this may affect device reliability, functionality, performance, and shorten the device lifetime. ## 5.2 ESD Ratings | | | | VALUE | UNIT | |--------------------|---------------|---------------------------------------------------------|-------|------| | | Electrostatic | Human-body model (HBM), per AEC Q100-002 <sup>(1)</sup> | ±4000 | \/ | | V <sub>(ESD)</sub> | discharge | Charged-device model (CDM), per AEC Q100-011 | ±1500 | V | <sup>(1)</sup> AEC Q100-002 indicates that HBM stressing shall be in accordance with the ANSI/ESDA/JEDEC JS-001 specification. ## **5.3 Recommended Operating Conditions** Over operating free-air temperature range (unless otherwise noted) | | | MIN | NOM MAX | UNIT | |-------------------|-------------------------------------------------------------------------|------|---------|------| | V <sub>CC1</sub> | Supply voltage, input side | 3 | 15 | V | | V <sub>CC2</sub> | Positive supply voltage output side (V <sub>CC2</sub> – GND2) | 13.2 | 33 | V | | V <sub>EE2</sub> | Negative supply voltage output side (V <sub>EE2</sub> – GND2) | -16 | 0 | V | | V <sub>SUP2</sub> | Total supply voltage output side (V <sub>CC2</sub> – V <sub>EE2</sub> ) | 13.2 | 33 | V | | T <sub>J</sub> | Junction Temperature | -40 | 150 | °C | <sup>(2)</sup> To maintain the recommended operating conditions for $T_J$ , see the Thermal Information table. ## **5.4 Thermal Information** | | | UCC5390-Q1 | | |-----------------------|----------------------------------------------|------------|------| | | THERMAL METRIC <sup>(1)</sup> | DWV (SOIC) | UNIT | | | | 8 PINS | | | R <sub>θJA</sub> | Junction-to-ambient thermal resistance | 119.8 | °C/W | | R <sub>0JC(top)</sub> | Junction-to-case (top) thermal resistance | 64.1 | °C/W | | $R_{\theta JB}$ | Junction-to-board thermal resistance | 65.4 | °C/W | | $\Psi_{JT}$ | Junction-to-top characterization parameter | 37.6 | °C/W | | $\Psi_{JB}$ | Junction-to-board characterization parameter | 63.7 | °C/W | <sup>(1)</sup> For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report. ## **5.5 Power Ratings** | PARAMETER | | TEST CONDITIONS | | TYP | MAX | UNIT | |-----------------|-----------------------------------------------|------------------------------------------------------------------------------------------------------------|--|-----|------|------| | DWV Pag | DWV Package | | | | | | | P <sub>D</sub> | Maximum power dissipation on input and output | V <sub>CC1</sub> = 15 V, V <sub>CC2</sub> = 15 V, f = 1.9-MHz,<br>50% duty cycle, square wave, 2.2-nF load | | | 1.04 | W | | P <sub>D1</sub> | Maximum input power dissipation | | | | 0.05 | W | | P <sub>D2</sub> | Maximum output power dissipation | | | | 0.99 | W | ## 5.6 Insulation Specifications for DWV Package | | | | VALUE | | | |--------------------------------------|------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------|------------------|--| | | PARAMETER | TEST CONDITIONS | DWV | UNIT | | | CLR | External Clearance <sup>(1)</sup> | Shortest pin–to-pin distance through air | ≥ 8.5 | mm | | | CPG | External Creepage <sup>(1)</sup> | Shortest pin–to-pin distance across the package surface | ≥ 8.5 | mm | | | DTI | Distance through the insulation | Minimum internal gap (internal clearance) | > 21 | μm | | | СТІ | Comparative tracking index | DIN EN 60112 (VDE 0303-11); IEC 60112 | > 600 | V | | | | Material Group | According to IEC 60664–1 | 1 | | | | Overvelte | and actorion for ICC 60664-1 | Rated mains voltage ≤ 600 <sub>VRMS</sub> | 1-111 | | | | Overvoltage category per IEC 60664-1 | | Rated mains voltage ≤ 1000 <sub>VRMS</sub> | 1-11 | | | | DIN V VD | DE 0884–11: 2017–01 <sup>(2)</sup> | | | " | | | V <sub>IORM</sub> | Maximum repetitive peak isolation voltage | AC voltage (bipolar) | 2121 | V <sub>PK</sub> | | | V <sub>IOWM</sub> | Maximum isolation working | AC voltage (sine wave); time dependent dielectric breakdown (TDDB) test | 1500 | V <sub>RMS</sub> | | | 1011111 | voltage | DC Voltage | 2121 | V <sub>DC</sub> | | | V <sub>IOTM</sub> | Maximum transient isolation voltage | V <sub>TEST</sub> = V <sub>IOTM</sub> , t = 60 s (qualification);<br>V <sub>TEST</sub> = 1.2 × V <sub>IOTM</sub> , t = 1 s (100% production) | 7000 | V <sub>PK</sub> | | | V <sub>IOSM</sub> | Maximum surge isolation voltage <sup>(3)</sup> | Test method per IEC 62368-1, 1.2/50-µs waveform, V <sub>TEST</sub> = 1.6 × V <sub>IOSM</sub> (qualification) | 8000 | V <sub>PK</sub> | | | | Apparent charge <sup>(4)</sup> | Method a: After I/O safety test subgroup 2/3, $V_{ini} = V_{IOTM}, t_{ini} = 60 \text{ s}$ $V_{pd(m)} = 1.2 \times V_{IORM}, t_m = 10 \text{ s}$ | ≤5 | | | | q <sub>pd</sub> | | Method a: After environmental tests subgroup 1, $V_{ini} = V_{IOTM}$ , $t_{ini} = 60 \text{ s}$ ; $V_{pd(m)} = 1.6 \times V_{IORM}$ , $t_m = 10 \text{ s}$ | ≤5 | pC | | | | | Method b1: At routine test (100% production) and preconditioning (type test), $V_{\text{ini}} = 1.2 \text{ x } V_{\text{IOTM}}, t_{\text{ini}} = 1 \text{ s}; \\ V_{\text{pd(m)}} = 1.875 \times V_{\text{IORM}}, t_{\text{m}} = 1 \text{ s}$ | ≤ 5 | | | | C <sub>IO</sub> | Barrier capacitance, input to output <sup>(5)</sup> | V <sub>IO</sub> = 0.4 × sin (2πft), f = 1 MHz | 1.2 | pF | | | | | V <sub>IO</sub> = 500 V, T <sub>A</sub> = 25°C | > 10 <sup>12</sup> | | | | R <sub>IO</sub> | Isolation resistance, input to output <sup>(5)</sup> | V <sub>IO</sub> = 500 V, 100°C ≤ T <sub>A</sub> ≤ 125°C | > 10 <sup>11</sup> | Ω | | | | σαιμαιν-γ | V <sub>IO</sub> = 500 V at T <sub>S</sub> = 150°C | > 10 <sup>9</sup> | | | | | Pollution degree | | 2 | | | | | Climatic category | | 40/125/21 | | | | UL 1577 | | | | ' | | | V <sub>ISO</sub> | Withstand isolation voltage | $V_{TEST} = V_{ISO}$ , t = 60 s (qualification); $V_{TEST} = 1.2 \times V_{ISO}$ , t = 1 s (100% production) | 5000 | V <sub>RMS</sub> | | - (1) Creepage and clearance requirements should be applied according to the specific equipment isolation standards of an application. Care should be taken to maintain the creepage and clearance distance of a board design to ensure that the mounting pads of the isolator on the printed-circuit board do not reduce this distance. Creepage and clearance on a printed-circuit board become equal in certain cases. Techniques such as inserting grooves, ribs, or both on a printed circuit board are used to help increase these specifications. - (2) This coupler is suitable for safe electrical insulation only within the safety ratings. Compliance with the safety ratings shall be ensured by means of suitable protective circuits. - (3) Testing is carried out in air or oil to determine the intrinsic surge immunity of the isolation barrier. - (4) Apparent charge is electrical discharge caused by a partial discharge (pd). - (5) All pins on each side of the barrier tied together creating a two-pin device. ## 5.7 Safety-Related Certifications For DWV Package | VDE | UL | CQC | |------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------|------------------------------------------------------------------| | Plan to certify according to DIN V VDE V 0884–<br>11:2017–01 and DIN EN 61010-1 | Recognized under UL 1577 Component<br>Recognition Program | Certified according to GB 4943.1–<br>2011 | | Reinforced Insulation Maximum Transient Isolation Overvoltage, 7000 V <sub>PK</sub> ; Maximum Repetitive Peak Isolation Voltage, 2121 V <sub>PK</sub> ; Maximum Surge Isolation Voltage, 8000 V <sub>PK</sub> | Single protection, 5000 V <sub>RMS</sub> | Reinforced Insulation,<br>Altitude ≤ 5000 m,<br>Tropical Climate | | Certification planned | File Number: E181974 | Certification Number:<br>CQC19001226950 | ## 5.8 Safety Limiting Values Safety limiting intends to minimize potential damage to the isolation barrier upon failure of input or output circuitry. | | PARAMETER | TEST CONDITIONS | | MIN | TYP | MAX | UNIT | | |-------------------------|-------------------------------------------|------------------------------------------------------------------------------------------------------------------------------|-------------|-----|-----|------|------|--| | DWV PA | DWV PACKAGE | | | | | | | | | Is Safety input current | Safety input, output, or supply | $R_{\theta JA}$ = 119.8°C/W, $V_I$ = 15 V, $T_J$ = 150°C, $T_A$ = 25°C, see $\boxtimes$ 5-1 | Output side | | | 66 | mA | | | | current | $R_{\theta JA}$ = 119.8°C/W, $V_I$ = 30 V, $T_J$ = 150°C, $T_A$ = 25°C, see $\boxtimes$ 5-1 | Output side | | | 33 | IIIA | | | | Safety input, output, or total power | flety input, output, or total $R_{BJA} = 119.8^{\circ}$ C/W, $T_{J} = 150^{\circ}$ C, $T_{A} = 25^{\circ}$ C, wer $\leq 5-2$ | Input side | | | 0.05 | | | | Ps | | | Output side | | | 0.99 | W | | | | | | Total | | | 1.04 | | | | Ts | Maximum safety temperature <sup>(1)</sup> | | • | | | 150 | °C | | (1) The maximum safety temperature, T<sub>S</sub>, has the same value as the maximum junction temperature, T<sub>J</sub>, specified for the device. The I<sub>S</sub> and P<sub>S</sub> parameters represent the safety current and safety power respectively. The maximum limits of I<sub>S</sub> and P<sub>S</sub> should not be exceeded. These limits vary with the ambient temperature, T<sub>A</sub>. The junction-to-air thermal resistance, $R_{\theta JA}$ , in the Thermal Information table is that of a device installed on a high-K test board for leaded surface-mount packages. Use these equations to calculate the value for each parameter: $T_J = T_A + R_{\theta JA} \times P$ , where P is the power dissipated in the device. $T_{J(max)} = T_S = T_A + R_{\theta JA} \times P_S$ , where $T_{J(max)}$ is the maximum allowed junction temperature. $P_S = I_S \times V_I$ , where $V_I$ is the maximum input voltage. English Data Sheet: SLUSDR3 #### 5.9 Electrical Characteristics $V_{CC1}$ = 3.3 V or 5 V, 0.1- $\mu$ F capacitor from $V_{CC1}$ to GND1, $V_{CC2}$ = 15 V, 1- $\mu$ F capacitor from $V_{CC2}$ to $V_{EE2}$ , $C_L$ = 100-pF, $T_J$ = $-40^{\circ}$ C to +125°C, (unless otherwise noted) | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |--------------------------|-----------------------------------------------------------|--------------------------------------------------------------------------|------------------------|-------------------------|---------------------------|------| | SUPPLY CU | RRENTS | | | | | | | I <sub>VCC1</sub> | Input supply quiescent current | | | 1.67 | 2.4 | mA | | I <sub>VCC2</sub> | Output supply quiescent current | | | 1.1 | 1.8 | mA | | SUPPLY VO | LTAGE UNDERVOLTAGE THRES | <br>SHOLDS | | | | | | ., | VCC1 Positive-going UVLO | | | | | | | V <sub>IT+(UVLO1)</sub> | threshold voltage | | | 2.6 | 2.8 | V | | V <sub>IT- (UVLO1)</sub> | VCC1 Negative-going UVLO threshold voltage | | 2.4 | 2.5 | | V | | V <sub>hys(UVLO1)</sub> | VCC1 UVLO threshold hysteresis | | | 0.1 | | V | | OUTPUT SU | PPLY VOLTAGE UNDERVOLTAGE | SE THRESHOLDS | | | | | | V <sub>IT+(UVLO2)</sub> | VCC2 Positive-going UVLO threshold voltage | | | 12 | 13 | V | | V <sub>IT-(UVLO2)</sub> | VCC2 Negative-going UVLO threshold voltage | | 10.3 | 11.0 | | V | | V <sub>hys(UVLO2)</sub> | VCC2 UVLO threshold voltage hysteresis | | | 1 | | V | | LOGIC I/O | | | | | | | | V <sub>IT+(IN)</sub> | Positive-going input threshold voltage (IN+, IN-) | | | 0.55 × V <sub>CC1</sub> | 0.7 ×<br>V <sub>CC1</sub> | V | | V <sub>IT-(IN)</sub> | Negative-going input threshold voltage (IN+, IN-) | | 0.3 × V <sub>CC1</sub> | 0.45 × V <sub>CC1</sub> | | V | | V <sub>hys(IN)</sub> | Input hysteresis voltage (IN+, IN-) | | | 0.1 × V <sub>CC1</sub> | | V | | I <sub>IH</sub> | High-level input leakage at IN+ | IN+ = V <sub>CC1</sub> | | 40 | 240 | μA | | | Landard Sund Landard Alba | IN- = GND1 | -240 | -40 | | | | I <sub>IL</sub> | Low-level input leakage at IN- | IN- = GND1 - 5 V | -310 | -80 | | μA | | GATE DRIVE | ER STAGE | | | | 1 | | | V <sub>OH</sub> | High-level output voltage<br>(OUT) | I <sub>OUT</sub> = –20 mA | V <sub>CC2</sub> – 0.1 | V <sub>CC2</sub> - 0.24 | | V | | V <sub>OL</sub> | Low level output voltage (OUT) | IN+ = low, IN- = high; I <sub>O</sub> = 20 mA | 2 | 3 | | mV | | I <sub>OH</sub> | Peak source current | IN+ = high, IN- = low | 10 | 17 | | Α | | I <sub>OL</sub> | Peak sink current | IN+ = low, IN- = high | 10 | 17 | | Α | | SHORT CIRC | CUIT CLAMPING | | | | l | | | V <sub>CLP-OUT</sub> | Clamping voltage<br>(V <sub>OUT</sub> –V <sub>CC2</sub> ) | IN+ = high, IN- = low, $t_{CLAMP}$ = 10 $\mu$ s, $I_{OUT}$ = 500 mA | | 1 | 1.3 | V | | ., | Clamping voltage | IN+ = low, IN- = high, $t_{CLAMP}$ = 10 $\mu$ s, $I_{OUT}$ = -500 mA | | 1.5 | | | | V <sub>CLP-OUT</sub> | (V <sub>EE2</sub> – V <sub>OUT</sub> ) | IN+ = low, IN- = high,<br>I <sub>OUT</sub> = -20 mA | | 0.9 | 1 | V | | ACTIVE PUL | LDOWN | | | | | | | V <sub>OUTSD</sub> | Active pulldown voltage on OUT | I <sub>OUT</sub> = 0.1 × I <sub>OUT(typ)</sub> , V <sub>CC2</sub> = open | | 1.8 | 2.5 | V | ## 5.10 Switching Characteristics $V_{CC1}$ = 3.3 V or 5 V, 0.1- $\mu$ F capacitor from $V_{CC1}$ to GND1, $V_{CC2}$ = 15 V, 1- $\mu$ F capacitor from $V_{CC2}$ to $V_{EE2}$ , $T_J$ = -40°C to +125°C, (unless otherwise noted) | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |------------------------|----------------------------------------------------------------|-------------------------------------------------------------------|-----|-----|-----|-------| | t <sub>r</sub> | Output-signal rise time | C <sub>LOAD</sub> = 1 nF | | 10 | 26 | ns | | t <sub>f</sub> | Output-signal fall time | C <sub>LOAD</sub> = 1 nF | | 10 | 22 | ns | | t <sub>PLH</sub> | Propagation delay, high | C <sub>LOAD</sub> = 100 pF | | 65 | 100 | ns | | t <sub>PHL</sub> | Propagation delay, low | C <sub>LOAD</sub> = 100 pF | | 65 | 100 | ns | | t <sub>UVLO1_rec</sub> | UVLO recovery delay of V <sub>CC1</sub> | | | 30 | | μs | | t <sub>UVLO2_rec</sub> | UVLO recovery delay of V <sub>CC2</sub> | | | 50 | | μs | | t <sub>PWD</sub> | Pulse width distortion<br> t <sub>PHL</sub> - t <sub>PLH</sub> | C <sub>LOAD</sub> = 100 pF | | 1 | 20 | ns | | t <sub>sk(pp)</sub> | Part-to-part skew <sup>(1)</sup> | C <sub>LOAD</sub> = 100 pF | | 1 | 25 | ns | | CMTI | Common-mode transient immunity | PWM is tied to GND or V <sub>CC1</sub> , V <sub>CM</sub> = 1200 V | 100 | 120 | | kV/μs | $t_{\text{sk(pp)}}$ is the magnitude of the difference in propagation delay times between the output of different devices switching in the same direction while operating at identical supply voltages, temperature, input signals and loads guaranteed by characterization. ## 5.11 Insulation Characteristics Curves 図 5-1. Thermal Derating Curve for Limiting Current 図 5-2. Thermal Derating Curve for Limiting Power per VDE for DWV Package per VDE for DWV Package ## **5.12 Typical Characteristics** $V_{CC1}$ = 3.3 V or 5 V, 0.1- $\mu$ F capacitor from $V_{CC1}$ to GND1, $V_{CC2}$ = 15 V, 1- $\mu$ F capacitor from $V_{CC2}$ to $V_{EE2}$ , $C_{LOAD}$ = 1 nF, $T_J$ = -40°C to +125°C, (unless otherwise noted) English Data Sheet: SLUSDR3 ## **5.12 Typical Characteristics (continued)** $V_{CC1}$ = 3.3 V or 5 V, 0.1- $\mu$ F capacitor from $V_{CC1}$ to GND1, $V_{CC2}$ = 15 V, 1- $\mu$ F capacitor from $V_{CC2}$ to $V_{EE2}$ , $C_{LOAD}$ = 1 nF, $T_J$ = $-40^{\circ}$ C to +125°C, (unless otherwise noted) ## **6 Parameter Measurement Information** ## 6.1 Propagation Delay, Inverting, and Noninverting Configuration $\boxtimes$ 6-1 shows the propagation delay for noninverting configurations. $\boxtimes$ 6-2 shows the propagation delay with the inverting configuration. These figures also demonstrate the method used to measure the rise (t<sub>r</sub>) and fall (t<sub>f</sub>) times. 図 6-1. Propagation Delay, Noninverting Configuration 図 6-2. Propagation Delay, Inverting Configuration 13 ## 6.1.1 CMTI Testing ☑ 6-3 is a simplified diagram of the CMTI testing configuration. 図 6-3. CMTI Test Circuit for UCC5390-Q1 ## 7 Detailed Description #### 7.1 Overview The isolation inside the UCC5390-Q1 is implemented with high-voltage $SiO_2$ -based capacitors. The signal across the isolation has an on-off keying (OOK) modulation scheme to transmit the digital data across a silicon dioxide based isolation barrier (see $\boxtimes$ 7-2). The transmitter sends a high-frequency carrier across the barrier to represent one digital state and sends no signal to represent the other digital state. The receiver demodulates the signal after advanced signal conditioning and produces the output through a buffer stage. The UCC5390-Q1 also incorporates advanced circuit techniques to maximize the CMTI performance and minimize the radiated emissions from the high frequency carrier and IO buffer switching. The conceptual block diagram of a digital capacitive isolator, $\boxtimes$ 7-1, shows a functional block diagram of a typical channel. $\boxtimes$ 7-2 shows a conceptual detail of how the OOK scheme works. ☑ 7-1 shows how the input signal passes through the capacitive isolation barrier through modulation (OOK) and signal conditioning. ## 7.2 Functional Block Diagram 図 7-1. Conceptual Block Diagram of a Capacitive Data Channel 図 7-2. On-Off Keying (OOK) Based Modulation Scheme 15 Product Folder Links: UCC5390-Q1 図 7-3. Functional Block Diagram — UVLO With Respect to GND2 (UCC5390-Q1) #### 7.3 Feature Description #### 7.3.1 Power Supply The $V_{CC1}$ input power supply supports a wide voltage range from 3 V to 15 V and the $V_{CC2}$ output supply supports a voltage range from 9.5 V to 33 V. For operation with bipolar supplies, the power device is turned off with a negative voltage on the gate with respect to the emitter or source. This configuration prevents the power device from unintentionally turning on because of current induced from the Miller effect. The typical values of the $V_{CC2}$ and $V_{EE2}$ output supplies for bipolar operation are 15 V and -8 V with respect to GND2 for IGBTs and 20 V and -5 V for SiC MOSFETs. For operation with unipolar supply, the $V_{CC2}$ supply is connected to 15 V with respect to VEE2 for IGBTs, and 20 V for SiC MOSFETs. The $V_{EE2}$ supply is connected to 0 V. #### 7.3.2 Input Stage The input pins (IN+ and IN-) of the UCC5390-Q1 are based on CMOS-compatible input-threshold logic that is completely isolated from the $V_{CC2}$ supply voltage. The input pins are easy to drive with logic-level control signals (such as those from 3.3-V microcontrollers), because the UCC5390-Q1 has a typical high threshold ( $V_{IT+(IN)}$ ) of $0.55 \times V_{CC1}$ and a typical low threshold of $0.45 \times V_{CC1}$ . A wide hysteresis ( $V_{hys(IN)}$ ) of $0.1 \times V_{CC1}$ makes for good noise immunity and stable operation. If either of the inputs are left open, 128 k $\Omega$ of internal pull-down resistance forces the IN+ pin low and 128 k $\Omega$ of internal resistance pulls IN- high. However, TI still recommends grounding an input or tying to VCC1 if it is not being used for improved noise immunity. Because the input side of the UCC5390-Q1 is isolated from the output driver, the input signal amplitude can be larger or smaller than $V_{CC2}$ provided that it does not exceed the recommended limit. This feature allows greater flexibility when integrating the gate-driver with control signal sources and allows the user to choose the most efficient $V_{CC2}$ for any gate. However, the amplitude of any signal applied to IN+ or IN- must never be at a voltage higher than $V_{CC1}$ . ### 7.3.3 Output Stage The output stage of the UCC5390-Q1 features a pull-up structure that delivers the highest peak-source current when it is most needed which is during the Miller plateau region of the power-switch turn-on transition (when the power-switch drain or collector voltage experiences dV/dt). The output stage pull-up structure features a P-channel MOSFET and an additional pull-up N-channel MOSFET in parallel. The function of the N-channel MOSFET is to provide a brief boost in the peak-sourcing current, which enables fast turn-on. Fast turn-on is 資料に関するフィードバック(ご意見やお問い合わせ)を送信 Copyright © 2024 Texas Instruments Incorporated accomplished by briefly turning on the N-channel MOSFET during a narrow instant when the output is changing states from low to high. 表 7-1 lists the typical internal resistance values of the pull-up and pull-down structure. 表 7-1. UCC5390-Q1 On-Resistance | DEVICE OPTION | VICE OPTION R <sub>NMOS</sub> R <sub>OH</sub> | | R <sub>OL</sub> | UNIT | | |---------------|-----------------------------------------------|----|-----------------|------|--| | UCC5390-Q1 | 0.76 | 12 | 0.13 | Ω | | The $R_{OH}$ parameter is a DC measurement and is representative of the on-resistance of the P-channel device only. This parameter is only for the P-channel device, because the pull-up N-channel device is held in the OFF state in DC condition and is turned on only for a brief instant when the output is changing states from low to high. Therefore, the effective resistance of the UCC5390-Q1 pull-up stage during this brief turn-on phase is much lower than what is represented by the $R_{OH}$ parameter, which yields a faster turn-on. The turn-on-phase output resistance is the parallel combination $R_{OH} \parallel R_{NMOS}$ . The pull-down structure in the UCC5390-Q1 is simply composed of an N-channel MOSFET. The output of the UCC5390-Q1 is capable of delivering, or sinking, 10-A peak current pulses. The output voltage swing between $V_{CC2}$ and $V_{EE2}$ provides rail-to-rail operation because of the MOS-out stage which delivers very low dropout. 図 7-4. Output Stage #### 7.3.4 Protection Features ## 7.3.4.1 Undervoltage Lockout (UVLO) UVLO functions are implemented for both the $V_{CC1}$ and $V_{CC2}$ supplies between the $V_{CC1}$ and GND1, and $V_{CC2}$ and $V_{EE2}$ pins to prevent an underdriven condition on IGBTs and MOSFETs. When $V_{CC}$ is lower than $V_{IT+(UVLO)}$ at device start-up or lower than $V_{IT-(UVLO)}$ after start-up, the voltage-supply UVLO feature holds the effected output low, regardless of the input pins (IN+ and IN-) as shown in $\frac{1}{2}$ 7-2. The $V_{CC}$ UVLO protection has a hysteresis feature $(V_{hys(UVLO)})$ . This hysteresis prevents chatter when the power supply produces ground noise; this allows the device to permit small drops in bias voltage, which occurs when the device starts switching and operating current consumption increases suddenly. $\boxed{2}$ 7-5 shows the UVLO functions. 表 7-2. UCC5390-Q1 V<sub>CC1</sub> UVLO Logic | CONDITION | INP | OUTPUT | | |--------------------------------------------------------------------------|-----|--------|-----| | CONDITION | IN+ | IN- | OUT | | | Н | L | L | | V CND1 < V during device start up | L | Н | L | | V <sub>CC1</sub> – GND1 < V <sub>IT+(UVLO1)</sub> during device start-up | Н | Н | L | | | L | L | L | Copyright © 2024 Texas Instruments Incorporated 資料に関するフィードバック(ご意見やお問い合わせ)を送信 17 | 表 7-2. UCC5390-Q1 V <sub>CC1</sub> U | UVLO Logic (続き) | |--------------------------------------|-----------------| |--------------------------------------|-----------------| | CONDITION | INP | OUTPUT | | |-----------------------------------------------------------|-----|--------|-----| | COMPITION | IN+ | IN- | OUT | | | Н | L | L | | V GND1 < V after device start up | L | Н | L | | $V_{CC1}$ – GND1 < $V_{IT-(UVLO1)}$ after device start-up | Н | Н | L | | | L | L | L | 表 7-3. UCC5390-Q1 V<sub>CC2</sub> UVLO Logic | CONDITION | INP | OUTPUT | | |--------------------------------------------------------------------------------------|-----|--------|-----| | CONDITION | IN+ | IN- | OUT | | | Н | L | L | | V V V during device start up | L | Н | | | V <sub>CC2</sub> – V <sub>EE2</sub> < V <sub>IT+(UVLO2)</sub> during device start-up | Н | Н | L | | | L | L | L | | | Н | L | L | | V V «V after device start up | L | Н | L | | V <sub>CC2</sub> – V <sub>EE2</sub> < V <sub>IT-(UVLO2)</sub> after device start-up | н н | | L | | | L | L | L | When $V_{CC1}$ or $V_{CC2}$ drops below the UVLO1 or UVLO2 threshold, a delay, $t_{UVLO1\_rec}$ or $t_{UVLO2\_rec}$ , occurs on the output when the supply voltage rises above $V_{IT+(UVLO2)}$ or $V_{IT+(UVLO2)}$ again. $\boxtimes$ 7-5 shows this delay. 図 7-5. UVLO Functions #### 7.3.4.2 Active Pulldown The active pull-down function is used to pull the IGBT or MOSFET gate to the low state when no power is connected to the $V_{CC2}$ supply. This feature prevents false IGBT and MOSFET turn-on on the OUT pin by clamping the output to approximately 2 V. When the output stages of the driver are in an unbiased or UVLO condition, the driver outputs are held low by an active clamp circuit that limits the voltage rise on the driver outputs. In this condition, the upper PMOS is resistively held off by a pull-up resistor while the lower NMOS gate is tied to the driver output through a 500-k $\Omega$ resistor. In this configuration, the output is effectively clamped to the threshold voltage of the lower NMOS device, which is approximately 1.5 V when no bias power is available. ## 7.3.4.3 Short-Circuit Clamping The short-circuit clamping function is used to clamp voltages at the driver output slightly higher than the $V_{CC2}$ voltage during short-circuit conditions. The short-circuit clamping function helps protect the IGBT or MOSFET gate from overvoltage breakdown or degradation. The short-circuit clamping function is implemented by adding a diode connection between the dedicated pins and the $V_{CC2}$ pin inside the driver. The internal diodes can conduct up to 500-mA current for a duration of 10 $\mu$ s and a continuous current of 20 mA. Use external Schottky diodes to improve current conduction capability as needed. #### 7.4 Device Functional Modes 表 7-4 lists the functional modes for the UCC5390-Q1 assuming $V_{CC1}$ and $V_{CC2}$ are in the recommended range. | at in another table | | | | | | | | | |---------------------|------|------|--|--|--|--|--|--| | IN+ | IN- | OUT | | | | | | | | Low | X | Low | | | | | | | | Х | High | Low | | | | | | | | High | Low | High | | | | | | | 表 7-4. Function Table #### 7.4.1 ESD Structure ☑ 7-6 shows the multiple diodes involved in the ESD protection components of the UCC5390-Q1 device. This provides pictorial representation of the absolute maximum rating for the device. 図 7-6. ESD Structure ## 8 Application and Implementation 注 以下のアプリケーション情報は、TIの製品仕様に含まれるものではなく、TIではその正確性または完全性を保証いたしません。個々の目的に対する製品の適合性については、お客様の責任で判断していただくことになります。お客様は自身の設計実装を検証しテストすることで、システムの機能を確認する必要があります。 ### 8.1 Application Information The UCC5390-Q1 is a simple, isolated gate driver for power semiconductor devices, such as MOSFETs, IGBTs, or SiC MOSFETs. The family of devices is intended for use in applications such as motor control, solar inverters, switched-mode power supplies, and industrial inverters. ### 8.2 Typical Application The circuit in 🗵 8-1 show a typical application for driving IGBTs. 図 8-1. Typical Application Circuit for UCC5390-Q1 to Drive IGBT #### 8.2.1 Design Requirements 表 8-1 lists the recommended conditions to observe the input and output of the UCC5390-Q1 gate driver with the IN– pin tied to the GND1 pin. | PARAMETER | VALUE | UNIT | |-----------------------------|-------|------| | V <sub>CC1</sub> | 3.3 | V | | V <sub>CC2</sub> | 18 | V | | V <sub>EE2</sub> | -3 | V | | IN+ | 3.3 | V | | IN- | GND1 | - | | Switching frequency | 300 | kHz | | Gate Charge of Power Device | 126 | nC | 表 8-1. UCC5390-Q1 Design Requirements ## 8.2.2 Detailed Design Procedure #### 8.2.2.1 Designing IN+ and IN- Input Filter TI recommends that users avoid shaping the signals to the gate driver in an attempt to slow down (or delay) the signal at the output. However, a small input filter, $R_{IN}$ - $C_{IN}$ , can be used to filter out the ringing introduced by nonideal layout or long PCB traces. Copyright © 2024 Texas Instruments Incorporated Such a filter should use an $R_{IN}$ resistor with a value from 0 $\Omega$ to 100 $\Omega$ and a $C_{IN}$ capacitor with a value from 10 pF to 1000 pF. In the example, the selected value for $R_{IN}$ is 51 $\Omega$ and $C_{IN}$ is 33 pF, with a corner frequency of approximately 100 MHz. When selecting these components, pay attention to the trade-off between good noise immunity and propagation delay. #### 8.2.2.2 Gate-Driver Output Resistor The external gate-driver resistors, $R_{G(ON)}$ and $R_{G(OFF)}$ are used to: - 1. Limit ringing caused by parasitic inductances and capacitances - 2. Limit ringing caused by high voltage or high current switching dv/dt, di/dt, and body-diode reverse recovery - 3. Fine-tune gate drive strength, specifically peak sink and source current to optimize the switching loss - 4. Reduce electromagnetic interference (EMI) The output stage has a pull-up structure consisting of a P-channel MOSFET and an N-channel MOSFET in parallel. The combined peak source current is 17 A for UCC5390-Q1. Use 式 1 to estimate the peak source current. $$I_{OH} = min \left( 17 A, \frac{V_{CC2} - V_{EE2}}{R_{NMOS} || R_{OH} + R_{ON} + R_{GFET\_Int}} \right)$$ (1) where - $R_{ON}$ is the external turn-on resistance, which is 2.2 $\Omega$ in this example. - R<sub>GFET\_Int</sub> is the power transistor internal gate resistance, found in the power transistor data sheet. We will assume 1.8Ω for our example. - I<sub>OH</sub> is the peak source current which is the minimum value between 17 A, the gate-driver peak source current, and the calculated value based on the gate-drive loop resistance. In this example, the peak source current is approximately 4.45 A as calculated in $\pm$ 2. $$I_{OH} = \frac{V_{CC2} - V_{EE2}}{R_{NMOS} \mid\mid R_{OH} + R_{ON} + R_{GFET\_Int}} = \frac{21 \text{ V}}{0.76 \Omega \mid\mid 12 \Omega + 2.2 \Omega + 1.8 \Omega} \approx 4.45 \text{ A}$$ (2) Similarly, use 式 3 to calculate the peak sink current. $$I_{OL} = min \left( 17 \text{ A}, \frac{V_{CC2} - V_{EE2}}{R_{OL} + R_{OFF} + R_{GFET\_Int}} \right)$$ (3) where - $R_{OFF}$ is the external turn-off resistance, which is 2.2 $\Omega$ in this example. - I<sub>OL</sub> is the peak sink current which is the minimum value between 17 A, the gate-driver peak sink current, and the calculated value based on the gate-drive loop resistance. In this example, the peak sink current is the minimum value between $\pm 4$ and 17 A. $$I_{OL} = \frac{V_{CC2} - V_{EE2}}{R_{OL} + R_{OFF} + R_{GFET\_Int}} = \frac{21 \text{ V}}{0.13 \Omega + 2.2 \Omega + 1.8 \Omega} \approx 5.08 \text{ A}$$ (4) Copyright © 2024 Texas Instruments Incorporated 資料に関するフィードバック(ご意見やお問い合わせ) を送信 21 注 The estimated peak current is also influenced by PCB layout and load capacitance. Parasitic inductance in the gate-driver loop can slow down the peak gate-drive current and introduce overshoot and undershoot. Therefore, TI strongly recommends that the gate-driver loop should be minimized. Conversely, the peak source and sink current is dominated by loop parasitics when the load capacitance ( $C_{\rm ISS}$ ) of the power transistor is very small (typically less than 1 nF) because the rising and falling time is too small and close to the parasitic ringing period. #### 8.2.2.3 Estimate Gate-Driver Power Loss The total loss, $P_G$ , in the gate-driver subsystem includes the power losses ( $P_{GD}$ ) of the UCC5390-Q1 device and the power losses in the peripheral circuitry, such as the external gate-drive resistor. The P<sub>GD</sub> value is the key power loss which determines the thermal safety-related limits of the UCC5390-Q1 device, and it can be estimated by calculating losses from several components. The first component is the static power loss, $P_{GDQ}$ , which includes quiescent power loss on the driver as well as driver self-power consumption when operating with a certain switching frequency. The $P_{GDQ}$ parameter is measured on the bench with no load connected to the OUT pins at a given $V_{CC1}$ , $V_{CC2}$ , switching frequency, and ambient temperature. In this example, $V_{CC1}$ is 3.3V, $V_{CC2}$ is 18 V and $V_{EE2}$ is -3 V. The current on each power supply, with PWM switching from 0 V to 3.3 V at 300 kHz, is measured to be $I_{CC1}$ = 1.67 mA and $I_{CC2}$ = 1.28 mA. Therefore, use $\cancel{\times}$ 5 to calculate $P_{GDQ}$ . $$P_{GDQ} = V_{CC1} \times I_{VCC1} + (V_{CC2} - V_{EE2}) \times I_{CC2} \approx 32.4 \text{mW}$$ (5) The second component is the switching operation loss, $P_{GDO}$ , with a given load capacitance which the driver charges and discharges the load during each switching cycle. Use $\not \equiv 6$ to calculate the total dynamic loss from load switching, $P_{GSW}$ . $$P_{GSW} = (V_{CC2} - V_{EE2}) \times Q_G \times f_{SW}$$ (6) where Q<sub>G</sub> is the gate charge of the power transistor at V<sub>CC2</sub>. So, for this example application the total dynamic loss from load switching is approximately 793.8 mW as calculated in $\pm 7$ . $$P_{GSW} = 21 \text{ V} \times 126 \text{ nC} \times 300 \text{ kHz} = 793.8 \text{ mW}$$ (7) $Q_G$ represents the total gate charge of the power transistor and is subject to change with different testing conditions. The UCC5390-Q1 gate-driver loss on the output stage, $P_{GDO}$ , is part of $P_{GSW}$ . $P_{GDO}$ is equal to $P_{GSW}$ if the external gate-driver resistance and power-transistor internal resistance are 0 $\Omega$ , and all the gate driver-loss will be dissipated inside the UCC5390-Q1. If an external turn-on and turn-off resistance exists, the total loss is distributed between the gate driver pull-up/down resistance, external gate resistance, and power-transistor internal resistance. Importantly, the pull-up/down resistance is a linear and fixed resistance if the source/sink current is not saturated to 17 A, however, it will be non-linear if the source/sink current is saturated. Therefore, $P_{GDO}$ is different in these two scenarios. #### Case 1 - Linear Pull-Up/Down Resistor: $$P_{GDO} = \frac{P_{GSW}}{2} \left( \frac{R_{OH} \parallel R_{NMOS}}{R_{OH} \parallel R_{NMOS} + R_{ON} + R_{GFET\_Int}} + \frac{R_{OL}}{R_{OL} + R_{OFF} + R_{GFET\_Int}} \right)$$ (8) *資料に関するフィードバック (ご意見やお問い合わせ) を送信* Copyright © 2024 Texas Instruments Incorporated In this design example, all the predicted source and sink currents are less than 17 A, therefore, use $\pm$ 9 to estimate the UCC5390-Q1 gate-driver loss. $$P_{GDO} = \frac{793.8 \text{ mW}}{2} \left( \frac{12 \Omega || 0.76 \Omega}{12 \Omega || 0.76 \Omega + 2.2 \Omega + 1.8 \Omega} + \frac{0.13 \Omega}{0.13 \Omega + 2.2 \Omega + 1.8 \Omega} \right) \approx 72.66 \text{ mW}$$ (9) ### Case 2 - Nonlinear Pull-Up/Down Resistor: $$P_{GDO} = f_{SW} \times \left[ 17 \text{ A} \times \int_{0}^{T_{R\_Sys}} \left( V_{CC2} - V_{OUTH}(t) \right) dt + 17 \text{ A} \times \int_{0}^{T_{F\_Sys}} \left( V_{OUTL}(t) - V_{EE2} \right) dt \right]$$ $$(10)$$ #### where V<sub>OUTH/L(t)</sub> is the gate-driver OUT pin voltage during the turnon and turnoff period. In cases where the output is saturated for some time, this value can be simplified as a constant-current source (17 A at turnon and turnoff) charging or discharging a load capacitor. Then, the V<sub>OUTH/L(t)</sub> waveform will be linear and the T<sub>R\_Sys</sub> and T<sub>F\_Sys</sub> can be easily predicted. For some scenarios, if only one of the pull-up or pull-down circuits is saturated and another one is not, the $P_{GDO}$ is a combination of case 1 and case 2, and the equations can be easily identified for the pull-up and pull-down based on this discussion. Use 式 11 to calculate the total gate-driver loss dissipated in the UCC5390-Q1 gate driver, P<sub>GD</sub>. $$P_{GD} = P_{GDQ} + P_{GDO} = 32.4 \text{mW} + 72.66 \text{mW} = 105.06 \text{mW}$$ (11) ## 8.2.2.4 Estimating Junction Temperature Use the equation below to estimate the junction temperature (T<sub>.1</sub>) of the UCC5390-Q1 family. $$T_{J} = T_{C} + \Psi_{JT} \times P_{GD} \tag{12}$$ #### where - $T_C$ is the UCC5390-Q1 case-top temperature measured with a thermocouple or some other instrument. - $\Psi_{JT}$ is the junction-to-top characterization parameter from the Thermal Information table. Using the junction-to-top characterization parameter $(\Psi_{JT})$ instead of the junction-to-case thermal resistance $(R_{\theta JC})$ can greatly improve the accuracy of the junction temperature estimation. The majority of the thermal energy of most ICs is released into the PCB through the package leads, whereas only a small percentage of the total energy is released through the top of the case (where thermocouple measurements are usually conducted). The $R_{\theta JC}$ resistance can only be used effectively when most of the thermal energy is released through the case, such as with metal packages or when a heat sink is applied to an IC package. In all other cases, use of $R_{\theta JC}$ will inaccurately estimate the true junction temperature. The $\Psi_{JT}$ parameter is experimentally derived by assuming that the dominant energy leaving through the top of the IC will be similar in both the testing environment and the application environment. As long as the recommended layout guidelines are observed, junction temperature estimations can be made accurately to within a few degrees Celsius. #### 8.2.3 Selecting V<sub>CC1</sub> and V<sub>CC2</sub> Capacitors Bypass capacitors for the $V_{CC1}$ and $V_{CC2}$ supplies are essential for achieving reliable performance. TI recommends choosing low-ESR and low-ESL, surface-mount, multi-layer ceramic capacitors (MLCC) with sufficient voltage ratings, temperature coefficients, and capacitance tolerances. English Data Sheet: SLUSDR3 注 DC bias on some MLCCs will impact the actual capacitance value. For example, a 25-V, $1-\mu F$ X7R capacitor is measured to be only 500 nF when a DC bias of $15-V_{DC}$ is applied. ### 8.2.3.1 Selecting a V<sub>CC1</sub> Capacitor A bypass capacitor connected to the $V_{CC1}$ pin supports the transient current required for the primary logic and the total current consumption, which is only a few milliamperes. Therefore, a 50-V MLCC with over 100 nF is recommended for this application. If the bias power-supply output is located a relatively long distance from the $V_{CC1}$ pin, a tantalum or electrolytic capacitor with a value greater than 1 $\mu$ F should be placed in parallel with the MLCC. #### 8.2.3.2 Selecting a V<sub>CC2</sub> Capacitor A 50-V, $10-\mu F$ MLCC and a 50-V, $0.22-\mu F$ MLCC are selected for the $C_{VCC2}$ capacitor. If the bias power supply output is located a relatively long distance from the $V_{CC2}$ pin, a tantalum or electrolytic capacitor with a value greater than $10~\mu F$ should be used in parallel with $C_{VCC2}$ . #### 8.2.3.3 Application Circuits With Output Stage Negative Bias When parasitic inductances are introduced by nonideal PCB layout and long package leads (such as TO-220 and TO-247 type packages), ringing in the gate-source drive voltage of the power transistor could occur during high di/dt and dv/dt switching. If the ringing is over the threshold voltage, unintended turn-on and shoot-through could occur. Applying a negative bias on the gate drive is a popular way to keep such ringing below the threshold. A few examples of implementing negative gate-drive bias follow. $\boxtimes$ 8-2 shows another example which uses two supplies (or single-input, double-output power supply). The power supply across $V_{CC2}$ and GND2 determines the positive drive output voltage and the power supply across $V_{EE2}$ and GND2 determines the negative turn-off voltage. This solution requires more power supplies than the first example, however, it provides more flexibility when setting the positive and negative rail voltages. 図 8-2. Negative Bias With Two Iso-Bias Power Supplies 資料に関するフィードバック (ご意見やお問い合わせ) を送信 Copyright © 2024 Texas Instruments Incorporated #### 8.2.4 Application Curve 図 8-3. PWM Input and Gate Voltage Waveform ## 9 Power Supply Recommendations If only a single, primary-side power supply is available in an application, isolated power can be generated for the secondary side with the help of a transformer driver such as Texas Instruments' SN6501 or SN6505A. For such applications, detailed power supply design and transformer selection recommendations are available in SN6501 Transformer Driver for Isolated Power Supplies data sheet and SN6505A Low-Noise 1-A Transformer Drivers for Isolated Power Supplies data sheet. ## 10 Layout ## 10.1 Layout Guidelines Designers must pay close attention to PCB layout to achieve optimum performance for the UCC5390-Q1. Some key guidelines are: - Component placement: - Low-ESR and low-ESL capacitors must be connected close to the device between the V<sub>CC1</sub> and GND1 pins and between the V<sub>CC2</sub> and V<sub>EE2</sub> pins to bypass noise and to support high peak currents when turning on the external power transistor. - To avoid large negative transients on the V<sub>EE2</sub> pins connected to the switch node, the parasitic inductances between the source of the top transistor and the source of the bottom transistor must be minimized. - Grounding considerations: 資料に関するフィードバック(ご意見やお問い合わせ)を送信 - Limiting the high peak currents that charge and discharge the transistor gates to a minimal physical area is essential. This limitation decreases the loop inductance and minimizes noise on the gate terminals of the transistors. The gate driver must be placed as close as possible to the transistors. - High-voltage considerations: - To ensure isolation performance between the primary and secondary side, avoid placing any PCB traces or copper below the driver device. A PCB cutout or groove is recommended in order to prevent contamination that may compromise the isolation performance. - · Thermal considerations: - A large amount of power may be dissipated by the UCC5390-Q1 if the driving voltage is high, the load is heavy, or the switching frequency is high (for more information, see セクション 8.2.2.3). Proper PCB layout can help dissipate heat from the device to the PCB and minimize junction-to-board thermal impedance (0<sub>IB</sub>). - Increasing the PCB copper connecting to the V<sub>CC2</sub> and V<sub>EE2</sub> pins is recommended, with priority on maximizing the connection to V<sub>EE2</sub>. However, the previously mentioned high-voltage PCB considerations must be maintained. - If the system has multiple layers, TI also recommends connecting the V<sub>CC2</sub> and V<sub>EE2</sub> pins to internal ground or power planes through multiple vias of adequate size. These vias should be located close to the IC pins to maximize thermal conductivity. However, keep in mind that no traces or coppers from different high voltage planes are overlapping. ### 10.2 Layout Example ☑ 10-1 shows a PCB layout example with the signals and key components labeled. A. No PCB traces or copper are located between the primary and secondary side, which ensures isolation performance. #### 図 10-1. Layout Example 図 10-2. Top-Layer Traces and Copper 図 10-3. Bottom-Layer Traces and Copper (Flipped) ☑ 10-4 shows the 3D layout of the top view of the PCB. 図 10-4. 3-D PCB View #### 10.3 PCB Material Use standard FR-4 UL94V-0 printed circuit board. This PCB is preferred over cheaper alternatives because of lower dielectric losses at high frequencies, less moisture absorption, greater strength and stiffness, and the self-extinguishing flammability-characteristics. 図 10-5. Recommended Layer Stack ## 11 Device and Documentation Support ## 11.1 Device Support #### 11.1.1 サード・パーティ製品に関する免責事項 サード・パーティ製品またはサービスに関するテキサス・インスツルメンツの出版物は、単独またはテキサス・インスツルメンツの製品、サービスと一緒に提供される場合に関係なく、サード・パーティ製品またはサービスの適合性に関する是認、サード・パーティ製品またはサービスの是認の表明を意味するものではありません。 #### 11.2 Documentation Support #### 11.2.1 Related Documentation For related documentation see the following: - Texas Instruments, Digital Isolator Design Guide - Texas Instruments, Isolation Glossary - Texas Instruments, SN6501 Transformer Driver for Isolated Power Supplies data sheet - Texas Instruments, SN6505A Low-Noise 1-A Transformer Drivers for Isolated Power Supplies data sheet - Texas Instruments, UCC53x0xD Evaluation Module user's guide #### 11.3 Certifications UL Online Certifications Directory, "FPPT2.E181974 Nonoptical Isolating Devices - Component" Certificate Number: 20170718-E181974, ## 11.4 ドキュメントの更新通知を受け取る方法 ドキュメントの更新についての通知を受け取るには、www.tij.co.jp のデバイス製品フォルダを開いてください。[通知] をクリックして登録すると、変更されたすべての製品情報に関するダイジェストを毎週受け取ることができます。 変更の詳細については、改訂されたドキュメントに含まれている改訂履歴をご覧ください。 #### 11.5 サポート・リソース テキサス・インスツルメンツ E2E™ サポート・フォーラムは、エンジニアが検証済みの回答と設計に関するヒントをエキスパートから迅速かつ直接得ることができる場所です。既存の回答を検索したり、独自の質問をしたりすることで、設計で必要な支援を迅速に得ることができます。 リンクされているコンテンツは、各寄稿者により「現状のまま」提供されるものです。これらはテキサス・インスツルメンツの仕様を構成するものではなく、必ずしもテキサス・インスツルメンツの見解を反映したものではありません。テキサス・インスツルメンツの使用条件を参照してください。 #### 11.6 Trademarks テキサス・インスツルメンツ E2E<sup>™</sup> is a trademark of Texas Instruments. すべての商標は、それぞれの所有者に帰属します。 #### 11.7 静電気放電に関する注意事項 この IC は、ESD によって破損する可能性があります。テキサス・インスツルメンツは、IC を取り扱う際には常に適切な注意を払うことを推奨します。正しい取り扱いおよび設置手順に従わない場合、デバイスを破損するおそれがあります。 ESD による破損は、わずかな性能低下からデバイスの完全な故障まで多岐にわたります。精密な IC の場合、パラメータがわずかに変化するだけで公表されている仕様から外れる可能性があるため、破損が発生しやすくなっています。 #### 11.8 用語集 テキサス・インスツルメンツ用語集 この用語集には、用語や略語の一覧および定義が記載されています。 Product Folder Links: UCC5390-Q1 Copyright © 2024 Texas Instruments Incorporated 資料に関するフィードバック(ご意見やお問い合わせ)を送信 29 ## **12 Revision History** 資料番号末尾の英字は改訂を表しています。その改訂履歴は英語版に準じています。 | Changes from Revision A (November 2019) to Revision B (February 2024) | Page | |-----------------------------------------------------------------------|------| | ・ 「特長」に機能安全の箇条書き項目を追加 | 1 | | | | | Changes from Revision * (June 2019) to Revision A (November 2019) | Page | | <ul><li>マーケティング ステータスを「事前情報」から「量産データ」に変更。</li></ul> | 1 | ## 13 Mechanical, Packaging, and Orderable Information The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation. 資料に関するフィードバック(ご意見やお問い合わせ) を送信 Copyright © 2024 Texas Instruments Incorporated ## 重要なお知らせと免責事項 テキサス・インスツルメンツは、技術データと信頼性データ (データシートを含みます)、設計リソース (リファレンス デザインを含みます)、アプリケーションや設計に関する各種アドバイス、Web ツール、安全性情報、その他のリソースを、欠陥が存在する可能性のある「現状のまま」提供しており、商品性および特定目的に対する適合性の黙示保証、第三者の知的財産権の非侵害保証を含むいかなる保証も、明示的または黙示的にかかわらず拒否します。 これらのリソースは、テキサス・インスツルメンツ製品を使用する設計の経験を積んだ開発者への提供を意図したものです。(1) お客様のアプリケーションに適した テキサス・インスツルメンツ製品の選定、(2) お客様のアプリケーションの設計、検証、試験、(3) お客様のアプリケーションに該当する各種規格や、その他のあらゆる安全性、セキュリティ、規制、または他の要件への確実な適合に関する責任を、お客様のみが単独で負うものとします。 上記の各種リソースは、予告なく変更される可能性があります。これらのリソースは、リソースで説明されているテキサス・インスツルメンツ製品を使用するアプリケーションの開発の目的でのみ、テキサス・インスツルメンツはその使用をお客様に許諾します。これらのリソースに関して、他の目的で複製することや掲載することは禁止されています。テキサス・インスツルメンツや第三者の知的財産権のライセンスが付与されている訳ではありません。お客様は、これらのリソースを自身で使用した結果発生するあらゆる申し立て、損害、費用、損失、責任について、テキサス・インスツルメンツおよびその代理人を完全に補償するものとし、テキサス・インスツルメンツは一切の責任を拒否します。 テキサス・インスツルメンツの製品は、テキサス・インスツルメンツの販売条件、または ti.com やかかる テキサス・インスツルメンツ製品の関連資料などのいずれかを通じて提供する適用可能な条項の下で提供されています。テキサス・インスツルメンツがこれらのリソースを提供することは、適用されるテキサス・インスツルメンツの保証または他の保証の放棄の拡大や変更を意味するものではありません。 お客様がいかなる追加条項または代替条項を提案した場合でも、テキサス・インスツルメンツはそれらに異議を唱え、拒否します。 郵送先住所: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2024, Texas Instruments Incorporated www.ti.com 14-Mar-2024 #### PACKAGING INFORMATION | Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan | Lead finish/<br>Ball material | MSL Peak Temp | Op Temp (°C) | Device Marking<br>(4/5) | Samples | |------------------|---------|--------------|--------------------|------|----------------|--------------|-------------------------------|---------------------|--------------|-------------------------|---------| | UCC5390ECQDWVQ1 | LIFEBUY | SOIC | DWV | 8 | 64 | RoHS & Green | NIPDAU | Level-3-260C-168 HR | -40 to 125 | 5390ECQ | | | UCC5390ECQDWVRQ1 | ACTIVE | SOIC | DWV | 8 | 1000 | RoHS & Green | NIPDAU | Level-3-260C-168 HR | -40 to 125 | 5390ECQ | Samples | (1) The marketing status values are defined as follows: ACTIVE: Product device recommended for new designs. LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect. NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design. PREVIEW: Device has been announced but is not in production. Samples may or may not be available. **OBSOLETE:** TI has discontinued the production of the device. (2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free". RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption. Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement. - (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature. - (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device. - (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device. - (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width. **Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. # **PACKAGE OPTION ADDENDUM** www.ti.com 14-Mar-2024 #### OTHER QUALIFIED VERSIONS OF UCC5390-Q1: NOTE: Qualified Version Definitions: • Catalog - TI's standard catalog product SOIC #### NOTES: - 1. All linear dimensions are in millimeters. Dimensions in parenthesis are for reference only. Dimensioning and tolerancing - per ASME Y14.5M. 2. This drawing is subject to change without notice. 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.15 mm, per side. - 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm, per side. SOIC NOTES: (continued) - 5. Publication IPC-7351 may have alternate designs. - 6. Solder mask tolerances between and around signal pads can vary based on board fabrication site. SOIC #### NOTES: (continued) - 7. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. - 8. Board assembly site may have different recommendations for stencil design. ## 重要なお知らせと免責事項 TI は、技術データと信頼性データ (データシートを含みます)、設計リソース (リファレンス・デザインを含みます)、アプリケーションや設計に関する各種アドバイス、Web ツール、安全性情報、その他のリソースを、欠陥が存在する可能性のある「現状のまま」提供しており、商品性および特定目的に対する適合性の黙示保証、第三者の知的財産権の非侵害保証を含むいかなる保証も、明示的または黙示的にかかわらず拒否します。 これらのリソースは、TI 製品を使用する設計の経験を積んだ開発者への提供を意図したものです。(1) お客様のアプリケーションに適した TI 製品の選定、(2) お客様のアプリケーションの設計、検証、試験、(3) お客様のアプリケーションに該当する各種規格や、その他のあら ゆる安全性、セキュリティ、規制、または他の要件への確実な適合に関する責任を、お客様のみが単独で負うものとします。 上記の各種リソースは、予告なく変更される可能性があります。これらのリソースは、リソースで説明されている TI 製品を使用するアプリケーションの開発の目的でのみ、TI はその使用をお客様に許諾します。これらのリソースに関して、他の目的で複製することや掲載することは禁止されています。TI や第三者の知的財産権のライセンスが付与されている訳ではありません。お客様は、これらのリソースを自身で使用した結果発生するあらゆる申し立て、損害、費用、損失、責任について、TI およびその代理人を完全に補償するものとし、TI は一切の責任を拒否します。 TIの製品は、TIの販売条件、または ti.com やかかる TI 製品の関連資料などのいずれかを通じて提供する適用可能な条項の下で提供されています。TI がこれらのリソースを提供することは、適用される TI の保証または他の保証の放棄の拡大や変更を意味するものではありません。 お客様がいかなる追加条項または代替条項を提案した場合でも、TIはそれらに異議を唱え、拒否します。 郵送先住所: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2024, Texas Instruments Incorporated