







AMC3306M05

JAJSJZ6A - DECEMBER 2020 - REVISED APRIL 2021

# AMC3306M05 DC/DC コンバータ内蔵、高精度、±50mV 入力対応、 強化絶縁型デルタ・シグマ変調器

### 1 特長

- 3.3V または 5V 単一電源、DC/DC コンバータ内蔵
- シャント抵抗による電流測定用に最適化された ±50mV の入力電圧範囲
- 小さな DC 誤差:

**TEXAS** 

Instruments

- オフセット誤差:±50µV (最大値)
- オフセット・ドリフト:±0.4µV/℃(最大値)
- ゲイン誤差:±0.2% (最大値)
- ゲイン・ドリフト:±35ppm/℃ (最大値)
- 高 CMTI:75kV/µs (最小值)
- システム・レベル診断機能
- 低 EMI: CISPR-11 および CISPR-25 規格に準拠
- 安全関連の認定:
  - DIN VDE V 0884-11 に準拠した強化絶縁耐圧: 6000V<sub>PFAK</sub>
  - UL 1577 に準拠した絶縁耐圧: 4250V<sub>RMS</sub> (1分
- 拡張産業用温度範囲全体にわたって仕様を完全に規 定:-40°C~+125°C

# 2 アプリケーション

- 次の用途における小型の絶縁型シャント・ベース電流 センシング
  - 保護リレー
  - モータ・ドライブ
  - 雷源
  - 太陽光発電インバータ

### 3 概要

AMC3306M05 は、シャントを用いた電流測定に最適化さ れた高精度絶縁型デルタ・シグマ ( $\Delta\Sigma$ ) 変調器です。 完全 に統合された絶縁型 DC/DC コンバータのおかげで、本 デバイスの低電圧側から電力を供給する単一電源動作が 可能であるため、スペースに制約があるアプリケーション 向けのユニークなソリューションとして活用できます。その 容量性強化絶縁バリアは、VDE V 0884-11 および UL1577 により認証済みであり、最大 1.2kV<sub>RMS</sub> の使用電 圧に対応しています。

この絶縁バリアは、異なる同相電圧レベルで動作するシス テム領域を分離し、危険な電圧と損傷から低電圧側を保 護します。

AMC3306M05 の入力は、低インピーダンスのシャント抵 抗またはその他の信号レベルが小さい低インピーダンス 電圧源と直接接続できるように最適化されています。優れ た DC 精度と小さい温度ドリフトにより、拡張産業用温度 範囲 (-40℃~+125℃) にわたる高精度電流測定に対応 できます。

デジタル・フィルタ (sinc<sup>3</sup> フィルタなど) を使用してビットス トリームを間引くと、78kSPS のデータ速度、85dB のダイ ナミック・レンジで、16ビットの分解能が得られます。

#### 製品情報(1)

| 部品番号       | パッケージ     | 本体サイズ (公称)       |
|------------|-----------|------------------|
| AMC3306M05 | SOIC (16) | 10.30mm × 7.50mm |

利用可能なすべてのパッケージについては、このデータシートの 末尾にある注文情報を参照してください。



代表的なアプリケーション



# **Table of Contents**

| 1 特長                                   | 1 | 7.2 Functional Block Diagram                        | 19             |
|----------------------------------------|---|-----------------------------------------------------|----------------|
| <b>2</b> アプリケーション                      |   | 7.3 Feature Description                             | 20             |
| 3 概要                                   |   | 7.4 Device Functional Modes                         | 2 <sup>4</sup> |
| 4 Revision History                     |   | 8 Application and Implementation                    | 25             |
| 5 Pin Configuration and Functions      |   | 8.1 Application Information                         | 25             |
| 6 Specifications                       |   | 8.2 Typical Application                             | 26             |
| 6.1 Absolute Maximum Ratings           |   | 9 Power Supply Recommendations                      | 29             |
| 6.2 ESD Ratings                        |   | 10 Layout                                           | 30             |
| 6.3 Recommended Operating Conditions   |   | 10.1 Layout Guidelines                              | 30             |
| 6.4 Thermal Information                |   | 10.2 Layout Example                                 |                |
| 6.5 Power Ratings                      |   | 11 Device and Documentation Support                 | 3 <sup>*</sup> |
| 6.6 Insulation Specifications          |   | 11.1 Device Support                                 |                |
| 6.7 Safety-Related Certifications      |   | 11.2 Documentation Support                          | 3 <sup>-</sup> |
| 6.8 Safety Limiting Values             |   | 11.3 Receiving Notification of Documentation Update | es <b>3</b> ′  |
| 6.9 Electrical Characteristics         |   | 11.4 サポート・リソース                                      | 3              |
| 6.10 Switching Characteristics         |   | 11.5 Trademarks                                     |                |
| 6.11 Timing Diagrams                   |   | 11.6 Electrostatic Discharge Caution                | 3              |
| 6.12 Insulation Characteristics Curves |   | 11.7 Glossary                                       |                |
| 6.13 Typical Characteristics           |   | 12 Mechanical, Packaging, and Orderable             |                |
| 7 Detailed Description                 |   | Information                                         | 3 <sup>2</sup> |
| 7.1 Overview                           |   |                                                     |                |
|                                        |   |                                                     |                |

# **4 Revision History**

資料番号末尾の英字は改訂を表しています。その改訂履歴は英語版に準じています。

| C | hanges from Revision * (December 2020) to Revision A (January 2021)                                                                     | Page |
|---|-----------------------------------------------------------------------------------------------------------------------------------------|------|
| • | 代表的なアプリケーションの図を変更                                                                                                                       | 1    |
|   | Added discussion to pin 13 description regarding the output of the LDO                                                                  |      |
| • | Changed Absolute Maximum Ratings: changed max for DIAG pin from 5.5 V to 6.5 V                                                          | 4    |
| • | Changed Operating common-mode input voltage (min) from -0.16 V to -0.032 V                                                              | 4    |
| • | Changed overvoltage category for rated mains voltage ≤ 600 V from I-IV to I-III and for rated mains voltage ≤ 1000 V from I-III to I-II |      |
| • | Changed Typical Characteristics section: deleted histograms                                                                             |      |
|   | Changed the Isolated DC/DC Converter section: clarified that the low-side LDO is not intended for drivi                                 |      |
|   | external loads                                                                                                                          | -    |
| • | Changed Differential Input Filter figure                                                                                                | 27   |
|   | Changed What To Do and What Not To Do section                                                                                           |      |

# **5 Pin Configuration and Functions**



図 5-1. DWE Package, 16-Pin SOIC, Top View

表 5-1. Pin Functions

|     | PIN       | TYPE                    | DESCRIPTION                                                                                                                                                       |  |  |
|-----|-----------|-------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| NO. | NAME      | IIFE                    | DESCRIPTION                                                                                                                                                       |  |  |
| 1   | DCDC_OUT  | Power                   | High-side output of the DC/DC converter; connect this pin to the HLDO_IN pin. <sup>(1)</sup>                                                                      |  |  |
| 2   | DCDC_HGND | High-side power ground  | High-side ground reference for the DC/DC converter; connect this pin to the HGND pin.                                                                             |  |  |
| 3   | HLDO_IN   | Power                   | Input of the high-side LDO; connect this pin to the DCDC_OUT pin. <sup>(1)</sup>                                                                                  |  |  |
| 4   | NC        | _                       | No internal connection. Connect this pin to the high-side ground or leave unconnected (floating).                                                                 |  |  |
| 5   | HLDO_OUT  | Power                   | Output of the high-side LDO. <sup>(1)</sup>                                                                                                                       |  |  |
| 6   | INP       | Analog input            | Noninverting analog input. Either INP or INN must have a DC current path to HGND to define the common-mode input voltage. (2)                                     |  |  |
| 7   | INN       | Analog input            | Inverting analog input. Either INP or INN must have a DC current path to HGND to define the common-mode input voltage. (2)                                        |  |  |
| 8   | HGND      | High-side signal ground | High-side analog signal ground; connect this pin to the DCDC_HGND pin.                                                                                            |  |  |
| 9   | GND       | Low-side signal ground  | Low-side analog signal ground; connect this pin to the DCDC_GND pin.                                                                                              |  |  |
| 10  | DOUT      | Digital output          | Modulator data output.                                                                                                                                            |  |  |
| 11  | CLKIN     | Digital input           | Modulator clock input with internal pulldown resistor (typical value: 1.5 $M\Omega$ ).                                                                            |  |  |
| 12  | VDD       | Low-side power          | Low-side power supply. <sup>(1)</sup>                                                                                                                             |  |  |
| 13  | LDO_OUT   | Power                   | Output of the low-side LDO; connect this pin to the DCDC_IN pin. The output of the LDO must not be loaded by external circuitry. <sup>(1)</sup>                   |  |  |
| 14  | DIAG      | Digital output          | Active-low, open-drain status indicator output; connect this pin to the pullup supply (for example, VDD) using a resistor or leave this pin floating if not used. |  |  |
| 15  | DCDC_GND  | Low-side power ground   | Low-side ground reference for the DC/DC converter; connect this pin to the GND pin.                                                                               |  |  |
| 16  | DCDC_IN   | Power                   | Low-side input of the DC/DC converter; connect this pin to the LDO_OUT pin. <sup>(1)</sup>                                                                        |  |  |

<sup>(1)</sup> See the *Power Supply Recommendations* section for power-supply decoupling recommendations.

<sup>(2)</sup> See the *Layout* section for details.



# **6 Specifications**

# **6.1 Absolute Maximum Ratings**

see (1)

|                        |                                              | MIN       | MAX                         | UNIT |  |
|------------------------|----------------------------------------------|-----------|-----------------------------|------|--|
| Power-supply voltage   | VDD to GND                                   | -0.3      | 6.5                         | V    |  |
| Analog input voltage   | INP, INN                                     | HGND – 6  | V <sub>HLDO_OUT</sub> + 0.5 | V    |  |
| Digital input voltage  | CLKIN                                        | GND – 0.5 | VDD + 0.5                   | V    |  |
| Digital output voltage | DOUT                                         | GND – 0.5 | VDD + 0.5                   | V    |  |
| Digital output voltage | DIAG                                         | GND – 0.5 | 6.5                         |      |  |
| Input current          | Continuous, any pin except power-supply pins | -10       | 10                          | mA   |  |
| Temperature            | Junction, T <sub>J</sub>                     |           | 150                         | °C   |  |
| remperature            | Storage, T <sub>stg</sub>                    | -65       | 150                         | C    |  |

<sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, and do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

# 6.2 ESD Ratings

|                    |                                                                                | VALUE | UNIT |
|--------------------|--------------------------------------------------------------------------------|-------|------|
| V                  | Human-body model (HBM), per ANSI/ESDA/JEDEC JS-001 <sup>(1)</sup>              | ±2000 | \/   |
| V <sub>(ESD)</sub> | Charged-device model (CDM), per JEDEC specification JESD22-C101 <sup>(2)</sup> | ±1000 | v    |

- (1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.
- (2) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.

# **6.3 Recommended Operating Conditions**

over operating ambient temperature range (unless otherwise noted)

|                       |                                                   |                                                    | MIN    | NOM            | MAX      | UNIT |
|-----------------------|---------------------------------------------------|----------------------------------------------------|--------|----------------|----------|------|
| POWER                 | SUPPLY                                            |                                                    | _      |                |          |      |
| VDD                   | Low-side power supply                             | VDD to GND                                         | 3      | 3.3            | 5.5      | V    |
| ANALOG                | SINPUT                                            |                                                    | '      |                |          |      |
| V <sub>Clipping</sub> | Differential input voltage before clipping output | $V_{IN} = V_{INP} - V_{INN}$                       |        | ±64            |          | mV   |
| $V_{FSR}$             | Specified linear differential full-scale voltage  | $V_{IN} = V_{INP} - V_{INN}$                       | -50    |                | 50       | mV   |
|                       | Absolute common-mode input voltage (1)            | (V <sub>INP</sub> + V <sub>INN</sub> ) / 2 to HGND | -2     | V <sub>H</sub> | LDO_OUT  | V    |
| V <sub>CM</sub>       | Operating common-mode input voltage               | (V <sub>INP</sub> + V <sub>INN</sub> ) / 2 to HGND | -0.032 |                | 0.9      | V    |
| DIGITAL               | .1/0                                              |                                                    | '      |                |          |      |
| V <sub>IO</sub>       | Digital input / output voltage                    |                                                    | 0      |                | VDD      | V    |
| f <sub>CLKIN</sub>    | Input clock frequency                             |                                                    | 5      | 20             | 21       | MHz  |
|                       | Input clock duty cycle                            | 5 MHz ≤ f <sub>CLKIN</sub> ≤ 21 MHz                | 40%    | 50%            | 60%      |      |
| TEMPER                | RATURE RANGE                                      | '                                                  | '      |                | <u> </u> |      |
| T <sub>A</sub>        | Specified ambient temperature                     |                                                    | -40    |                | 125      | °C   |

<sup>(1)</sup> Steady-state voltage supported by the device in case of a system failure. See specified common-mode input voltage V<sub>CM</sub> for normal operation. Observe analog input voltage range as specified in the Absolute Maximum Ratings table.

Submit Document Feedback

Copyright © 2021 Texas Instruments Incorporated

### **6.4 Thermal Information**

|                        |                                                                                            | AMC3306M05 |      |
|------------------------|--------------------------------------------------------------------------------------------|------------|------|
|                        | JC(top) Junction-to-case (top) thermal resistance  JB Junction-to-board thermal resistance | DWE (SOIC) | UNIT |
|                        |                                                                                            | 16 PINS    |      |
| R <sub>0 JA</sub>      | Junction-to-ambient thermal resistance                                                     | 73.5       | °C/W |
| R <sub>θ JC(top)</sub> | Junction-to-case (top) thermal resistance                                                  | 31         | °C/W |
| R <sub>θ JB</sub>      | Junction-to-board thermal resistance                                                       | 44         | °C/W |
| ΨЈТ                    | Junction-to-top characterization parameter                                                 | 16.7       | °C/W |
| ΨЈВ                    | Junction-to-board characterization parameter                                               | 42.8       | °C/W |
| R <sub>θ JC(bot)</sub> | Junction-to-case (bottom) thermal resistance                                               | n/a        | °C/W |

<sup>(1)</sup> For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report.

# 6.5 Power Ratings

|    | PARAMETER                 | TEST CONDITIONS | VALUE | UNIT  |
|----|---------------------------|-----------------|-------|-------|
| Pp | Maximum power dissipation | VDD = 5.5 V     | 231   | mW    |
| FD | waximum power dissipation | VDD = 3.6 V     | 151   | IIIVV |



### **6.6 Insulation Specifications**

over operating ambient temperature range (unless otherwise noted)

|                   | PARAMETER                                             | TEST CONDITIONS                                                                                                                                                                 | VALUE              | UNIT             |
|-------------------|-------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------|------------------|
| GENERA            | AL                                                    |                                                                                                                                                                                 |                    |                  |
| CLR               | External clearance <sup>(1)</sup>                     | Shortest pin-to-pin distance through air                                                                                                                                        | ≥ 8                | mm               |
| CPG               | External creepage <sup>(1)</sup>                      | Shortest pin-to-pin distance across the package surface                                                                                                                         | ≥ 8                | mm               |
| DTI               | 5:                                                    | Minimum internal gap (internal clearance - capacitive signal isolation)                                                                                                         | ≥ 21               |                  |
| DTI               | Distance through the insulation                       | Minimum internal gap (internal clearance - transformer power isolation)                                                                                                         | ≥ 120              | μm               |
| CTI               | Comparative tracking index                            | DIN EN 60112 (VDE 0303-11); IEC 60112                                                                                                                                           | ≥ 600              | V                |
|                   | Material group                                        | According to IEC 60664-1                                                                                                                                                        | I                  |                  |
|                   | Overvoltage category                                  | Rated mains voltage ≤ 600 V <sub>RMS</sub>                                                                                                                                      | 1-111              |                  |
|                   | per IEC 60664-1                                       | Rated mains voltage ≤ 1000 V <sub>RMS</sub>                                                                                                                                     | I-II               |                  |
| DIN VDE           | V 0884-11 (VDE V 0884-11): 2017-01                    | (2)                                                                                                                                                                             |                    | _                |
| V <sub>IORM</sub> | Maximum repetitive peak isolation voltage             | At AC voltage (bipolar)                                                                                                                                                         | 1700               | V <sub>PK</sub>  |
| \/                | Maximum-rated isolation working voltage               | At AC voltage (sine wave)                                                                                                                                                       | 1200               | $V_{RMS}$        |
| V <sub>IOWM</sub> |                                                       | At DC voltage                                                                                                                                                                   | 1700               | $V_{DC}$         |
|                   | Maximum transient isolation voltage                   | V <sub>TEST</sub> = V <sub>IOTM</sub> , t = 60 s (qualification test)                                                                                                           | 6000               | $V_{PK}$         |
| $V_{IOTM}$        |                                                       | V <sub>TEST</sub> = 1.2 × V <sub>IOTM</sub> , t = 1 s (100% production test)                                                                                                    | 7200               | $V_{PK}$         |
| V <sub>IOSM</sub> | Maximum surge isolation voltage <sup>(3)</sup>        | Test method per IEC 60065, 1.2/50-µs waveform,<br>V <sub>TEST</sub> = 1.6 × V <sub>IOSM</sub> = 10000 V <sub>PK</sub> (qualification)                                           | 6250               | $V_{PK}$         |
|                   | Apparent charge <sup>(4)</sup>                        | Method a, after input/output safety test subgroup 2 / 3, $V_{ini} = V_{IOTM}, t_{ini} = 60 \text{ s}, V_{pd(m)} = 1.2 \times V_{IORM}, t_{m} = 10 \text{ s}$                    | ≤ 5                | pC               |
| q <sub>pd</sub>   |                                                       | Method a, after environmental tests subgroup 1, $V_{ini} = V_{IOTM}$ , $t_{ini} = 60$ s, $V_{pd(m)} = 1.6 \times V_{IORM}$ , $t_m = 10$ s                                       | ≤ 5                |                  |
|                   |                                                       | Method b1, at routine test (100% production) and preconditioning (type test), $V_{ini} = V_{IOTM}, t_{ini} = 1 \text{ s}, V_{pd(m)} = 1.875 \times V_{IORM}, t_m = 1 \text{ s}$ | ≤ 5                |                  |
| C <sub>IO</sub>   | Barrier capacitance, input to output <sup>(5)</sup>   | V <sub>IO</sub> = 0.5 V <sub>PP</sub> at 1 MHz                                                                                                                                  | ~3.5               | pF               |
|                   |                                                       | V <sub>IO</sub> = 500 V at T <sub>A</sub> = 25°C                                                                                                                                | > 10 <sup>12</sup> |                  |
| R <sub>IO</sub>   | Insulation resistance, input to output <sup>(5)</sup> | V <sub>IO</sub> = 500 V at 100°C ≤ T <sub>A</sub> ≤ 125°C                                                                                                                       | > 10 <sup>11</sup> | Ω                |
|                   | input to output <sup>co</sup>                         | V <sub>IO</sub> = 500 V at T <sub>S</sub> = 150°C                                                                                                                               | > 10 <sup>9</sup>  |                  |
|                   | Pollution degree                                      |                                                                                                                                                                                 | 2                  |                  |
|                   | Climatic category                                     |                                                                                                                                                                                 | 40/125/21          |                  |
| UL1577            | <u>'</u>                                              |                                                                                                                                                                                 |                    |                  |
| V <sub>ISO</sub>  | Withstand isolation voltage                           | $V_{TEST}$ = $V_{ISO}$ = 4250 $V_{RMS}$ or 6000 $V_{DC}$ , t = 60 s (qualification), $V_{TEST}$ = 1.2 × $V_{ISO}$ , t = 1 s (100% production test)                              | 4250               | V <sub>RMS</sub> |

- (1) Apply creepage and clearance requirements according to the specific equipment isolation standards of an application. Care must be taken to maintain the creepage and clearance distance of a board design to ensure that the mounting pads of the isolator on the printed circuit board (PCB) do not reduce this distance. Creepage and clearance on a PCB become equal in certain cases. Techniques such as inserting grooves, ribs, or both on a PCB are used to help increase these specifications.
- (2) This coupler is suitable for *safe electrical insulation* only within the safety ratings. Compliance with the safety ratings must be ensured by means of suitable protective circuits.
- (3) Testing is carried out in air or oil to determine the intrinsic surge immunity of the isolation barrier.
- (4) Apparent charge is electrical discharge caused by a partial discharge (pd).
- (5) All pins on each side of the barrier are tied together, creating a two-pin device.

### 6.7 Safety-Related Certifications

| VDE                                                                                                                                                | UL                                                                                     |
|----------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------|
| Certified according to DIN VDE V 0884-11 (VDE V 0884-11): 2017-01, DIN EN 60950-1 (VDE 0805 Teil 1): 2014-08, and DIN EN 60065 (VDE 0860): 2005-11 | Recognized under 1577 component recognition and CSA component acceptance NO 5 programs |
| Reinforced insulation                                                                                                                              | Single protection                                                                      |
| Certificate number: 40040142                                                                                                                       | File number: E181974                                                                   |

## 6.8 Safety Limiting Values

Safety limiting<sup>(1)</sup> intends to minimize potential damage to the isolation barrier upon failure of input or output circuitry. A failure of the I/O can allow low resistance to ground or the supply and, without current limiting, dissipate sufficient power to overheat the die and damage the isolation barrier potentially leading to secondary system failures.

| PARAMETER |                                         | TEST CONDITIONS                                                                            | MIN | TYP | MAX  | UNIT |
|-----------|-----------------------------------------|--------------------------------------------------------------------------------------------|-----|-----|------|------|
| Is        | Safety input, output, or supply current | R <sub>θJA</sub> = 73.5°C/W, VDD = 5.5 V,<br>T <sub>J</sub> = 150°C, T <sub>A</sub> = 25°C |     |     | 309  | mΛ   |
|           |                                         | R <sub>θJA</sub> = 73.5°C/W, VDD = 3.6 V,<br>T <sub>J</sub> = 150°C, T <sub>A</sub> = 25°C |     |     | 472  | mA   |
| Ps        | Safety input, output, or total power    | R <sub>0JA</sub> = 73.5°C/W, T <sub>J</sub> = 150°C, T <sub>A</sub> = 25°C                 |     |     | 1700 | mW   |
| Ts        | Maximum safety temperature              |                                                                                            |     |     | 150  | °C   |

The maximum safety temperature, T<sub>S</sub>, has the same value as the maximum junction temperature, T<sub>J</sub>, specified for the device. The I<sub>S</sub> and P<sub>S</sub> parameters represent the safety current and safety power, respectively. Do not exceed the maximum limits of I<sub>S</sub> and P<sub>S</sub>. These limits vary with the ambient temperature, T<sub>A</sub>.

The junction-to-air thermal resistance,  $R_{\theta JA}$ , in the *Thermal Information* table is that of a device installed on a high-K test board for leaded surface-mount packages. Use these equations to calculate the value for each parameter:

 $T_J = T_A + R_{\theta JA} \times P$ , where P is the power dissipated in the device.

$$\begin{split} &T_{J(max)} = T_S = T_A + R_{\theta JA} \times P_S, \text{ where } T_{J(max)} \text{ is the maximum junction temperature.} \\ &P_S = I_S \times VDD_{max}, \text{ where } VDD_{max} \text{ is the maximum low-side voltage.} \end{split}$$



### 6.9 Electrical Characteristics

all minimum and maximum specifications are at  $T_A = -40^{\circ}\text{C}$  to +125°C, VDD = 3.0 V to 5.5 V, INP = -50 mV to +50 mV, INN = 0 V, and sinc<sup>3</sup> filter with OSR = 256 (unless otherwise noted); typical values are at  $T_A = 25^{\circ}\text{C}$ , CLKIN = 20 MHz, VDD = 3.3 V

|                   | PARAMETER                                 | TEST CONDITIONS                                                                                                                                                                                | MIN       | TYP     | MAX       | UNIT   |  |
|-------------------|-------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------|---------|-----------|--------|--|
| ANALOG            | INPUT                                     |                                                                                                                                                                                                |           |         |           |        |  |
| R <sub>IN</sub>   | Single-ended input resistance             | INN = HGND                                                                                                                                                                                     |           | 4.75    |           | kΩ     |  |
| R <sub>IND</sub>  | Differential input resistance             |                                                                                                                                                                                                |           | 4.9     |           | kΩ     |  |
| I <sub>IB</sub>   | Input bias current                        | INP = INN = HGND;<br>$I_{IB} = (I_{IBP} + I_{IBN}) / 2$                                                                                                                                        | -48       | -36     | -28       | μΑ     |  |
| I <sub>IO</sub>   | Input offset current <sup>(1)</sup>       | $I_{IO} = I_{IBP} - I_{IBN}$ ; $INP = INN = HGND$                                                                                                                                              |           | ±10     |           | nA     |  |
| C <sub>IN</sub>   | Single-ended input capacitance            | INN = HGND, f <sub>IN</sub> = 310 kHz                                                                                                                                                          |           | 4       |           | pF     |  |
| C <sub>IND</sub>  | Differential input capacitance            | f <sub>IN</sub> = 310 kHz                                                                                                                                                                      |           | 2       |           | pF     |  |
| ACCURA            | СУ                                        |                                                                                                                                                                                                |           |         |           |        |  |
| Eo                | Offset error <sup>(1)</sup>               | INN = INP = HGND, T <sub>A</sub> = 25°C                                                                                                                                                        | -50       | ±10     | 50        | μV     |  |
| TCEO              | Offset error thermal drift <sup>(4)</sup> | INN = INP = HGND                                                                                                                                                                               | -0.4      |         | 0.4       | μV/°C  |  |
| E <sub>G</sub>    | Gain error                                | T <sub>A</sub> = 25°C                                                                                                                                                                          | -0.2%     | ±0.005% | 0.2%      |        |  |
| TCE <sub>G</sub>  | Gain error drift <sup>(5)</sup>           |                                                                                                                                                                                                | -35       |         | 35        | ppm/°C |  |
| DNL               | Differential nonlinearity                 | Resolution: 16 bits                                                                                                                                                                            | -0.99     |         | 0.99      | LSB    |  |
| INL               | Integral nonlinearity                     | Resolution: 16 bits                                                                                                                                                                            | -4        | ±1      | 4         | LSB    |  |
| SNR               | Signal-to-noise ratio                     | f <sub>IN</sub> = 1 kHz                                                                                                                                                                        | 77        | 81      |           | dB     |  |
| SINAD             | Signal-to-noise + distortion              | f <sub>IN</sub> = 1 kHz                                                                                                                                                                        | 77        | 81      |           | dB     |  |
| THD               | Total harmonic distortion <sup>(3)</sup>  | 5 MHz ≤ f <sub>CLKIN</sub> ≤ 21 MHz, f <sub>IN</sub> = 1 kHz                                                                                                                                   |           | -93     | -86       | dB     |  |
| SFDR              | Spurious-free dynamic range               | f <sub>IN</sub> = 1 kHz                                                                                                                                                                        | 87        | 94      |           | dB     |  |
|                   |                                           | f <sub>IN</sub> = 0 Hz, V <sub>CM min</sub> ≤ V <sub>IN</sub> ≤ V <sub>CM max</sub>                                                                                                            |           | -100    |           |        |  |
| CMRR              | Common-mode rejection ratio               | $\begin{split} f_{IN} &= 10 \text{ kHz}, \text{ V}_{CM \text{ min}} \leq \text{V}_{IN} \leq \text{V}_{CM \text{ max}}, \text{ V}_{INP} \\ &= \text{V}_{INN} = 100 \text{ mV}_{PP} \end{split}$ |           | -100    |           | dB     |  |
|                   |                                           | VDD from 3.0 V to 5.5 V, at DC                                                                                                                                                                 |           | -120    |           |        |  |
| PSRR              | Power-supply rejection ratio              | INP = INN = HGND, VDD from 3.0 V to 5.5 V, 10 kHz, 100 mV ripple                                                                                                                               |           | -120    |           | dB     |  |
| DIGITAL I         | 1/0                                       |                                                                                                                                                                                                |           |         |           |        |  |
| I <sub>IN</sub>   | Input leakage current                     | $GND \le V_{IN} \le VDD$                                                                                                                                                                       | 0         |         | 7         | μΑ     |  |
| C <sub>IN</sub>   | Input capacitance                         |                                                                                                                                                                                                |           | 4       |           | pF     |  |
| V <sub>IH</sub>   | High-level input voltage                  |                                                                                                                                                                                                | 0.7 × VDD |         | VDD + 0.3 | V      |  |
| V <sub>IL</sub>   | Low-level input voltage                   |                                                                                                                                                                                                | -0.3      |         | 0.3 × VDD | V      |  |
| C <sub>LOAD</sub> | Output load capacitance                   |                                                                                                                                                                                                |           | 15      | 30        | pF     |  |
| V                 | High-level output voltage                 | I <sub>OH</sub> = -20 μA                                                                                                                                                                       | VDD - 0.1 |         |           | V      |  |
| V <sub>OH</sub>   | i ligit-level output voltage              | I <sub>OH</sub> = -4 mA                                                                                                                                                                        | VDD - 0.4 |         |           | v      |  |
| V                 | Low level output voltage                  | I <sub>OL</sub> = 20 μA                                                                                                                                                                        |           |         | 0.1       | V      |  |
| V <sub>OL</sub>   | Low-level output voltage                  | I <sub>OL</sub> = 4 mA                                                                                                                                                                         |           |         | 0.4       | V      |  |
| CMTI              | Common-mode transient immunity            |                                                                                                                                                                                                | 75        | 135     |           | kV/μs  |  |

Submit Document Feedback

# 6.9 Electrical Characteristics (continued)

all minimum and maximum specifications are at  $T_A = -40^{\circ}\text{C}$  to +125°C, VDD = 3.0 V to 5.5 V, INP = -50 mV to +50 mV, INN = 0 V, and sinc<sup>3</sup> filter with OSR = 256 (unless otherwise noted); typical values are at  $T_A = 25^{\circ}\text{C}$ , CLKIN = 20 MHz, VDD = 3.3 V

| PARAMETER             |                                                               | TEST CONDITIONS                                                                                                                   | MIN | TYP  | MAX  | UNIT |  |  |  |  |
|-----------------------|---------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------|-----|------|------|------|--|--|--|--|
| POWER SUPPLY          |                                                               |                                                                                                                                   |     |      |      |      |  |  |  |  |
| IDD                   | Low-side supply current                                       | no external load on HLDO                                                                                                          |     | 26   | 40   | Л    |  |  |  |  |
| טטו                   | Low-side supply current                                       | 1 mA external load on HLDO                                                                                                        |     | 28   | 42   | mA   |  |  |  |  |
| V <sub>DCDC_OUT</sub> | DC/DC output voltage                                          | DCDC_OUT to HGND                                                                                                                  | 3.1 | 3.5  | 4.65 | V    |  |  |  |  |
| V <sub>DCDCUV</sub>   | DC/DC output undervoltage detection threshold voltage         | V <sub>DCDC_OUT</sub> falling                                                                                                     | 2.1 | 2.25 |      | V    |  |  |  |  |
| V <sub>HLDO_OUT</sub> | High-side LDO output voltage                                  | HLDO_OUT to HGND, up to 1 mA external load <sup>(2)</sup>                                                                         | 3   | 3.2  | 3.4  | V    |  |  |  |  |
| V <sub>HLDOUV</sub>   | High-side LDO output undervoltage detection threshold voltage | V <sub>HLDO_OUT</sub> falling                                                                                                     | 2.4 | 2.6  |      | V    |  |  |  |  |
| Ін                    | High-side supply current for auxiliary circuitry              | Load connected from HLDO_OUT to HGND; non-switching; $-40^{\circ}\text{C} \leq \text{T}_{\text{A}} \leq 85^{\circ}\text{C}^{(2)}$ |     |      | 1    | mA   |  |  |  |  |
| t <sub>START</sub>    | Device startup time                                           | VDD step to 3.0 V to bitstream valid                                                                                              |     | 0.9  | 1.4  | ms   |  |  |  |  |

- 1) The typical value includes one sigma statistical variation at nominal operating conditions.
- (2) High-side LDO supports external loads only up to T<sub>A</sub> = 85°C. See the *Isolated DC/DC Converter* section for more details.
- (3) THD is the ratio of the rms sum of the amplitues of first five higher harmonics to the amplitude of the fundamental.
- (4) Offset error temperature drift is calculated using the box method, as described by the following equation: TCE<sub>O</sub> = (Value<sub>MAX</sub> - Value<sub>MIN</sub>) / TempRange
- (5) Gain error temperature drift is calculated using the box method, as described by the following equation:  $TCE_G(ppm) = (Value_{MAX} Value_{MIN}) / (Value_{(T=25\%)} \times TempRange) \times 10^6$



# **6.10 Switching Characteristics**

|                | PARAMETER                                 | TEST CONDITIONS                                            | MIN | TYP | MAX | UNIT |
|----------------|-------------------------------------------|------------------------------------------------------------|-----|-----|-----|------|
| t <sub>H</sub> | DOUT hold time after rising edge of CLKIN | C <sub>LOAD</sub> = 15 pF                                  | 3.5 |     |     | ns   |
| t <sub>D</sub> | Rising edge of CLKIN to DOUT valid delay  | C <sub>LOAD</sub> = 15 pF; CLKIN 50% to DOUT 10% / 90%     |     |     | 15  | ns   |
|                | DOUT rise time                            | 10% to 90%, 3.0 V ≤ VDD ≤ 3.6 V, C <sub>LOAD</sub> = 15 pF |     | 2.5 | 6   | ns   |
| Lr.            |                                           | 10% to 90%, 4.5 V ≤ VDD ≤ 5.5 V, C <sub>LOAD</sub> = 15 pF |     | 3.2 | 6   | 115  |
| +.             | DOUT fall time                            | 10% to 90%, 3.0 V ≤ VDD ≤ 3.6 V, C <sub>LOAD</sub> = 15 pF |     | 2.2 | 6   | ns   |
| Lf             |                                           | 10% to 90%, 4.5 V ≤ VDD ≤ 5.5 V,C <sub>LOAD</sub> = 15 pF  |     | 2.9 | 6   | 115  |

# **6.11 Timing Diagrams**



図 6-1. Digital Interface Timing



図 6-2. Device Startup Timing

### **6.12 Insulation Characteristics Curves**





図 6-3. Thermal Derating Curve for Safety-Limiting Current Per VDE

図 6-4. Thermal Derating Curve for Safety-Limiting Power Per VDE



 $T_A$  up to 150°C, stress-voltage frequency = 60 Hz, isolation working voltage = 1200  $V_{RMS}$ , operating lifetime = 76 years

図 6-5. Reinforced Isolation Capacitor Lifetime Projection



# **6.13 Typical Characteristics**





















# 7 Detailed Description

#### 7.1 Overview

The AMC3306M05 is a fully differential, precision, isolated modulator with an integrated DC/DC converter that can supply the high-side of the device from a single 3.3-V or 5-V voltage supply on the low side. The analog input pins INP and INN are connected to a fully differential amplifier that feeds the switched-capacitor input of a second-order, delta-sigma ( $\Delta\Sigma$ ) modulator. The modulator converts the analog input signal into a digital bitstream that is transferred across the isolation barrier and separates the high-side from the low-side. The isolated data output DOUT of the converter provides a stream of digital ones and zeros that is synchronous to the externally-provided clock source at the CLKIN pin. The time average of this serial bitstream output is proportional to the analog input voltage. The external clock input simplifies the synchronization of multiple current-sensing channels on the system level.

The signal path is isolated by a double capacitive silicon dioxide (SiO<sub>2</sub>) insuation barrier, whereas power isolation uses an on-chip transformer separated by a thin-film polymer as the insulating material.

### 7.2 Functional Block Diagram



### 7.3 Feature Description

#### 7.3.1 Analog Input

The differential amplifier input stage of the AMC3306M05 feeds a second-order, switched-capacitor, feed-forward  $\Delta\Sigma$  modulator. The gain of the differential amplifier is set by internal precision resistors with a differential input impedance of R<sub>IND</sub>. The modulator converts the analog input signal into a bitstream that is transferred across the isolation barrier, as described in the *Isolation Channel Signal Transmission* section.

For reduced offset and offset drift, the differential amplifier is chopper-stabilized with the switching frequency set at  $f_{CLKIN}$  / 32. As shown in  $\boxtimes$  7-1, the switching frequency generates a spur at 625 kHz.



 $sinc^3$  filter, OSR = 2,  $f_{CLKIN}$  = 20 MHz,  $f_{IN}$  = 1 kHz

#### 図 7-1. Quantization Noise Shaping

There are two restrictions on the analog input signals INP and INN. First, if the input voltages  $V_{INP}$  or  $V_{INN}$  exceed the range specified in the *Absolute Maximum Ratings* table, the input currents must be limited to the absolute maximum value, because the electrostatic discharge (ESD) protection turns on. In addition, the linearity and parametric performance of the device are ensured only when the analog input voltage remains within the linear full-scale range ( $V_{ESR}$ ) and within the common-mode input voltage range ( $V_{CM}$ ) as specified in the *Recommended Operating Conditions* table.

#### 7.3.2 Modulator

The second-order, switched-capacitor, feed-forward  $\Delta\Sigma$  modulator conceptualized in  $\boxtimes$  7-2 is implemented in the AMC3306M05 . The analog input voltage  $V_{IN}$  and the output  $V_5$  of the 1-bit digital-to-analog converter (DAC) are differentiated, providing an analog voltage  $V_1$  at the input of the first integrator stage. The output of the first integrator feeds the input of the second integrator stage, resulting in output voltage  $V_3$  that is differentiated with the input signal  $V_{IN}$  and the output of the first integrator  $V_2$ . Depending on the polarity of the resulting voltage  $V_4$ , the output of the comparator is changed. In this case, the 1-bit DAC responds on the next clock pulse by changing the associated analog output voltage  $V_5$ , causing the integrators to progress in the opposite direction and forcing the value of the integrator output to track the average value of the input.



図 7-2. Block Diagram of a Second-Order Modulator

The modulator shifts the quantization noise to high frequencies, as shown in ☑ 7-1. Therefore, use a low-pass digital filter at the output of the device to increase the overall performance. This filter is also used to convert the 1-bit data stream at a high sampling rate into a higher-bit data word at a lower rate (decimation). Tl's C2000™ and Sitara™ microcontroller families offer a suitable programmable, hardwired filter structure termed a *sigmadelta filter module* (SDFM) optimized for usage with the AMC3306M05. Alternatively, a field-programmable gate array (FPGA) or complex programmable logic device (CPLD) can be used to implement the filter.

#### 7.3.3 Isolation Channel Signal Transmission

The AMC3306M05 uses an on-off keying (OOK) modulation scheme, as shown in  $\boxtimes$  7-3, to transmit the modulator output bitstream across the SiO<sub>2</sub>-based isolation barrier. The transmit driver (TX) shown in the *Functional Block Diagram* transmits an internally generated, high-frequency carrier across the isolation barrier to represent a digital *one* and does not send a signal to represent a digital *zero*. The nominal frequency of the carrier used inside the AMC3306M05 is 480 MHz.

The receiver (RX) on the other side of the isolation barrier recovers and demodulates the signal and produces the output. The AMC3306M05 transmission channel is optimized to achieve the highest level of common-mode transient immunity (CMTI) and lowest level of radiated emissions caused by the high-frequency carrier and RX/TX buffer switching.



図 7-3. OOK-Based Modulation Scheme

#### 7.3.4 Digital Output

A differential input signal of 0 V ideally produces a stream of ones and zeros that are high 50% of the time. A differential input of 50 mV produces a stream of ones and zeros that are high 89.06% of the time. With 16 bits of

resolution, that percentage ideally corresponds to code 58368. A differential input of –50 mV produces a stream of ones and zeros that are high 10.94% of the time and ideally results in code 7168 with 16-bit resolution. These input voltages are also the specified linear range of the AMC3306M05. If the input voltage value exceeds this range, the output of the modulator shows nonlinear behavior as the quantization noise increases. The output of the modulator clips with a constant stream of zeros with an input less than or equal to –64 mV or with a constant stream of ones with an input greater than or equal to 64 mV. In this case, however, the AMC3306M05 generates a single 1 (if the input is at negative full-scale) or 0 (if the input is at positive full-scale) every 128 clock cycles to indicate proper device function (see the *Output Behavior in Case of a Full-Scale Input* section for more details).



図 7-4. AMC3306M05 Modulator Output vs Analog Input

The density of ones in the output bitstream can be calculated using  $\pm$  1 for any input voltage value with the exception of a full-scale input signal, as described in *Output Behavior in Case of a Full-Scale Input*:

$$\frac{V_{IN} + V_{Clipping}}{2 \times V_{Clipping}}$$
(1)

#### 7.3.4.1 Output Behavior in Case of a Full-Scale Input

If a full-scale input signal is applied to the AMC3306M05 (that is,  $|V_{IN}| \ge V_{Clipping}$ ), the device generates a single one or zero every 128 bits at DOUT, as shown in  $\boxtimes$  7-5, depending on the actual polarity of the signal being sensed. In this way, differentiating between a missing high-side supply and a full-scale input signal is possible on the system level.



図 7-5. Full-Scale Output of the AMC3306M05

### 7.3.4.2 Output Behavior in Case of a High-Side Supply Failure

The AMC3306M05 provides a failsafe output that ensures that the output DOUT of the device is a constant bitstream of logic 0's in case the integrated DC/DC converter output voltage is below the undervoltage detection threshold. See the *Diagnostic Output* section for more information.

Submit Document Feedback

Copyright © 2021 Texas Instruments Incorporated

#### 7.3.5 Isolated DC/DC Converter

The AMC3306M05 offers a fully integrated isolated DC/DC converter that includes the following components illustrated in the *Functional Block Diagram* section:

- Low-dropout regulator (LDO) on the low-side to stabilize the supply voltage VDD that drives the low-side of the converter. This circuit does not output a constant voltage and is not intended for driving any external load.
- · Low-side full-bridge inverter and drivers
- · Laminate-based, air-core transformer for high immunity to magnetic fields
- High-side full-bridge rectifier
- High-side LDO to stabilize the output voltage of the DC/DC converter for high analog performance of the signal path. The high-side LDO outputs a constant voltage and can provide a limited amount of current to power external circuitry.

The DC/DC converter uses a spread-spectrum clock generation technique to reduce the spectral density of the electromagnetic radiation. The resonator frequency is synchronized to the operation of the  $\Delta\Sigma$  modulator to minimize interference with data transmission and support the high analog performance of the device.

The architecture of the DC/DC converter is optimized to drive the high-side circuitry of the AMC3306M05 and can source up to  $I_H$  of additional DC current for an optional auxiliary circuit such as an active filter, preamplifier, or comparator. As shown in  $\boxtimes$  7-6,  $I_H$  is specified up to an ambient temperature of 85°C and derates linearly at higher temperatures.



☑ 7-6. Derating of I<sub>H</sub> at Ambient Temperatures >85°C

#### 7.3.6 Diagnostic Output

As shown in  $\boxtimes$  7-7, the open-drain DIAG pin can be monitored to confirm the device is operational, and the output data are valid. During power-up, the DIAG pin is actively held low until the high-side supply is in regulation and the modulator starts outputting data. The DIAG pin is actively pulled low if:

- The low-side does not receive data from the high-side (for example, because of a loss of power on the high-side). The modulator itself outputs a constant bitstream of logic 0's in this case, that is, the DOUT pin is permanently low.
- The high-side DC/DC output voltage (DCDC\_OUT) or the high-side LDO output voltage (HLDO\_OUT) drop below their respective undervoltage detection thresholds (brown-out). In this case, the low-side may still receive data from the high-side but the data may not be valid. However, the modulator itself outputs a constant bitstream of logic 0's in this case, meaning that the DOUT pin is permanently low.



図 7-7. DIAG and Output Under Different Operating Conditions

#### 7.4 Device Functional Modes

The AMC3306M05 is operational when VDD is applied, as specified in the *Recommended Operating Conditions* table.

Submit Document Feedback

Copyright © 2021 Texas Instruments Incorporated

# 8 Application and Implementation

#### Note

以下のアプリケーション情報は、TIの製品仕様に含まれるものではなく、TIではその正確性または完全性を保証いたしません。個々の目的に対する製品の適合性については、お客様の責任で判断していただくことになります。お客様は自身の設計実装を検証しテストすることで、システムの機能を確認する必要があります。

### 8.1 Application Information

The low analog input voltage range, excellent accuracy, and low temperature drift make the AMC3306M05 a high performance solution for industrial applications where shunt-based current sensing in the presence of high common-mode voltage levels is required.

### 8.1.1 Digital Filter Usage

The modulator generates a bitstream that must be processed by a digital filter to obtain a digital word similar to a conversion result of a conventional analog-to-digital converter (ADC). A very simple filter, as shown in  $\pm$  2, built with minimal effort and hardware, is a sinc<sup>3</sup>-type filter:

$$H(z) = \left(\frac{1 - z^{-OSR}}{1 - z^{-1}}\right)^{3}$$
 (2)

This filter provides the best output performance at the lowest hardware size (count of digital gates) for a second-order modulator. All characterization in this document is done with a sinc<sup>3</sup> filter with an oversampling ratio (OSR) of 256 and an output word width of 16 bits, unless specified otherwise. The measured effective number of bits (ENOB) as a function of the OSR is illustrated in  $\boxtimes$  8-3 of the *Typical Application* section.

A *delta sigma modulator filter calculator* is available for download at www.ti.com that aids in the filter design and selecting the right OSR and filter-order to achieve the desired output resolution and filter response time.

An example code for implementing a sinc<sup>3</sup> filter in an FPGA is discussed in the *Combining the ADS1202 with an FPGA Digital Filter for Current Measurement in Motor Control Applications* application note, available for download at www.ti.com.

### 8.2 Typical Application

#### 8.2.1 Solar Inverter Application

The AMC3306M05 is ideally suited for shunt-based current sensing applications where accurate current monitoring is required in the presence of high common-mode voltages. The AMC3306M05 integrates an isolated power supply for the high-voltage side and therefore makes the device particularly easy to use in applications that do not have a high-side supply readily available or where a high-side supply is referenced to a different ground potential than the signal to be measured.

⊠ 8-1 shows a simplified schematic of the AMC3306M05 in a solar inverter where the phase current is measured on the grid-side of an LCL filter. Although the system offers a supply for the high-side gate driver, there is a large common-mode voltage between the gate driver supply ground reference and the shunt resistor on the other side of the LCL filter. Therefore, the gate driver supply is not suitable for powering the high-side of an isolated modulator that measures the voltage across the shunt. The integrated isolated power supply of the AMC3306M05 solves that problem and enables current sensing at locations that is optimal for the system.



図 8-1. The AMC3306M05 in a Solar Inverter Application

#### 8.2.1.1 Design Requirements

表 8-1 lists the parameters for this typical application.

表 8-1. Design Requirements

| PARAMETER                                        | VALUE            |
|--------------------------------------------------|------------------|
| Low-side supply voltage                          | 3.3 V or 5 V     |
| Voltage drop across RSHUNT for a linear response | ±50 mV (maximum) |

Submit Document Feedback

Copyright © 2021 Texas Instruments Incorporated

#### 8.2.1.2 Detailed Design Procedure

The AMC3306M05 requires a single 3.3-V or 5-V supply on its low-side. The high-side supply is internally generated by an integrated DC/DC converter as explained in the *Isolated DC/DC Converter* section.

The ground reference (HGND) is derived from the terminal of the shunt resistor that is connected to the negative input (INN) of the AMC3306M05. If a four-pin shunt is used, the inputs of the device are connected to the inner leads and HGND is connected to one of the outer leads. To minimize offset and improve accuracy, set the ground connection to a separate trace that connects directly to the shunt resistor rather than shorting HGND to INN directly at the input to the device. See the *Layout* section for more details.

#### 8.2.1.2.1 Shunt Resistor Sizing

Use Ohm's Law to calculate the voltage drop across the shunt resistor ( $V_{SHUNT}$ ) for the desired measured current:  $V_{SHUNT} = I \times RSHUNT$ .

Consider the following two restrictions to choose the proper value of the shunt resistor, RSHUNT:

- The voltage drop caused by the nominal current range must not exceed the recommended differential input voltage range for linear response: |V<sub>SHUNT</sub>| ≤ V<sub>ESR</sub>
- The voltage drop caused by the maximum allowed overcurrent must not exceed the input voltage that causes
  a clipping output: |V<sub>SHUNT</sub>| ≤ |V<sub>Clipping</sub>|

#### 8.2.1.2.2 Input Filter Design

TI recommends placing a RC filter in front of a  $\Delta\Sigma$  modulator to improve signal-to-noise performance of the signal path. Design the input filter such that:

- The cutoff frequency of the filter is at least one order of magnitude lower than the sampling frequency of the  $\Delta\Sigma$  modulator ( $f_{CLKIN}$ )
- The input bias current does not generate significant voltage drop across the DC impedance of the input filter
- · The impedances measured from the analog inputs are equal

For most applications the structure shown in  $\boxtimes$  8-2 achieves excellent performance.



図 8-2. Differential Input Filter

### 8.2.1.2.3 Bitstream Filtering

For modulator output bitstream filtering, a device from TI's C2000<sup>™</sup> or Sitara<sup>™</sup> microcontroller families is recommended. These families support up to eight channels of dedicated hardwired filter structures that significantly simplify system level design by offering two filtering paths per channel: one providing high-accuracy results for the control loop and one fast-response path for overcurrent detection.

A *delta sigma modulator filter calculator* is available for download at www.ti.com that aids in the filter design and selecting the right OSR and filter-order to achieve the desired output resolution and filter response time.



(3)

#### 8.2.1.3 Application Curve

The effective number of bits (ENOB) is often used to compare the performance of ADCs and  $\Delta\Sigma$  modulators.  $\boxtimes$  8-3 shows the ENOB of the AMC3306M05 with different oversampling ratios. By using  $\precsim$  3, this number can also be calculated from the SINAD:



図 8-3. Measured Effective Number of Bits vs Oversampling Ratio

**OSR** 

100

10

sinc<sup>2</sup> sinc<sup>1</sup>

1000

#### 8.2.2 What To Do and What Not To Do

2

Do not leave the inputs of the AMC3306M05 unconnected (floating) when the device is powered up. If the device inputs are left floating, the input bias current may drive the inputs to a positive value that exceeds the operating common-mode input voltage and the output of the device is undetermined.

Connect the negative input (INN) to the high-side ground (HGND), either by a hard short or through a resistive path. A DC current path between INN and HGND is required to define the input common-mode voltage. Take care not to exceed the input common-mode range as specified in the *Recommended Operating Conditions* table. For best accuracy, route the ground connection as a separate trace that connects directly to the shunt resistor rather than shorting AGND to INN directly at the input to the device. See the *Layout* section for more details.

The high-side LDO can source a limited amount of current ( $I_H$ ) to power external circuitry. Take care not to overload the high-side LDO and be aware of derating  $I_H$  at high temperatures as explained in the *Isolated DC/DC Converter* section.

The low-side LDO does not output a constant voltage and is not intended for powering any external circuitry. Do not connect any external load to the HLDO\_OUT pin.

## 9 Power Supply Recommendations

The AMC3306M05 is powered from the low-side power supply (VDD) with a nominal value of 3.3 V or 5 V. TI recommends a low-ESR decoupling capacitor of 1 nF (C8 in  $\boxtimes$  9-1) placed as close as possible to the VDD pin, followed by a 1- $\mu$ F capacitor (C9) to filter this power-supply path.

The low-side of the DC/DC converter is decoupled with a low-ESR, 100-nF capacitor (C4) positioned close to the device between the DCDC\_IN and DCDC\_GND pins. Use a 1-µF capacitor (C2) to decouple the high-side in addition to a low-ESR, 1-nF capacitor (C3) placed as close as possible to the device and connected to the DCDC OUT and DCDC HGND pins.

For the high-side LDO, use low-ESR capacitors of 1-nF (C6), placed as close as possible to the AMC3306M05, followed by a 100-nF decoupling capacitor (C5).

The ground reference for the high-side (HGND) is derived from the terminal of the shunt resistor that is connected to the negative input (INN) of the device. For best DC accuracy, use a separate trace to make this connection instead of shorting HGND to INN directly at the device input. The high-side DC/DC ground terminal (DCDC HGND) is shorted to HGND directly at the device pins.



図 9-1. Decoupling the AMC3306M05

Capacitors must provide adequate *effective* capacitance under the applicable DC bias conditions they experience in the application. MLCC capacitors typically exhibit only a fraction of their nominal capacitance under real-world conditions and this factor must be taken into consideration when selecting these capacitors. This problem is especially acute in low-profile capacitors, in which the dielectric field strength is higher than in taller components. Reputable capacitor manufacturers provide capacitance versus DC bias curves that greatly simplify component selection.



1206. 3.2 mm x 1.6 mm

表 9-1 lists components suitable for use with the AMC3306M05. This list is not exhaustive. Other components may exist that are equally suitable (or better), however these listed components have been validated during the development of the AMC3306M05.

|       | 2X 0-1.1X               | ccommended External ool | iiponenta    |                       |
|-------|-------------------------|-------------------------|--------------|-----------------------|
|       | DESCRIPTION             | PART NUMBER             | MANUFACTURER | SIZE (EIA, L x W)     |
| VDD   |                         |                         |              |                       |
| C8    | 1 nF ± 10%, X7R, 50 V   | 12065C102KAT2A          | AVX          | 1206, 3.2 mm x 1.6 mm |
| C9    | 1 μF ± 10%, X7R, 25 V   | 12063C105KAT2A          | AVX          | 1206, 3.2 mm x 1.6 mm |
| DC/DC | CONVERTER               |                         |              |                       |
| C4    | 100 nF ± 10%, X7R, 50 V | C0603C104K5RACAUTO      | Kemet        | 0603, 1.6 mm x 0.8 mm |
| C3    | 1 nF ± 10%, X7R, 50 V   | C0603C102K5RACTU        | Kemet        | 0603, 1.6 mm x 0.8 mm |
| C2    | 1 μF ± 10%, X7R, 25 V   | CGA3E1X7R1E105K080AC    | TDK          | 0603, 1.6 mm x 0.8 mm |
| HLDO  |                         |                         |              |                       |
| C1    | 100 nF ± 10%, X7R, 50 V | C0603C104K5RACAUTO      | Kemet        | 0603, 1.6 mm x 0.8 mm |
| C5    | 100 nF ± 5%, NP0, 50 V  | C3216NP01H104J160AA     | TDK          | 1206, 3.2 mm x 1.6 mm |
|       |                         |                         |              |                       |

12065C102KAT2A

**AVX** 

表 9-1. Recommended External Components

# 10 Layout

C6

#### 10.1 Layout Guidelines

1 nF ± 10%, X7R, 50 V

☑ 10-1 shows a layout recommendation with the critical placement of the decoupling capacitors (as close as possible to the AMC3306M05 supply pins) and placement of the other components required by the device. For best performance, place the shunt resistor close to the INP and INN inputs of the AMC3306M05 and keep the layout of both connections symmetrical.

This layout is used on the AMC3306M05 EVM and supports CISPR-11 compliant electromagnetic radiation levels.

### 10.2 Layout Example



図 10-1. Recommended Layout of the AMC3306M05

## 11 Device and Documentation Support

## 11.1 Device Support

11.1.1 Device Nomenclature

11.1.1.1 Isolation Glossary

See the Isolation Glossary

#### 11.2 Documentation Support

#### 11.2.1 Related Documentation

For related documentation see the following:

- Texas Instruments, Isolation Glossary application report
- Texas Instruments, Semiconductor and IC Package Thermal Metrics application report
- Texas Instruments, ISO72x Digital Isolator Magnetic-Field Immunity application report
- Texas Instruments, Delta Sigma Modulator Filter Calculator design tool

#### 11.3 Receiving Notification of Documentation Updates

To receive notification of documentation updates, navigate to the device product folder on ti.com. Click on Subscribe to updates to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document.

### 11.4 サポート・リソース

TI E2E™ サポート・フォーラムは、エンジニアが検証済みの回答と設計に関するヒントをエキスパートから迅速かつ直接 得ることができる場所です。既存の回答を検索したり、独自の質問をしたりすることで、設計で必要な支援を迅速に得るこ とができます。

リンクされているコンテンツは、該当する貢献者により、現状のまま提供されるものです。これらは TI の仕様を構成するも のではなく、必ずしも TI の見解を反映したものではありません。TI の使用条件を参照してください。

#### 11.5 Trademarks

C2000<sup>™</sup>, Sitara<sup>™</sup>, and TI E2E<sup>™</sup> are trademarks of Texas Instruments.

すべての商標は、それぞれの所有者に帰属します。

### 11.6 Electrostatic Discharge Caution



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

#### 11.7 Glossary

TI Glossary

This glossary lists and explains terms, acronyms, and definitions.

### 12 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.

www.ti.com 4-Sep-2021

#### **PACKAGING INFORMATION**

| Orderable Device | Status (1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan     | Lead finish/<br>Ball material | MSL Peak Temp       | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|------------------|------------|--------------|--------------------|------|----------------|--------------|-------------------------------|---------------------|--------------|-------------------------|---------|
| AMC3306M05DWE    | ACTIVE     | SOIC         | DWE                | 16   | 40             | RoHS & Green | NIPDAU                        | Level-3-260C-168 HR | -40 to 125   | AMC3306M05              | Samples |
| AMC3306M05DWER   | ACTIVE     | SOIC         | DWE                | 16   | 2000           | RoHS & Green | NIPDAU                        | Level-3-260C-168 HR | -40 to 125   | AMC3306M05              | Samples |

(1) The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.



# **PACKAGE OPTION ADDENDUM**

www.ti.com 4-Sep-2021

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 5-Jan-2022

# TAPE AND REEL INFORMATION





| A0 |                                                           |
|----|-----------------------------------------------------------|
| B0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device         | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|----------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| AMC3306M05DWER | SOIC            | DWE                | 16 | 2000 | 330.0                    | 16.4                     | 10.75      | 10.7       | 2.7        | 12.0       | 16.0      | Q1               |

www.ti.com 5-Jan-2022



#### \*All dimensions are nominal

| Device         | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|----------------|--------------|-----------------|------|------|-------------|------------|-------------|
| AMC3306M05DWER | SOIC         | DWE             | 16   | 2000 | 350.0       | 350.0      | 43.0        |

# PACKAGE MATERIALS INFORMATION

www.ti.com 5-Jan-2022

### **TUBE**



#### \*All dimensions are nominal

| Device        | Package Name | Package Type | Pins | SPQ | L (mm) | W (mm) | T (µm) | B (mm) |
|---------------|--------------|--------------|------|-----|--------|--------|--------|--------|
| AMC3306M05DWE | DWE          | SO-MOD       | 16   | 40  | 506.98 | 12.7   | 4826   | 6.6    |



SOIC



#### NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing
- per ASME Y14.5M.

  2. This drawing is subject to change without notice.

  3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.15 mm, per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm, per side.
- 5. Reference JEDEC registration MS-013.



SOIC



#### NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



SOIC



#### NOTES: (continued)

- 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 9. Board assembly site may have different recommendations for stencil design.



### 重要なお知らせと免責事項

TI は、技術データと信頼性データ (データシートを含みます)、設計リソース (リファレンス・デザインを含みます)、アプリケーションや設計に関する各種アドバイス、Web ツール、安全性情報、その他のリソースを、欠陥が存在する可能性のある「現状のまま」提供しており、商品性および特定目的に対する適合性の黙示保証、第三者の知的財産権の非侵害保証を含むいかなる保証も、明示的または黙示的にかかわらず拒否します。

これらのリソースは、TI製品を使用する設計の経験を積んだ開発者への提供を意図したものです。(1) お客様のアプリケーションに適した TI製品の選定、(2) お客様のアプリケーションの設計、検証、試験、(3) お客様のアプリケーションに該当する各種規格や、その他のあらゆる安全性、セキュリティ、規制、または他の要件への確実な適合に関する責任を、お客様のみが単独で負うものとします。

上記の各種リソースは、予告なく変更される可能性があります。これらのリソースは、リソースで説明されている TI 製品を使用するアプリケーションの開発の目的でのみ、TI はその使用をお客様に許諾します。これらのリソースに関して、他の目的で複製することや掲載することは禁止されています。TI や第三者の知的財産権のライセンスが付与されている訳ではありません。お客様は、これらのリソースを自身で使用した結果発生するあらゆる申し立て、損害、費用、損失、責任について、TI およびその代理人を完全に補償するものとし、TI は一切の責任を拒否します。

TI の製品は、TI の販売条件、または ti.com やかかる TI 製品の関連資料などのいずれかを通じて提供する適用可能な条項の下で提供されています。TI がこれらのリソースを提供することは、適用される TI の保証または他の保証の放棄の拡大や変更を意味するものではありません。

お客様がいかなる追加条項または代替条項を提案した場合でも、TI はそれらに異議を唱え、拒否します。

郵送先住所:Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2022. Texas Instruments Incorporated