# TI Designs: TIDA-01498 入力電圧範囲の広い4W PLC電源のリファレンス・デザイン

# TEXAS INSTRUMENTS

# 概要

このリファレンス・デザインでは、非絶縁PLC電源で最小と 最大の入力電圧の中間となる安定した出力電圧を生成す る、別の方法を紹介します。一般に使用されるのは昇降圧 トポロジですが、カップリングされたインダクタのシングルエ ンド1次インダクタンス・コンバータ(一般にSEPICと呼ばれ ます)は、はるかに効果的で、コストを削減できます。

### リソース

TIDA-01498 LM5001NISOEVAL LM5001 デザイン・フォルダ ツール・フォルダ プロダクト・フォルダ

E2E™エキスパートに質問





## 特長

- 最大4Wの電力
- 最大91%の効率
- 広いV<sub>IN</sub>: 8V~36V
- 高精度の出力電圧: 24V±2%
- 小型フォーム・ファクタ
- 少ない部品数
- 短絡防止
- ソフトスタート対応

# アプリケーション

- 通信モジュール
- CPU (PLCコントローラ)
- スペシャル・ファンクション・モジュール





使用許可、知的財産、その他免責事項は、最終ページにあるIMPORTANT NOTICE(重要な注意事項)をご参照くださいますようお願いいたします。英語版のTI製品についての情報を翻訳したこの資料は、製品の概要を確認する目的で便宜的に提供しているものです。該当する正式な英語版の最新情報は、www.ti.comで閲覧でき、その内容が常に優先されます。TIでは翻訳の正確性および妥当性につきましては一切保証いたしません。実際の設計などの前には、必ず最新版の英語版をご参照くださいますようお願いいたします。



#### 1 System Description

Factory automation equipment operates sometimes in rough environments with input voltages that vary in a wide range. One reason could be that the system is connected to a power supply through a very long power supply line; 2-mile (or 3.5-km) connections are not rare. There are cases where the system specification might want to support a wide input voltage range to enable powering applications off a vehicle battery. This battery could have 12 V or 24 V. Internally, the system needs a stable power supply—in many cases 24 V. Typical topologies to use for this type of challenge are:

- Flyback
- Fly-Buck<sup>™</sup>
- Buck-boost
- Boost with separate buck
- SEPIC

This reference design evaluates the SEPIC topology in a special form. The two inductors of the SEPIC topology are implemented here as a coupled inductor with a 1:1 winding ratio on the same core.

CPU modules for smaller PLCs and communication modules for remote I/O systems have a similar build. Both modules are designed around a CPU or MPU, can drive a backplane, and have ideally some form of industrial ethernet on board. Therefore, at an equivalent system size, these modules have similar CPU performance and in particular power requirements. A third module category with similar power requirements are the special function modules. They can have a wide variety of functionality and include in many cases a local MPU, CPU, or FPGA/ASIC. A special function module offloads the main CPU by executing critical functions in local firmware. Local execution reduces the amount of communication over the backplane or over an industrial communication link. It also improves the response time in time sensitive control situations. It is the complexity of a special function module which sets the power requirement into the same range as the one from CPU and communication modules. Therefore, these modules are in many cases individually field powered.

All of these module types can benefit from a stable internal main power rail. A constant and defined internal voltage simplifies the design of onboard isolating converters and point-of-load regulators. If the system must run in a harsh environment with a variable field input supply voltage, this reference design can help to create the required stable internal power supply voltage.

# 1.1 Key System Specifications

| SYMBOL           | PARAMETER              | CONDITIONS                                   | SPECIFICATION |     |                   |      |         |
|------------------|------------------------|----------------------------------------------|---------------|-----|-------------------|------|---------|
|                  |                        |                                              | MIN           | TYP | MAX               | UNIT | DETAILS |
| V <sub>IN</sub>  | Input voltage          |                                              | 8             | 24  | 36 <sup>(1)</sup> | V    | 2.3     |
| Ι <sub>Q</sub>   | Quiescent current      | I <sub>OUT</sub> = 0                         | 4             | 6   | 10                | mA   |         |
| V <sub>OUT</sub> | Output voltage         | 0 < I <sub>OUT</sub> < I <sub>OUT(max)</sub> | 23.5          | 24  | 24.5              | V    | 3.1     |
| I <sub>OUT</sub> | Output current         | 8 V < V <sub>IN</sub> < 36 V                 | 0             |     | 180               | mA   |         |
|                  |                        | 9 V < V <sub>IN</sub> < 36 V                 | 0             |     | 200               | mA   |         |
| h                | Efficiency             | P <sub>OUT</sub> >10%                        | 80            | 90  |                   | %    | 3.2     |
| Τ <sub>a</sub>   | Ambient<br>temperature | V <sub>IN</sub> = 24 V                       | -40           | 25  | 125               | °C   | 3.2.4   |

#### 表 1. Key System Specifications

<sup>(1)</sup> Transients on V<sub>IN</sub> must not exceed 75 V – V<sub>OUT</sub>. In this reference design, the absolute max for V<sub>IN</sub> is 51 V.



#### 2 System Overview

#### 2.1 Block Diagram

☑ 1 shows a typical use case for this type of power supply. Mobile equipment like cars, trucks, or diesel generators can have 12 V or 24 V available. The unit can also receive its power through a long supply wire or from renewable energy sources. In all these cases, a variable input voltage needs to be converted into a fixed output voltage. This reference design performs the task effectively and in a small form factor.



図 1. Typical Use Case

# 2.2 Highlighted Products

#### 2.2.1 LM5001

The LM5001 high-voltage switch-mode regulator features all of the functions necessary to implement efficient high-voltage boost, flyback, SEPIC, and forward converters, using few external components. This easy-to-use regulator integrates a 75-V N-Channel MOSFET with a 1-A peak current limit. Current mode control provides inherently simple loop compensation and line-voltage feed-forward for superior rejection of input transients. The switching frequency is set with a single resistor and is programmable up to 1.5 MHz. The oscillator can also be synchronized to an external clock. Additional protection features include:

- Current limit
- Thermal shutdown
- Undervoltage lockout
- Remote shutdown capability

### 2.3 System Design Theory

The SEPIC can convert a wide range of input voltage to a fixed output voltage where the input voltage can range from below to above the output voltage.

Classical SEPIC implementations require two inductors that are quite difficult to control. The output inductor can easily get into resonance with the primary-to-secondary coupling capacitor. This resonance has then to be eliminated by the feedback and compensation network.

Off-the-shelf coupled inductors eliminate these problems. Such inductors have a similar cost structure as the standard single inductors. When the SEPIC is constructed with a coupled inductor, the coupling makes the inductor behave like the one of a boost converter. The inductor then has a reduced tendency to resonate and the feedback scheme gets much simpler. The only possible resonances left are circulating currents in the coupling capacitor in combination with the leakage inductance of the inductors, both of which reduce efficiency.



System Overview

www.tij.co.jp

To avoid this effect, keep the parallel resonance of the coupling capacitor and the leakage inductance significantly below the switching frequency. A feasible starting point is to use a coupling capacitor, which resonates with the leakage inductance of the coupled inductor at less than half of the switching frequency. A very detailed analysis of the coupled inductor SEPIC can be found in the article "Designing DC/DC converters based on SEPIC topology" within the *Analog Applications Journal of Fourth Quarter, 2008.* 



☑ 2 shows the principle circuit diagram of a SEPIC.



**2.** Principle Circuit Diagram of Coupled Inductor SEPIC

The advantage of the SEPIC is its simpler structure compared to a buck-boost converter and its more deterministic behavior under different load and input voltage conditions. The SEPIC has a better cost structure and efficiency because only one transistor is switching compared to four in a buck-boost converter. Therefore, the real estate is smaller when doing a higher power implementation with discrete transistors. A side effect is that there is no primary snubber network for the leakage inductance needed like it would be in a flyback. The energy in the primary leakage inductance can discharge through capacitor  $C_P$  into the secondary side and is therefore reused. The lack of a snubber increases efficiency. For the same reason, there is also no snubber needed for the rectifier diode on the secondary side, which further improves efficiency.

The design of this SEPIC controller depends on the optimization target priorities. The SEPIC can be optimized to a combination of the following targets:

- High efficiency
- Low output ripple
- Fast load transient response
- $V_{OUT}$  to  $V_{IN}$  ratio
- Small form factor
- Low cost

The tradeoffs are the inductance, the switching current, the switching losses, the mechanical size of the inductor, the output capacitance, and indirectly cost. If maximum efficiency is the main goal, then the frequency must be as low as possible to keep switching losses in the LM5001 low and reduce the core losses in the inductor. Lower frequency results in larger inductance to keep peak currents low. This frequency also results in a larger output capacitor value to keep output ripple in the required range, which in turn has an impact on the load transient response behavior of the circuit. A larger inductance at same load current finally has an impact on the mechanical size and cost. A larger V<sub>OUT</sub> to V<sub>IN</sub> ratio affects the inductor and the switcher because it increases the switching current. For example (assuming 100% efficiency), if the circuit has a V<sub>IN</sub> of 24 V and a V<sub>OUT</sub> of 24 V, then the average switcher current during ontime is 2× the output current. The inductor sees the same current. If the circuit gets 18 V, then this current becomes 2.33× the output current. Once V<sub>IN</sub> reaches 12 V, this current is already 3× the output current, and at V<sub>IN</sub> of 8 V, it is 4×. The maximum possible input current depends on the minimum peak current of the LM5001 regulator. For a low input voltage under 8 V, the maximum output power in this reference design drops below 4 W.



# 3 Hardware, Testing Requirements, and Test Results

#### 3.1 Required Hardware

TI published an EVM that can be modified in a few steps to implement a coupled inductor SEPIC. Find more details about the board on TI.com by entering the search term "Im5001nisoeval". All the documentation is available and the board can be ordered in the TI store.

This EVM is the starting point for this reference design. 🗵 3 shows its schematics.



2 3. Circuit Diagram of Non-Isolating Flyback Evaluation Board





#### 3.1.1 Build Instructions

The following step-by-step instructions convert the EVM into a coupled inductor SEPIC with a  $V_{IN}$  range from 8 V to 36 V and a fixed output voltage of 24 V.

- 1. Remove components: R3, D2, R12
- 2. Change components: R10 = 562  $\Omega,$  C12 = C13 = 4.7  $\mu F$  at 35 V, C14 = 0.1  $\mu F$  at 35 V, D4 = 60-V Schottky
- Replace T1 with a 220-μH coupled inductor from Würth (744870221) or Coilcraft (KLMSD1260-224) and add a 1-μF at 60-V low ESR capacitor from the primary-side switching node (pin 1 U1) to the secondary-side switching node (Schottky anode).
- 4. (Optional) To see the minimum components, if no transients > 75 V are expected on V<sub>IN</sub>, replace R2 with 0  $\Omega$  and remove C3. R1, R5, R6, C7, C11, and D1 can be removed as well.

The modifications look clean and tidy. Do not cut the traces. With four wires and one capacitor soldered on the inductor, the effort for the modifications is limited. The loop compensation built from C9, C10, and R8 is left unchanged for the first tests.

The coupled inductor has to be connected as per  $\boxtimes$  4.



図 4. Photo of EVM After Modification

With these modifications, the board can now convert from 8 V to 36 V on J1, J2 into a stable 24 V on J3, J4. The board is short circuit proof and can be overloaded significantly without damage.

In 3.1.2, the power supply has to be optimized with regards to stability and regulation speed against load transients. This step involves the components C9, C10, and R8.

JAJU434-December 2017

#### 3.1.2 Loop Optimization

A SEPIC converter must optimize the feedback loop to get stability over the range of specified input voltages and loads. This optimization can be done by injecting a distortion into the feedback loop and checking the response on the generated output voltage. The measurement instrument used for this purpose is a Venable Instruments 3120 frequency response analyzer. 🛛 5 shows the gain and phase before loop optimization.



#### 🗵 5. Gain Phase Plot Recorded by Frequency Response Analyzer From Venable Instruments

☑ 5 shows that the phase margin at a 0-dB gain is only 30 degrees. A good phase margin for stability over load variances, component tolerances, temperature, and aging is 60 degrees. The change of R8 from 13 k $\Omega$  to 4.02 k $\Omega$  reduces the gain by a factor of 3, which corresponds to a down shift of the gain plot by 8 dB. Increasing C9 gradually from 4.7 nF to 220 nF shifts the filter zero to lower frequencies and shows a continuous improvement on the phase margin. The next three diagrams show the phase and gain at different input voltage conditions. With C9 set at 220 nF, the margin is always greater than 60 degrees at a 0-dB gain. The loop bandwidth is now 2.5 kHz at  $V_{IN(min)}$  .





A margin of greater than 60 degrees satisfies the requirement for stable operation. This margin provides enough guardband for aging, temperature variation, and component variations. If the amount of guardband is not needed, then increase the gain up to 6 dB for a faster transient response.

### 3.1.3 Calculations and Inductor Selection

This section shows the calculations for the critical components. These formulas create a starting point to optimize the design. The main prerequisite for this reference design is using an off-the-shelf coupled inductor with a 1:1 winding ratio. Any circuit change for one of the various optimizations requires a revisit of the loop optimization.

JAJU434-December 2017



For the best reliability and low electromagnetic influence (EMI), it is essential to select an inductor with a saturation current larger than the current limit of the switching device. When the inductor is saturated, the current can rise very quickly because only leakage inductance is present. The LM5001 has a response time of 200 ns. The resulting peak current can be calculated with the equation below.  $I = t \times V L$ (1)

With an input voltage of 36 V and a leakage inductance of 1 µH the current increases up to 7 A within 200 ns. Such a current transient can induce undesired voltages on traces and within the device. Therefore, it must be avoided during normal operation.

The following is a list of possible optimization targets as shown in 2.3:

- High efficiency
- Low output ripple
- Fast load transient response ٠
- V<sub>OUT</sub> to V<sub>IN</sub> ratio
- Small form factor
- Low cost

The following calculations are for the different optimization targets. This reference design uses the LM5001, which has a maximum current limit of 1200 mA and a minimum current limit of 0.8 A. All optimizations except the input range optimization use a minimum input voltage of 8 V and a maximum input voltage of 36 V. The output voltage is 24 V and the maximum output current is 0.2 A. Input voltage and output voltage determine together the switching duty cycle:  $\mathsf{D} = \mathsf{V} \mathrel{\mathsf{O}} \mathrel{\mathsf{U}} \mathsf{T} \mathrel{\mathsf{V}} \mathrel{\mathsf{I}} \mathrel{\mathsf{N}} + \mathsf{V} \mathrel{\mathsf{O}} \mathrel{\mathsf{U}} \mathsf{T}$ (2)

Subsequent calculations need the minimum and maximum duty cycle based on the input voltage range. The duty cycle at  $V_{\text{IN}(\text{min})}$  calculates as 0.75 and at  $V_{\text{IN}(\text{max})}$  it is 0.4.

At an output power of 4 W (24 V × 0.167 A), the input current at minimum input voltage of 8 V is 0.5 A. At a maximum input voltage of 36 V, the current is 0.11 A. With IAVG = IOUT1 - D(3)

the average inductor current  $I_{AVG}$  is 0.67 A at  $V_{IN(min)}$  and 0.28 A at  $V_{IN(max)}$ .

#### 3.1.3.1 **Optimization for Efficiency**

If the main goal is efficiency, then keep the frequency low and the current ripple ratio (r) between 0.3 and 0.5. This ratio minimizes switching losses and core losses. The calculation starts with a frequency of 200 kHz with (4)

IRIP=r × IPK

The ripple current can have a value of 320 mA based on an LM5001 minimum peak current of 0.8 A and r = 0.4.

The average inductor current based on the peak current is IAVG=IPK-IRIP2=IPK-r×IPK2=IPK×1-r2

and has 0.64 A. This measurement is below the required inductor current for a maximum power of 4 W at a minimum input voltage of 8 V. Therefore, it is not possible to achieve maximum efficiency and supporting V<sub>IN(min)</sub> = 8 V at a power level of 4 W. For this optimization target, the specification of V<sub>IN(min)</sub> needs an increase to 10 V. At V <sub>IN(min)</sub> = 10 V, the required average inductor current is only 0.57 A. The difference from 0.57 A to 0.64 A is large enough for a stable output voltage at 89% efficiency.

(5)

(7)

(8)

The next step is to calculate the on- and off-times based on the cycle time and duty cycle. The calculation is only needed for  $V_{IN(min)}$  because at this input voltage the inductor current can become critical: t C Y C = 1 f S W (6)

The on-time of the switch is: t O N = D  $\times$  t C Y C

The off-time of the switch is: t O F F = 1 - D x t C Y C

With these equations, it is possible to calculate the required inductance:  $L = t O N \times V | N | R | P = D \times t C Y C \times V | N r \times | P K = V | N \times V O U T V | N + V O U T f s w \times r \times | P K$  (9)

An inductance of 110  $\mu$ H is required for r = 0.4. The ideal output power is then 4.5 W at V<sub>IN</sub> = 10 V, or 4 W assuming efficiency of 90%. An r of 0.44 allows this design to use a standard inductor of 100  $\mu$ H and still maintain the output power at 4 W.

### 3.1.3.2 Optimization for Transient Response

If the desired design behavior is fast load transient response, then the energy transfer per switching cycle must be maximized. In this case, the switching circuit can quickly add energy if the load increases. If the load decreases, the regulation goes faster if less energy is in the inductor. Therefore, the stored energy in the inductor must be minimized. Both cases can be achieved at the same time by increasing the current ripple ratio. The transient response improves further if the switching frequency is higher as well.

This method has a negative side effect. A larger current ripple ratio decreases the average inductor current because the peak current is capped. Therefore, the minimum input voltage must increase for a given power level. The calculations start with r = 1 and a power level of 4 W. The increased ripple current requires an increased switching frequency by the same factor for a constant output voltage ripple. f N E W r N E W = f O L D r O L D (10)

A frequency of 500 kHz is needed to fulfil the equation for r = 1. Alternatively, the output capacitor can increase.

 $rac{11}{r}$  shows that with r = 1 the average inductor current can be maximum 0.4 A. I A V G = I P K × 1 − r 2

To achieve 4.5 W (which is needed for 4-W output power at 90% efficiency), a certain  $V_{IN(min)}$  is needed. IOUT = POUTVOUT; IAVG = IOUT1-D; D = VOUTVOUT + VIN (12) VIN = IAVG × VOUT2IAVG × VOUT - POUT (13)

For r = 1 and P<sub>OUT</sub> = 4.5 W, V<sub>IN(min)</sub> is 21.2 V. The required inductor value is based on  $\neq$  14, which calculates to 28 µH. Relaxing r slightly to 0.9 requires V<sub>IN(min)</sub> of 18 V, a switching frequency of 450 kHz, and an inductor value of 31.8 µH.

$$L = V | N \times V O U T V | N + V O U T f S W \times r \times | P K$$
(14)

If  $V_{IN(min)}$  and  $P_{OUT}$  are given, then  $\neq 15$  calculates the largest possible current ripple ratio. r = 2 - 2 × P O U T V O U T × I P K × 1 - V O U T V O U T + V I N (15)

For example, with a  $V_{IN(min)}$  of 15 V, r can be up to 0.78.

The faster transient response requires one final step. These optimizations shift the so-called right half plane zero (RHPZ) to a higher frequency. Because of this, the loop filter bandwidth can also increase, which leads to the better transient response.

(11)

#### 3.1.3.3 **Optimization for Output Ripple**

Hardware, Testing Requirements, and Test Results

The amount of output ripple depends on the current flow in the output capacitor, the capacitor value and the on-time (during which is no energy transfer into the output capacitor). This relationship is shown in 式 16:

VCAP = VRIP = IOUT × tONC

The output voltage ripple reduces at a given output current if ton decreases or if the output capacitance increases. For less ripple, one option is to increase the frequency to reduce efficiency. The designer can also increase the output capacitor value, which increases size and cost. The following formulas present these two options.

 $t O N = C \times V R I P I O U T$ 

If the design uses a load capacitor value of 10 µF and needs to support a ripple of less than 25 mV at an output current of 188 mA (4.5 W), then the on-time needs to be less than 1.3 µs. For V<sub>IN(min)</sub>, this corresponds to a switching frequency of 580 kHz.  $C = t O N \times I O U T V R I P$ (18)

For a switching frequency of 200 kHz, an output current of 188 mA (4.5 W), and a required ripple of less than 25 mV at V<sub>IN(min)</sub>, a capacitor value of 28 µF is needed. With a value of 3 × 10 µF, the ripple voltage is less than 23 mV.

(16)

(17)

www.tij.co.jp

JAJU434-December 2017



#### 3.1.3.4 Optimization for Large V<sub>out</sub> to V<sub>IN</sub>

There are different possibilities for a larger ratio from  $V_{IN}$  to  $V_{OUT}$ . For a given inductor peak current, it is possible to decrease the current ripple ratio (r). This adjustment elevates the average current in the inductor so the input voltage can decrease maintaining the same power level. The decreased r can stem from increased inductance or increased switching frequency. The drawback of an increased inductance is the reduced transient response.

The only viable alternative with this reference design is to accept a lower power level when  $V_{\rm IN}$  approaches  $V_{\rm IN(min)}.$ 

r = 2 - 2 × P O U T V O U T × I P K × 1 - V O U T V O U T + V I N

With  $P_{OUT} = 4.5 \text{ W}$ ,  $I_{PK} = 0.8 \text{ A}$ ,  $V_{OUT} = 24 \text{ V}$ , and  $V_{IN} = 8 \text{ V}$ , r is 0.125. Reducing  $V_{IN}$  from 8 V to 7.8 V gives an r value of 0.088. This result shows that the ratio  $V_{IN(min)}$  versus  $V_{OUT}$  is at the limit for this switching device.

Based on r, it is now possible to calculate the inductor or the frequency. The inductor value for an r of 0.088 at 200 kHz is:

L = V I N × V O U T V I N + V O U T f s w × r × I P K

(20)

(21)

13

(19)

which results in 420  $\mu$ H. The frequency for an r of 0.088 with an inductance of 100  $\mu$ H f s w = V I N × V O U T V I N + V O U T L × r × I P K

would be 820 kHz. The same with r = 0.125 gives 294  $\mu$ H or 580 kHz. If V<sub>IN(min)</sub> needs to be significantly below 8 V, then a stronger switching solution is necessary. A combination of switching controller and external MOSFET transistor provides the required high current at the cost of slightly more complexity.

### 3.1.3.5 Optimization for Form Factor

The optimization for a smaller form factor follows the same rules as 3.1.3.6.

# 3.1.3.6 Optimization for Low Cost

Main cost drivers are the size and quality of the output capacitor and the dimensions of the inductor. To reduce cost, make the inductance and the capacitance as small as possible. The switching frequency and r need to increase. As a consequence, the minimum voltage needs to increase or the power level must decrease. In all cases, efficiency lowers because of the higher switching speed.  $\neq$  20 also be used for this optimization:

 $L = V | N \times V O U T V | N + V O U T f s w \times r \times | P K$ 

With a switching frequency of 500 kHz and an r of 0.8, the inductor size reduces from 100  $\mu$ H to 15  $\mu$ H and V<sub>IN(min)</sub> increases from 8 V to 16 V. The size of the inductor can then shrink from 12.5 mm × 12.5 mm × 8.5 mm to 8 mm × 8 mm × 2 mm. With the higher frequency, the output capacitor can get smaller from 10  $\mu$ F to 4  $\mu$ F.



#### 3.2 Testing and Results

#### 3.2.1 Input Voltage and Output Load Test

In this test, six different input voltages are applied to the board: 8 V, 12 V, 18 V, 24 V, 30 V, and 36 V. At each voltage, an output load current in six steps is applied: 0 mA, 10 mA, 20 mA, 50 mA, 100 mA, and 200 mA. For each of the input voltage and output load combinations, the input current and output voltage is measured.  $\boxed{12}$  9 shows the measurement results.



**Image 1** 9. Efficiency versus Output Current

#### 3.2.2 Input Voltage and Maximum Load Test

In this test, the input voltage is varied from 8 V to 36 V in 2-V steps. For each step, the maximum power is measured and the corresponding efficiency.



図 10. Maximum Power and Efficiency versus V<sub>IN</sub>

TIDUDB3 翻訳版 — 最新の英語版資料 http://www-s.ti.com/sc/techlit/TIDUDB3 Copyright © 2017, Texas Instruments Incorporated



The result of this test shows that the design can also be used for higher power if the input minimum voltage is increased. For a minimum voltage of 17 V, the design delivers 8 W with an efficiency of 88%.

#### 3.2.3 Output Current and Efficiency Test

In this test, the input voltage is set to a fixed 24 V. The output current is varied from 0 to 300 mA in 20-mA steps.



At a  $V_{IN}$  of 24 V, the design shows greater than 80% efficiency at an output current of more than 60 mA (36% of maximum load). At this  $V_{IN}$ , it is possible to overload up to 10 W without degradation.



#### 3.2.4 Thermal Images

The following images show the heat distribution on the test board. The main contributor of heat is the LM5001 device. At the maximum load and minimum input voltage  $V_{IN}$ , the switching transistor in the device has maximum current. This current is visible in the thermal image plots as the warmest spot. The environment temperature is 25°C, which means the device had a temperature rise of 36.3°C in this measurement. The first two images show the thermal behavior of the circuit at the upper and lower extremes of  $V_{IN}$ , which are 36 V and 8 V, respectively. The third image shows the measurement at a nominal  $V_{IN}$  of 24 V. At the higher voltages, the switching current of the device is lower, so the temperature rise is smaller as well.



⊠ 12. Thermal Image at  $V_{IN}$  = 36 V



 $\boxtimes$  13. Thermal Image at V<sub>IN</sub> = 8 V



図 14. Thermal Image at V<sub>IN</sub> = 24 V

The thermal images also show the possibility for improvement at light load conditions. The one warm spot above the device is the resistor of the output divider, which has the highest voltage drop. Increasing this resistance can lift the light load (10% load) efficiency.



#### 4 Design Notes

The sum of input voltage and output voltage in this reference design is limited to the maximum switch voltage. This voltage is 75 V in the LM5001 regulator. For an output voltage of 24 V, the input voltage must therefore be lower than 51 V. It is possible to make this design immune against destruction from voltages between 51 V and 75 V. For this immunity, the switch must stop switching while the input voltage is too large. A circuit like the one in  $\boxtimes$  15 can disable the switch above a certain input voltage (in this case, 45 V). The circuit checks V<sub>IN</sub> against a reference voltage (in this case, 1.25 V) and pulls its open drain output low when V<sub>IN</sub> is too high. This disables the LM5001 regulator.

For proper operation, a pullup resistor is required if the output leakage current of the comparator is larger than the built-in 6- $\mu$ A current source of the LM5001 regulator. The pullup resistor can be part of the undervoltage lockout circuit. The designer must consider a time for the disable circuit to become effective. This time is approximately the duration of one clock cycle in the LM5001 plus the time the comparator needs to detect the overvoltage condition. For a 250-kHz switching frequency, this takes around 5  $\mu$ s assuming a 1- $\mu$ s detection time. With a disable threshold set at 45 V, the circuit can then protect against overvoltage conditions, which have less than a 1-V/ $\mu$ s rising voltage slope. This slope is sufficient for standard PLC power supplies.

The LM5001 has two built-in undervoltage lockout circuits. One has a fixed  $V_{IN}$  voltage threshold level of 2.8 V (typical). The other one is programmable with an external voltage divider. These circuits can help to prevent abnormal high input currents on  $V_{IN}$  associated with low input voltage conditions. When the voltage ramps during start-up, the current can be higher than at normal operation because the device tries to pull the full power needed to generate the output voltage. The designer has two options to limit this increased current:

- 1. Soft start: This option generates a defined voltage ramp at the output of the converter. If this ramp is aligned with the input ramp, then excessive currents do not occur. This method works best when the designer knows the exact input and output conditions. For more details, see *LM5001x High-Voltage Switch-Mode Regulator*.
- Undervoltage lockout: This option starts the LM5001 only once a certain input voltage level is available. This method helps to prevent operation at input voltage levels where too high currents are needed to achieve load regulation. It is simple to implement in the LM5001 regulator. ≤ 15 shows the circuit.



 $\blacksquare$  15. Principle Circuit for Disabling LM5001 at V<sub>IN</sub> > 45 V and V<sub>IN</sub> < 7.5 V

JAJU434-December 2017

入力電圧範囲の広い4W PLC電源のリファレンス・デザイン



#### Design Files

#### 5 Design Files

This reference design comes with a set of design files to enable a quick and flawless conversion into other designs. These design files are located in the TIDA-01498 design folder.

The design files consist of schematics, BOM, an Altium Designer project, and the Gerber files of the LM5001 flyback evaluation board.

# 6 Related Documentation

- 1. Texas Instruments, *Designing DC/DC converters based on SEPIC topology*, Article from Analog Applications Journal 4Q 2008
- 2. Texas Instruments, LM5001 Non-Isolated Flyback Evaluation Board User's Guide

# 6.1 商標

E2E, Fly-Buck are trademarks of Texas Instruments. すべての商標および登録商標はそれぞれの所有者に帰属します。

### 7 About the Author

**INGOLF FRANK** is a systems engineer in the Texas Instruments Factory Automation and Control Team, focusing on PLC I/O modules. Ingolf works across multiple product families and technologies to leverage the best solutions possible for system level application design. Ingolf earned his electrical engineering degree (Dipl. Ing. (FH)) in the field of information technology at the University of Applied Sciences Bielefeld, Germany in 1991.

#### TIの設計情報およびリソースに関する重要な注意事項

Texas Instruments Incorporated ("TI")の技術、アプリケーションその他設計に関する助言、サービスまたは情報は、TI製品を組み込んだア プリケーションを開発する設計者に役立つことを目的として提供するものです。これにはリファレンス設計や、評価モジュールに関係する 資料が含まれますが、これらに限られません。以下、これらを総称して「TIリソース」と呼びます。いかなる方法であっても、TIリソース のいずれかをダウンロード、アクセス、または使用した場合、お客様(個人、または会社を代表している場合にはお客様の会社)は、これら のリソースをここに記載された目的にのみ使用し、この注意事項の条項に従うことに合意したものとします。

TIによるTIリソースの提供は、TI製品に対する該当の発行済み保証事項または免責事項を拡張またはいかなる形でも変更するものではな く、これらのTIリソースを提供することによって、TIにはいかなる追加義務も責任も発生しないものとします。TIは、自社のTIリソースに 訂正、拡張、改良、およびその他の変更を加える権利を留保します。

お客様は、自らのアプリケーションの設計において、ご自身が独自に分析、評価、判断を行う責任がお客様にあり、お客様のアプリケー ション(および、お客様のアプリケーションに使用されるすべてのTI製品)の安全性、および該当するすべての規制、法、その他適用される 要件への遵守を保証するすべての責任をお客様のみが負うことを理解し、合意するものとします。お客様は、自身のアプリケーションに関 して、(1) 故障による危険な結果を予測し、(2) 障害とその結果を監視し、および、(3) 損害を引き起こす障害の可能性を減らし、適切な対 策を行う目的での、安全策を開発し実装するために必要な、すべての技術を保持していることを表明するものとします。お客様は、TI製品 を含むアプリケーションを使用または配布する前に、それらのアプリケーション、およびアプリケーションに使用されているTI製品の機能 性を完全にテストすることに合意するものとします。TIは、特定のTIリソース用に発行されたドキュメントで明示的に記載されているもの 以外のテストを実行していません。

お客様は、個別のTIリソースにつき、当該TIリソースに記載されているTI製品を含むアプリケーションの開発に関連する目的でのみ、使 用、コピー、変更することが許可されています。明示的または黙示的を問わず、禁反言の法理その他どのような理由でも、他のTIの知的所 有権に対するその他のライセンスは付与されません。また、TIまたは他のいかなる第三者のテクノロジまたは知的所有権についても、いか なるライセンスも付与されるものではありません。付与されないものには、TI製品またはサービスが使用される組み合わせ、機械、プロセ スに関連する特許権、著作権、回路配置利用権、その他の知的所有権が含まれますが、これらに限られません。第三者の製品やサービスに 関する、またはそれらを参照する情報は、そのような製品またはサービスを利用するライセンスを構成するものではなく、それらに対する 保証または推奨を意味するものでもありません。TIリソースを使用するため、第三者の特許または他の知的所有権に基づく第三者からのラ イセンス、あるいはTIの特許または他の知的所有権に基づくTIからのライセンスが必要な場合があります。

TIのリソースは、それに含まれるあらゆる欠陥も含めて、「現状のまま」提供されます。TIは、TIリソースまたはその仕様に関して、明示 的か暗黙的かにかかわらず、他のいかなる保証または表明も行いません。これには、正確性または完全性、権原、続発性の障害に関する保 証、および商品性、特定目的への適合性、第三者の知的所有権の非侵害に対する黙示の保証が含まれますが、これらに限られません。

TIは、いかなる苦情に対しても、お客様への弁護または補償を行う義務はなく、行わないものとします。これには、任意の製品の組み合わ せに関連する、またはそれらに基づく侵害の請求も含まれますが、これらに限られず、またその事実についてTIリソースまたは他の場所に 記載されているか否かを問わないものとします。いかなる場合も、TIリソースまたはその使用に関連して、またはそれらにより発生した、 実際的、直接的、特別、付随的、間接的、懲罰的、偶発的、または、結果的な損害について、そのような損害の可能性についてTIが知らさ れていたかどうかにかかわらず、TIは責任を負わないものとします。

お客様は、この注意事項の条件および条項に従わなかったために発生した、いかなる損害、コスト、損失、責任からも、TIおよびその代表 者を完全に免責するものとします。

この注意事項はTIリソースに適用されます。特定の種類の資料、TI製品、およびサービスの使用および購入については、追加条項が適用されます。これには、半導体製品(http://www.ti.com/sc/docs/stdterms.htm)、評価モジュール、およびサンプル(http://www.ti.com/sc/docs/sampterms.htm)についてのTIの標準条項が含まれますが、これらに限られません。

Copyright © 2017, Texas Instruments Incorporated 日本語版 日本テキサス・インスツルメンツ株式会社