## デザイン・ガイド: TIDM-1022 C2000™ MCUを使用したバレー・スイッチング昇圧PFCのリファレ ンス・デザイン ## TEXAS INSTRUMENTS #### 概要 このリファレンス・デザインでは、効率と全高調波歪み (THD)の基準を満たすことが難しい軽負荷条件で、昇圧力率補正(PFC)コンバータのこれらの性能を大幅に高めるためのデジタル制御方式を説明します。使用するデジタル制御機能(タイプ4 PWM)は、Piccolo™ F280049マイクロコントローラ(MCU)に内蔵されています。このリファレンス・デザインは、位相シェディング、バレー・スイッチング、バレー・スキッピング、ゼロ電圧スイッチング(ZVS)をサポートしており、各種の負荷および瞬時入力電圧条件に対応します。電気自動車(EV)充電、サーバー、テレコム整流器、産業用電源といった多くの用途に理想的です。このリファレンス・デザインで利用可能なソフトウェアにより、製品開発期間を短縮できます。 #### リソース TIDM-1022 デザイン・フォルダ TMS320F280049 プロダクト・フォルダ TMDSCNCD280049C ツール・フォルダ TMDSADAP180T0100 ツール・フォルダ C2000WARE-DIGITALPOWER-SDK ツール・フォルダ TIDM-2PHILPFC デザイン・フォルダ Search Our E2E™ support forums #### 特長 - インターリーブ型、**750W**、2相昇圧**PFC**段 - 幅広いパラメータ:95~260Vrms、47~63Hz、750W - 出力電圧をプログラム可能、公称出力380V DC - 通常条件(負荷10%超)で200kHzのスイッチング周波数 - 軽負荷条件(10%未満)で150~330kHzの可変パルス 幅変調(PWM)スイッチング - 低THD:6%(5%負荷時)(LOWライン)、7%(5%負荷時)(HIGHライン) - 高効率:92%超(5%負荷時) - C2000™ powerSUITE™のサポートにより、ユーザー 要件に設計を簡単に適合 - ソフトウェア周波数応答アナライザ(SFRA)により、オープ・・ループ・ゲインを高速測定 - TI Piccolo™ F280049Cコントローラを使用した完全デジタル制御 - 出力過電流/過電圧条件に対する保護 - プログラム可能なバレー・スイッチングおよびバレー・スキッピング #### アプリケーション - 電気自動車(EV)用オンボード充電器 - サーバーおよびネットワーク用電源 - テレコム整流器 - 産業用電源 System Description www.tij.co.jp 使用許可、知的財産、その他免責事項は、最終ページにあるIMPORTANT NOTICE (重要な注意事項)をご参照くださいますようお願いいたします。 ## 1 System Description As the EV charging market grows rapidly, increasing charging efficiency becomes an important consideration for researchers, as it can be applied to both trickle and fast charging. Compared to the heavy load performance, light load efficiency and THD are more difficult to improve. Valley switching is a soft-switching technique that improves system efficiency of AC-DC and DC-DC converters. Significant efficiency improvements are achieved with valley switching mainly under low-load conditions where efficiency standards are difficult to meet. This document presents the implementation details of controlling a boost power stage with valley switching using F28004x MCU from Tl's C2000 family of MCUs. A modified 2-phase interleaved power factor correction (ILPFC) kit is used to validate the software and system operation. A digitally controlled PFC converter for such applications is shown in $\boxtimes$ 1. ## 1.1 Key System Specifications 表 1 lists the power specifications of the Valley Switching Boost PFC reference design. #### 表 1. Key System Specifications [Light Load Conditions (Load < 10%, 750 W)] | PARAMETER | SPECIF | CICATION | | |--------------------------------------|---------------------------------------|-------------------------------------------------|--| | IN | PUT CONDITIONS | | | | Input voltage (V <sub>INAC</sub> ) | 110 V AC ( <b>MIN</b> ) to | 110 V AC (MIN) to 230 V AC (MAX) <sup>(1)</sup> | | | Input current (I <sub>IN</sub> ) | <1 A (li | <1 A (light load) | | | Input frequency (f <sub>LINE</sub> ) | 47-0 | 47–63 Hz | | | OU | TPUT CONDITIONS | | | | Output voltage (V <sub>OUT</sub> ) | 380 | 380 V DC | | | Output current (I <sub>OUT</sub> ) | <0.2 A ( | <0.2 A (light load) | | | Output power | <75 W (si | <75 W (single phase) | | | SYSTEM CHARACTE | ERISTICS (Test Conditions: 5% load) | | | | | High Line (V <sub>INAC</sub> = 220 V) | Low Line (V <sub>INAC</sub> = 120 V) | | | Efficiency (η) | 92% | 92% | | | PWM switching frequency | 150–3 | 150–330 kHz | | | Current THD | 7% | 6% | | | Power factor | 0.992 | 0.995 | | <sup>(1)</sup> The build examples in this document were based on these specifications, any deviance outside these specified ranges, may require additional modifications to the software. www.tij.co.jp System Overview ## 2 System Overview #### 2.1 Block Diagram ## 図 1. Digital Interleaved PFC Converter ## 2.2 Design Considerations ☑ 1 illustrates a C2000 controller based interleaved PFC converter control system. The input AC voltage is applied to the PFC converter through the input EMI filter, followed by an inrush current limit and a bridge rectifier. The PFC stage consists of two boost converters, each operating at 200 kHz and phase shifted by 180 degrees under normal conditions (load > 10%). Once the load drops below 10%, the phase shedding and valley switching are enabled and the switching frequency is variable based on the captured valley point. Inductor L1, MOSFET switch Q1 and diode D1 together form one of the boost stages while, L2, Q2, and D2 form the other boost stage. A capacitor Cb at the boost converter output acts as an energy reservoir and this, in conjunction with closed loop PFC control, provides a regulated DC voltage to the PFC load R<sub>1</sub>. ☑ 2 indicates all the interface signals needed for full control of this PFC converter using a C2000 MCU. The MCU controls the hardware using five feedback signals and one or two PWM outputs of a single PWM module. The signals that are sensed and fed back to the MCU via the Analog-to-Digital Converter (ADC) include: the line and neutral input voltages (VL\_sen and VN\_sen), the PFC input current (PFC\_Isen), the DC bus output voltage (Vbus\_sen), and the drain-to-source voltage of MOSFET(Vds\_sen). These sensed signals are used to implement the voltage and current control loops for the ILPFC converter with valley switching. System Overview www.tij.co.jp For valley switching, channel A of the EPWM1 Module maintains the output and channel B is disabled. In other words, phase shedding is enabled under light load conditions (<10% load). Also, valley skipping can be implemented using EPWM1. EPWM2 and EPWM8, respectively, are utilized to trigger 100- and 10-kHz Interrupt Service Routine (ISR) which is same as the normal ILPFC condition. EPWM3 and EPWM4 are used for oversampling to achieve better performance. EPWM7 is used to implement part of the equation-based ZVS algorithm, for example, the blanking window. For more information on implementing valley switching and using the EPWM modules, see the Valley Switching Application Report. 図 2. F28004x Peripheral Usage #### 2.3 Highlighted Products #### 2.3.1 C2000™ MCU F28004x C2000 MCUs are part of an optimized MCU family for real-time control applications. The fast and high-quality ADCs enable accurate measurement of the current and voltage signals, and an integrated Comparator SubSystem (CMPSS) provides protection for overcurrent and overvoltage without use of any external devices. The optimized CPU core enables fast execution of control loops. Trigonometric operations are accelerated using the on-chip Trigonometric Math Unit (TMU). The solution also provides an option, when using F28004x and F2837x devices, to use the Control Law Accelerator (CLA) coprocessor. The CLA can be used to alleviate CPU burden and enable faster-running loops or enable more functions on the C2000 MCU. #### 2.4 System Design Theory ## 2.4.1 Firmware Flow The valley switching firmware flow diagram is shown in 🗵 3. The firmware project makes use of the C-background, C-ISR, and CLA-ISR framework. The project uses C-background code as the main supporting program for the application, which is responsible for all system management tasks, decision making, intelligence and host interaction. The C-ISR code consists of two components (Slow Control ISR and Fast Control ISR), which are executed inside time-critical ISRs and run all the critical control code. www.tij.co.jp System Overview This code includes ADC reading and PFC control calculations. The Slow Control ISR is executed at a fixed rate of 10 kHz using the PWM triggered ISR. The Fast Control ISR is triggered by PWM2 and is executed at a rate of 100 kHz. The CLA based PWM ISR executes at a variable rate determined by the PWM switching frequency and is triggered every time Vds reaches the valley point. The key valley switching control calculations and PWM updates are in the CLA based high-speed ISR. 図 3. Valley Switching Firmware Flow Diagram #### 2.4.1.1 Background Loop (C-background) A task state-machine has been implemented as part of the background code. Tasks are arranged into three groups (A1, A2, A3..., B1, B2, B3..., and C1, C2, C3...). The tasks within each of the three groups are executed according to three assigned CPU timers, which are configured with periods of 1 ms, 5 ms, and 10 ms, respectively. Within each group, each task is run in a round-robin manner. For example, group B is dedicated to a CPU timer that is configured with a period of 5 ms. If there are two tasks in group B (B1 and B2), then, the two group B tasks execute once every 10 ms. System Overview www.tij.co.jp ## 2.4.1.2 Slow Control ISR (a Component of C-ISR) The Slow Control ISR is responsible for running the voltage loop. The voltage loop uses a filtered version of the bus voltage feedback. A slew limit algorithm and software overvoltage protection algorithm are also implemented inside the Slow Control ISR. Part of the valley switching algorithm is executed in this ISR as well. The phase shedding algorithm under light load conditions (< 10%) is also implemented together with the switch to "turn on" and "turn off" the valley switching. Once the MCU makes the decision to disable the second phase, the valley switching is enabled at the same time. #### 2.4.1.3 Fast Control ISR (a Component of C-ISR) The Fast Control ISR is responsible for current sensing, PFC calculation, SFRA, current loop, voltage loop (half speed of current loop), and duty cycle calculation when the valley switching is disabled. This is the same compared with the traditional Interleaved PFC. ## 2.4.1.4 **PWM ISR (CLA-ISR)** This variable frequency ISR mainly contains the algorithm of valley switching and ZVS for different load and input conditions. This software solution makes use of the global reload feature and other valley switching-related features available on C2000 devices, like the Piccolo F280049C, with type-4 PWM modules. The global load feature enables the synchronization for different PWM modules when the valley point is captured. The PWM ISR is moved into CLA considering the CPU usage based on the driverlib when the frequency of PWM ISR can go up to 300 kHz under some circumstances. Based on the instantaneous input voltage conditions, these are the algorithms implemented in the PWM ISR (CLA-ISR): - When instantaneous input voltage is greater than half of the output voltage, ZVS can be achieved by using equation based methodology. - When instantaneous input voltage is less than half of the output voltage, the valley switching is realized by setting up valley switching related registers such valley capture, edge filter, etc. - When the instantaneous input voltage is close to zero, the fixed frequency is applied to help achieve higher performance of THD and efficiency. ## 2.4.1.5 powerSUITE™ Tools The TI SFRA library is designed to enable frequency response analysis on digitally-controlled power converters using software alone. This feature enables performing frequency response analysis of the power converter with relative ease as no external connections or equipment is required. The optimized library can be used in high-frequency power conversion applications to identify the plant and the open-loop characteristics of a closed-loop power converter, which can be used to get stability information such as bandwidth, gain margin, and phase margin to evaluate the control loop performance. For more information, see the C2000<sup>TM</sup> SFRA Library and Compensation Designer User's Guide. In addition to SFRA, this kit supports the use of another powerSUITE tool called the Compensation Designer. The Compensation Designer tool allows the design of different styles of compensators to achieve the desired closed loop performance, which can be done using the measured power stage or plant data from the SFRA Tool. The coefficients that must be programmed on the device are generated by the Compensation Designer and can be copied into the code directly. These tools help users evaluate the complete system, adapt it for their end application, and tune it for improved performance. www.tij.co.jp System Overview #### 2.4.2 Incremental Builds This project is divided into three incremental builds, which makes learning and getting familiar with the board and software easier. This approach is also good for debugging and testing boards. 表 2 shows the incremental build options. To select a particular build option, select the corresponding INCR\_BUILD option in the main.syscfg. Once the build option is selected, compile the complete project by selecting the rebuild-all compiler option. 3.1.2.4 provides more details to run each of the build options. ## 表 2. Incremental Build Options | BUILD OPTION | DESCRIPTION | |------------------|---------------------------------------------------------------------------------------------------------------------------------| | | Open-loop check (check PWM drive circuit, ADC drive circuit, sensing circuit, protection mechanisms, valley switching disabled) | | INCR_BUILD = 1.2 | Open-loop check (valley switching enabled under DC input) | | INCR_BUILD = 2 | Open voltage loop, closed current loop check | | INCR_BUILD = 3 | Closed voltage loop, closed current loop check | ## 3 Hardware, Software, Testing Requirements, and Test Results #### 3.1 Required Hardware and Software #### 3.1.1 Hardware for Valley Switching The design hardware consists of a modified TIDM-2PHILPFC base board and a C2000 F280049C controlCARD along with a 180- to100-pin DIMM adapter to connect the two. ## 3.1.1.1 Base Board Modification (see 🗵 5 and 🗵 6) This implementation uses a modified 2-phase Interleaved Power Factor Correction (ILPFC) Kit (TIDM-2PHILPFC) to validate this system. ☑ 4 is a top view of the base board. Other than C2000 MCU, MOSFET driver UCC27524 and operational amplifier OPA365 are used in the base board. Only one phase of the boost configuration is used with valley switching enabled. 図 5 provides the relevant schematic sections. Compared to the 2-phase interleaved power factor correction (ILPFC) kit, an extra voltage divider is needed to achieve valley switching. In the current implementation an op amp (U3) can be used for good signal integrity in the Vds sensing circuit. However, this reference design can achieve very good results without using the op amp (U3). The Vds sensing circuit allows experimenting without the op amp (U3) by directly connecting the voltage divider (R20 through R22) output to the comparator input (pins 15 and 69). It is also worth noting that the voltage divider needs to be in the Printed Circuit Board (PCB) to achieve the best performance specifications (see 表 1) since the valley switching control requires a high-quality Vds sensing signal. ## 図 5. Valley Switching Vds Sensing Schematic In this reference design, the valley switching schematic controlCARD interface is shown in 🗵 6. The Vds feedback paths are added based on the original ILPFC kit. Users do not need to connect both VdsQ1 and VdsQ2 to the controlCARD. If the phase 1 is working when valley switching is enabled, then only VdsQ1 is needed to feed back to the controlCARD which means only one voltage divider is needed in the circuit. #### 図 6. Valley Switching Schematic controlCARD Interface #### 3.1.1.2 F280049C controlCARD Modifications and Settings Certain modifications and settings on the device control card are required to control the base-board, communicate over the JTAG, and use the isolated UART port. The following steps are the required for running the valley switching based on the F280049C controlCARD. Users can also refer to the information sheet located inside the C2000Ware at <install\_path>\c2000ware\boards\controlcards\TMDSCNCD280049C or alternatively, get the information sheet from the Piccolo F280049C controlCARD Information Guide. - 1. Set S7: Turn off S7-4 and S7-5 (by moving the switches down) as displayed in ☑ 7 to disconnect the filter capacitor C37 and C38 to avoid Vds sensing signal distortion. - 2. Remove the capacitor (C26) connected between the isolated grounds on the controlCARD, for the best performance of this reference design. Connect the USB connector to the Piccolo F280049C controlCARD for emulation. Connect the 12-V bias supply output to JP1 and apply this bias voltage to the board by setting the switch (SW1) to position "Ext". By default, the F280049C controlCARD jumpers (see the *Piccolo F280049C controlCARD Information Guide*) are configured such that the device boots from Flash. 図 7. F280049C controlCARD S7- PGA Filter Switches #### 3.1.2 Firmware The firmware of this design is available inside the C2000Ware DigitalPower SDK and is supported inside the powerSUITE framework. #### 3.1.2.1 Opening the Project Inside Code Composer Studio™ (CCS) Software #### To start: - 1. Install the CCS software (version 8.2 or higher). - Open the CCS software. Go to View → CCS App Center. Under the Code Composer Studio Add-ons, make sure the GUI Composer Runtime v1.0 is installed. If the GUI is not installed, install GUI Composer Runtime v1.0. - 3. Install the C2000Ware DigitalPower SDK at the *DigitalPower Software Development Kit (SDK)* for C2000 Microcontrollers tools folder. Note, the powerSUITE is installed with the C2000Ware DigitalPower SDK in the default install. - 4. Close the CCS software, and open a new workspace. The CCS software automatically detects the powerSUITE. A restart of the CCS software may be required for the change to be effective. - 5. Go to View → Resource Explorer. Under the TI Resource Explorer menu, go to Software → C2000Ware\_DigitalPower\_SDK\_<version>. For example, "C2000Ware\_DigitalPower\_SDK\_1\_00\_00\_00". - 注: While doing these steps, **do not** make any modifications through the powerSUITE GUI inside the project. To open the reference design software as is, do these steps: - 1. Under the C2000Ware DigitalPower SDK, select Development Kits → Valley switching boost PFC TIDM-1022. After selected, the designs page is displayed. - This page can be used to browse all the information on the reference design including this design guide, TI tools pages, test reports, hardware design files, and so forth. - 2. Click Import <device.name> Project. This imports the project into the workspace environment, and a main.syscfg page with a GUI is displayed. - If this GUI page does not appear, refer to the FAQ section under the powerSUITE in the C2000Ware DigitalPower SDK resource explorer. If modifications to the GUI are needed, do these steps: Open the reference design software for adaptation. Once the software is open, the user can modify the power-stage parameters, which are then used to create a model of the power stage in the Compensation Designer. The user can also modify scaling values for both voltages and currents. - 1. Under the powerSUITE in the C2000Ware DigitalPower SDK resource explorer, click the Solution Adapter Tool. - 2. From the list of solutions presented, select the valley switching boost PFC TIDM-1022. - 3. On the next page, select the device this solution needs to run on (for example, TMS320F280049C). - 4. Once the device for this solution is selected, a pop-up window shows asking for a location to create the project. The user can also save the project inside the workspace itself. After the location for the project is specified, a project is created, and a GUI page appears with the modifiable options for the solution (see ⋈ 8). - 5. This GUI can be used to change the parameters for an adapted solution, like power ratings, inductance, capacitance, sensing circuit parameters, and so forth. - 6. If this GUI page does not appear, refer to the FAQ section under the powerSUITE in the C2000Ware DigitalPower SDK resource explorer. #### 図 8. Valley Switching powerSUITE Page #### 3.1.2.2 Project Structure 9 shows the general structure of the project. The solution-specific and device-independent files are <solution >.c/h, where <solution > is "ILPFC\_valley\_switching". These files consist of the main.c file of the project and are responsible for the control structure of the solution. The board-specific and device-specific files are <solution >\_board.c/h and, again, <solution > is "ILPFC\_valley\_switching". These files consists of device-specific drivers to run the solution. The <solution clatask.cla> file includes the CLA Task definitions. The powerSUITE page can be opened by clicking on the main.syscfg file, listed under the Project Explorer (see 9). The powerSUITE page generates the <solution >\_settings.h file. This file is the only file used in the compile of the project that is generated by the powerSUITE page. The user *must not* modify the content above *user section* in this file manually, as the changes will be overwritten by the powerSUITE every time the project is saved. The user also need to rebuild the whole project to change the <solution >\_settings.h file. For <solution >\_user\_ settings.h, user can open it directly and modify it. The "Kit.xml" and "solution.js" files are used internally by the powerSUITE and *must also not* be modified by the user. Any changes to these files will result in the project not functioning properly. #### 図 9. Project Structure #### 3.1.2.3 Using Control Law Accelerator (CLA) on C2000 MCU to Alleviate CPU Burden The CLA is a coprocessor available on the C2000 MCU family of devices. This coprocessor enables offloading the control-ISR functions from the main C28x CPU core. The control-ISR code is *not* duplicated in the CLA and a single source for the solution algorithm is maintained, even when code is run on the CLA or the C28x CPU core. This configuration enables flexible debugging of the solution. The CLA features vary slightly from device-to-device. For example, on the F2837xD, F2837xS, and F2807x, the CLA can support only one task at a given time and there is no nesting capability, which means the task is *not* interruptible. Hence, realistically, only one ISR can be offloaded to the CLA. On the F28004x, the CLA supports a background task from which a regular CLA task can nest. This configuration enables offloading two ISR functions to the CLA. #### F28004x device-specific information: The CLA on the F28004x device, supports a background task from which a regular CLA task can nest. This configuration enables offloading two ISR functions to the CLA. However, for the valley switching reference design, only the fastest variable frequency ISR is ported to the CLA. On the F28004x, the CPU usage will be above 80%, in total, if all three ISR functions remain in the CPU. With the nested CLA option, the CPU burden can be significantly reduced since the PWMISR occupies close to 40% of the CPU usage. #### 3.1.2.4 Running the Project This section details the necessary equipment, test setup, and procedural instructions for the design board and software testing along with validation. - 1. For input, the power supply source (VIN) must have a range from 100- to 260-V AC. Set the input current limit of AC input source to 12 A for full-power tests, and 1 A for valley switching tests. Start with a lower-current limit during initial board bring-up. For the output, use an electronic-variable load or a variable-resistive load, which must be rated for ≥400 V. - 2. Test Equipment Required for Hardware Validation: - Isolated AC source - Single-phase power analyzer - Digital oscilloscope - Multimeters - Electronic or resistive load (variable) - 3. Test Setup (mainly for Build 1) - a. Connect the (180- to 100-pin) adapter to the C2000 F280049C controlCARD - b. Connect the adapter to the ILPFC board. - 注: Do not "turn on" the power sources, until indicated. - c. Connect an external 12-V DC bench power supply to the ILPFC board (JP1) - d. Connect a DC power supply between the PFC-In (BS3) and GND (BS6) input terminals. - e. For the initial test, set and maintain a load of about 100 mA (4 k $\Omega$ ) at a 380-V DC output. - f. Connect a voltmeter, oscilloscope probes, and other measurement equipment to probe or analyze various signals and parameters, as desired. Only use appropriately-rated equipment and follow proper isolation and safety practices. - g. With the power supplies still "turned off", connect a USB B-to-A cable between the PC and the C2000 controlCARD. 4. Download and install in the default folder the C2000WARE-DIGITALPOWER-SDK software package. The software project should now reside inside the C2000Ware DigitalPower SDK folder at <install\_location>\solutions\tidm\_1022. Do these steps to build and run this code with different incremental builds. Note that the builds need to be done one by one. ## 3.1.2.4.1 INCR\_BUILD 1.1: Open Loop, DC The objective of this build is to: - Evaluate the open loop operation of the system - Verify the PWM and ADC driver modules - · Verify the FET driver circuit and sensing circuit on the board - · Become familiar with the operation of the CCS software The control software diagram of build 1.1 and 1.2 is shown in $\boxtimes$ 10. #### 図 10. Build Level 1 Control Software Diagram: Open Loop Project 注: Since this system is running an open-loop, the ADC measured values are only used for instrumentation purposes. Only the DC input is used in this build. ## 3.1.2.4.1.1 Start the CCS Software and Open a Project To quickly execute this build: - 1. Connect an isolated DC power supply capable of providing at least 100 V at up to 1 A to the input terminals (PFC-In [BS3] and GND [BS6]) of the modified reference board. Set the power supply to output 0 V with a current limit of 1 A. **Do not** "turn on" the power supply at this time. - 2. Connect a 400-V resistive load of about 4 k $\Omega$ at the output terminal (PFC-Out [BS4]). - 3. Open the CCS software (v8.2 or higher). Maximize the program to fill the screen. Close the welcome screen, if it pops up. - 注: A project contains all the files and build options needed to develop an executable output file (.out), which can be run on the MCU hardware. - On the menu bar, click Project → Import Existing CCS/CCE Eclipse project. Under the Select root directory to navigate to the C2000Ware DigitalPower SDK folder and select <install\_location>\solutions\tidm\_1022. Click Finish. The CCS/CCE Eclipse Project invokes all the necessary tools (compiler, assembler, linker, and so forth) to build the project. #### 3.1.2.4.1.2 Device Initialization, Main, and ISR Files - 1. In the Project window, on the left, click the plus sign (+) to the left of "Project". - 2. Open the *main.syscfg* file by double-clicking on the filename in the Project window. - 3. Under Project Options, select Open Loop as the INCR BUILD option (see 🗵 11). - 4. Check the project options to make sure that 2-phase interleaved PFC is selected and that the valley switching option is automatically set to valley switching disabled. This helps verify that the ADC and PWM driver modules are under normal interleaved PFC. Save the main.syscfg file. Rebuild the whole project to make the change valid if any changes are needed. - Open and inspect the ILPFC\_valley\_switching.c file. Notice the call made to the setupDevice() function and other initialization functions like InitPwms(), setupADC(), and so on. Also notice code for the ISRs and the background loop. Close the file, do not Save. - Open and inspect ILPFC\_valley\_switching.h file. Notice the code for different incremental build options inside the pfcControlCode() specifically, Build 1. Close the file, do not Save. # 図 11. powerSUITE Page Under Build 1 Without Valley Switching #### 3.1.2.4.1.3 Build and Load the Project - Open the ILPFC\_settings.h file. Notice that the incremental build (INCR\_BUILD) option is set to "1" (Build 1) and the INTERLEAVE option is set to "2" (valley switching control is disabled). - 2. If another build option was built previously, right click on that project name and click *Clean Project*. Click *Project* → *Build All* button, and watch the tools run in the build window. - 3. "Turn on" the 12-V DC bench power supply. Click the *Debug* button *or* click *Run* → *Debug*. When completed, the Build 1 code should compile and load. - 4. Notice the CCS Debug icon in the upper right-hand corner, indicating that the user is now in the Debug Perspective view. The program should be stopped at the start of *main()*. #### 3.1.2.4.1.4 Debug Environment Windows It is standard debug practice to watch local and global variables while debugging code. There are various methods for doing this in the CCS software, such as memory views and watch views. Additionally, the CCS software has the capability to make time (and frequency) domain plots. This capability to make time/frequency domain plots allows the user to view waveforms using graph windows. To add the variables in the Expressions window, click View → Scripting console to open the scripting console dialog box. In the upper-right corner of this console, click Open, then browse to the setupdebugenv\_build1.js script file located inside the Project folder. This script file populates the Expressions window with the appropriate variables needed to debug the system. Click the Continuous Refresh button (♣), in the Expressions window, to enable continuous updates of values from the controller. The Expressions window will appear as shown in 図 12. 図 12. Expressions Window View • The current and voltage measurements can be verified by viewing the data in the graph window. The current and voltage measurement values are logged in the slower 10-kHz routine. Go to *Tools* → *Graph* → *DualTime*. The user can enter the values as shown in the 図 13. Once the entries are verified, click *OK*. Two graphs will appear in the CCS software. Click on the *Continuous Refresh* button on each graph. A second set of graphs can also be added by importing the *graph2.GraphProp* file. ## 図 13. Graph settings #### 3.1.2.4.1.5 Using Real-Time Emulation Real-time emulation is a special emulation feature that allows the windows within the CCS software to be updated at up to a 10-Hz rate while the MCU is running. This emulation not only allows watch and graphs views to update, but also allows the user to change values in the watch or memory windows and have those changes affect the MCU behavior. This is very useful when tuning control law parameters in real-time, for example. - 1. Enable real-time mode by hovering the mouse on the buttons on the horizontal toolbar and clicking the *Enable Silicon Real-time Mode* button (<sup>™</sup>). - 2. A message box may appear. If so, select YES to enable debug events. Enabling the debug events, will set the Status Register 1 (ST1) Debug Enable Mask bit (DGBM) [bit 1] to "0". When the DGBM bit is set to "0", the memory and register values can be passed to the Host processor for updating all the debugger windows. - As bandwidth over the emulation link is limited, when a large number of windows are open, updating too many windows and variables in continuous refresh can cause the refresh frequency to become slow. - Right click the down arrow button in the Expressions window and select the *Continuous Refresh Interval* button. The user can slow down the refresh rate for the Expressions window variables by changing the continuous refresh interval value (in milliseconds). A rate of 1000 ms is usually enough for these debug exercises. - 4. Click the Continuous Refresh button for the Expressions view. #### 3.1.2.4.1.6 Run the Code - 1. Run the code by using the <F8> key, or by using the Run button ( on the toolbar. - 2. The dutyPU parameter should be set to 0.2 initially. Check the PWM switching frequency which should be set to 200 kHz as shown in ☑ 14. And verify channel A and channel B of PWM1 module maintain the output. - 3. "Turn on" the power supply and gradually increase the voltage to 100 V. - 4. The *guiVbus* and *ac\_cur\_sensed* fields should correctly reflect the output parameters. If this is the case, proceed to the next step. If this is not the case, an option is to debug the sensing circuit for the parameters that did not update correctly. - 5. With a 4-k $\Omega$ load, the output voltage should go up to approximately 280 V (see $\boxtimes$ 15). - 6. Slowly increase the dutyPU parameter in increments of 0.02. The output voltage should change accordingly. Make sure the output voltage does not go above 400 V. - 7. The user can also experiment with different load values and different input voltage values. Make sure that the board is never operated out of the specifications (for the system specifications, see 表 1). - 8. The user can also probe the drain-to-source voltages for the phase 1 using appropriately-rated voltage probes and oscilloscopes. ☑ 16 provides the Vds waveforms under normal PFC conditions. - 9. Set the *guiVbusMax* parameter below the current output voltage. The PWM modules should shut down. When this shutdown happens, first "turn off" the DC power source, then, take the MCU out of real-time mode and then reset the device by clicking the reset button (\*\*). - 10. Repeat step 1 through step 8, only this time, set the *lpfc\_trip* parameter below the input current level that is being drawn. The PWM modules should again shut down and the one shot bit of EPWM1regs.TZFLG register should be set to "1" in the Expressions window. This validates the Build 1 of the software, along with all the sensing circuit, and protection mechanisms, and so forth. - 11. To fully halt the MCU when in real-time mode, is a two-step process. First "turn off" the 100-V supply and wait a few seconds. - Halt the processor by using the *Suspend* button ( $^{\square}$ ), or by using *Target* $\rightarrow$ *Halt*. Then, click the *Enable Silicon Real-time Mode* button again to take the MCU out of the real-time mode. Reset the MCU. - 12. Either leave the CCS software running for the next exercise or close the CCS software. 図 14. Build 1 PWM Output 図 15. Build 1 Expressions Window View 図 16. Build 1 Vds(lower) and PWM Output(upper) Without Valley Switching #### 3.1.2.4.2 INCR BUILD 1.2: Open Loop, DC (Valley Switching Validation Under Open Loop) The objective of this exercise is to evaluate the valley switching under open loop with DC input. - 1. Open the *main.syscfg* file by double-clicking on the filename in the Project window. Under *Project Options*, select *Open Loop* as the *INCR\_BUILD* option (see ☑ 17). Select the *Single-phase PFC* and the *valley switching* options should be automatically set to *valley switching enabled*. This enables valley switching under Build 1. Rebuild the project if there are any changes in the solution\_settings.h. - 2. Open the *solution\_settings.h* file. Notice that the incremental build (*INCR\_BUILD*) option is set to "1" (Build 1) and the *INTERLEAVE* option is set to "1" (valley switching control is enabled). If not, go back to step 1 to make sure the setting is correct. - 3. "Turn on" the 12-V DC bench power supply. Click the *Debug* button *or* click *Run* → *Debug* from the menu. Once complete, the Build 1 code should compile and load. - 4. Repeat step 1 through step 4 in 3.1.2.4.1.5 for real-time emulation and to continuously refresh. - 5. Probe the drain-to-source voltages for the phase 1 using appropriately-rated voltage probes and oscilloscopes. - 6. Set the resistive load to 4 $k\Omega$ . - 7. Run the code by using the <F8> key or by using the Run button (P) on the toolbar. - 8. The dutyPU parameter should be automatically set to 0.2 initially. Verify channel A of the PWM1 module maintains the output and that channel B is disabled. - 9. "Turn on" the power supply and gradually increase the voltage to 100 V. This will increase the output to approximately 220 V. - 10. Using the oscilloscope, observe the Vds voltage waveform. The MOSFET (Q1) should be "turned on" at the valley point of Vds (see ☑ 18). - 11. Inspect the values in the valley switching-related registers (that is, DCFCTL, VCAPCTL, and VCNTCFG). For more information on these registers and the associated values, refer to the Valley Switching Application Report and TMS320F28004x Piccolo Microcontrollers Technical Reference Manual. #### 図 17. powerSUITE Page Under Build 1 With Valley Switching ## 図 18. Build 1 Vds(lower) and PWM Output(upper) With Valley Switching ## 3.1.2.4.3 INCR\_BUILD 2: Current Closed Loop, AC The objective of this build is to evaluate the closed current loop operation of the system. The AC input is applied for this build. If this is the first time this board is powered, start with Build 1. The control software diagram of build 2 is shown in ≥ 19. #### 図 19. Build Level 2 Control Software Diagram: Closed Current Loop Project #### 3.1.2.4.3.1 Start the CCS Software and Open a Project To quickly execute this build: - 1. Connect the "bridge out" (BS1) to the "PFC-in" (BS3) input terminal of the modified ILPFC board. - Connect a programmable, isolated AC power supply capable of providing a universal AC input up to 750 kW to the input terminal (P1) of the modified reference base board. Set the power supply to output 0 V with a current limit to 1 A and output frequency to 60 Hz. *Do not* "turn on" the power supply at this time. - 3. Connect a 400-V resistive load of about 4 k $\Omega$ at the output terminal (PFC-Out [BS4]). - 4. Repeat step 3 and step 4 of 3.1.2.4.1.1. #### 3.1.2.4.3.2 Build and Load the Project - 1. Open *main.syscfg* file by double-clicking on the filename in the Project window. Under the *Project Options*, select *Closed Current Loop* as the *INCR\_BUILD* option. Select *Single-phase PFC* and the *valley switching* option should be automatically set to *valley switching enabled*. Save the *main.syscfg* file. Rebuild the whole project to make the change happen. This is shown in $\boxtimes$ 20. - 2. Open solution\_settings.h file. Notice that the incremental build (INCR\_BUILD) option is set to "1" (Build 2) and INTERLEAVE option is set to "1" (valley switching control is enabled). - 3. If another build option was built previously, right click on the project name and click on *Clean Project*. Click *Project* → *Build All* button and watch the tools run in the build window. - "Turn on" the 12-V DC bench power supply. Click the *Debug* button or click *Run* → *Debug* from the menu. Once complete, the Build 2 code should compile and load. - 5. Notice the CCS Debug icon in the upper right corner, indicating that the user in now in the Debug Perspective view. The program should be stopped at the start of *main()*. - 6. Repeat step 1 through step 4 in 3.1.2.4.1.5 for real-time emulation and to contiguously refresh. #### 図 20. powerSUITE Page Under Build 2 With Valley Switching #### 3.1.2.4.3.3 Run the Code - 1. Probe the drain-to-source voltages for the phase 1 using appropriately-rated voltage probes and oscilloscopes. - 2. Follow the step 1 in 3.1.2.4.1.4 to open setupdebugenv\_build2\_ac.js script file located inside the Project folder. This script file populates the Expressions window with the appropriate variables needed to debug the system for build 2. - 3. Run the code by using the <F8> key, or by using the Run button (P) on the toolbar. - 4. With the AC source set to output 0 V at 60 Hz, "turn on" the AC power supply. - 5. Set VbusVcmd to 0.025. - 6. Gradually increase the input voltage from 0-V to 120-V AC. - 7. Gui\_Freq\_Vin, Gui\_IrectRMS, Gui\_VrectRMS, and guiVbus should correctly reflect the input and output parameters, respectively. - 8. With a 4-k $\Omega$ load, the output voltage should go boost up to about 260 V (see $\boxtimes$ 21). $\boxtimes$ 22 shows the input current, PWM output, and Vds waveforms under this condition. - 9. Zoom in on the Vds waveform to verify the valley switching in each cycle under 120 V input conditions. The Vds waveform should be similar to ⋈ 23. - 10. Keep increasing the *VbusVcmd* in increments of 0.002 until the *VbusVcmd* is increased to a value of 0.045. The output voltage should increase to approximately 380 V (see ☒ 24). The *ac\_cur\_sensed* value may change rapidly and is not the same as the *ac\_cur\_ref* value. This change is because the *ac\_cur\_sensed* field is the instantaneous input current value while the *ac\_cur\_ref* is the amplitude reference for the current command. - 11. The SFRA is integrated in the software of this build (as well as integrated in the software of Build 3) to verify the designed compensator provides enough gain and phase margin by measuring the hardware. To run the current loop SFRA, the user needs to select *current* option in main.syscfg(project rebuilt needed to change the settings). To run the SFRA, keep the project running, and from the main.syscfg page, click the SFRA icon (see 25). The SFRA GUI appears. - 12. Select the options for the device on the SFRA GUI. For example, for F280049C select *floating point*. click the Setup Connection. From the pop-up window, uncheck the *boot on connect* option, and select an appropriate COM port. Click *OK*. Return to the SFRA GUI, and click *Connect*. - 13. The SFRA GUI connects to the device. An SFRA sweep can now be started by clicking *Start Sweep*. The complete SFRA sweep takes a few minutes to finish. Activity can be monitored by viewing the progress bar on the SFRA GUI and also checking the flashing of blue LED on the back on the controlCARD that indicates UART activity. Once complete, a graph with the open loop plot appears, see $\boxtimes$ 26. - 14. Optionally, the user can use the measured frequency response of the plant to design the current compensator by clicking the *Compensation Designer* button again from the main.cfg page and choose the *SFRA Data* for *plant* option on the GUI. This uses the measured plant information to design the compensator. This option can be used to fine tune the compensation. By default, the compensation designer points to the latest SFRA run. If a previous SFRA run plant information is needed, the user can select the *SFRAData.csv* file by clicking the *Browse SFRA csv Data*. #### 図 21. Build 2 Expressions Window View #### 図 22. Input Current Waveform(Channel 1) Under Build 2 With 0.025 dutyPU ## 図 23. Vds Waveform(Channel 4) Under Build 2 With Valley Switching ## 図 24. Input Current Waveform Under Build 2 With 0.045 dutyPU 図 25. powerSUITE Page to Select and Open SFRA #### 図 26. Current Loop SFRA Result ## 3.1.2.4.4 INCR\_BUILD 3: Voltage and Current Closed Loop, AC The objective of this build is to verify the operation of the complete valley switching PFC project from the CCS software environment with voltage and current closed. If this is the first time this board is powered, start with Build 1. The control software diagram of build 3 is shown in 22. #### 図 27. Build Level 3 Control Software Diagram: Closed current and voltage Loop Project #### 3.1.2.4.4.1 Start the CCS Software and Open a Project To quickly execute this build: - 1. Connect a programmable, isolated AC power supply capable of providing universal AC input up to 750 kW to the input terminals of the board. Set the power supply current limit to 1 A and the output frequency to 60 Hz. Do not turn the power supply on at this time. - 2. Connect a 400-V resistive load of about 4 $k\Omega$ at the output. - 3. Repeat step 3 and step 4 of 3.1.2.4.1.1. #### 3.1.2.4.4.2 Build and Load the Project - 1. Open main.cfg file by double-clicking the filename in the Project window. Under *Project Options*, select *Closed Current Loop & Closed Voltage Loop* as the INCR\_BUILD option. Select the *Single phase PFC* and the valley switching options should be automatically set to *valley switching enabled* as shown in 28. Save the main.cfg file. Rebuild the project if there are any changes in solution\_settings.h. - 2. Open solution\_settings.h file. Notice that the incremental build (INCR\_BUILD) option is set to "3" and the *INTERLEAVE* option is set to "1" (valley switching control is enabled). - 3. If another build option was built previously, right click the project name and then click Clean Project. Click Project → Build All button and watch the tools run in the build window. - Turn on the 12-V DC bench power supply. Click the Debug button or click Run → Debug. The build 3 code should compile and load. - 5. Notice the CCS Debug icon in the upper right-hand corner, which indicates the Debug Perspective view. The program should be stopped at the start of main(). - 6. Repeat step1 through step4 in 3.1.2.4.1.5. #### 図 28. powerSUITE Page Under Build 3 With Valley Switching #### 3.1.2.4.4.3 Run the Code - 1. Probe the drain-to-source voltages for the phase 1 using appropriately-rated voltage probes and oscilloscopes. - 2. Follow the step 1 in 3.1.2.4.1.4 to open setupdebugenv\_build3.js script file located inside the Project folder. This script file populates the Expressions window with the appropriate variables needed to debug the system for build 3. - 3. Run the code by using the <F8> key, - 4. or by using the Run button on the toolbar. - 5. With the AC source set to output 0 V at 60 Hz, turn on the AC power supply. - 6. Slowly increase the input voltage from 0-V to 120-V AC with a 4-k $\Omega$ load. Once the output voltage reaches 160 V, the PFC starts working under the closed current loop and closed voltage loop. - 7. The output voltage should boost up from 160 V to about 380 V automatically. - 8. If the input voltage is increased or decreased, the output should be maintained to around 380 V. - 9. Zoom in to the Vds waveform to verify the valley switching, ZVS and fixed freq in each cycle under 120-V input and 220-V input conditions. - 10. GPIO 15 is originally selected in the code to monitor the valley switching and ZVS transition which should be shown like ⋈ 29 and ⋈ 30. - 11. Resistive load can be changed at this time to test valley switching under different load condition(<10%). 図 29. Valley Switching and ZVS Transition (Channel 1: lin, Channel 3: GPIO) 19 Aug 2018 21:10:09 19 Aug 2018 21:09:57 図 30. Valley Switching and ZVS Transition Zoom In (Channel 1: lin, Channel 3: GPIO) ## 3.2 Testing and Results ☑ 31 and ☑ 32 show the current wavefrom with valley switching control only and with valley switching + ZVS + fixed freq control. ☑ 33 is the zoom in input current waveform near zero crossing to show the control logic. For the detailed control algorithm, please refer to the Valley Switching Application Report. ☑ 31. High Current Distortion Near Zero Crossing Point Without Optimized ZVS and Fixed Frequency Control 図 32. Low Current Distortion Near Zero Crossing Point With Optimized ZVS and Fixed Frequency Control 図 33. Input Current (Channel 1) Near Zero Crossing to Show the Control Logic Zoom In In $\boxtimes$ 34 through $\boxtimes$ 37, some test results are shown to verify the performance improvement after the enhanced valley switching control solution is implemented. $\boxtimes$ 34 and $\boxtimes$ 36 show the THD and efficiency under low line condition with traditional constant frequency control (150 kHz) and presented enhanced valley switching control solution. Based on the results, the THD at some point is 15% lower compared to the constant frequency control by adding optimized valley switching (valley switching + ZVS + fixed freq). The THD is close to 5 under 5% load (37.5 W/750 W). The efficiency and THD are improved for both high line and low line conditions based on the $\boxtimes$ 34 through $\boxtimes$ 37. Design Files www.tij.co.jp ## 4 Design Files This TI hardware design is based on modifications of the released reference design: C2000 2-phase Interleaved Power Factor Correction (ILPFC) Kit (TIDM-2PHILPFC). For more information on the hardware reference design, see C2000 2-Phase Interleaved Power Factor Correction (ILPFC) Kit With Integrated Power Metering (TIDM-2PHILPFC). #### 5 Software To download the software files, see the C2000WARE-DIGITALPOWER-SDK. #### 6 Related Documentation - 1. Texas Instruments, TMS320F28004x Piccolo™ Microcontrollers Data Manual - 2. Texas Instruments, Light Load THD and Efficiency Optimization of Digitally Controlled PFC Converter with Integrated Valley Switching Control Application Report - 3. Texas Instruments, C2000™ Software Frequency Response Analyzer (SFRA) Library and Compensation Designer User's Guide - 4. Texas Instruments, Piccolo F280049C controlCARD Information Guide - 5. Texas Instruments, TMS320F28004x Piccolo Microcontrollers Technical Reference Manual - 6. Texas Instruments, Two-Phase Interleaved PFC Converter w/ Power Metering Test Results Design Guide ## 6.1 商標 Piccolo, E2E, C2000, powerSUITE, Code Composer Studio are trademarks of Texas Instruments. すべての商標および登録商標はそれぞれの所有者に帰属します。 #### 7 About the Author **Chen Jiang** is a Systems Application Engineer with C2000 Microcontrollers System Solutions Group at Texas Instruments, where he is responsible for developing reference design solutions for digital power applications. Before joining TI in 2017, Chen received his PhD in Electrical and Computer Engineering from Georgia Institute of Technology, Atlanta in 2017 and his Bachelor of Engineering from Zhejiang University, China in 2012. www.tij.co.jp 改訂履歴 ## 改訂履歴 資料番号末尾の英字は改訂を表しています。その改訂履歴は英語版に準じています。 | • main.cfg to main.syscfg throughout document 変更 | | |--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----| | | 13 | | • Figure 8: Valley Switching powerSUITE Page 追加 | | | • The user also need to rebuild the whole project to change the <solution>_settings.h file. For <solution>_user_ setting user can open it directly and modify it. 追加</solution></solution> | | | • Rebuild the whole project to make the change valid if any changes are needed 追加 | 19 | | • Figure 11: powerSUITE Page Under Build 1 Without Valley Switching 追加 | 19 | | • ILPFC_Base Settings to ILPFC_settings 変更 | 20 | | • LPFG_Base_Settings.h to solution_settings.h 変更 | 24 | | • Figure 17: powerSUITE Page Under Build 1 With Valley Switching 追加 | 24 | | • Figure 20: powerSUITE Page Under Build 2 With Valley Switching 変更 | | | • Figure 25: powerSUITE Page to Select and Open SFRA 追加 | 30 | | • Figure 28: powerSUITE Page Under Build 3 With Valley Switching 追加 | | ## 重要なお知らせと免責事項 TI は、技術データと信頼性データ (データシートを含みます)、設計リソース (リファレンス・デザインを含みます)、アプリケーションや設計に関する各種アドバイス、Web ツール、安全性情報、その他のリソースを、欠陥が存在する可能性のある「現状のまま」提供しており、商品性および特定目的に対する適合性の黙示保証、第三者の知的財産権の非侵害保証を含むいかなる保証も、明示的または黙示的にかかわらず拒否します。 これらのリソースは、TI製品を使用する設計の経験を積んだ開発者への提供を意図したものです。(1) お客様のアプリケーションに適した TI製品の選定、(2) お客様のアプリケーションの設計、検証、試験、(3) お客様のアプリケーションに該当する各種規格や、その他のあらゆる安全性、セキュリティ、規制、または他の要件への確実な適合に関する責任を、お客様のみが単独で負うものとします。 上記の各種リソースは、予告なく変更される可能性があります。これらのリソースは、リソースで説明されている TI 製品を使用するアプリケーションの開発の目的でのみ、TI はその使用をお客様に許諾します。これらのリソースに関して、他の目的で複製することや掲載することは禁止されています。TI や第三者の知的財産権のライセンスが付与されている訳ではありません。お客様は、これらのリソースを自身で使用した結果発生するあらゆる申し立て、損害、費用、損失、責任について、TI およびその代理人を完全に補償するものとし、TI は一切の責任を拒否します。 TI の製品は、TI の販売条件、または ti.com やかかる TI 製品の関連資料などのいずれかを通じて提供する適用可能な条項の下で提供されています。TI がこれらのリソースを提供することは、適用される TI の保証または他の保証の放棄の拡大や変更を意味するものではありません。 お客様がいかなる追加条項または代替条項を提案した場合でも、TI はそれらに異議を唱え、拒否します。 郵送先住所:Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2022. Texas Instruments Incorporated