## Functional Safety Information

# TPS4800-Q1 Functional Safety FIT Rate, FMD and Pin FMA



## **Table of Contents**

| 1 Overview                                      | 2 |
|-------------------------------------------------|---|
| 2 Functional Safety Failure In Time (FIT) Rates |   |
| 3 Failure Mode Distribution (FMD)               |   |
| 4 Pin Failure Mode Analysis (Pin FMA)           |   |

## **Trademarks**

All trademarks are the property of their respective owners.

STRUMENTS Overview www.ti.com

#### 1 Overview

This document contains information for TPS4800-Q1 (VSSOP package) to aid in a functional safety system design. Information provided are:

- Functional Safety Failure In Time (FIT) rates of the semiconductor component estimated by the application of industry reliability standards
- Component failure modes and their distribution (FMD) based on the primary function of the device
- Pin failure mode analysis (Pin FMA)

Figure 1-1 shows the device functional block diagram for reference.



Figure 1-1. Functional Block Diagram

TPS4800-Q1 was developed using a quality-managed development process, but was not developed in accordance with the IEC 61508 or ISO 26262 standards.

ADVANCE INFOMRATION for preproduction products; subject to change without notice.



## 2 Functional Safety Failure In Time (FIT) Rates

This section provides Functional Safety Failure In Time (FIT) rates for TPS4800-Q1 based on two different industry-wide used reliability standards:

- Table 2-1 provides FIT rates based on IEC TR 62380 / ISO 26262 part 11
- Table 2-2 provides FIT rates based on the Siemens Norm SN 29500-2

Table 2-1. Component Failure Rates per IEC TR 62380 / ISO 26262 Part 11

| FIT IEC TR 62380 / ISO 26262 | FIT (Failures Per 10 <sup>9</sup> Hours) |
|------------------------------|------------------------------------------|
| Total Component FIT Rate     | 9                                        |
| Die FIT Rate                 | 3                                        |
| Package FIT Rate             | 6                                        |

The failure rate and mission profile information in Table 2-1 comes from the Reliability data handbook IEC TR 62380 / ISO 26262 part 11:

Mission Profile: Motor Control from Table 11

Power dissipation: 0.6 mW

Climate type: World-wide Table 8 IEC TR 62380
Package factor (lambda 3): Table 17b IEC TR 62380

Substrate Material: FR4EOS FIT rate assumed: 0 FIT

Table 2-2. Component Failure Rates per Siemens Norm SN 29500-2

| Table | Category                                  | Reference FIT Rate | Reference Virtual T <sub>J</sub> |
|-------|-------------------------------------------|--------------------|----------------------------------|
| 5     | CMOS, BICMOS<br>Digital, analog, or mixed | 25 FIT             | 55°C                             |

The reference FIT rate and reference virtual  $T_J$  (junction temperature) in Table 2-2 come from the Siemens Norm SN 29500-2 tables 1 through 5. Failure rates under operating conditions are calculated from the reference failure rate and virtual junction temperature using conversion information in SN 29500-2 section 4.



## 3 Failure Mode Distribution (FMD)

The failure mode distribution estimation for TPS4800-Q1 in Table 3-1 comes from the combination of common failure modes listed in standards such as IEC 61508 and ISO 26262, the ratio of sub-circuit function size and complexity and from best engineering judgment.

The failure modes listed in this section reflect random failure events and do not include failures due to misuse or overstress.

Table 3-1. Die Failure Modes and Distribution

| Die Failure Modes                                              | Failure Mode Distribution (%) |
|----------------------------------------------------------------|-------------------------------|
| Gate output stuck high                                         | 10%                           |
| Gate output stuck low                                          | 45%                           |
| Gate output functional, not in specification voltage or timing | 34%                           |
| Short circuit protection fails to trip or false trip           | 5%                            |
| UVLO fails to trip or false trip                               | 1%                            |
| Pin to Pin short any two pins                                  | 5%                            |



## 4 Pin Failure Mode Analysis (Pin FMA)

This section provides a Failure Mode Analysis (FMA) for the pins of the TPS4800-Q1. The failure modes covered in this document include the typical pin-by-pin failure scenarios:

- Pin short-circuited to Ground (see Table 4-2)
- Pin open-circuited (see Table 4-3)
- Pin short-circuited to an adjacent pin (see Table 4-4)
- Pin short-circuited to supply (see Table 4-5)

Table 4-2 through Table 4-5 also indicate how these pin conditions can affect the device as per the failure effects classification in Table 4-1.

**Table 4-1. TI Classification of Failure Effects** 

| Class | Failure Effects                                             |
|-------|-------------------------------------------------------------|
| Α     | Potential device damage that affects functionality          |
| В     | No device damage, but loss of functionality                 |
| С     | No device damage, but performance degradation               |
| D     | No device damage, no impact to functionality or performance |

Figure 4-1 shows the TPS4800-Q1 pin diagram. For a detailed description of the device pins please refer to the *Pin Configuration and Functions* section in the TPS4800-Q1 data sheet.



Figure 4-1. Pin Diagram

Following are the assumptions of use and the device configuration assumed for the pin FMA in this section:

• Follow data sheet recommendation for operating conditions, external component selection and PCB layout



## Table 4-2. Pin FMA for Device Pins Short-Circuited to Ground

| Pin Name Pin No. |    | me Pin No. Description of Potential Failure Effect(s)                                                                                                           |   |
|------------------|----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------|---|
| EN/UVLO          | 1  | Normal operation. The device is disabled.                                                                                                                       | В |
| OV               | 2  | Normal operation. Overvoltage functionality is disabled.                                                                                                        | В |
| INP              | 3  | Normal operation. The PD output is low and the external FET is off.                                                                                             | В |
| FLT_GD           | 4  | Charge pump UVLO fault diagnostic cannot be reported.                                                                                                           | В |
| FLT              | 5  | Overcurrent, UVLO fault diagnostic cannot be reported.                                                                                                          | В |
| GND              | 6  | Normal operation                                                                                                                                                | D |
| CS_SEL           | 7  | Normal operation with current sensing configured for high side sensing.                                                                                         | В |
| ISCP             | 8  | SCP threshold sets to minimum threshold.                                                                                                                        | В |
| TMR              | 9  | Overcurrent does not get detected hence overcurrent protection is disabled.                                                                                     | В |
| SCP_TEST         | 10 | Normal operation.                                                                                                                                               | В |
| N.C              | 11 | No effect. Normal operation.                                                                                                                                    | D |
| BST              | 12 | Gate Driver supply does not come up. FETs remain OFF.                                                                                                           | В |
| SRC              | 13 | Short to GND protection kicks in.                                                                                                                               | В |
| PD               | 14 | With PD grounded, if the pin voltage between SRC and PD exceeds the pin data sheet range, it can cause device damage due to voltage breakdown on ESD circuit.   | Α |
| PU               | 15 | Gate Driver supply gets short circuited. FETs remain OFF.                                                                                                       | В |
| CS-              | 17 | Short to GND protection kicks in.                                                                                                                               | В |
| CS+              | 18 | With CS+ grounded, if the pin voltage between CS+ and CS- exceeds the pin data sheet range, it can cause device damage due to voltage breakdown on ESD circuit. | Α |
| N.C              | 19 | Normal operation.                                                                                                                                               | D |
| VS               | 20 | Device supply grounded. Device does not power up.                                                                                                               | В |

## Table 4-3. Pin FMA for Device Pins Open-Circuited

| Pin Name | Pin No. | Description of Potential Failure Effect(s)                                                                                                                  | Failure<br>Effect<br>Class |
|----------|---------|-------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------|
| EN/UVLO  | 1       | Internal pulldown brings EN/UVLO to low disabling the device.                                                                                               | В                          |
| OV       | 2       | Internal pulldown brings OV to low. Overvoltage functionality is disabled.                                                                                  | В                          |
| INP      | 3       | Internal pulldown brings INP to low, pulling PD output low.                                                                                                 | В                          |
| FLT_GD   | 4       | Charge pump UVLO fault diagnostic cannot be reported.                                                                                                       | В                          |
| FLT      | 5       | Overcurrent, UVLO fault diagnostic cannot be reported.                                                                                                      | В                          |
| GND      | 6       | Device does not power up and is disabled.                                                                                                                   | В                          |
| CS_SEL   | 7       | Internal pulldown brings CS_SEL to low, resulting in normal operation with current sensing configured for high side sensing.                                | В                          |
| ISCP     | 8       | SCP threshold sets to maximum threshold.                                                                                                                    | В                          |
| TMR      | 9       | Overcurrent response time and auto-retry duration gets reduced to device minimum setting.                                                                   | С                          |
| SCP_TEST | 10      | Internal pulldown brings CS_SEL to low, resulting in normal operation.                                                                                      | В                          |
| N.C      | 11      | No effect. Normal operation.                                                                                                                                | D                          |
| BST      | 12      | External FET can get turned ON and OFF repetitively due to no capacitor connection at BST pin.                                                              | В                          |
| SRC      | 13      | The external FET does not turned OFF as the FET source got disconnected from the internal pulldown driver.                                                  | В                          |
| PD       | 14      | The external FET does not turn OFF as the FET GATE disconnects from the internal pulldown driver.                                                           | В                          |
| PU       | 15      | The external FET does not turn OFF as the FET GATE disconnects from the internal pulldown driver.                                                           | В                          |
| CS-      | 17      | CS- gets internally clamped to CS+ minus 2 diode drops. If ISCP feature is used, then the external FET may not turn ON due to false over current detection. | В                          |
| CS+      | 18      | ISCP feature will not work.                                                                                                                                 | В                          |



Table 4-3. Pin FMA for Device Pins Open-Circuited (continued)

| Pin Name | Pin No. | Description of Potential Failure Effect(s)      | Failure<br>Effect<br>Class |
|----------|---------|-------------------------------------------------|----------------------------|
| N.C      | 19      | Normal operation.                               | D                          |
| VS       | 20      | Device does not get powered up and is disabled. | В                          |

Table 4-4. Pin FMA for Device Pins Short-Circuited to Adjacent Pin

| Pin Name | Pin No. | Shorted to           | Description of Potential Failure Effect(s)                                                                                                                                                                   | Failure<br>Effect<br>Class |
|----------|---------|----------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------|
| EN/UVLO  | 1       | 2 (OV)               | If EN/UVLO is driven high then OV also gets detected high making the device PD pulled low to SRC and external FET gets disabled.                                                                             | В                          |
| OV       | 2       | 3 (INP)              | If INP is driven high then OV also gets detected high making the device PD pulled low to SRC and external FET gets disabled.                                                                                 | В                          |
| INP      | 3       | 4<br>(FLT_GD)        | Charge pump UVLO fault diagnostic cannot be reported.                                                                                                                                                        | В                          |
| FLT_GD   | 4       | 5 (FLT)              | Overcurrent, UVLO, Charge pump UVLO fault diagnostic cannot be reported.                                                                                                                                     | В                          |
| FLT      | 5       | 6 (GND)              | Overcurrent, UVLO fault diagnostic cannot be reported.                                                                                                                                                       | В                          |
| GND      | 6       | 7<br>(CS_SEL)        | Normal operation. Device gets configured for high side sensing.                                                                                                                                              | В                          |
| CS_SEL   | 7       | 8 (ISCP)             | With CS_SEL grounded then SCP threshold sets to minimum threshold. With CS_SEL pulled high then SCP threshold sets to maximum threshold.                                                                     | С                          |
| ISCP     | 8       | 9 (TMR)              | TMR and ISCP thresholds get affected. External FET shuts off at a different threshold than set by ISCP. During an overcurrent fault the device is in Latch-off mode if ISCP has a < 100 k $\Omega$ resistor. | С                          |
| TMR      | 9       | 10<br>(SCP_TES<br>T) | SCP_TEST feature gets disabled.                                                                                                                                                                              | В                          |
| N.C      | 11      | 12 (BST)             | No effect. Normal operation.                                                                                                                                                                                 | D                          |
| BST      | 12      | 13 (SRC)             | Gate drive supply gets shorted and external FETs do not turn ON.                                                                                                                                             | В                          |
| SRC      | 13      | 14 (PD)              | Shorting of the pulldown switch (between PD and SRC) of the internal gate driver.  External FET remains OFF.                                                                                                 | В                          |
| PD       | 14      | 15 (PU)              | Turn ON and OFF speeds of the external FETs can get impacted.                                                                                                                                                | С                          |
| CS-      | 17      | 18 (CS+)             | Bypasses the external current sense resistor or FET VDS sensing based on application circuit. SCP features get disabled.                                                                                     | В                          |
| CS+      | 18      | 19 (N.C)             | Normal operation.                                                                                                                                                                                            | D                          |
| N.C      | 19      | 20 (VS)              | Normal operation.                                                                                                                                                                                            | D                          |



Table 4-5. Pin FMA for Device Pins Short-Circuited to supply

| Pin Name Pin No. |    | Name Pin No. Description of Potential Failure Effect(s)                                                                   |   |  |
|------------------|----|---------------------------------------------------------------------------------------------------------------------------|---|--|
| EN/UVLO          | 1  | EN/UVLO pin is supply rated. Device remains enabled.                                                                      | В |  |
| OV               | 2  | OV pin is supply rated. PD remains pulled low to SRC due to overvoltage fault.                                            | В |  |
| INP              | 3  | INP pin is supply rated and will be treated driven high.                                                                  | В |  |
| FLT_GD           | 4  | If pin voltage exceeds the pin data sheet range, it can cause device damage due to voltage breakdown on ESD circuit.      | А |  |
| FLT              | 5  | If pin voltage exceeds the pin data sheet range, it can cause device damage due to voltage breakdown on ESD circuit.      | Α |  |
| GND              | 6  | Supply power is bypassed and device does not turn on.                                                                     | В |  |
| CS_SEL           | 7  | CS_SEL pin is supply rated. Device gets configured for low side current sensing.                                          | В |  |
| ISCP             | 8  | If pin voltage exceeds the pin data sheet range, it can cause device damage due to voltage breakdown on ESD circuit.      | Α |  |
| TMR              | 9  | If pin voltage exceeds the pin data sheet range, it can cause device damage due to voltage breakdown on ESD circuit.      | Α |  |
| SCP_TEST         | 10 | If pin voltage exceeds the pin data sheet range, it can cause device damage due to voltage breakdown on ESD circuit.      |   |  |
| N.C              | 11 | If pin voltage exceeds the pin data sheet range, it can cause device damage due to voltage breakdown on ESD circuit.      |   |  |
| BST              | 12 | If pin voltage exceeds the pin data sheet range, it can cause device damage due to voltage breakdown on ESD circuit.      | Α |  |
| SRC              | 13 | Output stuck on to supply                                                                                                 | В |  |
| PD               | 14 | If pin voltage exceeds the pin data sheet range, it can cause device damage due to voltage breakdown on ESD circuit.      | Α |  |
| PU               | 15 | If pin voltage exceeds the pin data sheet range, it can cause device damage due to voltage breakdown on ESD circuit.      | Α |  |
| CS-              | 17 | In the application, the external sense resistor or FET VDS sensing gets bypassed. short circuit protection will not work. |   |  |
| CS+              | 18 | No effect. Normal operation.                                                                                              | D |  |
| N.C              | 19 | No effect. Normal operation.                                                                                              | D |  |
| VS               | 20 | No effect. Normal operation.                                                                                              | D |  |

## IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2023, Texas Instruments Incorporated