# Application Note **Powering the i.MX 8M Plus With TPS65219**



Power Management IC (PMIC)

#### ABSTRACT

This application note discusses the TPS65219 Power Management IC (PMIC) full feature-set powering the i.MX 8M Plus processor and principal peripherals. The power delivery network (PDN) described in this document can be used as a guide for integrating the TPS65219 Power Management IC (PMIC) into industrial applications powering the NXP<sup>™</sup> i.MX 8M Processor. Example power maps are provided to assist the design process. For any questions or technical support, use the Power Management E2E design support forum.

## **Table of Contents**

| 1 Introduction                            | 2  |
|-------------------------------------------|----|
| 2 Power Delivery Networks (PDNs)          |    |
| 2.1 TPS652190C Power Rails Configuration  |    |
| 2.2 LP87334F Power Rails Configuration    | 3  |
| 2.3 Powering i.MX 8M Plus and DDR4        | 4  |
| 2.4 Powering i.MX 8M Plus and LDDR4       | 5  |
| 2.5 PMICs Digital Configuration           | 6  |
| 2.6 Power-Up Sequence                     |    |
| 2.7 Power-Down Sequence                   | 8  |
| 3 Supporting i.MX 8M Plus Low Power Modes | 9  |
| 4 PMIC Schematic Example                  | 12 |
| 5 TPS6521905 User-Programmable Version    |    |
| 6 Summary                                 | 14 |
| 7 References                              | 14 |

#### Trademarks

NXP<sup>™</sup> is a trademark of NXP B.V. ARM<sup>®</sup> is a registered trademark of Arm Limited. All trademarks are the property of their respective owners.

1



# **1** Introduction

This application note provides a reference power design for the i.MX 8M Plus processor, as well as memory and external peripherals in the system. Powering this type of processor demands requirements such as sufficient current headroom, tight transient requirements, and a number of rails that can be fully controlled for power up and power down sequencing. The TPS65219 is a cost and space optimized design developed by Texas Instruments. This Power Management IC (PMIC) has flexible analog and digital resources that can be configured to supply a variety of processors and SoCs with different power requirements. Factory programmed orderable part numbers (OPNs) come with default non-Volatile Memory (NVM) settings to support specific use cases. Alternatively, the TPS65219 PMIC has a user programmable version that comes with all rails disabled by default and allows customers to program a custom NVM settings for specific output voltages, sequence, etc. When needed, the TPS65219 PMIC can be combined with other PMIC for a multi PMIC design or with external discrete ICs. The TPS65219 GPIOs can be configured to control the enable/disable of external ICs that are part of the power design.

The i.MX 8M Plus<sup>™</sup> processor requires a power design that can supply the following main domains: VDD\_ARM (for Quad-A53), VDD\_SOC (for SoC logic, DRAM controller, GPU, and VPU controllers), NVCC\_3V3 (for 3.3V IO), NVCC\_1V8 (for 1.8 V IO), NVCC\_DRAM (DRAM IO), VDDA (1.8 V analog) and NVCC\_SNVS (1.8 V for SNVS/RTC IO). Depending on the application requirements, there might be additional supplies needed, for example NVCC\_SD2 (supply for SDHC2 interface). This application note describes a multi-PMIC design using TPS65219+LP8733 PMICs to power i.MX 8M Plus and DDR4. For LPDDR4, TPS65219 is combined with a discrete Buck.

#### Note

The end user is responsible for validating the NVM settings for proper system use including any safety impact. This document does not provide information about the electrical characteristics, or the functionality of the device. For this information and the full register map, refer to the corresponding device data sheet. In the event of any inconsistency between any user's guide, application note, or other referenced material, the data sheet specification is the definitive source.

# 2 Power Delivery Networks (PDNs)

This section details how the TPS652190C and LP87334F power resources are connected to the processor voltage domains and peripherals. All the i.MX 8M Plus power domains except VDD\_SOC are supplied by the primary PMIC (TPS65219). The secondary PMIC (LP8733) can be replaced with an external 0.85V Buck regulator if preferred. Some of the external peripherals like uSD card and Ethernet PHY are optional and might not be needed for the end product. These peripherals are included in the PDN as an example. The reference PDN has a 3.3 V input supply and uses an external 3.3 V power-switch to connects the 3.3 V pre-regulator to the processor 3.3 V IO voltage domain. All the PMIC rails, except the ones configured as load-switch or bypass, can be supplied by either 5 V or 3.3 V.

#### Note

TPS652190C is a factory programmed device and TPS6521905 is the user-programmable version.

## 2.1 TPS652190C Power Rails Configuration

- The three Buck converters (Buck1, Buck2, Buck3) supports dynamic voltage scaling and are used to supply the VDD\_ARM, NVCC\_DRAM and NVCC\_1.8V (1.8V IO) respectively. Buck2 is configured as 1.2V when using DDR4 and 1.1V when using LPDDR4.
- LDO1 is configured as bypass to supply the SD card interface. The output voltage of this LDO is set by the VSEL\_SD digital pin. An external pull-down resistor on VSEL\_SD sets output voltage to 3.3 V initially. After the power-up sequence, the processor can set VSEL\_SD high to select 1.8 V level as needed for high-speed card operation per SD specification. This bypass configuration allows control of the LDO1 voltage from 3.3V to 1.8V without the need to establish I2C communication. The bypass configuration on LDO1 requires connecting the input supply pin (PVIN\_LDO1) to 3.3V.
- LDO2 is configured as load-switch and used to supply the uSD card socket. Since this rail is configured as a switch, it requires 3.3 V input supply to output 3.3 V.



- LDO3 is configured as a standard LDO with 1.8 V output voltage and it is used to supply NVCC\_SNVS for applications that do not use the SNVS low power mode. This rail is enabled first in the power-up sequence.
- LDO4 is a low noise LDO used to supply the 1.8 V analog domain.

#### Note

For a detailed description of the default TPS652190C register settings, refer to the Technical Reference Manual SLVUCV3

#### 2.2 LP87334F Power Rails Configuration

- Buck1 and Buck2 are configured in multi-phase to support higher current required for VDD\_SOC. This PMIC rail supplies SoC logic, DRAM controller, GPU, and VPU controllers (VDD\_SOC, VDD\_VPU, VDD\_GPU, VDD\_DRAM).
- LDO1 and LDO2 are used for peripherals. They are configured to output 2.5V and can be used to supply the VPP rail of the DDR4 memory and the 2.5V rail of the Ethernet PHY.

Note

For a detailed description of the default TPS652190C register settings, refer to the Technical Reference Manual SNVU881

| PMIC                                          | Memory<br>Type | Power Delivery Network (PDN) |
|-----------------------------------------------|----------------|------------------------------|
| TPS652190C + LP87334F                         | DDR4           | Section 2.3                  |
| TPS65219 <i>xx</i> + 0.85V discrete<br>Buck   | LPDDR4         | Section 2.4                  |
| TPS65219 <i>05</i> user-<br>programmable PMIC | Any            | Section 5                    |

#### Table 2-1. Power Delivery Networks (PDNs)



## 2.3 Powering i.MX 8M Plus and DDR4

This section shows the TPS652190C and LP87334F powering the i.MX 8M Plus, LPDDR4 and peripherals.





Figure 2-1. TPS652190C Powering i.MX 8M Plus and DDR4

## 2.4 Powering i.MX 8M Plus and LDDR4

This section shows an example of how the TPS6521905 PMIC and 0.85 V discrete power switch can power the i.MX 8M Plus, DDR4 and peripherals. TPS6521905 is a user-programmable PMIC that comes with all the rails disabled by default and can be customized to meet the requirements of different use cases.

**Note** Refer to Section 3 to learn more about how this PDN can be modified to support SNVS low power mode.



Figure 2-2. Powering i.MX 8M Plus and LPDDR4

5



# 2.5 PMICs Digital Configuration

This section describes the configuration of the TPS652190C and LP87334F digital pins.

|                         | Pin Name     | Function                              | Polarity/Operation                                                                          |
|-------------------------|--------------|---------------------------------------|---------------------------------------------------------------------------------------------|
| Inputs                  | VSEL_SD      | Sets LDO1 output voltage              | Low: LDO1 = 3.3V (requires<br>PVIN_LDO1=3.3V)<br>High: LDO1 = 1.8V                          |
|                         | MODE/STBY    | Selects switching mode                | Low: Bucks operate in auto-PFM<br>High: Bucks operate in forced-PWM                         |
|                         | MODE/RESET   | COLD reset                            | High: normal operation<br>Falling edge: COLD reset                                          |
|                         | EN/PB/VSENSE | PMIC enable                           | Low: PMIC OFF (Initilize State)<br>High: PMIC ON                                            |
| Outputs<br>(open-drain) | nRSTOUT      | Reset output<br>(open-drain)          | Goes high at the end of the PMIC power-up sequence. Can be used to drive POR_B              |
|                         | nINT         | Reset output                          | High: normal operation<br>Low: interrupt fault detected                                     |
|                         | GPIO         | Enables secondary PMIC<br>(LP87334F)  | Enabled by default, part of the PMIC sequence. Refer to power-up/power-down timing diagram. |
|                         | GPO1         | General purpose output                | Enabled by default, part of the PMIC sequence. Refer to power-up/power-down timing diagram. |
|                         | GPO2         | Enables external 3.3V power<br>switch | Enabled by default, part of the PMIC sequence. Refer to power-up/power-down timing diagram. |
| I2C                     | SCL          | I2C clock                             | NA                                                                                          |
|                         | SDA          | I2C data                              | NA                                                                                          |

# Table 2-2. TPS652190C Digital Pins

## Table 2-3. LP87334F Digital Pins

|                         | Pin Name   | Function                       | Polarity/Operation                                                                                 |
|-------------------------|------------|--------------------------------|----------------------------------------------------------------------------------------------------|
| Inputs                  | EN         | PMIC enable pin                | Low: PMIC OFF<br>High: PMIC ON                                                                     |
| Outputs<br>(open-drain) | PGOOD      | configured in continuous mode  | see section "7.3.8.1.2 PGOOD<br>Pin Continuous Mode" in LP8733<br>data sheet                       |
|                         | GPO        | general-purpose digital output | Enabled by default, part of the<br>PMIC sequence. Refer to power-<br>up/power-down timing diagram. |
|                         | nINT       | interrupt output               | High: normal operation<br>Low: interrupt fault detected                                            |
|                         | CLKIN/GPO2 | general-purpose digital output | Enabled by default, part of the<br>PMIC sequence. Refer to power-<br>up/power-down timing diagram. |
| I2C                     | SCL        | I2C clock                      | NA                                                                                                 |
|                         | SDA        | I2C data                       | NA                                                                                                 |



## 2.6 Power-Up Sequence

This section shows the power-up sequence. The primary TPS65219 PMIC uses the GPIOs to enable the secondary PMIC and external discrete components.





7



## 2.7 Power-Down Sequence

This section shows the power-down sequence which can be triggered by software (I2C\_OFF\_REQ) or hardware (by pulling the EN pin low).





# 3 Supporting i.MX 8M Plus Low Power Modes

i.MX 8M Plus supports multiple Low Power Modes but not all them affects the PMIC power supplies. This means, some of the low power mode s requires all the PMIC rails to either stay ON or OFF. For example, in RUN Mode and IDLE, all the PMIC rails can stay ON. In OFF Mode, all PMIC rails are turned OFF.

However the SUSPEND and SNVS Modes require specific rails to stay ON while keeping the remaining PMIC rails OFF. These low power modes are optional and not used in some applications. Here are some guidelines to support the low power modes when needed:

#### **Suspend Mode**

 In this mode, all the clocks are off and unnecessary power supplies are off. Buck1 which supplies the VDD\_ARM can be turned OFF by software (I2C write to register field BUCK1\_EN) or by hardware (only supported when the PMIC MODE/STBY pin is configured as STBY and the Standby state is configured to turn off Buck1).

#### **SNVS Mode**

This mode is also called the RTC mode and only the SNVS domain remains on to keep RTC and SNVS operating.

- Option 1: re-configuring the MODE/STBY pin from MODE only to MODE&STBY and configuring the Standby state to keep LDO3 ON and the remaining rails OFF. This allows to use the MODE/STBY pin to turn-OFF all PMIC rails except LDO3 to support SNVS Mode. In this scenario, the SNVS mode can be triggered from Active state (after the PMIC finishes the default power-up sequence).
- Option 2: Using an external always ON LDO with power-good that can supply the NVCC\_SNVS domain and enable the TPS65219 PMIC. In this use case, LDO3 becomes a free 300mA power resource.





Figure 3-1. Powering i.MX 8M Plus and DDR4 - Supports SNVS Low Power Mode





Figure 3-2. Powering i.MX 8M Plus and LDDR4 - Supports SNVS Low Power Mode



# **4 PMIC Schematic Example**

Figure 4-1 shows an example schematic for the minimum required components of the two PMIC solution. This schematic does not include the external discrete that supplies the 3.3V IO. The second PMIC (LP8733) is optional and can be replaced with a discrete Buck when using LPDDR4.

The required output capacitance of the Buck converters in the TPS65219 PMIC is defined based on the configured switching mode and bandwidth. The TPS65219**0C** NVM is configured for quasi-fixed frequency and high bandwidth which requires a minimum of 30uF local output capacitance. 47uF output capacitance per Buck is typically used. Table 4-1 shows the minimum local capacitance and maximum total capacitance for each configuration setting.

**Note** The POR\_B pin of the i.MX 8M Plus can be driven with an AND gate of the TPS65219\_nRSTOUT and the LP8733\_PGOOD.





## Figure 4-1. Example PMIC Schematic

#### Table 4-1. TPS65219 Buck output capacitance

| Switching Mode Selection          | Bandwidth Selection                                                | Spec parameter |                               | Capacitance                    |
|-----------------------------------|--------------------------------------------------------------------|----------------|-------------------------------|--------------------------------|
| Register Field:<br>BUCK_FF_ENABLE | Register fields:<br>BUCK1_BW_SEL,<br>BUCK2_BW_SEL,<br>BUCK3_BW_SEL |                | Min<br>(local<br>capacitance) | Max<br>(local + point of load) |
| Quasi-fixed frequency             | Low Bandwidth                                                      | COUT           | 10 uF                         | 75 uF                          |
| (auto-PFM or forced-PWM)          | High Bandwidth                                                     | COUT_HIGH_BW   | 30 uF                         | 220 uF                         |

#### Note

For more information about the external component requirements refer to the device data sheet.



## 5 TPS6521905 User-Programmable Version

Figure 5-1 shows the supply options that are available. If none of the available pre-configured orderable part numbers (OPNs) meet the application requirements or minor changes to the default register settings are needed, a custom NVM is required. For high volume opportunities, TI creates a new orderable part number with custom NVM settings. For low volume opportunities, TI's customers can use the resources listed in Table 5-1 to program the PMIC NVM memory in a production line or through third party programming service. To assist with the PMIC programming, TI facilitates a configuration file with the custom NVM settings that can easily be loaded into the PMIC NVM.



#### Figure 5-1. Supply Options

| Resource                       | Link                                                                                             |  |
|--------------------------------|--------------------------------------------------------------------------------------------------|--|
| Programming Guide              | TPS65219 Non-Volatile Memory (NVM) Programming Guide                                             |  |
| Graphical User Interface (GUI) | TPS65219 graphical user interface                                                                |  |
| Socketed EVM                   | TPS65219 non-volatile memory (NVM) programming board                                             |  |
| TPS6521905 product page        | User-programmable power management IC (PMIC) with three step-down DC/DC converters and four LDOs |  |

#### Table 5-1. TPS6521905 Programming Resources



# 6 Summary

This application note described an example of how the TPS65219 PMIC resources can be configured to meet the power/sequence requirements of the iMX 8M Plus processor and principal peripherals. For any PMIC questions or technical support, use the Power Management E2E design support forum.

## 7 References

- Texas Instruments, TPS65219 Integrated Power Management IC for ARM<sup>®</sup> Cortex—A53 Processors and FPGAs
- NXP Semiconductors, *i.MX 8M Plus Applications Processor Data Sheet for Industrial Products*

## IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2023, Texas Instruments Incorporated