

## LM71/LM71-Q1 Errata

Kelvin Le

#### ABSTRACT

#### Problem: When the time interval between two consecutive temperature reads is less than the maximum specified conversion time of 270 ms there is a possibility to read an erronenous temperature value. The source of the problem is due to the fact that the external chip select (CS) signal is not synchronized by the LM71 internal clock. This leaves a possibility of the LM71 state machine incorrectly sample the CS signal, resulting in an erronenous temperature value being updated.

# **Workaround:** Following a power on reset, the user must allow at least 270 ms before making the first read transaction to ensure a first valid temperature read. After the first read, make sure that the time interval between any two consecutive temperature reads is greater than the maximum conversion time of 270 ms.

#### Statistics on LM71 bad readout rate:

| CS Interval | Test Duration | Events | Events Per Hour |
|-------------|---------------|--------|-----------------|
| 17.5 µs     | 5.5 hours     | 119    | 21.64           |
| 25 µs       | 17 hours      | 17     | 1               |
| 32.6 µs     | 22.5 hours    | 4      | 0.18            |
| 500 µs      | 4 days        | 8      | 0.083           |
| 10 ms       | 3 days        | 1      | 0.014           |
| 100 ms      | 7 days        | 0      | 0               |
| 270 ms      | 5 days        | 0      | 0               |

#### Contents

| 1 | LM71 Theory of Operation             | 2 |
|---|--------------------------------------|---|
| 2 | LM71 Conversion Finite State Machine | 3 |
| 3 | Anomalous Operation Description      | 4 |

#### Trademarks

All trademarks are the property of their respective owners.

1



#### LM71 Theory of Operation

www.ti.com

### 1 LM71 Theory of Operation



#### Figure 1. LM71 High-Level Block Diagram

Figure 1 is a top level block diagram of the internal architecture of the LM71 that shows the blocks used during temperature conversion and during SPI transactions on the communication interface. The device uses a diode-based temperature sensor. The voltage created across the diode with a fixed current is a function of temperature. An internal ADC is used to monitor this voltage and determine what the temperature is. Internal ADC conversions are controlled by a conversion state machine. At the end of a conversion, the temperature result register is updated with the conversion result. The value in the temperature result register is what is read by the customer during an SPI read transaction with the device.



www.ti.com

#### 2 LM71 Conversion Finite State Machine



Figure 2. Conversion Finite State Machine

Figure 2 shows the conversion state machine diagram. When the device powers up or comes out of shutdown, the device moves into a "warmup\_state" to wait for the internal analog circuits to turn on. The device then proceeds into a portion of the state machine that loops continuously and triggers the ADC to perform temperature conversions. An internal register shown as "Accumulator" in Figure 1 is initialized with a negative number before the conversion begins during the "Int\_Reset" state. That is followed by a 1 clock cycle wait state. The device then moves into the "Convert" state during which it asserts the convert line that tells the ADC to perform a conversion. Over the duration of the conversion, the ADC will increment the value in the accumulator. When the conversion ends, the device moves into the "Check\_CS" state.



www.ti.com

Anomalous Operation Description

#### 3 Anomalous Operation Description



#### Figure 3. Oscilloscope Capture of Erroneous Result Update

Figure 3 is an oscilloscope screen capture that shows what happens on the internal nodes when the device enters this invalid state. Notice that the device is read at a very fast rate (once every 17 µs). The yellow line is the CS line during the reads. The first pink line is an indicator that the device is in the "Update\_Temp" state. The second pink line is an indicator that the device is in the "Convert" state. The blue line is an indicator that the device is in the "Convert" state. The blue line is an indicator that the device is in the "Check\_CS" state. The green line is a software trigger that is created by a microcontroller in the debug setup. The software trigger is used to tell the oscilloscope to perform the screen capture. The low pulse on the green line is generated whenever the comparison of two consecutive reads exceeds a pre-determined threshold (set to 20C in this scope capture).

As described before, the device moves into the "Check\_CS" state at the end of a conversion where it monitors the polarity of the signal on the CS pin. While the device is in the "Check\_CS" state and CS is low, the device waits until CS goes high. However, CS is generated external to the device, which makes it asynchronous to the internal conversion state machine. As a consequence, there is a very low probability that CS transitions can put the device into an invalid state for a short duration where the conversion state machine operates in two states at the same time. This is shown in the screenshot capture in Figure 3.

From the left of the capture, you can see that the device is performing a conversion as the "Convert" line is high at **timestamp 1**. At **timestamp 2**, when the conversion ends and the "Convert" line goes low, the "Check\_CS" line goes high to indicate that the device entered the "Check\_CS" state as expected. The device stays in this state as it monitors the CS line and detects the low CS line at **timestamp 3**. The problem starts at **timestamp 4**. The part of the state machine that is looking for the CS line to go high samples the CS line as high and enables the "Update\_Temp" state. This is indicated by the Update\_Temp line going high.



www.ti.com

During normal operation, the part of the state machine that disables the "Check\_CS" state would also sample the CS line going high and then disable the Check\_CS state at this time. However, the screen capture shows this did not happen, indicating that this part of the FSM missed the CS high sample, sampled the CS as low, and decided to keep the device in the "Check\_CS" state. This means that the device is in both the "Update\_Temp" state and the "Check\_CS" state at the same time, which is an invalid condition.

In the next clock cycle at **timestamp 5**, the device gets out of the Update\_temp state after transferring the conversion result in the "Accumulator" to the "Temperature Result" register. The part of the logic that is looking to disable the "Check\_CS" state, however, keeps the state enabled because the CS line is low. At **timestamp 6**, this logic samples the CS line as high and then disables the "Check\_CS" state. At the same time, the logic also puts the state machine in the "Update\_Temp" state for a second time as indicated by the "Update\_Temp" line pulsing high a second time. In the meantime, the part of the state machine that moved ahead from the previous update pulse already reset the accumulator and started the next conversion. That part of the state machine is in the "Convert" state as indicated by the convert line being high. The second update pulse then transfers an intermediate value from the accumulator into the result register. The trailing part of the state machine reaches the "Convert State" so the device can return back to and remain in a normal state machine flow.

Now, a simple workaround to this issue is to ensure that the time interval between any two consecutive temperature reads is greater than the maximum specified LM71 conversion time of 270 ms. Following a power on reset, the user must allow at least 270 ms before making the first read transaction to ensure a first valid temperature read.

**NOTE:** A consecutive temperature read interval of 270 ms is more than adequate for many applications as temperature does not change that fast.

#### IMPORTANT NOTICE FOR TI DESIGN INFORMATION AND RESOURCES

Texas Instruments Incorporated ('TI") technical, application or other design advice, services or information, including, but not limited to, reference designs and materials relating to evaluation modules, (collectively, "TI Resources") are intended to assist designers who are developing applications that incorporate TI products; by downloading, accessing or using any particular TI Resource in any way, you (individually or, if you are acting on behalf of a company, your company) agree to use it solely for this purpose and subject to the terms of this Notice.

TI's provision of TI Resources does not expand or otherwise alter TI's applicable published warranties or warranty disclaimers for TI products, and no additional obligations or liabilities arise from TI providing such TI Resources. TI reserves the right to make corrections, enhancements, improvements and other changes to its TI Resources.

You understand and agree that you remain responsible for using your independent analysis, evaluation and judgment in designing your applications and that you have full and exclusive responsibility to assure the safety of your applications and compliance of your applications (and of all TI products used in or for your applications) with all applicable regulations, laws and other applicable requirements. You represent that, with respect to your applications, you have all the necessary expertise to create and implement safeguards that (1) anticipate dangerous consequences of failures, (2) monitor failures and their consequences, and (3) lessen the likelihood of failures that might cause harm and take appropriate actions. You agree that prior to using or distributing any applications. TI has not conducted any testing other than that specifically described in the published documentation for a particular TI Resource.

You are authorized to use, copy and modify any individual TI Resource only in connection with the development of applications that include the TI product(s) identified in such TI Resource. NO OTHER LICENSE, EXPRESS OR IMPLIED, BY ESTOPPEL OR OTHERWISE TO ANY OTHER TI INTELLECTUAL PROPERTY RIGHT, AND NO LICENSE TO ANY TECHNOLOGY OR INTELLECTUAL PROPERTY RIGHT OF TI OR ANY THIRD PARTY IS GRANTED HEREIN, including but not limited to any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information regarding or referencing third-party products or services does not constitute a license to use such products or services, or a warranty or endorsement thereof. Use of TI Resources may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

TI RESOURCES ARE PROVIDED "AS IS" AND WITH ALL FAULTS. TI DISCLAIMS ALL OTHER WARRANTIES OR REPRESENTATIONS, EXPRESS OR IMPLIED, REGARDING TI RESOURCES OR USE THEREOF, INCLUDING BUT NOT LIMITED TO ACCURACY OR COMPLETENESS, TITLE, ANY EPIDEMIC FAILURE WARRANTY AND ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, AND NON-INFRINGEMENT OF ANY THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

TI SHALL NOT BE LIABLE FOR AND SHALL NOT DEFEND OR INDEMNIFY YOU AGAINST ANY CLAIM, INCLUDING BUT NOT LIMITED TO ANY INFRINGEMENT CLAIM THAT RELATES TO OR IS BASED ON ANY COMBINATION OF PRODUCTS EVEN IF DESCRIBED IN TI RESOURCES OR OTHERWISE. IN NO EVENT SHALL TI BE LIABLE FOR ANY ACTUAL, DIRECT, SPECIAL, COLLATERAL, INDIRECT, PUNITIVE, INCIDENTAL, CONSEQUENTIAL OR EXEMPLARY DAMAGES IN CONNECTION WITH OR ARISING OUT OF TI RESOURCES OR USE THEREOF, AND REGARDLESS OF WHETHER TI HAS BEEN ADVISED OF THE POSSIBILITY OF SUCH DAMAGES.

You agree to fully indemnify TI and its representatives against any damages, costs, losses, and/or liabilities arising out of your noncompliance with the terms and provisions of this Notice.

This Notice applies to TI Resources. Additional terms apply to the use and purchase of certain types of materials, TI products and services. These include; without limitation, TI's standard terms for semiconductor products <a href="http://www.ti.com/sc/docs/stdterms.htm">http://www.ti.com/sc/docs/stdterms.htm</a>), evaluation modules, and samples (<a href="http://www.ti.com/sc/docs/stdterms.htm">http://www.ti.com/sc/docs/stdterms.htm</a>), evaluation

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2018, Texas Instruments Incorporated