

# AM570x Thermal Considerations

Ahmad Rashed

## ABSTRACT

This application report discusses thermal performance of the Sitara<sup>™</sup> AM570x series processors. The data presented demonstrates the effects of different thermal management strategies in terms of processor junction temperature and power consumption across MPU loading and ambient temperature.

#### Contents

| 1 | Overview         | 2 |
|---|------------------|---|
| 2 | Important Notes  | 2 |
| 3 | Test Overview    | 2 |
| 4 | Data and Results | 3 |
| 5 | References       | 7 |
|   |                  |   |

#### List of Figures

| 1 | Junction Temperature vs Ambient Temperature | 4 |
|---|---------------------------------------------|---|
| 2 | Power Consumption vs Ambient Temperature    | 5 |
| 3 | Junction Temperature vs Ambient Temperature | 6 |
| 4 | Power Consumption vs Ambient Temperature    | 7 |
|   |                                             |   |

#### List of Tables

| 1 | Supported OPP vs Max Frequency | 3 |
|---|--------------------------------|---|
|---|--------------------------------|---|

## Trademarks

Sitara is a trademark of Texas Instruments. Arm, Cortex are registered trademarks of Arm Limited. Linux is a registered trademark of Linus Torvalds. All other trademarks are the property of their respective owners.



Overview

www.ti.com

## 1 Overview

An internal AM570x board was used in this experiment to gather thermal data with different processor loading and ambient temperature. Ambient temperature was controlled with programmable environmental chamber.

The collected data can be utilized to correlate the thermal performance of the processor and power consumption at a given processor load and junction temperature, based on ambient temperature and thermal management.

Tests were repeated with the following thermal management:

- Bare package (no heatsink)
- Low-cost heatsink

## 2 Important Notes

The environmental chamber used to collect this data circulates air internally to maintain homogeneous internal temperature, and does not accurately simulate the environment on the bench or end product. This is important to consider in passive cooling applications where air circulation can significantly impact PCB, package, and heatsink power dissipation efficiency.

The data presented in this test was gathered with a typical device, representing nominal silicon process and leakage. Thermal performance and power consumption can vary significantly due to process variation. Extra margin must be designed in to account for worst case process variation (leakage).

## 3 Test Overview

The following CPU loading schemes were characterized with the internal AM570x board for this report.

## 3.1 OS Idle

The AM570x processor is idling after booting the out-of-box configuration of Processor SDK Linux<sup>®</sup> v04.02.00. No display was connected to the AM570x board. MPU, GPU, and IVA cores are powered but automatically clock gated while the DSP and IPU cores are both power and clock gated.

## 3.2 Dhrystone

Dhrystone is a single-threaded benchmark, capable of utilizing approximately 100% of one Arm® Cortex®-A15 core. Dhyrstone is included in the TI Processor SDK. Tests were conducted with the A15 running at 1.0 GHz (OPP\_NOM).

## 3.3 Temperature Measurement

Reported temperature data is measured by on-die sensors to the approximate actual junction temperature. Temperature for each use-case is measured after soaking for 5 minutes. Under lab conditions, it was determined a 5 minute period allows the processor to reach stable temperature.

The TI Processor SDK provides Linux drivers for these sensors, and can be queried from the commandline, for example:

```
# cat /sys/class/thermal/thermal_zone0/temp
71800
```

## 3.4 **OPP Definitions**

Operating performance points (OPP) levels define a max frequency per fixed voltage level in each voltage domain. Table 1 lists frequency of each subsystem per OPP for the AM570x processor.

Dynamic Voltage Frequency Scaling (DVFS) refers to a software technique where the system-on-chip (SoC) supplies with AVS support are changed from one OPP level (voltage and frequency pair) to another in order to either adapt to a changing work-load, or in order to avoid device operation outside of desired temperature bounds.



This SoC does not support DVFS on any rails. OPP levels should be set during boot by the initial bootloader. Ensure that the selected OPP level meets the application's needs and all thermal testing is conducted at the desired OPP level.

|                |               | OPP_NOM             | OPP_HIGH            |
|----------------|---------------|---------------------|---------------------|
| Voltage Domain | Clock Domain  | Max Frequency (MHz) | Max Frequency (MHz) |
| VD_CORE        | MPU_CLK       | 1000                | N/A                 |
|                | GPU_CLK       | 425.6               | N/A                 |
|                | CORE_IPUx_CLK | 212.8               | N/A                 |
|                | L3_CLK        | 266                 | N/A                 |
|                | DDR3 / DDR3L  | 667 (DDR3-1333)     | N/A                 |
| VD_DSP         | IVA_GCLK      | 388.3               | 532                 |
|                | DSP_CLK       | 600                 | 750                 |

## Table 1. Supported OPP vs Max Frequency

## 4 Data and Results

This section contains the raw data and graphs of the test experiments described above. All of the data was gathered running the latest Linux Processor SDK. All tests were conducted without an external display installed.

## 4.1 OPP Settings and Linux Thermal Framework

Tests were conducted with Processor SDK 04.02.00, with following default OPP levels:

| Default OPP Levels |     |      |      |  |  |  |
|--------------------|-----|------|------|--|--|--|
| MPU GPU DSP IVA    |     |      |      |  |  |  |
| NOM                | NOM | HIGH | HIGH |  |  |  |

The MPU, GPU, DSP and IVA cores are operating at fixed OPP levels. Only the OPP levels for DSP and IVA cores can be changed and that must be done by editing the U-Boot defconfig file with the desired OPP level and recompiling.

While not applicable to the AM570x, other devices can utilize the CPUFreq driver if they support multiple OPPs for the MPU domain. In that case, a desired max frequency must be set if seeking power consumption at a lower than max frequency.

Additionally, the Linux thermal framework needs to be disabled, otherwise, the max fequency is reduced as the MPU heats up to prevent thermal shutdown. This should only be done for data gathering purposes when the junction temperature exceeds the levels defined in the device tree and is not recommended for a production system.

З



Data and Results

## 4.2 **Power and Thermal Chamber Measurements**

The tables shown in the following sections contain power consumption and junction temperature measured running OS Idle and Dhrystone single-core use cases at different controlled ambient temperatures with and without an attached heatsink. This silicon process type is nominal. Dhrystone tests were repeated with MPU at OPP\_NOM (1.0 GHz).

Junction temperature and power reported in the following sections were sampled at the same time, and are presented in separate tables to aid comprehension.

## 4.3 OS Idle

|                  | Ta (°C) |    |    |    |     |  |
|------------------|---------|----|----|----|-----|--|
| Therm Mgmt       | 25      | 40 | 60 | 80 | 90  |  |
| No Heatsink (°C) | 35      | 51 | 71 | 94 | 107 |  |
| Heatsink (°C)    | 31      | 47 | 66 | 87 | 98  |  |



Figure 1. Junction Temperature vs Ambient Temperature



Data and Results

|                  | Ta (°C) |        |        |        |        |
|------------------|---------|--------|--------|--------|--------|
| Therm Mgmt       | 25      | 40     | 60     | 80     | 90     |
| No Heatsink (mW) | 1338.2  | 1450.9 | 1700.6 | 2245.9 | 2684.1 |
| Heatsink (mW)    | 1255.7  | 1427.4 | 1632.8 | 2004.0 | 2358.2 |



Figure 2. Power Consumption vs Ambient Temperature

# 4.4 Dhrystone

|                  | Ta (°C) |    |    |     |     |  |
|------------------|---------|----|----|-----|-----|--|
| Therm Mgmt       | 25      | 40 | 60 | 80  | 90  |  |
| No Heatsink (°C) | 40      | 56 | 77 | 101 | 114 |  |
| Heatsink (°C)    | 33      | 49 | 69 | 90  | 102 |  |



Figure 3. Junction Temperature vs Ambient Temperature



References

|                  |        |        | Ta (°C) |        |        |
|------------------|--------|--------|---------|--------|--------|
| Therm Mgmt       | 25     | 40     | 60      | 80     | 90     |
| No Heatsink (mW) | 2198.7 | 2335.4 | 2682.8  | 3314.7 | 3893.5 |
| Heatsink (mW)    | 2116.7 | 2281.7 | 2553.4  | 2980.5 | 3412.7 |



Figure 4. Power Consumption vs Ambient Temperature

## 5 References

- To learn more about thermal management, visit http://www.ti.com/thermal
- Thermal Design Guide for DSP and ARM Application Processors
- Thermal models can be found in the Models section of Tools and Software in the product folder: http://www.ti.com/product/AM5708/toolssoftware

#### IMPORTANT NOTICE FOR TI DESIGN INFORMATION AND RESOURCES

Texas Instruments Incorporated ('TI") technical, application or other design advice, services or information, including, but not limited to, reference designs and materials relating to evaluation modules, (collectively, "TI Resources") are intended to assist designers who are developing applications that incorporate TI products; by downloading, accessing or using any particular TI Resource in any way, you (individually or, if you are acting on behalf of a company, your company) agree to use it solely for this purpose and subject to the terms of this Notice.

TI's provision of TI Resources does not expand or otherwise alter TI's applicable published warranties or warranty disclaimers for TI products, and no additional obligations or liabilities arise from TI providing such TI Resources. TI reserves the right to make corrections, enhancements, improvements and other changes to its TI Resources.

You understand and agree that you remain responsible for using your independent analysis, evaluation and judgment in designing your applications and that you have full and exclusive responsibility to assure the safety of your applications and compliance of your applications (and of all TI products used in or for your applications) with all applicable regulations, laws and other applicable requirements. You represent that, with respect to your applications, you have all the necessary expertise to create and implement safeguards that (1) anticipate dangerous consequences of failures, (2) monitor failures and their consequences, and (3) lessen the likelihood of failures that might cause harm and take appropriate actions. You agree that prior to using or distributing any applications. TI has not conducted any testing other than that specifically described in the published documentation for a particular TI Resource.

You are authorized to use, copy and modify any individual TI Resource only in connection with the development of applications that include the TI product(s) identified in such TI Resource. NO OTHER LICENSE, EXPRESS OR IMPLIED, BY ESTOPPEL OR OTHERWISE TO ANY OTHER TI INTELLECTUAL PROPERTY RIGHT, AND NO LICENSE TO ANY TECHNOLOGY OR INTELLECTUAL PROPERTY RIGHT OF TI OR ANY THIRD PARTY IS GRANTED HEREIN, including but not limited to any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information regarding or referencing third-party products or services does not constitute a license to use such products or services, or a warranty or endorsement thereof. Use of TI Resources may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

TI RESOURCES ARE PROVIDED "AS IS" AND WITH ALL FAULTS. TI DISCLAIMS ALL OTHER WARRANTIES OR REPRESENTATIONS, EXPRESS OR IMPLIED, REGARDING TI RESOURCES OR USE THEREOF, INCLUDING BUT NOT LIMITED TO ACCURACY OR COMPLETENESS, TITLE, ANY EPIDEMIC FAILURE WARRANTY AND ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, AND NON-INFRINGEMENT OF ANY THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

TI SHALL NOT BE LIABLE FOR AND SHALL NOT DEFEND OR INDEMNIFY YOU AGAINST ANY CLAIM, INCLUDING BUT NOT LIMITED TO ANY INFRINGEMENT CLAIM THAT RELATES TO OR IS BASED ON ANY COMBINATION OF PRODUCTS EVEN IF DESCRIBED IN TI RESOURCES OR OTHERWISE. IN NO EVENT SHALL TI BE LIABLE FOR ANY ACTUAL, DIRECT, SPECIAL, COLLATERAL, INDIRECT, PUNITIVE, INCIDENTAL, CONSEQUENTIAL OR EXEMPLARY DAMAGES IN CONNECTION WITH OR ARISING OUT OF TI RESOURCES OR USE THEREOF, AND REGARDLESS OF WHETHER TI HAS BEEN ADVISED OF THE POSSIBILITY OF SUCH DAMAGES.

You agree to fully indemnify TI and its representatives against any damages, costs, losses, and/or liabilities arising out of your noncompliance with the terms and provisions of this Notice.

This Notice applies to TI Resources. Additional terms apply to the use and purchase of certain types of materials, TI products and services. These include; without limitation, TI's standard terms for semiconductor products <a href="http://www.ti.com/sc/docs/stdterms.htm">http://www.ti.com/sc/docs/stdterms.htm</a>), evaluation modules, and samples (<a href="http://www.ti.com/sc/docs/stdterms.htm">http://www.ti.com/sc/docs/stdterms.htm</a>), evaluation

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2018, Texas Instruments Incorporated