# Technical Article How LDOs Contribute to Power Efficiency



Antony Pierre Carvajales

Low-dropout regulators (LDOs) are widely recognized for their low noise and high power-supply rejection ratio (PSRR). However, LDOs can also contribute to power efficiency when they are complemented with the right technique. You can design a low-noise and lean power supply by pairing low-quiescent-current LDOs with appropriate power-saving techniques such as dynamic voltage scaling (DVS) or power cycling. In this blog post, I'll present some common power-savings techniques.

#### **DVS Methods**

Mixed-signal processors such as microcontrollers (MCUs), MPUs and digital signal processors (DPSs) demand a high power supply during high-frequency processes, yet only require a fraction of that power during lowpower modes or long sleep cycles. You can improve power dissipation by adjusting the voltage-supply levels accordingly to the demand. Let's review a few popular DVS techniques and their respective technical resources.

LDO pair for dual, switchable voltage levels. The Linear Regulator Power Solution Reference Design for Reducing MSP430G2553 Power Dissipation provides test data that highlights the benefits of using two voltage levels to power MCUs like the MSP430G2553 MCU, depending on the frequency of operation. The block diagram in Figure 1 shows two LP5900 low-noise LDOs controlled by a digital signal from a host processor. The digital signal enables one LDO at a time, which means that the 3.3V LDO is enabled when the MCU needs to operate at a higher frequencies (>1MHz); the 1.8V output is enabled and the 3.3V LDO is disabled during low-frequency (<1MHz) operations. The reference design also mentions that if only one EN signal is available, you could implement a "NOT" Boolean logic gate at one of the LDO EN pins, enabling one LDO at a time.



#### Figure 1. Linear Regulator Power Solution Reference Design Block Diagram

The pink trace in Figure 2 shows the smooth transition from a 3.3V voltage supply to a 1.8V voltage supply; the green trace indicates the frequency change due to the MCU input-voltage change. From the test results in the reference design user's guide, the quiescent current savings are 50% from 400 $\mu$ A to 200 $\mu$ A; in a battery-operating device, that represents months of battery-life extension.

1





Figure 2. MSP430 Supply Transition from 1.8V to 3.3V

Variable output-voltage level. The Linear Regulator as a Dynamic Voltage Scaling Power Supply Reference Design demonstrates a DVS technique in which I<sup>2</sup>C commands adjust the output voltage of the LP3878-ADJ adjustable LDO. In this particular application, the output voltage is adjustable from 1.2V to 1.6V, with 4mV steps in-between. Figure 3 shows a simplified block diagram of the design; the TPL0401A I<sup>2</sup>C digital potentiometer changes the feedback resistance at the ADJ pins of the LDO, thus changing the LDO's output voltage. Figure 4 shows the relationship between the digital potentiometer resistance and LDO output voltage.



Figure 3. Linear Regulator as a Dynamic Voltage Scaling Power Supply Reference Design Block Diagram







#### **Ultra-low Sleep-mode Current**

Figure 5 is a block diagram of the Power Cycling Reference Design to Extend Battery Life Using an Ultra-Low IQ LDO and Nano Timer, which extends battery life by power cycling. Power cycling enables and disables the LDO or power stage to achieve great power savings by taking advantage of the low standby quiescent current of the LDO and nanotimer. The system activates periodically to analyze data, transmit data or execute commands. When the microprocessor completes the process, the system deactivates and enters an ultra-low I<sub>Q</sub> sleep cycle.

Figure 6 shows the substantial current differences. Over the lifetime of the battery, this savings could mean months or even years.



Figure 5. Power Cycling Reference Design to Extend Battery Life Using an Ultra-Low IQ LDO and Nano Timer Block Diagram





Figure 6. Comparison between Sleep Mode and Active Mode

LDOs are the number-one pick for low-noise, easy to implement small size power solutions. Thanks to their low quiescent current, they can also positively contribute to power efficiency when utilizing the right technique.

### Additional Resources:

Jump-start your design with these TI Designs reference designs:

- Linear Regulator Power Solution Reference Design for Reducing MSP430G2xx3 Power TI Design.
- Power Cycling Reference Design to Extend Battery Life Using an Ultra-Low IQ LDO and Nano Timer.
- Linear Regulator as a Dynamic Voltage Scaling Power Supply Reference Design.
- Dynamic Voltage Scaling with a Dual LDO.
- Read the part one and two of the "Drive MSP430 low-power even lower" Power House blog series.

## IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2023, Texas Instruments Incorporated