

## Ron Michallick

Can a low-dropout regulator (LDO) make a good load switch? Isn't that like putting a round peg in a square hole? Well, yes, but an LDO can be a good choice if two or three of these conditions apply:

• The input voltage is >15V (this eliminates 80% of load switches).

(2)

- The output current is <1A (R-on is less critical).
- Every penny counts (The LDO may be less expensive than a load switch).

For an LDO to emulate a load switch, it must have a way to force operation in dropout mode. Adjustable LDOs have a feedback pin that enables you to put the device into dropout mode (full-on output). An LDO with field effect transistor pass element has low dropout voltage and low quiescent-current loss when in dropout mode. An LDO with bi-polar pass element that incorporates anti-saturation circuitry also has low dropout voltage and good quiescent-current loss when in dropout mode. There must be a way to turn the output off and on, LDOs with enable or shutdown pins have this feature.

As a bonus, LDOs have standard features only found in the best load switches, including:

- · Current limiting.
- · Rise-time control.
- Over-temperature shutdown.

Connecting the adjust pin to ground will force most adjustable LDOs to pass as much voltage to the output as possible. The voltage loss across the LDO is the same as the dropout-voltage specification in the data sheet. If you like, you can connect the adjust pin to a resistor to ground and a capacitor to  $V_{OUT}$ , which will provide controlled-output slew-rate limiting. Slew rate ultimately sets the output rise time. Even with the feedback shorted to ground, the output rise time is still controlled by the output capacitance and the LDO current limit; however, this current usually varies with temperature and manufacturing processes. See the data sheet for the I-limit's range.

For the aforementioned resistor and capacitor-feedback connection, the output rising slew rate (SR) is expressed as Equation 1:

Vref/(R\*C) (1)

Vref is the LDO adjust-pin voltage and R and C are the feedback components. You can calculate the rise time using Equation 2:

[V<sub>IN</sub>–Vdo]\*R\*C/Vref

Vdo is dropout voltage.

For the grounded feedback connection, use Equation 3 to calculate the output rising slew rate (in V/s):

(4)

[I-limit]/Cout (3)

The rise time is calculable as Equation 4:

[V<sub>IN</sub>–Vdo]\*Cout/[I-limit]

Figure 1 is a 24V load switch example using the inexpensive 100mA adjustable LP2951 LDO, which has a 1.25V feedback pin and an active-low enable pin compatible with most logic. R1 and C1 control the output rise time. I added a diode to the feedback pin to protect it from the capacitor current in cases of a V<sub>OUT</sub> instantaneous short.





Figure 1. LP2951 Load Switch Schematic

I measured the rise time in Figure 2 using 16.2k for R and 100nF for C. The calculated output rising slew rate was  $1.25V/(16,200\Omega*100nF) = 0.77V/ms$ . The measured value was 0.62V/ms.



Figure 2. Output Rise Time Waveform

This slew-rate limiting tactic does have an unwanted side effect. As you can see in Figure 3, the first 870mV of rise time is much faster. This should not matter for most loads, however, especially 24V loads.





Figure 3. Initial Output Step

You could short feedback to ground and remove R1, C1 and D1 to reduce the component count. In this case, the rise time in Figure 4 is faster and is set by the current limit and output capacitance. Load current will steal current from the capacitor and slow the rise time. The rise slew rate (with a 40mA load) of 12.4V/ms suggests a current limit of 164mA (40mA into load and 124mA into the capacitor). Notice that there is still step up at the beginning of the rise.



Figure 4. Output Rise Time Set by Current Limit

Figure 5 is the DC output characteristic for  $V_{OUT}$  vs. load current. The dropout (460mV voltage loss at 100mA) is acceptable for 24V systems. However, the current limit is not very well defined.





Figure 5. Output Voltage vs. Output Current

Figure 6 is the ground current (quiescent current vs. output current). The PNP pass element has anti-saturation to keep the quiescent current in proportion to the load current.



Figure 6. Quiescent Current

Lastly, Figure 7 is the output current vs. time for a shorted output case.

The device switches between current-limit mode and temperature-shutdown mode. Some LDOs can provide a steady lower output current that maintains the device at the shutdown temperature.





Figure 7. Short Circuit Current vs. Time

While load switches are generally best at switching power to loads, there are occasions when an LDO would be a better fit. Thinking outside the box can provide creative solutions.

## IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2023, Texas Instruments Incorporated