#### 1 Startup The photo below shows the output voltage startup waveform after the application of 6V in. The 18V output was loaded to 0A. (5V/DIV, 5mS/DIV) The photo below shows the output voltage startup waveform after the application of 15V in. The 18V output was loaded to 0A. (5V/DIV, 5mS/DIV) The photo below shows the output voltage startup waveform after the application of 6V in. The 18V output was loaded to 15A. (5V/DIV, 5mS/DIV) The photo below shows the output voltage startup waveform after the application of 15V in. The 18V output was loaded to 15A. (5V/DIV, 5mS/DIV) ### 2 Efficiency The converter efficiency is shown below for Vin = 12V and Vout = 18V. The converter efficiency is shown below for Vin = 15V and Vout = 18V. The converter efficiency is shown below for Vin = 6V and Vout = 18V. ### 3 Output Ripple Voltage The 18V output ripple voltage (AC coupled) is shown in the figure below. The image was taken with the output loaded to 15A. The input voltage is set to 6V. (200mV/DIV, 1uS/DIV) The 18V output ripple voltage (AC coupled) is shown in the figure below. The image was taken with the output loaded to 15A. The input voltage is set to 12V. (100mV/DIV, 1uS/DIV) The 18V output ripple voltage (AC coupled) is shown in the figure below. The image was taken with the output loaded to 15A. The input voltage is set to 15V. (100 mV/DIV, 1 uS/DIV) #### 4 Load Transients The photo below shows the 18V output voltage (ac coupled) when the load current is stepped between 10A and 15A. Vin = 12V. (200mV/DIV, 10A/DIV, 1mS/DIV) The photo below shows the 18V output voltage (ac coupled) when the load current is stepped between 5A and 15A. Vin = 12V. (500mV/DIV, 10A/DIV, 1mS/DIV) The photo below shows the 18V output voltage (ac coupled) when the load current is stepped between 0A and 15A. Vin = 12V. (500mV/DIV, 10A/DIV, 1mS/DIV) #### 5 Switch Node Waveforms The photo below shows the FET switching voltages (TP2 top, TP9 bottom) for an input voltage of 6V and a 0A load. (10V/DIV, 1uS/DIV) The photo below shows the FET switching voltages (TP2 top, TP9 bottom) for an input voltage of 15V and a 0A load. (10V/DIV, 1uS/DIV) The photo below shows the FET switching voltages (TP2 top, TP9 bottom) for an input voltage of 6V and a 15A load. (10V/DIV, 1uS/DIV) The photo below shows the FET switching voltages (TP2 top, TP9 bottom) for an input voltage of 15V and a 15A load. (10V/DIV, 1uS/DIV) #### 6 Current Balance Waveforms The photo below shows the measured inductor current in each phase. The input voltage was set to 6V with a 15A load. (5A/DIV, 1uS/DIV) The photo below shows the measured inductor current in each phase. The input voltage was set to 12V with a 15A load. (5A/DIV, 1uS/DIV) The photo below shows the measured inductor current in each phase. The input voltage was set to 12V with a 10A load. (2A/DIV, 1uS/DIV) The photo below shows the measured inductor current in each phase. The input voltage was set to 12V with a 0A load. (2A/DIV, 1uS/DIV) ### 7 Loop Gain The plot below shows the loop gain with the input voltage set to 6V and 12V for an output load of 5A. The plot below shows the loop gain with the input voltage set to 6V and 12V for an output load of 15A. #### 8 Photo The photo below shows the PMP9595 REVB assy. ### 9 Thermal Image A thermal image is shown below operating at 12V input and 18V@15A output (room temp, no airflow). #### IMPORTANT NOTICE AND DISCLAIMER TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS. These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources. TI's products are provided subject to TI's Terms of Sale (https://www.ti.com/legal/termsofsale.html) or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products. Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2021, Texas Instruments Incorporated