TAS3103EVM
Evaluation Module for Digital Audio Processor
With 3D Effects

User’s Guide

October 2002
IMPORTANT NOTICE

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, modifications, enhancements, improvements, and other changes to its products and services at any time and to discontinue any product or service without notice. Customers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All products are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its hardware products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by government requirements, testing of all parameters of each product is not necessarily performed.

TI assumes no liability for applications assistance or customer product design. Customers are responsible for their products and applications using TI components. To minimize the risks associated with customer products and applications, customers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any TI patent right, copyright, mask work right, or other TI intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information published by TI regarding third–party products or services does not constitute a license from TI to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. Reproduction of this information with alteration is an unfair and deceptive business practice. TI is not responsible or liable for such altered documentation.

Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Mailing Address:

Texas Instruments
Post Office Box 655303
Dallas, Texas 75265

Copyright © 2002, Texas Instruments Incorporated
EVM IMPORTANT NOTICE

Texas Instruments (TI) provides the enclosed product(s) under the following conditions:

This evaluation kit being sold by TI is intended for use for ENGINEERING DEVELOPMENT OR EVALUATION PURPOSES ONLY and is not considered by TI to be fit for commercial use. As such, the goods being provided may not be complete in terms of required design-, marketing-, and/or manufacturing-related protective considerations, including product safety measures typically found in the end product incorporating the goods. As a prototype, this product does not fall within the scope of the European Union directive on electromagnetic compatibility and therefore may not meet the technical requirements of the directive.

Should this evaluation kit not meet the specifications indicated in the EVM User’s Guide, the kit may be returned within 30 days from the date of delivery for a full refund. THE FOREGOING WARRANTY IS THE EXCLUSIVE WARRANTY MADE BY SELLER TO BUYER AND IS IN LIEU OF ALL OTHER WARRANTIES, EXPRESSED, IMPLIED, OR STATUTORY, INCLUDING ANY WARRANTY OF MERCHANTABILITY OR FITNESS FOR ANY PARTICULAR PURPOSE.

The user assumes all responsibility and liability for proper and safe handling of the goods. Further, the user indemnifies TI from all claims arising from the handling or use of the goods. Please be aware that the products received may not be regulatory compliant or agency certified (FCC, UL, CE, etc.). Due to the open construction of the product, it is the user’s responsibility to take any and all appropriate precautions with regard to electrostatic discharge.

EXCEPT TO THE EXTENT OF THE INDEMNITY SET FORTH ABOVE, NEITHER PARTY SHALL BE LIABLE TO THE OTHER FOR ANY INDIRECT, SPECIAL, INCIDENTAL, OR CONSEQUENTIAL DAMAGES.

TI currently deals with a variety of customers for products, and therefore our arrangement with the user is not exclusive.

TI assumes no liability for applications assistance, customer product design, software performance, or infringement of patents or services described herein.

Please read the EVM User’s Guide and, specifically, the EVM Warnings and Restrictions notice in the EVM User’s Guide prior to handling the product. This notice contains important safety information about temperatures and voltages. For further safety concerns, please contact the TI application engineer.

Persons handling the product must have electronics training and observe good laboratory practice standards.

No license is granted under any patent right or other intellectual property right of TI covering or relating to any machine, process, or combination in which such TI products or services might be or are used.

Mailing Address:

Texas Instruments
Post Office Box 655303
Dallas, Texas 75265

Copyright © 2002, Texas Instruments Incorporated
EVM WARNINGS AND RESTRICTIONS

It is important to operate this EVM within the specified input and output ranges described in the EVM User’s Guide.

Exceeding the specified input range may cause unexpected operation and/or irreversible damage to the EVM. If there are questions concerning the input range, please contact a TI field representative prior to connecting the input power.

Applying loads outside of the specified output range may result in unintended operation and/or possible permanent damage to the EVM. Please consult the EVM User’s Guide prior to connecting any load to the EVM output. If there is uncertainty as to the load specification, please contact a TI field representative.

During normal operation, some circuit components may have case temperatures greater than 60°C. The EVM is designed to operate properly with certain components above 60°C as long as the input and output ranges are maintained. These components include but are not limited to linear regulators, switching transistors, pass transistors, and current sense resistors. These types of devices can be identified using the EVM schematic located in the EVM User’s Guide. When placing measurement probes near these devices during operation, please be aware that these devices may be very warm to the touch.

Mailing Address:

Texas Instruments
Post Office Box 655303
Dallas, Texas 75265

Copyright © 2002, Texas Instruments Incorporated
Contents

1 Introduction ................................................................. 1-1
  1.1 Input Ports ........................................................... 1-3
  1.2 Output Ports ......................................................... 1-4

2 Board Configuration Options ........................................... 2-1
  2.1 Data Flow Switches .................................................. 2-2
  2.2 MCLK Routing Switches ............................................. 2-4
  2.3 SCLK Routing Switches .............................................. 2-6
  2.4 LRCLK Routing Switches ............................................. 2-8

3 EVM Contents and PCB Connector Layout ........................... 3-1
  3.1 TAS3103 EVM Contents .............................................. 3-2
  3.2 PCB Connector Layout ................................................ 3-2

Figures

1–1 EVM Block Diagram .................................................... 1-2
2–1 Switch Settings .......................................................... 2-1
2–2 Data Path Switches ..................................................... 2-3
2–3 MCLK Switches .......................................................... 2-5
2–4 SCLK Switches ........................................................... 2-7
2–5 LRCLK Switches .......................................................... 2-9

Tables

2–1 Data Input Options ...................................................... 2-2
2–2 TAS3103 SDIN3 Port Selections ...................................... 2-2
The TAS3103 EVM is an evaluation board for the TAS3103 digital audio processor. The EVM contains two TAS3103 devices to provide processing for up to six audio channels. The board is configurable to allow the full functionality of the TAS3103 digital audio processor to be evaluated. The TAS3103 EVM block diagram is shown in Figure 1–1.

<table>
<thead>
<tr>
<th>Topic</th>
<th>Page</th>
</tr>
</thead>
<tbody>
<tr>
<td>1.1 Input Ports</td>
<td>1-3</td>
</tr>
<tr>
<td>1.2 Output Ports</td>
<td>1-4</td>
</tr>
</tbody>
</table>
Figure 1–1. EVM Block Diagram

- **BACH Header (Factory Test Port)** (J1A)
- **I^2^C Input Header** (J1B)
- **I^2^C Output Header** (J2B)
- **Hexagon Header (Factory Test Port)** (J15)

Connectors and Components:
- **PCM1802 Stereo ADC**
  - Line In 1: J5L (RCA), J5R (RCA)
  - Line In 2: J6L (RCA), J6R (RCA)
  - Line In 3: J7L (RCA), J7R (RCA)

- **TAS3103**
  - **ORIN**
  - **SDOUT1**
  - **SDOUT2-Left**, **SDOUT2-Right**, **SDOUT3-Left**, **SDOUT3-Right**

- **PCM1606 6 CH DAC**

- **CS8404 SPDIF Tx**

- **Regulator Bank**
  - 3.3 V
  - 5 V

- **OPTO1**, **OPTO2**
- **DIR1703 SPDIF Rx**
- **SDIN1**, **SDIN2**, **SDIN3**
- **PCM1802 Stereo ADC**
- **I^2^C Port**
- **I^2^C Command Bus**
- **SPDIF In**, **SPDIF Out**
- **GPIO Header**
- **Hexagon Gate Power** 24 V ±5% @ 100 mA Max
- **9 V ±5% @ 650 mA Max**
1.1 Input Ports

- **SPDIF**—Texas Instruments DIR1703 digital audio interface receiver supports sampling rates as high as 96 kHz. Two input connectors are provided, a coax input (RCA jack) and a TOSLINK optical connector.

- Six analog line-in channels—Three Texas Instruments/Burr Brown PCM1802 ADCs (24-bit, 96-kHz stereo) provide the six channels. Each ADC is provided with separate left channel and right channel RCA input jacks.

- **I²S input header**—Provides the means of inputting four serial data sources (SDIN1, SDIN2, SDIN3, and SDIN4) and three clocks (MCLK, SCLK, and LRCLK). These three clocks can also be sourced from the EVM to an input device connected to the I²S input header. One clock option is to output MCLK as a clock source to an input device, with the input device using MCLK to generate SCLK and LRCLK. Another clock option would be to source all three clocks (MCLK, SCLK, and LRCLK) to an input device. A third option would be to receive all three clocks from an input device. The input header is a 16-pin box header.

- **BACH header**—Factory test connector

- **24-V HEXAGON power connector**—Factory test connector
Output Ports

1.2 Output Ports

- **SPDIF**—A Crystal CS8404A 96-kHz digital audio transmitter chip provides the SPDIF output. Two output connectors are provided, an RCA jack and a TOSLINK optical connector.

- A Texas Instruments Burr Brown PCM1606 six analog line-out channel, delta-sigma DAC provides six output channels. Six RCA output jacks are provided, one for each channel.

- **I²S output header**—Provides the means of outputting three serial data sources (SDOUT1, SDOUT2, and SDOUT3) and three clocks (MCLK, SCLK, and LRCLK). The output header is a 16-pin box header.

- **GPIO header**—Provides access to the eight GPIO ports provided by the two TAS3103s. The output header is a 2x8 pin open header.

- **HEXAGON header**—Factory test connector

The board only requires one 9-V ±5%, 650-mA power source. A wall-mount power regulator to power the board is provided with the EVM. The power plug is a 2.1 mm PWR-MINI jack. From this 9-V input power source, the EVM provides power to a paddle board via the provided I²C cable. The paddle board is used as an interface between a PC parallel port and the I²C port on the EVM. The paddle board is provided with the EVM.

All clocks can be supplied by the board, the user can choose to input clocks via the I²S input header, or the SPDIF Rx can supply all clocks.

Internally, all devices are configured to the I²S data format. When using the SPDIF Rx or the ADCs to input data, the I²S output header outputs I²S formatted data. When using the I²S input header to source data to the EVM and using either the SPDIF Tx or the DAC to output data, the data on the I²S output header is I²S formatted data. However, when using the I²S input header to source data to the EVM and the I²S output header to output the data, any of the data formats supported by the TAS34103 can be used.

The board contains a suite of switches that allow a user to place the two TAS3103s in almost all configurations the devices were designed to support. One red LED (LED1) is included to indicate power is applied and two yellow LEDs are provided to indicate the state of two of the general-purpose I/O pins. LED2, when lit, indicates U1–GPIO0 is logic 1. LED3, when lit, indicates U1–GPIO1 is logic 1. In the power-on default state these LEDs are lit.
Switches allow a user to customize the EVM to a particular application. The switches are sectioned into four groups:

- Data Flow Switches
- MCLK Routing Switches
- SCLK Routing Switches
- LRCLK Routing Switches

Figure 2–1 illustrates the schematic nomenclature adopted for all switches; the H and L markings are provided on the PCB.

Figure 2–1. Switch Settings

<table>
<thead>
<tr>
<th>Topic</th>
<th>Page</th>
</tr>
</thead>
<tbody>
<tr>
<td>2.1 Data Flow Switches</td>
<td>2-2</td>
</tr>
<tr>
<td>2.2 MCLK Routing Switches</td>
<td>2-4</td>
</tr>
<tr>
<td>2.3 SCLK Routing Switches</td>
<td>2-6</td>
</tr>
<tr>
<td>2.4 LRCLK Routing Switches</td>
<td>2-8</td>
</tr>
</tbody>
</table>
2.1 Data Flow Switches

Figure 2–2 illustrates the data flow selections available. The data format settings for the ADCs, the DACs, the SPDIF Rx, and the SPDIF Tx are all hard-wired to the I²S format. For this reason, data into and out of the I²S ports must be I²S formatted data if any of these devices are to be used.

Switch S2 selects between I²S input header data and ADC data. The I²S input header routes four serial data streams to the TAS3103s—SDIN1, SDIN2, SDIN3, and SDIN4. The ADCs only supply SDIN1, SDIN2, and SDIN3.

The SDIN2, SDIN3, and SDIN4 selections made by S2 directly route to both TAS3103s. (Note that a source for SDIN4 is only available on the I²S input header). The SDIN1 selection made by S2 also directly routes to TAS3103–U2. But for TAS3103–U1, the SDIN1 selection made by S2 undergoes one more selection process that allows SPDIF Rx data to replace the S2 selection for SDIN1. This selection process is controlled by S4.

Table 2–1 summarizes the input data options.

Table 2–1. Data Input Options

<table>
<thead>
<tr>
<th>Switch Settings</th>
<th>SD3103 Input Data</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td>SDIN1</td>
</tr>
<tr>
<td>S2</td>
<td>S4</td>
</tr>
<tr>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td>1</td>
<td>0</td>
</tr>
<tr>
<td>1</td>
<td>1</td>
</tr>
</tbody>
</table>

TAS3103 output data can also be fed back into input port SDIN3 on both TAS3103s. Switches S12, S13, and S14 provide the selections between S2-selected input data and the feedback data. For the input into SDIN3 on TAS3103–U2, S12 selects between the S2-selected SDIN3 input data and the SDOUT3 output from TAS3103–U1. For the input into SDIN3 on TAS3103–U1, switches S13 and S14 allow the user to select between the S2-selected SDIN3 input data, its own SDOUT3 output, or the SDOUT3 output from TS3103–U2.

Table 2–2 summarizes the data options for the TAS3103 SDIN3 inputs.

Table 2–2. TAS3103 SDIN3 Port Selections

<table>
<thead>
<tr>
<th>Switch Settings</th>
<th>SDIN3 – TAS3103 – U1</th>
<th>SDIN3 – TAS3103 – U2</th>
</tr>
</thead>
<tbody>
<tr>
<td>S12 S13 S14</td>
<td>SDOUT3U1</td>
<td>SDOUT3U1</td>
</tr>
<tr>
<td>0</td>
<td>000</td>
<td>000</td>
</tr>
<tr>
<td>0</td>
<td>001</td>
<td>011</td>
</tr>
<tr>
<td>0</td>
<td>100</td>
<td>011</td>
</tr>
<tr>
<td>0</td>
<td>110</td>
<td>111</td>
</tr>
<tr>
<td>1</td>
<td>000</td>
<td>011</td>
</tr>
<tr>
<td>1</td>
<td>011</td>
<td>101</td>
</tr>
<tr>
<td>1</td>
<td>100</td>
<td>111</td>
</tr>
<tr>
<td>1</td>
<td>110</td>
<td>111</td>
</tr>
<tr>
<td>1</td>
<td>111</td>
<td>111</td>
</tr>
</tbody>
</table>
Figure 2.2: Data Path Switches

- **Line In 1**: PCM1802 ADC
  - SDIN1 ADC
  - SDIN[3:1] ADC
  - SDIN[4:1] P2S
  - MUX
  - SDOUT1

- **Line In 2**: PCM1802 ADC
  - SDIN2 ADC
  - SDIN2 P2S/ADC
  - SDIN3 P2S/ADC
  - SDIN4 P2S/ADC

- **Line In 3**: PCM1802 ADC
  - SDIN3 ADC
  - SDIN4 ADC

- **SPDIF In**: SDIN1 SPDIF
  - SDIN1 P2S/ADC
  - SDIN1 P2S/ADC/SPDIF
  - SDOUT1

- **PCM1606 6 CH DAC**: DATA1
  - SDOUT2
  - SDOUT3
  - SDOUT4

- **CS8404 SPDIF Tx**: SDATA
  - SDOUT1

**Data Flow Switches**

Board Configuration Options
The TAS3103 can format all output channels on one TMD data stream. The output port used by the TAS3103 for this formatting option is SDOUT1. When both TAS3103s are being used and both are formatted to output a single TDM data stream, an option exists where both TDM data streams can be combined into a single TDM output data stream. In the EVM architecture, SDOUT1 of the TAS3103–U1 is chosen to be this data stream. The TDM output from the TAS3103–U2 is merged into this composite TDM data stream by connecting SDOUT1 of TAS3103–U2 to the ORIN input of the TAS3103–U1. Setting S18 to H enables this option. If ORIN of TAS3103–U1 is not used, S18 must be set to L.

For the I²S output header and the PCM1606 DAC, outputs SDOUT1 and SDOUT2 are always sourced by TAS3103–U1, but SDOUT3 can be sourced by either SDOUT2 of the TAS3103–U2 (S6 set to H) or SDOUT3 of TAS3103–U1 (S6 set to L). The SPDIF Tx always outputs SDOUT1 of the TAS3103–U1.

### 2.2 MCLK Routing Switches

Figure 2–3 illustrates the MCLK options provided by the EVM. There are three choices for sourcing MCLK – SPDIF Rx, I²S input header, and TAS3103–U1.

S5 selects between the SPDIF Rx MCLK (S5 = L) and an I²S input port supplied MCLK (S5 = H). For the EVM architecture, if the SPDIF Rx is being used as a source of input data, MCLK, SCLK, and LRCLK from the SPDIF Rx must serve as the system clocks. The SPDIF Rx must always serve as clock master when used. If an MCLK from an input device connected to the I²S input port is being used as the system MCLK, S8 must be set to H to place the driver used in a 3-state condition to output MCLK to an input device connected to the I²S input port.

The S5 switch selection is routed to an AND gate, where it is gated with the S1 switch setting. If TAS3103–U1 is to be supplied an MCLK (TAS3103–U1 is a slave device), S1 must be set to H to allow the selected MCLK to pass through the AND gate to pin MCLKI of TAS3103–U1. Also, in this case, a shunt must be attached to JP11 to disable the XTALI pin.

If TAS3103–U1 is to serve as the source of MCLK, the crystal resource connected to pins XTALI and XTALO must be used to derive MCLK. In the TAS3103, MCLKI and XTALI are OR’ed together and thus it is necessary that MCLKI be driven with a logic 0 signal when not being supplied an external MCLK. In this case, then, S1 must be set to L, and the shunt must be removed from JP11.

MCLKO of TAS3103–U1 is used to source MCLK for all devices on the EVM other than the SPDIF Rx, regardless of whether or not TAS3103–U1 is the source of MCLK. In the TAS3103 power-up default state, MCLKO = (MCLKI OR XTALI). Subsequent I²C commands can be issued to the TAS3103 to set MCLKO to (MCLKI OR XTALI)/2 or (MCLKI OR XTALI)/4. But for the EVM architecture, MCLKO must always be set to (MCLKI OR XTALI) if either the output DAC, the input ADCs, or the SPDIF Tx is being used.
Figure 2-3. MCLK Switches

- SPDIF In
- PCM1802 ADC (Slave Only)
- PCM1802 ADC (Slave Only)
- PCM1802 ADC (Slave Only)
- I²S Input Header (Master/Slave)
- U1 TAS3103
- U2 TAS3103
- PCM1606 6 CH DAC (Slave Only)
- U6 CS8404 SPDIF Tx (Slave Only)
- I²S Output Header (Slave Only)

Switches:
- S1
- S5
- S8
If TAS3103–U1 is the source of MCLK and this clock is being supplied to the I²S input port, S8 must be set to L. The architecture of the TAS3103 allows it to be the source of MCLK and yet be slaved to external SCLK and LRCLK clocks. This means that TAS3103–U1 can supply MCLK to an external device connected to the I²S input port and operate as a slave using SCLK and LRCLK. MCLKO of TAS3103–U1 is also used to source MCLKI for TAS3103–U2. MCLKO of TAS3103–U2 supplies MCLK to the I²S output header and to a divide-by-2 flip-flop whose output provides MCLK to the SPDIF Tx (all devices except the SPDIF Tx use a 256 Fs MCLK; the SPDIF Tx uses a 128 Fs MCLK). For TAS3103–U2, MCLKO must remain in its power-on default state of MCLKO = MCLKI.

On the EVM, the TAS3103’s MCLKO output serves as a buffer for the distribution of MCLK. These additional sources of MCLK allow optimal MCLK distribution topologies to be achieved and clock trace noise management goals to be realized.

The I²S input port can serve as either a master port, a slave port, or a mixed port whereby MCLK is provided to an external device, but SCLK and LRCLK are provided by the external device. The I²S output port, on the other hand, is strictly a slave port that outputs MCLK, SCLK, and LRCLK, along with data, to external devices.

Caution
TAS3103 – U1 can serve as either a master or slave device. TAS3103 – U2 must always be a slave device.

### 2.3 SCLK Routing Switches

Figure 2–4 illustrates the SCLK options provided by the EVM. As is the case for MCLK, there are three choices for sourcing SCLK—SPDIF Rx, I²S input header, and TAS3103–U1. Again, if the SPDIF Rx is used to source SCLK, it must also source MCLK and LRCLK.

S3 selects between the SPDIF Rx SCLK (S3 = H) and an I²S input port SCLK (S3 = L). The output of the S3 selection is directly routed to pin SCLKin of TAS3103–U1. If the I²S input port is used to source SCLK, S9 must be set to H to place in a 3-state condition the driver used to supply SCLK to an input device connected to the I²S input port.

There are two SCLK output pins on each TAS3103. SLCKOUT1 is used to clock serial data into the TAS3103 and SLCKOUT2 is used to clock data out of the TAS3103. Two separate clocks are necessary since the input and output data bit rates can be different. An application using a discrete in/TDM out topology results in a higher frequency output clock than the input clock (SLCKOUT2 > SLCKOUT1). An application using a TDM in/discrete out topology results in a higher frequency input clock than the output clock (SLCKOUT2 < SLCKOUT1). If the TAS3103 is in the slave mode (the power-on default state), SLCKOUT1 and SLCKOUT2 are derived from SCLKIN. If SLCKOUT1 ≠ SLCKOUT2, SCLKIN must be equal to the higher of the two clocks. If the TAS3103 is in the master mode, both SLCKOUT1 and SLCKOUT2 are derived from (MCLKI OR XTALI).
Figure 2-4. SCLK Switches
SCLKOUT1 of TAS3103–U1 serves as the SCLK for the ADCs and SCLKOUT2 of TAS3103–U1 serves as the SCLK for the 6-channel DAC and the SPDIF Tx. Both SCLKOUT clocks are routed to a multiplexer. Switch S11 selects whether SCLKOUT1 of TAS3103–U1 (S11 set to L) or SCLKOUT2 of TAS3103–U1 (S11 set to H) is routed to pin SCLKIN of TAS3103–U2. This multiplexer is necessary as either clock can be the higher frequency clock in certain applications and SCLKIN must be provided the higher of the two clocks.

If TAS3103–U1 is the master and provides SCLK to an external device on the I²S input port, switch S9 must be set to L to enable the gate driving SCLK to the external device. When the TAS3103 is a master, the signal on pin SCLKIN is not used, and thus the state of the signal into the pin is not an issue.

2.4 LRCLK Routing Switches

Figure 2–5 illustrates the LRCLK options provided by the EVM. There are three choices for sourcing LRCLK—SPDIF Rx, I²S input header, and TAS3103–U1. Again, if the SPDIF Rx is used to source LRCLK, it must also source MCLK and SCLK.

S3 selects between the SPDIF Rx LRCLK (S3 = H) and an I²S input port LRCLK (S3 = L). If the I²S input port is used to source LRCLK, S9 must be set to H to place in a 3-state condition the driver used to supply LRCLK to an input device connected to the I²S input port. (Note that S3 and S9 served the same functions for SCLK).

The output of the S3 selection is routed to a buffer whose output is controlled by switch S7. In the TAS3103, LRCLK is a bidirectional pin. When the TAS3103 is serving as clock master, any devices driving this pin must be placed in a 3-state condition. When S7 is set to H, the driver is placed in the 3-state condition.
Figure 2-5. LRCLK Switches

- **SPDIF In**: U1 - TAS3103
- **U1**: ADC (PCM1606)
- **S9**: SPDIF Tx (Slave Only)
- **LRCLKO**: Line In 2 (Slave Only)
- **LRCK**: Line In 3 (Slave Only)
- **S3**: MUX
- **U6**: DIR1703
- **LRCLK SPDIF**: SPDIF Rx (Master Only)
- **LRCK**: SCLKIN (Slave Only)
- **10 MUX**: S3
- **10**: S9
- **1**: S3
- **0**: S9
- **I²S Input Header**: Master/Slave
- **I²S Output Header**: Slave Only
- **SPDIF Rx**: (Slave Only)
- **LRCK**: Line In 1 (Slave Only)
- **LRCK0**: (Slave Only)
- **LRCK**: (Slave Only)
This chapter discusses the EVM contents and PCB connector layout.

<table>
<thead>
<tr>
<th>Topic</th>
<th>Page</th>
</tr>
</thead>
<tbody>
<tr>
<td>3.1 TAS3103 EVM Contents</td>
<td>3-2</td>
</tr>
<tr>
<td>3.2 PCB Connector Layout</td>
<td>3-2</td>
</tr>
</tbody>
</table>
3.1 TAS3103 EVM Contents

- TAS3103 Evaluation Board
- Wall-Mount Power Supply
- CD Containing
  - DCT (TAS3103 GUI) Software
  - ALE (Automatic Loud Speaker Equalizer) Software
  - TAS3103 Data Manual
  - EVM Data Manual
  - DCT Operating Instructions
  - TAS3103 EVM Schematic
  - TAS3103 EVM Bill Of Materials
- Paddle Board for Allowing PC Control of Evaluation Board
- Paddle Board Connection Cable

3.2 PCB Connector Layout

![PCB Connector Layout Diagram]

- Analog Inputs
- 9-V Power
- SDIN1-L
- SDIN1-R
- SDIN2-L
- SDIN2-R
- SDIN3-L
- SDIN3-R
- I2C Control
- Optical
- Coaxial
- SPDIF Out
- SPDIF In
- Reset Pushbutton
- Optical
- Coaxial