TMS320C672x DSP Software-Programmable Phase-Locked Loop (PLL) Controller

Reference Guide

Literature Number: SPRU879A
May 2005
Contents

Preface .................................................................................................................................................... 5
1 Overview............................................................................................................................................. 7
2 Functional Description..................................................................................................................... 9
  2.1 Multiplier and Dividers............................................................................................................. 9
  2.2 Reset Controller...................................................................................................................... 9
3 Configuration.................................................................................................................................... 11
  3.1 Initialization............................................................................................................................ 11
  3.2 Changing Divider/Multiplier Ratio ...................................................................................... 12
  3.3 PLL Power Down ................................................................................................................... 13
  3.4 PLL Wake Up ......................................................................................................................... 13
  3.5 Oscillator Power Down .......................................................................................................... 13
4 Registers......................................................................................................................................... 14
  4.1 PLL Controller Peripheral Identification Register (PLLPID)............................................... 14
  4.2 PLL Control/Status Register (PLLCSR) ................................................................................ 15
  4.3 PLL Multiplier Control Register (PLLM) ............................................................................... 16
  4.4 PLL Controller Divider Registers (PLLDIV0-PLLDIV3) ....................................................... 17
  4.5 PLL Controller Command Register (PLLCMD) .................................................................... 18
  4.6 PLL Controller Status Register (PLLSTAT) ......................................................................... 19
  4.7 PLL Controller Clock Align Control Register (ALNCTL) .................................................... 20
  4.8 Clock Enable Control Register (CKEN) ................................................................................. 21
  4.9 Clock Status Register (CKSTAT) ........................................................................................ 22
  4.10 SYSCLK Status Register (SYSTAT) ..................................................................................... 23

Appendix A  Board Connections to Select CLkin or OSCIN as Reference Clock Source .............. 24
List of Figures

1. PLL Controller Block Diagram ................................................................. 8
2. Reset Controller Lengthening the Internal Reset Signal .......................... 10
3. Clock Ratio Change and Alignment with GO Operation ...................... 12
4. PLL Controller Peripheral Identification Register (PLLPID) [Offset 000h] ................................................................. 14
5. PLL Control/Status Register (PLLCSR) [Offset 100h] ......................... 15
6. PLL Multiplier Control Register (PLLM) [Offset 110h] ......................... 16
7. PLL Controller Divider Register (PLLDIVn) [Offset 114h, 118h, 11Ch, 120h] ................................................................. 17
8. PLL Controller Command Register (PLLCMD) [Offset 138h] ............... 18
9. PLL Controller Status Register (PLLSTAT) [Offset 13Ch] .................... 19
10. PLL Controller Clock Align Control Register (ALNCTL) [Offset 140h] ............ 20
11. Clock Enable Control Register (CKEN) [Offset 148h] ....................... 21
12. Clock Status Register (CKSTAT) [Offset 14Ch] .................................. 22
13. SYSCLK Status Register (SYSTAT) [Offset 150h] ......................... 23
A-1. CLkin Pin Used as Reference Clock Source .................................... 24
A-2. OSCIN Pin Used as Reference Clock Source .................................. 25

List of Tables

1. PLL Controller Registers ................................................................. 14
2. PLL Controller Peripheral Identification Register (PLLPID) Field Descriptions ................................. 14
3. PLL Control/Status Register (PLLCSR) Field Descriptions .................. 15
4. PLL Multiplier Control Register (PLLM) Field Descriptions ................ 16
5. PLL Controller Divider Register (PLLDIVn) Field Descriptions ............ 17
6. PLL Controller Command Register (PLLCMD) Field Descriptions ....... 18
7. PLL Controller Status Register (PLLSTAT) Field Descriptions .......... 19
8. PLL Controller Clock Align Control Register (ALNCTL) Field Descriptions ................................. 20
9. Clock Enable Control Register (CKEN) Field Descriptions ................ 21
10. Clock Status Register (CKSTAT) Field Descriptions ...................... 22
11. SYSCLK Status Register (SYSTAT) Field Descriptions .................. 23
About This Manual

This document describes the operation of the software-programmable phase-locked loop (PLL) controller in the TMS320C672x™ digital signal processors (DSPs) of the TMS320C6000™ DSP family. Refer to the device-specific data manual to determine if the PLL controller is used on a particular device.

Notational Conventions

This document uses the following conventions.

- Hexadecimal numbers are shown with the suffix h. For example, the following number is 40 hexadecimal (decimal 64): 40h.
- Registers in this document are shown in figures and described in tables.
  - Each register figure shows a rectangle divided into fields that represent the fields of the register. Each field is labeled with its bit name, its beginning and ending bit numbers above, and its read/write properties below. A legend explains the notation used for the properties.
  - Reserved bits in a register figure designate a bit that is used for future device expansion.

Related Documentation From Texas Instruments

The following documents describe the C6000™ devices and related support tools. Copies of these documents are available on the Internet at www.ti.com. Tip: Enter the literature number in the search box provided at www.ti.com.

The current documentation that describes the C6000 devices, related peripherals, and other technical collateral, is available in the C6000 DSP product folder at: www.ti.com/c6000.

*TMS320C67x/C67x+ DSP CPU and Instruction Set Reference Guide* (literature number SPRU733) describes the TMS320C67x™ CPU architecture, instruction set, pipeline, and interrupts for these digital signal processors.

*TMS320C672x DSP Peripherals Overview Reference Guide* (literature number SPRU723) describes the peripherals available on the TMS320C672x™ DSPs.

*TMS320C6000 Technical Brief* (literature number SPRU197) gives an introduction to the TMS320C62x™ and TMS320C67x™ DSPs, development tools, and third-party support.

*TMS320C6000 Programmer's Guide* (literature number SPRU198) describes ways to optimize C and assembly code for the TMS320C6000™ DSPs and includes application program examples.

*TMS320C6000 Code Composer Studio Tutorial* (literature number SPRU301) introduces the Code Composer Studio™ integrated development environment and software tools.

*Code Composer Studio Application Programming Interface Reference Guide* (literature number SPRU321) describes the Code Composer Studio™ application programming interface (API), which allows you to program custom plug-ins for Code Composer.
Trademarks

TMS320C672x, TMS320C6000, C6000, TMS320C67x, TMS320C62x, Code Composer Studio, C672x are trademarks of Texas Instruments.
Phase-Locked Loop (PLL) Controller

This document describes the operation of the software-programmable phase-locked loop (PLL) controller in the TMS320C672x™ digital signal processors (DSP).

1 Overview

The PLL controller (Figure 1) features software-configurable PLL multiplier controller (PLLM), dividers (D0, D1, D2, and D3), and reset controller. The PLL controller accepts an input clock from the CLkin pin or from the on-chip oscillator output signal OSCIN. The PLL controller offers flexibility and convenience by way of software-configurable multiplier and dividers to modify the input signal internally. The resulting clock outputs are passed to the DSP core, peripherals, and other modules inside the DSP.

- The input reference clocks to the PLL controller:
  - CLkin: input signal from external oscillator (3.3V)
  - OSCIN: output signal from on-chip oscillator (1.2V)

- The resulting output clocks from the PLL controller:
  - AUXCLK: internal clock output signal directly from CLkin or OSCIN.
  - SYSCLK1: internal clock output of divider D1.
  - SYSCLK2: internal clock output of divider D2.
  - SYSCLK3: internal clock output of divider D3.

Refer to your device-specific data manual on how these inputs and outputs of the PLL controller are used.
Overview

Figure 1. PLL Controller Block Diagram

(A) CLKin
OSCIN

PLL controller

 Divider D0
÷1, ÷2,...÷32

 Divider D1
÷1, ÷2,...÷32

 Divider D2
÷1, ÷2,...÷32

 Divider D3
÷1, ÷2,...÷32

 PLLM
x4 – x25

 PLLEN

 Reset controller

 AUXCLK
 SYSCLK1
 SYSCLK2
 SYSCLK3

 PLL OUT

 A    See Appendix A for details on how to select between CLKin and OSCIN.
 B    See the device-specific data manual for more detail about the PLL.
2 Functional Description

The following sections describe the multiplier, dividers, and reset controller in the PLL controller.

2.1 Multiplier and Dividers

The PLL controller is capable of programming the PLL through the PLL multiplier control register (PLLM) from a ×4 to ×25 multiplier rate. The clock dividers (D0, D1, D2, and D3) are programmable from a ÷1 to ÷32 divider ratio and may be disabled. When a clock divider is disabled, no clock is output from that clock divider. A divider only outputs a clock when it is enabled in the corresponding PLLDIVn register.

The input reference clock (either CLKIN or OSCIN) is directly output as the auxiliary clock (AUXCLK) for use by some peripherals. For example, the multichannel audio serial port (McASP) can use AUXCLK to generate audio clocks.

The divider D0 and the PLL may also be bypassed. The PLL enable bit (PLLEN) in the PLL control/status register (PLLCSR) determines the PLL controller mode. When PLLEN = 1, PLL mode, D0 and PLL are used; when PLLEN = 0, bypass mode, D0 and PLL are bypassed and the input reference clock is directly input to dividers D1, D2, and D3. On the C672x™ DSP, the PLL defaults to bypass mode (PLLEN = 0).

When in PLL mode (PLLEN = 1), the input reference clock is supplied to divider D0. Divider D0 must be enabled (D0EN = 1) in PLL mode. When divider D0 is enabled, the input reference clock is divided down by the value in the PLL divider ratio bits (RATIO) in PLLDIV0. The output from divider D0 is input to the PLL. The PLL multiplies the clock by the value in the PLL multiplier bits (PLLM) in the PLL multiplier control register (PLLCSR). The output from the PLL (PLLOUT) is input to dividers D1, D2, and D3.

When enabled (DnEN = 1), the dividers D1, D2, and D3 divide-down by the RATIO value in PLLDIVn the output clock of the PLL. The output clocks of dividers D1, D2, and D3 have 50% duty cycle and are SYSCLK1, SYSCLK2, and SYSCLK3, respectively.

2.2 Reset Controller

At power up, the device RESET signal may not be asserted long enough to wait for the on-chip or off-chip oscillator to stabilize. This means the input reference clock (either CLKIN or OSCIN) may not be a stable clock when a device RESET signal is deasserted high. After RESET is deasserted, the reset controller lengthens the asynchronous internal reset signal to ensure that the input clock source is stable. The reset controller resides within the PLL controller and the main function is to internally lengthen the reset signal from the RESET input pin until the input clock source is stable (after 4096 CLKIN or OSCIN cycles). This is to ensure that the rest of the device will see the internal reset deasserted only after the input clock is stabilized. Figure 2 shows the lengthening of the internal reset signal.

The PLL controller multiplier and dividers are bypassed when the internal reset signal is low. The frequency of all clock outputs of the PLL controller (AUXCLK, SYSCLK1, SYSCLK2, and SYSCLK3) are fixed to the input reference clock (CLKIN or OSCIN) divided by 8. After 4096 CLKIN or OSCIN cycles, the reset controller brings the device out of reset and sets the oscillator input stable bit (STABLE) in the PLL control/status register (PLLCSR). The dividers are used after this point and are set to their default divide ratio.

Values are latched into the registers at the rising edge of RESET.
**Figure 2. Reset Controller Lengthening the Internal Reset Signal**

A. \( N = 4096 \times \text{input reference clock (CLKIN or OSCIN cycles)} \)

B. Output clocks include AUXCLK, SYSCLK1, SYSCLK2, and SYSCLK3 at the PLL controller boundary. Refer to the device-specific data manual for clock behavior at the device pins.
3 Configuration

The following sections provide procedures for initialization, power down, and wake up of the PLL controller.

3.1 Initialization

The PLL and PLL controller are to be initialized by software after reset. The PLL controller registers should be modified only by the CPU or via emulation. The HPI should not be used to directly access the PLL controller registers. The initialization of the PLL controller should be performed as soon as possible at the beginning of the program, before initializing any peripherals. Upon device reset, one of the following two software initialization procedures must be done to properly set up the PLL and PLL controller.

3.1.1 Initialization to PLL Mode (PLLEN = 1)

This section shows the initialization sequence, if the system intends to use divider D0 and PLL. This section also shows when you should program the multipliers and dividers, if needed.

1. In PLLCSR, write PLLEN = 0 (bypass mode).
2. Wait 4 cycles of the slowest of PLLOUT or reference clock source (CLKIN or OSCIN).
3. In PLLCSR, write PLLRST = 1 (PLL is reset).
4. If necessary, program PLLDIV0 and PLLM.
5. If necessary, program PLLDIV1-n. Note that you must apply the GO operation to change these dividers to new ratios. See Section 3.2.1.
7. In PLLCSR, write PLLRST = 0 to bring PLL out of reset.
8. Wait for PLL to lock. See device-specific data manual for PLL lock time.
9. In PLLCSR, write PLLEN = 1 to enable PLL mode.

Steps 1, 2, and 3 are required when PLLEN and PLLRST bits are not already 0 and 1, respectively. These steps are not required when the device is coming out of reset (by default, PLLEN and PLLRST bits are 0 and 1, respectively).

3.1.2 Initialization to Bypass Mode (PLLEN = 0)

This section shows the initialization sequence, if the system intends to bypass divider D0 and PLL. This section also shows when you should program the multipliers and dividers, if needed.

1. In PLLCSR, write PLLEN = 0 (bypass mode).
2. Wait 4 cycles of the slowest of PLLOUT or reference clock source (CLKIN or OSCIN).
3. In PLLCSR, write PLLRST = 1 (PLL is reset).
4. It is not necessary to program PLLDIV0 and PLLM.
5. If necessary, program PLLDIV1-n. Note that you must apply the GO operation to change these dividers to new ratios. See Section 3.2.1.

Steps 1, 2, and 3 are required when PLLEN and PLLRST bits are not already 0 and 1, respectively. These steps are not required when the device is coming out of reset (by default, PLLEN and PLLRST bits are 0 and 1, respectively).
3.2 Changing Divider/Multiplier Ratio

This section discusses how to change the various divider/multiplier ratios.

3.2.1 Divider n (D1 to Dn) and GO Operation

The GO operation is required to change the divider ratios of D1 to Dn. Section 3.2.1.1 discusses the GO operation. Section 3.2.1.2 gives the software steps required to change the divider ratios.

3.2.1.1 GO Operation

Writes to the RATIO field in PLLDIV1-PLLDIV3 do not change the dividers’ actual divide ratios immediately. The PLLDIVn dividers only change to the new RATIO rates during a GO operation. This section discusses the GO operation and how the SYSCLKs are aligned.

The PLL controller clock align control register (ALNCTL) determines which SYSCLKs must be aligned. Before a GO operation, you must program ALNCTL according to the device-specific data manual requirement so that the appropriate clocks are aligned during the GO operation. All SYSCLKs must be aligned; therefore, the ALNn bits in ALNCTL should always be set to 1 before a GO operation.

A GO operation is initiated by setting the GOSET bit in PLLCMD to 1. During a GO operation:

- Any SYSCLKn with the corresponding ALNn bit in ALNCTL set to 1 is paused at the low edge. Then the PLL controller restarts all these SYSCLKs simultaneously, aligned at the rising edge. When the SYSCLKs are restarted, SYSCLKn toggles at the rate programmed in the RATIO field in PLLDIVn.
- Any SYSCLKn with the corresponding ALNn bit in ALNCTL cleared to 0 remains free-running during a GO operation. SYSCLKn is not modified to the new RATIO rate in PLLDIVn. SYSCLKn is not aligned to other SYSCLKs.
- The GOSTAT bit in PLLSTAT is set to 1 throughout the duration of a GO operation.

Figure 3 shows how the clocks are rising-edge aligned during a GO operation. Even though SYSCLK3 ratio remains the same, you must still program ALN3 = 1 in ALNCTL so that during the GO operation the PLL controller aligns SYSCLK3 to SYSCLK1 and SYSCLK2.

**Figure 3. Clock Ratio Change and Alignment with GO Operation**

![Diagram showing clock ratio change and alignment with GO operation.](image)
3.2.1.2 Software Steps to Modify PLLDIVn Ratios

Perform the following steps to modify PLLDIVn.
1. Check that the GOSTAT bit in PLLSTAT is cleared to 0 to show that no GO operation is currently in progress.
2. Program the RATIO field in PLLDIVn to the desired new divide-down rate.
3. Set the ALN1-3 bits in ALNCTL to 1 so that SYSCLK1-3 are aligned after the GO operation.
4. Set the GOSET bit in PLLCMD to 1 to initiate the GO operation to change the divide values and align SYSCLK1-3.
5. Read the GOSTAT bit in PLLSTAT to make sure the bit goes back to 0 to indicate that the GO operation has completed.

3.2.2 Divider 0 and PLL Multiplier (PLLM)

To change the values of D0 or PLLM, the PLL controller must first be placed in bypass mode. Perform the following steps to modify D0 or PLLM ratios.
1. In PLLCSR, write PLEN = 0 to place the PLL in bypass mode.
2. Modify D0 and/or PLLM ratios
3. Wait for PLL to relock.
4. In PLLCSR, write PLEN = 1 to switch from bypass mode to PLL mode.

3.3 PLL Power Down

The PLL may be powered down, in which case the PLL controller is in bypass mode and the DSP runs from a divided down version of the input reference clock. The DSP is still able to respond to events because it is still being clocked by the bypass clock (directly from CLKIN or OSCIN), although at a lower frequency.

Perform the following procedure to power down the PLL.
1. In PLLCSR, write PLEN = 0 (bypass mode).
2. Wait 4 cycles of the slowest of PLLOUT or reference clock source (CLKIN or OSCIN).
3. In PLLCSR, write PLLPWRDN = 1 to power down the PLL.

3.4 PLL Wake Up

Perform the following procedure to wake up the PLL from its power-down mode.
1. Check to be sure PLL is already in bypass mode (PLEN = 0).
2. In PLLCSR, write PLLPWRDN = 0 to wake up the PLL.
3. Follow the PLL reset sequence in Section 3.1.1 (steps 3 to 9) to reset the PLL. Wait for the PLL to lock and to switch from bypass to PLL mode.

3.5 Oscillator Power Down

Perform the following procedure to power down the oscillator.
1. In PLLCSR, write PLEN = 0 (bypass mode).
2. Wait 4 cycles of the slowest of PLLOUT or reference clock source (CLKIN or OSCIN).
3. (Optional) Because the PLL is not used, you may place the PLL in power-down mode by writing PLLPWRDN = 1 in PLLCSR.
4. In PLLCSR, write OSCPWRDN = 1 to power down the oscillator.

A chip reset is required to wake up the device from oscillator power-down mode.
4 Registers

The PLL controller registers configure the operation of the PLL controller. The PLL controller registers are listed in Table 1. See the device-specific data manual for the memory address of these registers. All other register offset addresses not listed in Table 1 should be considered as reserved locations and the register contents should not be modified.

Table 1. PLL Controller Registers

<table>
<thead>
<tr>
<th>Offset</th>
<th>Acronym</th>
<th>Register Description</th>
<th>Section</th>
</tr>
</thead>
<tbody>
<tr>
<td>000h</td>
<td>PLLPID</td>
<td>PLL controller peripheral identification register</td>
<td>Section 4.1</td>
</tr>
<tr>
<td>100h</td>
<td>PLLCSR</td>
<td>PLL control/status register</td>
<td>Section 4.2</td>
</tr>
<tr>
<td>110h</td>
<td>PLLM</td>
<td>PLL multiplier control register</td>
<td>Section 4.3</td>
</tr>
<tr>
<td>114h</td>
<td>PLLDIV0</td>
<td>PLL controller divider register 0</td>
<td>Section 4.4</td>
</tr>
<tr>
<td>118h</td>
<td>PLLDIV1</td>
<td>PLL controller divider register 1</td>
<td>Section 4.4</td>
</tr>
<tr>
<td>11Ch</td>
<td>PLLDIV2</td>
<td>PLL controller divider register 2</td>
<td>Section 4.4</td>
</tr>
<tr>
<td>120h</td>
<td>PLLDIV3</td>
<td>PLL controller divider register 3</td>
<td>Section 4.4</td>
</tr>
<tr>
<td>138h</td>
<td>PLLCMD</td>
<td>PLL controller command register</td>
<td>Section 4.5</td>
</tr>
<tr>
<td>13Ch</td>
<td>PLLSTAT</td>
<td>PLL controller status register</td>
<td>Section 4.6</td>
</tr>
<tr>
<td>140h</td>
<td>ALNCTL</td>
<td>PLL controller clock align control register</td>
<td>Section 4.7</td>
</tr>
<tr>
<td>148h</td>
<td>CKEN</td>
<td>Clock enable control register</td>
<td>Section 4.8</td>
</tr>
<tr>
<td>14Ch</td>
<td>CKSTAT</td>
<td>Clock status register</td>
<td>Section 4.9</td>
</tr>
<tr>
<td>150h</td>
<td>SYSTAT</td>
<td>SYSCLK status register</td>
<td>Section 4.10</td>
</tr>
</tbody>
</table>

4.1 PLL Controller Peripheral Identification Register (PLLPID)

The PLL controller peripheral identification register (PLLPID) contains identification code for the PLL controller. PLLPID is shown in Figure 4 and described in Table 2.

Figure 4. PLL Controller Peripheral Identification Register (PLLPID) [Offset 000h]

<table>
<thead>
<tr>
<th>Bit</th>
<th>Field</th>
<th>Value</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>31-24</td>
<td>Reserved</td>
<td>0</td>
<td>Reserved</td>
</tr>
<tr>
<td>23-16</td>
<td>TYPE</td>
<td>01h</td>
<td>Identifies type of peripheral PLL controller</td>
</tr>
<tr>
<td>15-8</td>
<td>CLASS</td>
<td>08h</td>
<td>Identifies class of peripheral Serial port</td>
</tr>
<tr>
<td>7-0</td>
<td>REV</td>
<td>01h</td>
<td>Identifies revision of peripheral. Current revision of peripheral.</td>
</tr>
</tbody>
</table>

Table 2. PLL Controller Peripheral Identification Register (PLLPID) Field Descriptions

LEGEND: R = Read only; -n = value after reset
### 4.2 PLL Control/Status Register (PLLCSR)

The PLL control/status register (PLLCSR) is shown in Figure 5 and described in Table 3.

**Figure 5. PLL Control/Status Register (PLLCSR) [Offset 100h]**

<table>
<thead>
<tr>
<th>Bit</th>
<th>Field</th>
<th>Value</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>31-7</td>
<td>Reserved</td>
<td>0</td>
<td>Reserved. The reserved bit location is always read as 0. A value written to this field has no effect.</td>
</tr>
<tr>
<td>6</td>
<td>STABLE</td>
<td>0</td>
<td>Oscillator input stable bit. Indicates if the OSCIN/CLKIN input has stabilized. The STABLE bit is set to 1 after the reset controller counts 4096 OSCIN or CLKin input clock cycles after the RESET signal is asserted high. It is assumed that the OSCIN/CLKIN input is stabilized after this number of cycles.</td>
</tr>
<tr>
<td></td>
<td></td>
<td>1</td>
<td>Oscillator input is not yet stable. Oscillator counter is not finished counting.</td>
</tr>
<tr>
<td>5</td>
<td>PLLRST</td>
<td>0</td>
<td>PLL reset bit.</td>
</tr>
<tr>
<td></td>
<td></td>
<td>1</td>
<td>PLL reset is asserted.</td>
</tr>
<tr>
<td>4</td>
<td>PLLPWRDN</td>
<td>0</td>
<td>PLL power-down mode select bit.</td>
</tr>
<tr>
<td></td>
<td></td>
<td>1</td>
<td>PLL is operational.</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>PLL is placed in power-down state.</td>
</tr>
<tr>
<td>3</td>
<td>PLLRST</td>
<td>0</td>
<td>PLL reset bit.</td>
</tr>
<tr>
<td></td>
<td></td>
<td>1</td>
<td>PLL reset is asserted.</td>
</tr>
<tr>
<td>2</td>
<td>OSCPWRDN</td>
<td>0</td>
<td>Oscillator power-down mode command bit.</td>
</tr>
<tr>
<td></td>
<td></td>
<td>1</td>
<td>Oscillator power-down command. Write of 1 causes oscillator power-down command. Once set, OSCPWRDN remains set but further writes of 1 can reinstantiate the oscillator power-down command.</td>
</tr>
<tr>
<td>1</td>
<td>Reserved</td>
<td>0</td>
<td>Reserved. The reserved bit location is always read as 0. Always write a 0 to this location.</td>
</tr>
<tr>
<td>0</td>
<td>PLLEN</td>
<td>0</td>
<td>PLL enable bit. Bypass mode. Divider D0 and PLL are bypassed. SYCLK1/SYCLK2/SYCLK3 are divided down directly from input reference clock.</td>
</tr>
<tr>
<td></td>
<td></td>
<td>1</td>
<td>PLL mode. Divider D0 and PLL are not bypassed. PLL output path is enabled. SYCLK1/SYCLK2/SYCLK3 are divided down from PLL output.</td>
</tr>
</tbody>
</table>

**Table 3. PLL Control/Status Register (PLLCSR) Field Descriptions**

LEGEND: R/W = Read/Write; R = Read only; -n = value after reset
4.3 PLL Multiplier Control Register (PLLM)

The PLL multiplier control register (PLLM) is shown in Figure 6 and described in Table 4. The PLLM defines the input reference clock frequency multiplier in conjunction with the PLL divider ratio bits (RATIO) in the PLL controller divider 0 register (PLLDIV0).

Figure 6. PLL Multiplier Control Register (PLLM) [Offset 110h]

<table>
<thead>
<tr>
<th>Bit</th>
<th>Field</th>
<th>Value</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>31-5</td>
<td>Reserved</td>
<td>0</td>
<td>Reserved. The reserved bit location is always read as 0. A value written to this field has no effect.</td>
</tr>
<tr>
<td>4-0</td>
<td>PLLM</td>
<td>0-1Fh</td>
<td>PLL multiplier bits. Defines the frequency multiplier of the input reference clock in conjunction with the PLL divider ratio bits (RATIO) in PLLDIV0.</td>
</tr>
<tr>
<td></td>
<td></td>
<td>0-3h</td>
<td>Reserved</td>
</tr>
<tr>
<td></td>
<td></td>
<td>4h</td>
<td>×4 multiplier rate</td>
</tr>
<tr>
<td></td>
<td></td>
<td>5h</td>
<td>×5 multiplier rate</td>
</tr>
<tr>
<td></td>
<td></td>
<td>6h-19h</td>
<td>×6 multiplier rate to ×25 multiplier rate</td>
</tr>
<tr>
<td></td>
<td></td>
<td>1Ah-1Fh</td>
<td>Reserved</td>
</tr>
</tbody>
</table>

Table 4. PLL Multiplier Control Register (PLLM) Field Descriptions

LEGEND: R/W = Read/Write; R = Read only; -n = value after reset
4.4 PLL Controller Divider Registers (PLLDIV0-PLLDIV3)

The PLL controller divider register (PLLDIV0-PLLDIV3) is shown in Figure 7 and described in Table 5.

![Figure 7. PLL Controller Divider Register (PLLDIVn) [Offset 114h, 118h, 11Ch, 120h]](image)

<table>
<thead>
<tr>
<th>Field</th>
<th>Value Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>31-16</td>
<td>Reserved. The reserved bit location is always read as 0. A value written to this field has no effect.</td>
</tr>
<tr>
<td>15</td>
<td>DnEN</td>
</tr>
<tr>
<td></td>
<td>0</td>
</tr>
<tr>
<td></td>
<td>1</td>
</tr>
<tr>
<td>14-5</td>
<td>Reserved</td>
</tr>
<tr>
<td>4-0</td>
<td>RATIO</td>
</tr>
<tr>
<td></td>
<td>0</td>
</tr>
<tr>
<td></td>
<td>1h</td>
</tr>
<tr>
<td></td>
<td>2h</td>
</tr>
<tr>
<td></td>
<td>3h-1Fh</td>
</tr>
</tbody>
</table>

LEGEND: R/W = Read/Write; R = Read only; -n = value after reset
A For DIV0 and DIV1, the default value is 0h (+1); for DIV2, the default value is 1h (+2); for DIV3, the default value is 2h (+3).
4.5 PLL Controller Command Register (PLLCMD)

The PLL controller command register (PLLCMD) contains the command bit for GO operation. PLLCMD is shown in Figure 8 and described in Table 6.

Figure 8. PLL Controller Command Register (PLLCMD) [Offset 138h]

<table>
<thead>
<tr>
<th>Bit</th>
<th>Field</th>
<th>Value</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>31-1</td>
<td>Reserved</td>
<td>0</td>
<td>Reserved. The reserved bit location is always read as 0. A value written to this field has no effect.</td>
</tr>
<tr>
<td>0</td>
<td>GOSET</td>
<td>0</td>
<td>GO operation command for SYSCLK rate change and phase alignment. No effect. Write of 0 clears bit to 0.</td>
</tr>
<tr>
<td></td>
<td></td>
<td>1</td>
<td>Initiates GO operation. Write of 1 initiates GO operation. Once set, GOSET remains set but further writes of 1 can reinitiate the GO operation.</td>
</tr>
</tbody>
</table>
4.6 PLL Controller Status Register (PLLSTAT)

The PLL controller status register (PLLSTAT) shows the PLL controller status. PLLSTAT is shown in Figure 9 and described in Table 7.

Figure 9. PLL Controller Status Register (PLLSTAT) [Offset 13Ch]

<table>
<thead>
<tr>
<th>Bit</th>
<th>Field</th>
<th>Value</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>31-1</td>
<td>Reserved</td>
<td>0</td>
<td>Reserved. The reserved bit location is always read as 0. A value written to this field has no effect.</td>
</tr>
<tr>
<td>0</td>
<td>GOSTAT</td>
<td>0</td>
<td>GO operation is not in progress. SYSCLK divide ratios are not being changed.</td>
</tr>
<tr>
<td></td>
<td></td>
<td>1</td>
<td>GO operation is in progress. SYSCLK divide ratios are being changed and SYSCLKs are being aligned.</td>
</tr>
</tbody>
</table>

Table 7. PLL Controller Status Register (PLLSTAT) Field Descriptions

LEGEND: R = Read only; \( \cdot n \) = value after reset
4.7 PLL Controller Clock Align Control Register (ALNCTL)

The PLL controller clock align control register (ALNCTL) is shown in Figure 10 and described in Table 8.

Figure 10. PLL Controller Clock Align Control Register (ALNCTL) [Offset 140h]

<table>
<thead>
<tr>
<th>Bit</th>
<th>Field</th>
<th>Value</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>31-3</td>
<td>Reserved</td>
<td>0</td>
<td>Reserved. The reserved bit location is always read as 0. A value written to this field has no effect.</td>
</tr>
<tr>
<td>2</td>
<td>ALN3</td>
<td>0</td>
<td>SYSCLK3 alignment.</td>
</tr>
<tr>
<td></td>
<td></td>
<td>1</td>
<td><strong>Do not use this setting.</strong> Do not change SYSCLK3 divide ratio nor align SYSCLK3 to other SYSCLKs during GO operation. SYSCLK3 is left free-running when the GOSET bit in PLLCMD is set to 1.</td>
</tr>
<tr>
<td></td>
<td></td>
<td>1</td>
<td><strong>Use this setting.</strong> Align SYSCLK3 to other SYSCLKs selected in ALNCTL when the GOSET bit in PLLCMD is set to 1. Change SYSCLK3 rate to the ratio programmed in the RATIO bit in PLLDIV3.</td>
</tr>
<tr>
<td>1</td>
<td>ALN2</td>
<td>0</td>
<td>SYSCLK2 alignment.</td>
</tr>
<tr>
<td></td>
<td></td>
<td>1</td>
<td><strong>Do not use this setting.</strong> Do not change SYSCLK2 divide ratio nor align SYSCLK2 to other SYSCLKs during GO operation. SYSCLK2 is left free-running when the GOSET bit in PLLCMD is set to 1.</td>
</tr>
<tr>
<td></td>
<td></td>
<td>1</td>
<td><strong>Use this setting.</strong> Align SYSCLK2 to other SYSCLKs selected in ALNCTL when the GOSET bit in PLLCMD is set to 1. Change SYSCLK2 rate to the ratio programmed in the RATIO bit in PLLDIV2.</td>
</tr>
<tr>
<td>0</td>
<td>ALN1</td>
<td>0</td>
<td>SYSCLK1 alignment.</td>
</tr>
<tr>
<td></td>
<td></td>
<td>1</td>
<td><strong>Do not use this setting.</strong> Do not change SYSCLK1 divide ratio nor align SYSCLK1 to other SYSCLKs during GO operation. SYSCLK1 is left free-running when the GOSET bit in PLLCMD is set to 1.</td>
</tr>
<tr>
<td></td>
<td></td>
<td>1</td>
<td><strong>Use this setting.</strong> Align SYSCLK1 to other SYSCLKs selected in ALNCTL when the GOSET bit in PLLCMD is set to 1. Change SYSCLK1 rate to the ratio programmed in the RATIO bit in PLLDIV1.</td>
</tr>
</tbody>
</table>
4.8 Clock Enable Control Register (CKEN)

The clock enable control register (CKEN) enables/disables the PLL controller output clock, AUXCLK. CKEN is shown in Figure 11 and described in Table 9.

Figure 11. Clock Enable Control Register (CKEN) [Offset 148h]

<table>
<thead>
<tr>
<th>Bit</th>
<th>Field</th>
<th>Value</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>31-3</td>
<td>Reserved</td>
<td>0</td>
<td>Reserved. The reserved bit location is always read as 0. A value written to this field has no effect.</td>
</tr>
<tr>
<td>2-1</td>
<td>Reserved</td>
<td>1</td>
<td>Reserved. The reserved bit location is always read as 1. Always write a 1 to this location.</td>
</tr>
<tr>
<td>0</td>
<td>AUXEN</td>
<td>0</td>
<td>AUXCLK enable control.</td>
</tr>
<tr>
<td></td>
<td></td>
<td>1</td>
<td>Disable AUXCLK.</td>
</tr>
</tbody>
</table>

Table 9. Clock Enable Control Register (CKEN) Field Descriptions

LEGEND: R/W = Read/Write; R = Read only; -n = value after reset.
### Clock Status Register (CKSTAT)

The clock status register (CKEN) shows the status of all PLL controller output clock, AUXCLK. CKSTAT is shown in **Figure 12** and described in **Table 10**.

**Figure 12. Clock Status Register (CKSTAT) [Offset 14Ch]**

<table>
<thead>
<tr>
<th>Bit</th>
<th>Field</th>
<th>Value</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>31-3</td>
<td>Reserved</td>
<td>0</td>
<td>Reserved. The reserved bit location is always read as 0. A value written to this field has no effect.</td>
</tr>
<tr>
<td>2-1</td>
<td>Reserved</td>
<td>1</td>
<td>Reserved. The reserved bit location is always read as 1. A value written to this field has no effect.</td>
</tr>
<tr>
<td>0</td>
<td>AUXON</td>
<td>0</td>
<td>AUXCLK on status.</td>
</tr>
<tr>
<td></td>
<td></td>
<td>1</td>
<td>AUXCLK is gated.</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>AUXCLK is on.</td>
</tr>
</tbody>
</table>

**LEGEND:** R = Read only; -n = value after reset
4.10 SYSCLK Status Register (SYSTAT)

The SYSCLK status register (SYSTAT) shows the status of SYSCLK1, SYSCLK2, and SYSCLK3. SYSTAT is shown in Figure 13 and described in Table 11.

Figure 13. SYSCLK Status Register (SYSTAT) [Offset 150h]

Table 11. SYSCLK Status Register (SYSTAT) Field Descriptions

<table>
<thead>
<tr>
<th>Bit</th>
<th>Field</th>
<th>Value</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>31-3</td>
<td>Reserved</td>
<td>0</td>
<td>Reserved. The reserved bit location is always read as 0. A value written to this field has no effect.</td>
</tr>
<tr>
<td>2</td>
<td>SYS3ON</td>
<td>0</td>
<td>SYSCLK3 is gated.</td>
</tr>
<tr>
<td>1</td>
<td>SYS2ON</td>
<td>0</td>
<td>SYSCLK2 is gated.</td>
</tr>
<tr>
<td>0</td>
<td>SYS1ON</td>
<td>0</td>
<td>SYSCLK1 is gated.</td>
</tr>
</tbody>
</table>
Appendix A  Board Connections to Select CLKin or OSCIN as Reference Clock Source

The following figures show the board connections to select CLKin or OSCIN as the reference clock source to the PLL controller. Figure A-1 shows the case when the CLKin pin is used as the reference clock source. Figure A-2 shows the case when the OSCIN pin is used as the reference clock source.

Figure A-1. CLKin Pin Used as Reference Clock Source
Figure A-2. OSCIN Pin Used as Reference Clock Source

CLKin

OSCvDD

OSCIN

OSCOUT

OSCvSS

On-chip oscillator

Deglitch

PLL controller

TMS320C672x DSP

Board Connections to Select CLKin or OSCIN as Reference Clock Source
IMPORTANT NOTICE

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, modifications, enhancements, improvements, and other changes to its products and services at any time and to discontinue any product or service without notice. Customers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All products are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its hardware products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by government requirements, testing of all parameters of each product is not necessarily performed.

TI assumes no liability for applications assistance or customer product design. Customers are responsible for their products and applications using TI components. To minimize the risks associated with customer products and applications, customers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any TI patent right, copyright, mask work right, or other TI intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information published by TI regarding third-party products or services does not constitute a license from TI to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. Reproduction of this information with alteration is an unfair and deceptive business practice. TI is not responsible or liable for such altered documentation.

Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Following are URLs where you can obtain information on other Texas Instruments products and application solutions:

<table>
<thead>
<tr>
<th>Products</th>
<th>Applications</th>
</tr>
</thead>
<tbody>
<tr>
<td>Amplifiers</td>
<td>Audio</td>
</tr>
<tr>
<td>Data Converters</td>
<td>Automotive</td>
</tr>
<tr>
<td>DSP</td>
<td>Broadband</td>
</tr>
<tr>
<td>Interface</td>
<td>Digital Control</td>
</tr>
<tr>
<td>Logic</td>
<td>Military</td>
</tr>
<tr>
<td>Power Mgmt</td>
<td>Optical Networking</td>
</tr>
<tr>
<td>Microcontrollers</td>
<td>Security</td>
</tr>
<tr>
<td></td>
<td>Telephony</td>
</tr>
<tr>
<td></td>
<td>Video &amp; Imaging</td>
</tr>
<tr>
<td></td>
<td>Wireless</td>
</tr>
</tbody>
</table>

Mailing Address: Texas Instruments
Post Office Box 655303 Dallas, Texas 75265

Copyright © 2005, Texas Instruments Incorporated