Contents

Preface .................................................................................................................................................. 11
1 Introduction ......................................................................................................................................... 12
  1.1 Purpose of the Peripheral .............................................................................................................. 12
  1.2 Features ....................................................................................................................................... 12
  1.3 Functional Block Diagram ............................................................................................................ 13
  1.4 Industry Standard(s) Compliance Statement .............................................................................. 14
2 EMAC Functional Architecture .......................................................................................................... 15
  2.1 Clock Control ............................................................................................................................... 15
  2.2 Memory Map ............................................................................................................................... 15
  2.3 System Level Connection ............................................................................................................. 16
  2.4 Ethernet Protocol Overview .......................................................................................................... 18
  2.5 Programming Interface ................................................................................................................ 20
  2.6 EMAC Control Module .................................................................................................................. 29
  2.7 Management Data Input/Output (MDIO) Module .......................................................................... 31
  2.8 EMAC Module ............................................................................................................................. 36
  2.9 Media Independent Interfaces ........................................................................................................ 39
  2.10 Packet Receive Operation .......................................................................................................... 44
  2.11 Packet Transmit Operation ......................................................................................................... 49
  2.12 Receive and Transmit Latency ................................................................................................... 50
  2.13 Transfer Node Priority ............................................................................................................... 50
  2.14 Reset Considerations ................................................................................................................ 51
  2.15 Initialization ............................................................................................................................... 52
  2.16 Interrupt Support ....................................................................................................................... 55
  2.17 Pulse Interrupts ............................................................................................................................ 59
  2.18 SGMII Interface ........................................................................................................................... 60
  2.19 SERDES Macro and Configurations ........................................................................................... 61
  2.20 MAC Address ............................................................................................................................. 64
  2.21 Power Management ..................................................................................................................... 65
  2.22 Emulation Considerations .......................................................................................................... 65
3 EMAC Subsystem SGMII Registers .................................................................................................... 66
  3.1 Introduction ................................................................................................................................... 66
  3.2 Identification and Version Register (IDVER) ............................................................................... 67
  3.3 Software Reset Register (SOFT_RESET) .................................................................................... 67
  3.4 Emulation Control Register (EM_CONTROL) ............................................................................. 68
  3.5 Interrupt Control Register (INT_CONTROL) ............................................................................... 68
  3.6 Core 0/1/2 Receive Threshold Enable Register (C0/1/2_RX_THRESH_EN) ............................... 68
  3.7 Core 0/1/2 Receive Enable Register (C0/1/2_RX_EN) ................................................................. 69
  3.8 Core 0/1/2 Transmit Enable Register (C0/1/2_TX_EN) ................................................................. 70
  3.9 Core 0/1/2 Misc Enable Register (C0/1/2_MISC_EN) ................................................................. 70
  3.10 Core0/1/2 Receive Threshold Status Register (C0/1/2_RX_THRESH_STAT) ................................. 71
  3.11 Core0/1/2 Receive Status Register (C0/1/2_RX_STAT) .............................................................. 71
### SGMII Registers

<table>
<thead>
<tr>
<th>Register Name</th>
<th>Page</th>
</tr>
</thead>
<tbody>
<tr>
<td>4.1 Introduction</td>
<td>74</td>
</tr>
<tr>
<td>4.2 Identification and Version Register (IDVER)</td>
<td>75</td>
</tr>
<tr>
<td>4.3 Software Reset Register (SOFT_RESET)</td>
<td>75</td>
</tr>
<tr>
<td>4.4 Control Register (CONTROL)</td>
<td>76</td>
</tr>
<tr>
<td>4.5 Status Register (STATUS)</td>
<td>77</td>
</tr>
<tr>
<td>4.6 Advertised Ability Register (MR_ADV_ABILITY)</td>
<td>78</td>
</tr>
<tr>
<td>4.7 Link Partner Advertised Ability Register (MR_LP_ADV_ABILITY)</td>
<td>79</td>
</tr>
<tr>
<td>4.8 Transmit Configuration Register (TX_CFG)</td>
<td>80</td>
</tr>
<tr>
<td>4.9 Receive Configuration Register (RX_CFG)</td>
<td>82</td>
</tr>
<tr>
<td>4.10 Auxiliary Configuration Register (AUX_CFG)</td>
<td>84</td>
</tr>
</tbody>
</table>

### EMAC Port Registers

<table>
<thead>
<tr>
<th>Register Name</th>
<th>Page</th>
</tr>
</thead>
<tbody>
<tr>
<td>5.1 Introduction</td>
<td>86</td>
</tr>
<tr>
<td>5.2 Transmit Identification and Version Register (TXIDVER)</td>
<td>90</td>
</tr>
<tr>
<td>5.3 Transmit Control Register (TXCONTROL)</td>
<td>90</td>
</tr>
<tr>
<td>5.4 Transmit Teardown Register (TXTEARDOWN)</td>
<td>91</td>
</tr>
<tr>
<td>5.5 Receive Identification and Version Register (RXIDVER)</td>
<td>91</td>
</tr>
<tr>
<td>5.6 Receive Control Register (RXCONTROL)</td>
<td>92</td>
</tr>
<tr>
<td>5.7 Receive Teardown Register (RXTEARDOWN)</td>
<td>92</td>
</tr>
<tr>
<td>5.8 Transmit Interrupt Status (Unmasked) Register (TXINTSTRAW)</td>
<td>93</td>
</tr>
<tr>
<td>5.9 Transmit Interrupt Status (Masked) Register (TXINTSTAMASKED)</td>
<td>94</td>
</tr>
<tr>
<td>5.10 Transmit Interrupt Mask Set Register (TXINTMASKSET)</td>
<td>95</td>
</tr>
<tr>
<td>5.11 Transmit Interrupt Mask Clear Register (TXINTMASKCLEAR)</td>
<td>96</td>
</tr>
<tr>
<td>5.12 MAC Input Vector Register (MACINVECTOR)</td>
<td>97</td>
</tr>
<tr>
<td>5.13 MAC End Of Interrupt Vector Register (MACEIOVECTOR)</td>
<td>97</td>
</tr>
<tr>
<td>5.14 Receive Interrupt Status (Unmasked) Register (RXINTSTRAW)</td>
<td>98</td>
</tr>
<tr>
<td>5.15 Receive Interrupt Status (Masked) Register (RXINTSTAMASKED)</td>
<td>99</td>
</tr>
<tr>
<td>5.16 Receive Interrupt Mask Set Register (RXINTMASKSET)</td>
<td>100</td>
</tr>
<tr>
<td>5.17 Receive Interrupt Mask Clear Register (RXINTMASKCLEAR)</td>
<td>101</td>
</tr>
<tr>
<td>5.18 MAC Interrupt Status (Unmasked) Register (MACINTSTRAW)</td>
<td>102</td>
</tr>
<tr>
<td>5.19 MAC Interrupt Status (Masked) Register (MACINTSTAMASKED)</td>
<td>102</td>
</tr>
<tr>
<td>5.20 MAC Interrupt Mask Set Register (MACINTMASKSET)</td>
<td>102</td>
</tr>
<tr>
<td>5.21 MAC Interrupt Mask Clear Register (MACINTMASKCLEAR)</td>
<td>103</td>
</tr>
<tr>
<td>5.22 Receive Multicast/Broadcast/Promiscuous Channel Enable Register (RXMBPENABLE)</td>
<td>103</td>
</tr>
<tr>
<td>5.23 Receive Unicast Enable Set Register (RXUNICASTSET)</td>
<td>106</td>
</tr>
<tr>
<td>5.24 Receive Unicast Clear Register (RXUNICASTCLEAR)</td>
<td>107</td>
</tr>
<tr>
<td>5.25 Receive Maximum Length Register (RXMAXLEN)</td>
<td>107</td>
</tr>
<tr>
<td>5.26 Receive Buffer Offset Register (RXBUFFEROFFSET)</td>
<td>108</td>
</tr>
<tr>
<td>5.27 Receive Filter Low Priority Frame Threshold Register (RXFILTERLOWTHRESH)</td>
<td>108</td>
</tr>
<tr>
<td>5.28 Receive Channel 0-7 Flow Control Threshold Register (Rx0FLOWTHRESH)</td>
<td>109</td>
</tr>
<tr>
<td>5.29 Receive Channel 0-7 Free Buffer Count Register (Rx0FREEBUFFER)</td>
<td>109</td>
</tr>
<tr>
<td>5.30 MAC Control Register (MACCONTROL)</td>
<td>110</td>
</tr>
<tr>
<td>5.31 MAC Status Register (MACSTATUS)</td>
<td>112</td>
</tr>
<tr>
<td>5.32 Emulation Control Register (EMCONTROL)</td>
<td>114</td>
</tr>
<tr>
<td>5.33 FIFO Control Register (FIFOCONTROL)</td>
<td>114</td>
</tr>
</tbody>
</table>
5.34 MAC Configuration Register (MACCONFIG) ............................................................... 115
5.35 Soft Reset Register (SOFTRESET) ........................................................................ 115
5.36 MAC Source Address Low Bytes Register (MACSRCADDRO) .............................. 116
5.37 MAC Source Address High Bytes Register (MACSRCADDRHI) ............................ 116
5.38 MAC Hash Address Register 1 (MACHASH1) ...................................................... 117
5.39 MAC Hash Address Register 2 (MACHASH2) ..................................................... 118
5.40 Back Off Test Register (BOFTEST) ...................................................................... 118
5.41 Transmit Pacing Algorithm Test Register (TPACETEST) ........................................ 119
5.42 Receive Pause Timer Register (RXPAUSE) ......................................................... 119
5.43 Transmit Pause Timer Register (TXPAUSE) ......................................................... 120
5.44 MAC Address Low Bytes Register (MACADDRLO) ............................................. 120
5.45 MAC Address High Bytes Register (MACADDRHI) ............................................. 121
5.46 MAC Index Register (MACINDEX) ................................................................…… 121
5.47 Transmit Channel 0-7 DMA Head Descriptor Pointer Register (TXnHDP) ............ 122
5.48 Receive Channel 0-7 DMA Head Descriptor Pointer Register (RXnHDP) ............. 122
5.49 Transmit Channel 0-7 Completion Pointer Register (TXnCP) ................................. 122
5.50 Receive Channel 0-7 Completion Pointer Register (RXnCP) ................................. 123
5.51 Network Statistics Registers .................................................................................. 124

6 MDIO Registers ........................................................................................................ 133
6.1 Introduction ............................................................................................................ 133
6.2 MDIO Version Register (VERSION) ...................................................................... 133
6.3 MDIO Control Register (CONTROL) .................................................................... 134
6.4 PHY Acknowledge Status Register (ALIVE) ....................................................... 135
6.5 PHY Link Status Register (LINK) .......................................................................... 135
6.6 MDIO Link Status Change Interrupt (Unmasked) Register (LINKINTRAWS) ....... 136
6.7 MDIO Link Status Change Interrupt (Masked) Register (LINKINTMASKED) ......... 136
6.8 MDIO User Command Complete Interrupt (Unmasked) Register (USERINTRAWS) 137
6.9 MDIO User Command Complete Interrupt (Masked) Register (USERINTMASKED) 137
6.10 MDIO User Command Complete Interrupt Mask Set Register (USERINTMASKSET) 138
6.11 MDIO User Command Complete Interrupt Mask Clear Register (USERINTMASKCLEAR) 138
6.12 MDIO User Access Register 0 (USERACCESS0) ................................................. 139
6.13 MDIO User PHY Select Register 0 (USERPHYSEL0) .......................................... 140
6.14 MDIO User Access Register 1 (USERACCESS1) .................................................. 141
6.15 MDIO User PHY Select Register 1 (USERPHYSEL1) ........................................... 142

Appendix A Glossary .................................................................................................. 143
Revision History ......................................................................................................... 145
## List of Figures

<table>
<thead>
<tr>
<th>Figure</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>1</td>
<td>EMAC and MDIO Block Diagram</td>
</tr>
<tr>
<td>2</td>
<td>Ethernet Configuration with SGMII Interface</td>
</tr>
<tr>
<td>3</td>
<td>Ethernet Frame</td>
</tr>
<tr>
<td>4</td>
<td>Basic Descriptor Format</td>
</tr>
<tr>
<td>5</td>
<td>Typical Descriptor Linked List</td>
</tr>
<tr>
<td>6</td>
<td>Transmit Descriptor Format</td>
</tr>
<tr>
<td>7</td>
<td>Receive Descriptor Format</td>
</tr>
<tr>
<td>8</td>
<td>EMAC Control Module Block Diagram</td>
</tr>
<tr>
<td>9</td>
<td>MDIO Module Block Diagram</td>
</tr>
<tr>
<td>10</td>
<td>EMAC Module Block Diagram</td>
</tr>
<tr>
<td>11</td>
<td>CPGMAC to PHY Interface</td>
</tr>
<tr>
<td>12</td>
<td>MACID1 Register</td>
</tr>
<tr>
<td>13</td>
<td>MACID2 Register</td>
</tr>
<tr>
<td>14</td>
<td>Identification and Version Register (IDVER)</td>
</tr>
<tr>
<td>15</td>
<td>Software Reset Register (SOFT_RESET)</td>
</tr>
<tr>
<td>16</td>
<td>Emulation Control Register (EM_CONTROL)</td>
</tr>
<tr>
<td>17</td>
<td>Interrupt Control Register (INT_CONTROL)</td>
</tr>
<tr>
<td>18</td>
<td>Core 0/1/2 Receive Threshold Enable Register (C0/1/2_RX_THRESH_EN)</td>
</tr>
<tr>
<td>19</td>
<td>Core 0/1/2 Receive Enable Register (C0/1/2_RX_EN)</td>
</tr>
<tr>
<td>20</td>
<td>Core 0/1/2 Transmit Enable Register (C0/1/2_TX_EN)</td>
</tr>
<tr>
<td>21</td>
<td>Core 0/1/2 Misc Enable Register (C0/1/2_MISC_EN)</td>
</tr>
<tr>
<td>22</td>
<td>Core 0/1/2 Receive Threshold Status Register (C0/1/2_RX_THRESH_STAT)</td>
</tr>
<tr>
<td>23</td>
<td>Core 0/1/2 Receive Status Register (C0/1/2_RX_STAT)</td>
</tr>
<tr>
<td>24</td>
<td>Core 0/1/2 Transmit Status Register (C0/1/2_TX_STAT)</td>
</tr>
<tr>
<td>25</td>
<td>Core 0/1/2 Misc Status Register (C0/1/2_MISC_STAT)</td>
</tr>
<tr>
<td>26</td>
<td>Core 0/1/2 Receive Interrupts per Millisecond Register (C0/1/2_RX_IMAX)</td>
</tr>
<tr>
<td>27</td>
<td>Core 0/1/2 Transmit Interrupts per Millisecond Register (C0/1/2_TX_IMAX)</td>
</tr>
<tr>
<td>28</td>
<td>Identification and Version Register (IDVER)</td>
</tr>
<tr>
<td>29</td>
<td>Software Reset Register (SOFT_RESET)</td>
</tr>
<tr>
<td>30</td>
<td>Control Register (CONTROL)</td>
</tr>
<tr>
<td>31</td>
<td>Status Register (STATUS)</td>
</tr>
<tr>
<td>32</td>
<td>Advertised Ability Register (MR_ADV_ABILITY)</td>
</tr>
<tr>
<td>33</td>
<td>Link Partner Advertised Ability Register MR_LP_ADV_ABILITY Mr_LP_Adv_Ability</td>
</tr>
<tr>
<td>34</td>
<td>Transmit Configuration Register (TX_CFG)</td>
</tr>
<tr>
<td>35</td>
<td>Receive Configuration Register (RX_CFG)</td>
</tr>
<tr>
<td>36</td>
<td>Auxiliary Configuration Register (AUX_CFG)</td>
</tr>
<tr>
<td>37</td>
<td>Transmit Identification and Version Register (TXIDVER)</td>
</tr>
<tr>
<td>38</td>
<td>Transmit Control Register (TXCONTROL)</td>
</tr>
<tr>
<td>39</td>
<td>Transmit Teardown Register (TXTEARDOWN)</td>
</tr>
<tr>
<td>40</td>
<td>Receive Identification and Version Register (RXIDVER)</td>
</tr>
<tr>
<td>41</td>
<td>Receive Control Register (RXCONTROL)</td>
</tr>
<tr>
<td>42</td>
<td>Receive Teardown Register (RXTEARDOWN)</td>
</tr>
<tr>
<td>43</td>
<td>Transmit Interrupt Status (Unmasked) Register (TXINTSTATRAW)</td>
</tr>
<tr>
<td>44</td>
<td>Transmit Interrupt Status (Masked) Register (TXINTSTATMASKED)</td>
</tr>
<tr>
<td>45</td>
<td>Transmit Interrupt Mask Set Register (TXINTMASKSET)</td>
</tr>
<tr>
<td>46</td>
<td>Transmit Interrupt Mask Clear Register (TXINTMASKCLEAR)</td>
</tr>
<tr>
<td>47</td>
<td>MAC Input Vector Register (MACINVECTOR)</td>
</tr>
<tr>
<td></td>
<td>Description</td>
</tr>
<tr>
<td>---</td>
<td>---------------------------------------------------------------------------------------------------------</td>
</tr>
<tr>
<td>48</td>
<td>MAC End Of Interrupt Vector Register (MACEOIVECTOR)</td>
</tr>
<tr>
<td>49</td>
<td>Receive Interrupt Status Register Raw (RXINTSTATRAW)</td>
</tr>
<tr>
<td>50</td>
<td>Receive Interrupt Status (Unmasked) Register (RXINTSTATRAW)</td>
</tr>
<tr>
<td>51</td>
<td>Receive Interrupt Mask Set Register (RXINTMASKSET)</td>
</tr>
<tr>
<td>52</td>
<td>Receive Interrupt Mask Clear Register (RXINTMASKCLEAR)</td>
</tr>
<tr>
<td>53</td>
<td>MAC Interrupt Status (Unmasked) Register (MACINTSTATRAW)</td>
</tr>
<tr>
<td>54</td>
<td>MAC Interrupt Status (Masked) Register (MACINTSTATMASKED)</td>
</tr>
<tr>
<td>55</td>
<td>MAC Interrupt Mask Set Register (MACINTMASKSET)</td>
</tr>
<tr>
<td>56</td>
<td>MAC Interrupt Mask Clear Register (MACINTMASKCLEAR)</td>
</tr>
<tr>
<td>57</td>
<td>Receive Multicast/Broadcast/Promiscuous Channel Enable Register (RXMBPENABLE)</td>
</tr>
<tr>
<td>58</td>
<td>Receive Unicast Enable Set Register (RXUNICASTSET)</td>
</tr>
<tr>
<td>59</td>
<td>Receive Unicast Clear Register (RXUNICASTCLEAR)</td>
</tr>
<tr>
<td>60</td>
<td>Receive Maximum Length Register (RXMAXLEN)</td>
</tr>
<tr>
<td>61</td>
<td>Receive Buffer Offset Register (RXBUFFEROFFSET)</td>
</tr>
<tr>
<td>62</td>
<td>Receive Filter Low Priority Frame Threshold Register (RXFILTERLOWTHRESH)</td>
</tr>
<tr>
<td>63</td>
<td>Receive Channel n Flow Control Threshold Register (RXnFLOWTHRESH)</td>
</tr>
<tr>
<td>64</td>
<td>Receive Channel n Free Buffer Count Register (RXnFREEBUFFER)</td>
</tr>
<tr>
<td>65</td>
<td>MAC Control Register (MACCONTROL)</td>
</tr>
<tr>
<td>66</td>
<td>MAC Status Register (MACSTATUS)</td>
</tr>
<tr>
<td>67</td>
<td>Emulation Control Register (EMCONTROL)</td>
</tr>
<tr>
<td>68</td>
<td>FIFO Control Register (FIFOCONTROL)</td>
</tr>
<tr>
<td>69</td>
<td>MAC Configuration Register (MACCONFIG)</td>
</tr>
<tr>
<td>70</td>
<td>Soft Reset Register (SOFTRESET)</td>
</tr>
<tr>
<td>71</td>
<td>MAC Source Address Low Bytes Register (MACSRCADDRLO)</td>
</tr>
<tr>
<td>72</td>
<td>MAC Source Address High Bytes Register (MACSRCADDRHI)</td>
</tr>
<tr>
<td>73</td>
<td>MAC Hash Address Register 1 (MACHASH1)</td>
</tr>
<tr>
<td>74</td>
<td>MAC Hash Address Register 2 (MACHASH2)</td>
</tr>
<tr>
<td>75</td>
<td>Back Off Random Number Generator Test Register (BOFFTEST)</td>
</tr>
<tr>
<td>76</td>
<td>Transmit Pacing Algorithm Test Register (TPACETEST)</td>
</tr>
<tr>
<td>77</td>
<td>Receive Pause Timer Register (RXPAUSE)</td>
</tr>
<tr>
<td>78</td>
<td>Transmit Pause Timer Register (TXPAUSE)</td>
</tr>
<tr>
<td>79</td>
<td>MAC Address Low Bytes Register (MACADDRLO)</td>
</tr>
<tr>
<td>80</td>
<td>MAC Address High Bytes Register (MACADDRHI)</td>
</tr>
<tr>
<td>81</td>
<td>MAC Index Register (MACINDEX)</td>
</tr>
<tr>
<td>82</td>
<td>Transmit Channel n DMA Head Descriptor Pointer Register (TXnHDP)</td>
</tr>
<tr>
<td>83</td>
<td>Receive Channel n DMA Head Descriptor Pointer Register (RXnHDP)</td>
</tr>
<tr>
<td>84</td>
<td>Transmit Channel n Completion Pointer Register (TXnCP)</td>
</tr>
<tr>
<td>85</td>
<td>Receive Channel n Completion Pointer Register (RXnCP)</td>
</tr>
<tr>
<td>86</td>
<td>Statistics Register</td>
</tr>
<tr>
<td>87</td>
<td>MDIO Version Register (VERSION)</td>
</tr>
<tr>
<td>88</td>
<td>MDIO Control Register (CONTROL)</td>
</tr>
<tr>
<td>89</td>
<td>PHY Acknowledge Status Register (ALIVE)</td>
</tr>
<tr>
<td>90</td>
<td>PHY Link Status Register (LINK)</td>
</tr>
<tr>
<td>91</td>
<td>MDIO Link Status Change Interrupt (Unmasked) Register (LINKINTRA)</td>
</tr>
<tr>
<td>92</td>
<td>MDIO Link Status Change Interrupt (Masked) Register (LINKINTMASKED)</td>
</tr>
<tr>
<td>93</td>
<td>MDIO User Command Complete Interrupt (Unmasked) Register (USERINTRA)</td>
</tr>
<tr>
<td>94</td>
<td>MDIO User Command Complete Interrupt (Masked) Register (USERINTMASKED)</td>
</tr>
<tr>
<td>95</td>
<td>MDIO User Command Complete Interrupt Mask Set Register (USERINTMASKSET)</td>
</tr>
<tr>
<td>96</td>
<td>MDIO User Command Complete Interrupt Mask Clear Register (USERINTMASKCLEAR)</td>
</tr>
<tr>
<td></td>
<td>Description</td>
</tr>
<tr>
<td>---</td>
<td>------------------------------------------------------------------------------</td>
</tr>
<tr>
<td>97</td>
<td>MDIO User Access Register 0 (USERACCESS0)</td>
</tr>
<tr>
<td>98</td>
<td>MDIO User PHY Select Register 0 (USERPHYSEL0)</td>
</tr>
<tr>
<td>99</td>
<td>MDIO User Access Register 1 (USERACCESS1)</td>
</tr>
<tr>
<td>100</td>
<td>MDIO User PHY Select Register 1 (USERPHYSEL1)</td>
</tr>
</tbody>
</table>
## List of Tables

<table>
<thead>
<tr>
<th>Table Number</th>
<th>Description</th>
<th>Page</th>
</tr>
</thead>
<tbody>
<tr>
<td>1</td>
<td>EMAC and MDIO Signals with SGMII Interface</td>
<td>16</td>
</tr>
<tr>
<td>2</td>
<td>Ethernet Frame Description</td>
<td>18</td>
</tr>
<tr>
<td>3</td>
<td>Basic Descriptors</td>
<td>20</td>
</tr>
<tr>
<td>4</td>
<td>Receive Frame Treatment Summary</td>
<td>47</td>
</tr>
<tr>
<td>5</td>
<td>Middle of Frame Overrun Treatment</td>
<td>48</td>
</tr>
<tr>
<td>6</td>
<td>CPGMAC IN_VECTOR Values</td>
<td>58</td>
</tr>
<tr>
<td>7</td>
<td>Pulse Interrupts</td>
<td>59</td>
</tr>
<tr>
<td>8</td>
<td>EMAC Event Connections</td>
<td>59</td>
</tr>
<tr>
<td>9</td>
<td>Line Rate versus PLL Output Clock Frequency</td>
<td>61</td>
</tr>
<tr>
<td>10</td>
<td>Effect of Rate Control Bits</td>
<td>62</td>
</tr>
<tr>
<td>11</td>
<td>Frequency Range versus MPY Value</td>
<td>62</td>
</tr>
<tr>
<td>12</td>
<td>MACID1 Register Field Descriptions</td>
<td>64</td>
</tr>
<tr>
<td>13</td>
<td>MACID2 Register Field Descriptions</td>
<td>64</td>
</tr>
<tr>
<td>14</td>
<td>Emulation Control</td>
<td>65</td>
</tr>
<tr>
<td>15</td>
<td>EMAC Control Module Registers</td>
<td>66</td>
</tr>
<tr>
<td>16</td>
<td>Identification and Version Register (IDVER) Field Descriptions</td>
<td>67</td>
</tr>
<tr>
<td>17</td>
<td>Software Reset Register (S_SOFT_RESET) Field Descriptions</td>
<td>67</td>
</tr>
<tr>
<td>18</td>
<td>Emulation Control Register (EM_CONTROL) Field Descriptions</td>
<td>68</td>
</tr>
<tr>
<td>19</td>
<td>Interrupt Control Register (INT_CONTROL) Field Descriptions</td>
<td>68</td>
</tr>
<tr>
<td>20</td>
<td>Core 0/1/2 Receive Threshold Enable Register (C0/1/2_RX_THRESH_EN) Field Descriptions</td>
<td>69</td>
</tr>
<tr>
<td>21</td>
<td>Core 0/1/2 Receive Enable Register (C0/1/2_RX_EN) Field Descriptions</td>
<td>69</td>
</tr>
<tr>
<td>22</td>
<td>Core 0/1/2 Transmit Enable Register (C0/1/2_TX_EN) Field Descriptions</td>
<td>70</td>
</tr>
<tr>
<td>23</td>
<td>Core 0/1/2 Misc Enable Register (C0/1/2_MISC_EN) Field Descriptions</td>
<td>70</td>
</tr>
<tr>
<td>24</td>
<td>Core 0/1/2 Receive Threshold Status Register (C0/1/2_RX_THRESH_STAT) Field Descriptions</td>
<td>71</td>
</tr>
<tr>
<td>25</td>
<td>Core 0/1/2 Receive Status Register (C0/1/2_RX_STAT) Field Descriptions</td>
<td>71</td>
</tr>
<tr>
<td>26</td>
<td>Core 0/1/2 Transmit Status Register (C0/1/2_TX_STAT) Field Descriptions</td>
<td>72</td>
</tr>
<tr>
<td>27</td>
<td>Core 0/1/2 Misc Status Register (C0/1/2_MISC_STAT) Field Descriptions</td>
<td>72</td>
</tr>
<tr>
<td>28</td>
<td>Core 0/1/2 Receive Interrupts per Millisecond Register (C0/1/2_RX_IMAX) Field Descriptions</td>
<td>73</td>
</tr>
<tr>
<td>29</td>
<td>Core 0/1/2 Transmit Interrupts per Millisecond Register (C0/1/2_TX_IMAX) Field Descriptions</td>
<td>73</td>
</tr>
<tr>
<td>30</td>
<td>SGMII Registers</td>
<td>74</td>
</tr>
<tr>
<td>31</td>
<td>Read/Write/Clear/Set Abbreviations</td>
<td>74</td>
</tr>
<tr>
<td>32</td>
<td>Identification and Version Register (IDVER) Field Descriptions</td>
<td>75</td>
</tr>
<tr>
<td>33</td>
<td>Software Reset Register (S_SOFT_RESET) Field Descriptions</td>
<td>75</td>
</tr>
<tr>
<td>34</td>
<td>Control Register (CONTROL) Field Descriptions</td>
<td>76</td>
</tr>
<tr>
<td>35</td>
<td>Status Register (STATUS) Field Descriptions</td>
<td>77</td>
</tr>
<tr>
<td>36</td>
<td>Advertised Ability Register (MR_ADV_ABILITY) Field Descriptions</td>
<td>78</td>
</tr>
<tr>
<td>37</td>
<td>SGMII Mode</td>
<td>78</td>
</tr>
<tr>
<td>38</td>
<td>Link Partner Advertised Ability Register (MR_LP_ADV_ABILITY) Field Descriptions</td>
<td>79</td>
</tr>
<tr>
<td>39</td>
<td>Transmit Configuration Register (TX_CFG) Field Descriptions</td>
<td>80</td>
</tr>
<tr>
<td>40</td>
<td>DE Bits</td>
<td>81</td>
</tr>
<tr>
<td>41</td>
<td>SWING Bits</td>
<td>81</td>
</tr>
<tr>
<td>42</td>
<td>Receive Configuration Register (RX_CFG) Field Descriptions</td>
<td>82</td>
</tr>
<tr>
<td>43</td>
<td>EQ Bits</td>
<td>83</td>
</tr>
<tr>
<td>44</td>
<td>Auxiliary Configuration Register (AUX_CFG) Field Descriptions</td>
<td>84</td>
</tr>
<tr>
<td>45</td>
<td>Ethernet Media Access Controller (EMAC) Registers</td>
<td>86</td>
</tr>
<tr>
<td>46</td>
<td>Transmit Identification and Version Register (TXIDVER) Field Descriptions</td>
<td>90</td>
</tr>
<tr>
<td>47</td>
<td>Transmit Control Register (TXCONTROL) Field Descriptions</td>
<td>90</td>
</tr>
<tr>
<td>Page</td>
<td>Description</td>
<td></td>
</tr>
<tr>
<td>------</td>
<td>-------------</td>
<td></td>
</tr>
<tr>
<td>48</td>
<td>Transmit Teardown Register (TXTEARDDOWN) Field Descriptions</td>
<td></td>
</tr>
<tr>
<td>49</td>
<td>Receive Identification and Version Register (RXIDVER) Field Descriptions</td>
<td></td>
</tr>
<tr>
<td>50</td>
<td>Receive Control Register (RXCONTROL) Field Descriptions</td>
<td></td>
</tr>
<tr>
<td>51</td>
<td>Receive Teardown Register (RXTEARDDOWN) Field Descriptions</td>
<td></td>
</tr>
<tr>
<td>52</td>
<td>Transmit Interrupt Status (Unmasked) Register (TXINTSTATRAW) Field Descriptions</td>
<td></td>
</tr>
<tr>
<td>53</td>
<td>Transmit Interrupt Status (Masked) Register (TXINTSTATMASKED) Field Descriptions</td>
<td></td>
</tr>
<tr>
<td>54</td>
<td>Transmit Interrupt Mask Set Register (TXINTMASKSET) Field Descriptions</td>
<td></td>
</tr>
<tr>
<td>55</td>
<td>Transmit Interrupt Mask Clear Register (TXINTMASKCLEAR) Field Descriptions</td>
<td></td>
</tr>
<tr>
<td>56</td>
<td>MAC Input Vector Register (MACINVECTOR) Field Descriptions</td>
<td></td>
</tr>
<tr>
<td>57</td>
<td>MAC End Of Interrupt Vector Register (MACEOIVECTOR) Field Descriptions</td>
<td></td>
</tr>
<tr>
<td>58</td>
<td>Receive Interrupt Status Register Raw (RXINTSTATRAW) Field Descriptions</td>
<td></td>
</tr>
<tr>
<td>59</td>
<td>Receive Interrupt Status Status (MASKED) Register (RXINTSTATMASKED) Field Descriptions</td>
<td></td>
</tr>
<tr>
<td>60</td>
<td>Receive Interrupt Mask Clear Register (RXINTMASKCLEAR) Field Descriptions</td>
<td></td>
</tr>
<tr>
<td>61</td>
<td>Receive Interrupt Mask Clear Register (RXINTMASKCLEAR) Field Descriptions</td>
<td></td>
</tr>
<tr>
<td>62</td>
<td>MAC Interrupt Status (Unmasked) Register (MACINTSTATRAW) Field Descriptions</td>
<td></td>
</tr>
<tr>
<td>63</td>
<td>MAC Interrupt Status (Masked) Register (MACINTSTATMASKED) Field Descriptions</td>
<td></td>
</tr>
<tr>
<td>64</td>
<td>MAC Interrupt Mask Set Register (MACINTMASKSET) Field Descriptions</td>
<td></td>
</tr>
<tr>
<td>65</td>
<td>MAC Interrupt Mask Clear Register (MACINTMASKCLEAR) Field Descriptions</td>
<td></td>
</tr>
<tr>
<td>66</td>
<td>Receive Multicast/Broadcast/Promiscuous Channel Enable Register (RXMBPENABLE) Field Descriptions</td>
<td></td>
</tr>
<tr>
<td>67</td>
<td>Receive Unicast Enable Set Register (RXUNICASTSET) Field Descriptions</td>
<td></td>
</tr>
<tr>
<td>68</td>
<td>Receive Unicast Clear Register (RXUNICASTCLEAR) Field Descriptions</td>
<td></td>
</tr>
<tr>
<td>69</td>
<td>Receive Maximum Length Register (RXMAXLEN) Field Descriptions</td>
<td></td>
</tr>
<tr>
<td>70</td>
<td>Receive Buffer Offset Register (RXBUFFEROFFSET) Field Descriptions</td>
<td></td>
</tr>
<tr>
<td>71</td>
<td>Receive Filter Low Priority Frame Threshold Register (RXFILTERLOWTHRESH) Field Descriptions</td>
<td></td>
</tr>
<tr>
<td>72</td>
<td>Receive Channel n Flow Control Threshold Register (RXnFLOWTHRESH) Field Descriptions</td>
<td></td>
</tr>
<tr>
<td>73</td>
<td>Receive Channel n Free Buffer Count Register (RXnFREEBUFFER) Field Descriptions</td>
<td></td>
</tr>
<tr>
<td>74</td>
<td>MAC Control Register (MACCONTROL) Field Descriptions</td>
<td></td>
</tr>
<tr>
<td>75</td>
<td>MAC Status Register (MACSTATUS) Field Descriptions</td>
<td></td>
</tr>
<tr>
<td>76</td>
<td>Emulation Control Register (EMCONTROL) Field Descriptions</td>
<td></td>
</tr>
<tr>
<td>77</td>
<td>FIFO Control Register (FIFOCONTROL) Field Descriptions</td>
<td></td>
</tr>
<tr>
<td>78</td>
<td>MAC Configuration Register (MACCONFIG) Field Descriptions</td>
<td></td>
</tr>
<tr>
<td>79</td>
<td>Soft Reset Register (SOFTRESET) Field Descriptions</td>
<td></td>
</tr>
<tr>
<td>80</td>
<td>MAC Source Address Low Bytes Register (MACSRCADDRLO) Field Descriptions</td>
<td></td>
</tr>
<tr>
<td>81</td>
<td>MAC Source Address High Bytes Register (MACSRCADDRHI) Field Descriptions</td>
<td></td>
</tr>
<tr>
<td>82</td>
<td>MAC Hash Address Register 1 (MACHASH1) Field Descriptions</td>
<td></td>
</tr>
<tr>
<td>83</td>
<td>MAC Hash Address Register 2 (MACHASH2) Field Descriptions</td>
<td></td>
</tr>
<tr>
<td>84</td>
<td>Back Off Test Register (BOFFTEST) Field Descriptions</td>
<td></td>
</tr>
<tr>
<td>85</td>
<td>Transmit Pacing Algorithm Test Register (TPACETEST) Field Descriptions</td>
<td></td>
</tr>
<tr>
<td>86</td>
<td>Receive Pause Timer Register (RXPAUSE) Field Descriptions</td>
<td></td>
</tr>
<tr>
<td>87</td>
<td>Transmit Pause Timer Register (TXPAUSE) Field Descriptions</td>
<td></td>
</tr>
<tr>
<td>88</td>
<td>MAC Address Low Bytes Register (MACADDRLO) Field Descriptions</td>
<td></td>
</tr>
<tr>
<td>89</td>
<td>MAC Address High Bytes Register (MACADDRHI) Field Descriptions</td>
<td></td>
</tr>
<tr>
<td>90</td>
<td>MAC Index Register (MACINDEX) Field Descriptions</td>
<td></td>
</tr>
<tr>
<td>91</td>
<td>Transmit Channel n DMA Head Descriptor Pointer Register (TXnHDP) Field Descriptions</td>
<td></td>
</tr>
<tr>
<td>92</td>
<td>Receive Channel n DMA Head Descriptor Pointer Register (RXnHDP) Field Descriptions</td>
<td></td>
</tr>
<tr>
<td>93</td>
<td>Transmit Channel n Completion Pointer Register (TXnCP) Field Descriptions</td>
<td></td>
</tr>
<tr>
<td>94</td>
<td>Receive Channel n Completion Pointer Register (RXnCP) Field Descriptions</td>
<td></td>
</tr>
<tr>
<td>95</td>
<td>Statistics Register Field Descriptions</td>
<td></td>
</tr>
</tbody>
</table>

Copyright © 2006–2012, Texas Instruments Incorporated
<table>
<thead>
<tr>
<th>Page</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>96</td>
<td>Management Data Input/Output (MDIO) Registers</td>
</tr>
<tr>
<td>97</td>
<td>MDIO Version Register (VERSION) Field Descriptions</td>
</tr>
<tr>
<td>98</td>
<td>MDIO Control Register (CONTROL) Field Descriptions</td>
</tr>
<tr>
<td>99</td>
<td>PHY Acknowledge Status Register (ALIVE) Field Descriptions</td>
</tr>
<tr>
<td>100</td>
<td>PHY Link Status Register (LINK) Field Descriptions</td>
</tr>
<tr>
<td>101</td>
<td>MDIO Link Status Change Interrupt (Unmasked) Register (LINKINTRA) Field Descriptions</td>
</tr>
<tr>
<td>102</td>
<td>MDIO Link Status Change Interrupt (Masked) Register (LINKINTMASKED) Field Descriptions</td>
</tr>
<tr>
<td>103</td>
<td>MDIO User Command Complete Interrupt (Unmasked) Register (USERINTRA) Field Descriptions</td>
</tr>
<tr>
<td>104</td>
<td>MDIO User Command Complete Interrupt (Masked) Register (USERINTMASKED) Field Descriptions</td>
</tr>
<tr>
<td>105</td>
<td>MDIO User Command Complete Interrupt Mask Set Register (USERINTMASKSET) Field Descriptions</td>
</tr>
<tr>
<td>106</td>
<td>MDIO User Command Complete Interrupt Mask Clear Register (USERINTMASKCLEAR) Field Descriptions</td>
</tr>
<tr>
<td>107</td>
<td>MDIO User Access Register 0 (USERACCESS0) Field Descriptions</td>
</tr>
<tr>
<td>108</td>
<td>MDIO User PHY Select Register 0 (USERPHYSELO) Field Descriptions</td>
</tr>
<tr>
<td>109</td>
<td>MDIO User Access Register 1 (USERACCESS1) Field Descriptions</td>
</tr>
<tr>
<td>110</td>
<td>MDIO User PHY Select Register 1 (USERPHYSELO1) Field Descriptions</td>
</tr>
<tr>
<td>111</td>
<td>Physical Layer Definitions</td>
</tr>
</tbody>
</table>
About This Manual

This document provides a functional description of the Ethernet Media Access Controller (EMAC) and Physical layer (PHY) device Management Data Input/Output (MDIO) module integrated with the TMS320TCI6487/88 devices.

Notational Conventions

This document uses the following conventions.

- Hexadecimal numbers are shown with the suffix h. For example, the following number is 40 hexadecimal (decimal 64): 40h.
- Registers in this document are shown in figures and described in tables.
  - Each register figure shows a rectangle divided into fields that represent the fields of the register. Each field is labeled with its bit name, its beginning and ending bit numbers above, and its read/write properties below. A legend explains the notation used for the properties.
  - Reserved bits in a register figure designate a bit that is used for future device expansion.

Related Documentation From Texas Instruments

The following documents describe the C6000™ devices and related support tools. Copies of these documents are available on the Internet at www.ti.com. Tip: Enter the literature number in the search box provided at www.ti.com.

- **SPRU189 — TMS320C6000 DSP CPU and Instruction Set Reference Guide.** Describes the CPU architecture, pipeline, instruction set, and interrupts for the TMS320C6000 digital signal processors (DSPs).
- **SPRU198 — TMS320C6000 Programmer's Guide.** Describes ways to optimize C and assembly code for the TMS320C6000™ DSPs and includes application program examples.
- **SPRU301 — TMS320C6000 Code Composer Studio Tutorial.** Introduces the Code Composer Studio™ integrated development environment and software tools.
- **SPRU321 — Code Composer Studio Application Programming Interface Reference Guide.** Describes the Code Composer Studio™ application programming interface (API), which allows you to program custom plug-ins for Code Composer.
- **SPRU871 — TMS320C64x+ Megamodule Reference Guide.** Describes the TMS320C64x+ digital signal processor (DSP) megamodule. Included is a discussion on the internal direct memory access (IDMA) controller, the interrupt controller, the power-down controller, memory protection, bandwidth management, and the memory and cache.
1 Introduction

This document provides a functional description of the Ethernet Media Access Controller (EMAC) and Physical layer (PHY) device Management Data Input/Output (MDIO) module integrated with TMS320TCI6487/88 devices. Included are the features of the EMAC and MDIO modules, a discussion of their architecture and operation, how these modules connect to the outside world, and the registers description for each module.

The EMAC controls the flow of packet data from the processor to the PHY. The MDIO module controls PHY configuration and status monitoring.

Both the EMAC and the MDIO modules interface to the DSP through a custom interface that allows efficient data transmission and reception. This custom interface is referred to as the EMAC control module, and is considered integral to the EMAC/MDIO peripheral.

1.1 Purpose of the Peripheral

The EMAC module is used on TMS320TCI6487/88 devices to move data between the device and another host connected to the same network, in compliance with the Ethernet protocol.

1.2 Features

- Synchronous 10/100/1000 Mbit operation.
- CBA3.1 compliant DMA controllers with VBUSP data transfers.
- G/MII Interface.
- Hardware Error Handling including CRC.
- Little and Big endian Support.
- Eight receive channels with VLAN tag discrimination for receive hardware QOS support.
- Eight transmit channels with round-robin or fixed priority for hardware QOS support.
- Full Duplex Gigabit operation (half duplex gigabit is not supported).
- CPPI 3.0 compliant.
- EtherStats and 802.3Stats RMON statistics gathering.
- Transmit CRC generation selectable on a per channel basis.
- Broadcast frames selectable for reception on a single channel.
- Multicast frames selectable for reception on a single channel.
- Promiscuous receive mode frames selectable for reception on a single channel (all frames, all good frames, short frames, error frames).
- TI Adaptive Performance Optimization for improved half duplex performance.
- Hardware flow control.
- Supports External SGMII gasket.
- No-chain mode truncates frame to 1st buffer for network analysis applications.
- Configurable receive address matching/filtering, receive FIFO depth, and transmit FIFO depth.
- Emulation Support.
- Loopback Mode.
1.3 Functional Block Diagram

Figure 1 shows the three main functional modules of the EMAC/MDIO peripheral:

- EMAC control module
- EMAC module
- MDIO module

The EMAC control module is the main interface between the device core processor and the EMAC module and MDIO module. The EMAC control module contains the necessary components to allow the EMAC to make efficient use of device memory, plus it controls device interrupts. The EMAC control module incorporates 8K byte internal RAM to hold EMAC buffer descriptors.

The Management Data Input/Output (MDIO) module implements the 802.3 serial management interface to interrogate and control up to 32 Ethernet PHY(s) connected to the device, using a shared two-wire bus. Application software uses the MDIO module to configure the auto-negotiation parameters of each PHY attached to the EMAC, retrieve the negotiation results, and configure required parameters in the EMAC module for correct operation. The module is designed to allow almost transparent operation of the MDIO interface, with very little maintenance from the core processor.

The Ethernet Media Access Controller (EMAC) module provides an efficient interface between the TCI6487/88 core processor and the networked community. The EMAC supports 10Base-T (10 Mbits/sec), and 100BaseTX (100 Mbits/sec), in either half or full duplex mode, and 1000BaseT (1000 Mbits/sec) in full duplex mode, with hardware flow control and quality-of-service (QOS) support.

Figure 1 shows the main interface between the EMAC control module and the CPU. The following connections are made to the device core:

- The peripheral bus connection from the EMAC control module allows the EMAC module to read and write both internal and external memory through the switch fabric interface.
- The EMAC control, EMAC and MDIO modules all have control registers. These registers are memory mapped into device memory space via the device configuration bus. The control module internal RAM is mapped to this same range along with these registers.
- The EMAC and MDIO interrupts are combined within the control module. The interrupts from the control module then go to the devices interrupt controller.

The EMAC and MDIO interrupts are combined within the control module, so only the control module interrupts need to be monitored by the application software or device driver. The interrupts are mapped to a specific CPU interrupt through the use of the enhanced interrupt selector within the C64x+ core. The combined EMAC/MDIO interrupts are mapped to the interrupt controller input as system events 5, 6, 7 and 8.
1.4 Industry Standard(s) Compliance Statement

The EMAC peripheral conforms to the IEEE 802.3 standard, describing the Carrier Sense Multiple Access with Collision Detection (CSMA/CD) Access Method and Physical Layer specifications. The IEEE 802.3 standard has also been adopted by ISO/IEC and re-designated as ISO/IEC 8802-3:2000(E).

In difference from this standard, the EMAC peripheral integrated with the TCI6487/88 devices does not use the Transmit Coding Error signal MTXER. Instead of driving the error pin when an underflow condition occurs on a transmitted frame, the EMAC will intentionally generate an incorrect checksum by inverting the frame CRC, so that the transmitted frame will be detected as an error by the network.
2 EMAC Functional Architecture

This chapter discusses the architecture and basic function of the EMAC peripheral.

2.1 Clock Control

The frequencies for the transmit and receive clocks are fixed by the IEEE 802.3 specification as shown below:

- 2.5 Mhz at 10 Mbps
- 25 Mhz at 100 Mbps
- 125 MHz at 1000 Mbps

The TCI6487/88 device uses PLL controller to generate all the clocks needed by the DSP. The Main PLL controller has seven SYSCLK outputs. SYSCLK9 runs at a rate equal to 1/6th of the CPU clock frequency (chip_clk6).

The MDIO clock is based on a divide-down of the peripheral clock(SYSCLK9) and is specified to run up to 2.5Mhz, although typical operation would be 1.0Mhz. as the peripheral clock frequency is variable, the application software or driver controls the divide-down amount.

2.1.1 GMII Clocking

The transmit and receive clock sources for 10/100/1000 Mbps modes are provided from an external PHY via GMII_MTCLK and GMII_MRCLK pins.

2.1.2 SGMII Clocking

All clock sources are sourced from the Main PLL Controller, which is CPU clock/6 (chip_clk6). This clock source is shared by a majority of the modules on the TCI6487/88 device. The SGMII protocol takes a GMII data stream and converts it to a serial stream using the SerDes macro, sending the same amount of data with an embedded clock (using 8b/10b). An SGMII output clock is not provided so the connected device must support clock recovery. This device must be configured for clock recovery before the interface can be used so the CP-SGMII logic derives its operating clocks from the SerDes output which has a dedicated PLL to set the link rate. The SGMII protocol also allows for dynamic switching between 10/100/1000 Mbps modes. This negotiation data is embedded in the incoming data stream from the external PHY and can happen at any time. Since the CP-SGMII logic only supports the protocol with an embedded clock, 10/100Mbps rates are supported by duplicating the data across multiple data phases (modified by 8b/10b at the physical interface), allowing the CP-SGMII to keep the same data on the pins for the slower rates to the CP-GMAC module. The SGMII SerDes requires a dedicated clock input of 125, 156.25, or 312.5 MHz.

2.2 Memory Map

The EMAC includes an internal memory which holds information about the Ethernet packets received or transmitted. This internal RAM is 2K x 32 bits in size. Data can be written to and read from the EMAC internal memory by either the EMAC or the CPU. It is used to store buffer descriptors that are 4 words (16 bytes) deep. This 8K local memory can hold enough information to transfer up to 512 Ethernet packets without CPU intervention.

On the TCI6487/88 device, the packet buffer descriptors can also be placed in the internal processor memory (L2). There are some tradeoffs in terms of cache performance and throughput when descriptors are placed in L2, versus when they are placed in EMAC internal memory. Cache performance is improved when the buffer descriptors are placed in internal memory. However, the EMAC throughput is better when the descriptors are placed in the local EMAC RAM.
2.3 **System Level Connection**

The TCI6487/88 device supports only SGMII interface to the physical layer device.

2.3.1 **Serial Gigabit Media Independent Interface (SGMII) Connections**

Figure 2 shows a device with integrated EMAC and MDIO interfaces via a SGMII connection to the PHY device. This interface is available in 10 Mbps, 100 Mbps, and 1000 Mbps modes.

### Figure 2. Ethernet Configuration with SGMII Interface

The SGMII interface supports 10/100/1000 Mbps modes. Only full-duplex mode is available in 1000 Mbps mode. In 10/100 Mbps modes, the GMII interface acts like an MII interface, and only the lower 4 bits of data are transferred for each of the data buses.

Table 1 summarizes the individual EMAC and MDIO signals with SGMII interface.

### Table 1. EMAC and MDIO Signals with SGMII Interface

<table>
<thead>
<tr>
<th>Signal Name</th>
<th>I/O</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>GMII_MTCLK</td>
<td>I</td>
<td>Transmit clock (MTCLK). The transmit clock is a continuous clock that provides the timing reference for transmit operations. The MTXD and MTXEN signals are tied to this clock. The clock is generated by the PHY and is 2.5 MHz at 10 Mbps operation, 25 MHz at 100 Mbps operation and 125 MHz at 1000 Mbps operation.</td>
</tr>
<tr>
<td>GMII_MRCLK</td>
<td>I</td>
<td>Receive clock (MRCLK). The receive clock is a continuous clock that provides the timing reference for receive operations. The MRXD, MRXDV, and MRXER signals are tied to this clock. The clock is generated by the PHY and is 2.5 MHz at 10 Mbps operation, 25 MHz at 100 Mbps operation and 125 MHz at 1000 Mbps operation.</td>
</tr>
<tr>
<td>GMII_MTXD (8)</td>
<td>O</td>
<td>Transmit data (MTXD). The transmit data pins are a collection of 8 data signals comprising 8 bits of data. MTDX0 is the least-significant bit (LSB). The signals are synchronized by MTCLK in 10/100 Mbps mode, and by GMTCLK in Gigabit mode, and valid only when MTXEN is asserted.</td>
</tr>
<tr>
<td>GMII_MTXEN</td>
<td>O</td>
<td>Transmit enable (MTXEN). The transmit enable signal indicates that the MTXD pins are generating nibble data for use by the PHY. It is driven synchronously to MTCLK in 10/100 Mbps mode, and to GMTCLK in Gigabit mode.</td>
</tr>
<tr>
<td>GMII_MRXD (8)</td>
<td>I</td>
<td>Receive data (MRXD). The receive data pins are a collection of 8 data signals comprising 8 bits of data. MRDX0 is the least-significant bit (LSB). The signals are synchronized by MRCLK and valid only when MRXDV is asserted.</td>
</tr>
<tr>
<td>GMII_MRXDV</td>
<td>I</td>
<td>Receive data valid (MRXDV). The receive data valid signal indicates that the MRXD pins are generating nibble data for use by the EMAC. It is driven synchronously to MRCLK.</td>
</tr>
</tbody>
</table>
### Table 1. EMAC and MDIO Signals with SGMII Interface (continued)

<table>
<thead>
<tr>
<th>Signal Name</th>
<th>I/O</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>GMII_MRXER</td>
<td>I</td>
<td>Receive error (MRXER). The receive error signal is asserted for one or more MRCLK periods to indicate that an error was detected in the received frame. This is meaningful only during data reception when MRXDV is active.</td>
</tr>
<tr>
<td>GMII_MCOL</td>
<td>I</td>
<td>Collision detected (MCOL). The MCOL pin is asserted by the PHY when it detects a collision on the network. It remains asserted while the collision condition persists. This signal is not necessarily synchronous to MTCLK nor MRCLK. This pin is used in half-duplex operation only.</td>
</tr>
<tr>
<td>GMII_MCRS</td>
<td>I</td>
<td>Carrier sense (MCRS). The MCRS pin is asserted by the PHY when the network is not idle in either transmit or receive. The pin is de-asserted when both transmit and receive are idle. This signal is not necessarily synchronous to MTCLK nor MRCLK. This pin is used in half-duplex operation only.</td>
</tr>
<tr>
<td>FULLDUPLEX</td>
<td>I</td>
<td>External Fullduplex</td>
</tr>
<tr>
<td>GIG</td>
<td>I</td>
<td>External Gigabit mode</td>
</tr>
<tr>
<td>MDIO_OE_N</td>
<td>O</td>
<td>Serial data output enable. Asserted ‘0’ when data output is valid.</td>
</tr>
<tr>
<td>MDCLK_O</td>
<td>O</td>
<td>Management data clock (MDCLK). The MDIO data clock is sourced by the MDIO module on the system. It is used to synchronize MDIO data access operations done on the MDIO pin. The frequency of this clock is controlled by the CLKDIV bits in the MDIO control register (CONTROL).</td>
</tr>
<tr>
<td>MDIO</td>
<td>I/O</td>
<td>Management data input output (MDIO). The MDIO pin drives PHY management data into and out of the PHY by way of an access frame consisting of start of frame, read/write indication, PHY address, register address, and data bit cycles. The MDIO pin acts as an output for everything except the data bit cycles, when the pin acts as an input for read operations.</td>
</tr>
<tr>
<td>TX_ENC(10)</td>
<td>O</td>
<td>Transmit data encoded. The transmit data encoding is a collection of 10 data bits.</td>
</tr>
<tr>
<td>RX_ENC(10)</td>
<td>I</td>
<td>Receive data encoded. The receive data encoding is a collection of 10 data bits.</td>
</tr>
<tr>
<td>TX_CFG(32)</td>
<td>O</td>
<td>Transmit configuration register output, this is a 32-bit general purpose output used to control the SERDES transmit configuration.</td>
</tr>
<tr>
<td>AUX_CFG(32)</td>
<td>O</td>
<td>Auxiliary configuration register output, this is a 32-bit general purpose output used to control the SERDES PLL configuration.</td>
</tr>
<tr>
<td>RX_CLK</td>
<td>I</td>
<td>Receive clock. Clock recovered from the SERDES.</td>
</tr>
<tr>
<td>TX_CLK</td>
<td>I</td>
<td>Transmit clock. Clock recovered from the SERDES.</td>
</tr>
<tr>
<td>TXN</td>
<td>O</td>
<td>Negative polarity differential transmit output.</td>
</tr>
<tr>
<td>TXP</td>
<td>O</td>
<td>Positive polarity differential transmit output.</td>
</tr>
<tr>
<td>RXN</td>
<td>I</td>
<td>Negative polarity differential receive input.</td>
</tr>
<tr>
<td>RXP</td>
<td>I</td>
<td>Positive polarity differential receive input.</td>
</tr>
</tbody>
</table>
2.4 Ethernet Protocol Overview

Ethernet provides an unreliable, connectionless service to a networking application. A brief overview of the Ethernet protocol follows. For more information on the Carrier Sense Multiple Access with Collision Detection (CSMA/CD) Access Method (ETHERNET's multiple access protocol), see the IEEE 802.3 standard document.

2.4.1 Ethernet Frame Format

All the Ethernet technologies use the same frame structure. The format of an Ethernet frame shown in Figure 3, and described in Table 2. The Ethernet packet is the collection of bytes representing the data portion of a single Ethernet frame on the wire (shown outlined in bold in Figure 3).

The Ethernet frames are of variable lengths, with no frame smaller than 64 bytes or larger than 1518 bytes (header, data, and CRC).

**Figure 3. Ethernet Frame**

<table>
<thead>
<tr>
<th>Field</th>
<th>Bytes</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>Preamble</td>
<td>7</td>
<td>These 7 bytes have a fixed value of 55h. They wake up the receiving EMAC ports and synchronize their clocks to that of the sender's clock.</td>
</tr>
<tr>
<td>Start of Frame Delimiter</td>
<td>1</td>
<td>This field with a value of 5Dh immediately follows the preamble pattern and indicates the start of important data.</td>
</tr>
<tr>
<td>Destination address</td>
<td>6</td>
<td>This field contains the Ethernet MAC address of the intended EMAC port for the frame. It may be an individual or multicast (including broadcast) address. If the destination EMAC port receives an Ethernet frame with a destination address that does not match any of its MAC physical addresses, and no promiscuous, multicast or broadcast channel is enabled, it discards the frame.</td>
</tr>
<tr>
<td>Source address</td>
<td>6</td>
<td>This field contains the MAC address of the Ethernet port that transmits the frame to the Local Area Network.</td>
</tr>
<tr>
<td>Length/Type</td>
<td>2</td>
<td>The length field indicates the number of EMAC client data bytes contained in the subsequent data field of the frame. This field can also be used to identify the data type carried by the frame.</td>
</tr>
<tr>
<td>Data</td>
<td>46 to 1500</td>
<td>This field carries the datagram containing the upper layer protocol frame (the IP layer datagram). The maximum transfer unit (MTU) of Ethernet is 1500 bytes. Therefore, if the upper layer protocol datagram exceeds 1500 bytes, the host must fragment the datagram and send it in multiple Ethernet packets. The minimum size of the data field is 46 bytes. Thus, if the upper layer datagram is less than 46 bytes, the data field must be extended to 46 bytes by appending extra bits after the data field, but prior to calculating and appending the FCS.</td>
</tr>
<tr>
<td>Frame Check Sequence</td>
<td>4</td>
<td>A cyclic redundancy check (CRC) is used by the transmit and receive algorithms to generate a CRC value for the FCS field. The frame check sequence covers the 60 to 1514 bytes of the packet data. Note that the 4-byte FCS field may not be included as part of the packet data, depending on the EMAC configuration.</td>
</tr>
</tbody>
</table>

Legend: SFD = Start Frame Delimiter; FCS = Frame Check Sequence (CRC)
2.4.2 Multiple Access Protocol

Nodes in an Ethernet Local Area Network are interconnected by a broadcast channel; as a result, when an EMAC port transmits a frame, all the adapters on the local network receive the frame. Carrier Sense Multiple Access with Collision Detection (CSMA/CD) algorithms are used when the EMAC operates in half-duplex mode. When operating in full-duplex mode, there is no contention for use of a shared medium, because there are exactly two ports on the local network.

Each port runs the CSMA/CD protocol without explicit coordination with the other ports on the Ethernet network. Within a specific port, the CSMA/CD protocol is as follows:

1. The port obtains data from upper layer protocols at its node, prepares an Ethernet frame, and puts the frame in a buffer.
2. If the port senses that the medium is idle, it starts to transmit the frame. If the port senses that the transmission medium is busy, it waits until it senses no signal energy (plus an Inter-Packet Gap time) and then starts to transmit the frame.
3. While transmitting, the port monitors for the presence of signal energy coming from other ports. If the port transmits the entire frame without detecting signal energy from other Ethernet devices, the port is done with the frame.
4. If the port detects signal energy from other ports while transmitting, it stops transmitting its frame and instead transmits a 48-bit jam signal.
5. After transmitting the jam signal, the port enters an exponential backoff phase. Specifically, when transmitting a given frame, after experiencing a number of collisions in a row for the frame, the port chooses a random value that is dependent on the number of collisions. The port then waits an amount of time which is multiple of this random value, and returns to step 2.
2.5 Programming Interface

2.5.1 Packet Buffer Descriptors

The buffer descriptor is a central part of the EMAC module. It determines how the application software describes Ethernet packets to be sent and empty buffers to be filled with incoming packet data. The basic descriptor format is shown in Figure 4 and described in Table 3.

**Figure 4. Basic Descriptor Format**

<table>
<thead>
<tr>
<th>Word Offset</th>
<th>Bit Fields</th>
</tr>
</thead>
<tbody>
<tr>
<td>0</td>
<td>31 16 15 0</td>
</tr>
<tr>
<td>1</td>
<td>Next Descriptor Pointer</td>
</tr>
<tr>
<td>2</td>
<td>Buffer Pointer</td>
</tr>
<tr>
<td>3</td>
<td>Buffer Offset Buffer Length</td>
</tr>
<tr>
<td></td>
<td>Flags Packet Length</td>
</tr>
</tbody>
</table>

**Table 3. Basic Descriptors**

<table>
<thead>
<tr>
<th>Word Offset</th>
<th>Field</th>
<th>Field Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>0</td>
<td>Next Descriptor Pointer</td>
<td>The next descriptor pointer creates a single linked list of descriptors. Each descriptor describes a packet or a packet fragment. When a descriptor points to a single buffer packet or the first fragment of a packet, the start of packet (SOP) flag is set in the flags field. When a descriptor points to a single buffer packet or the last fragment of a packet, the end of packet (EOP) flag is set. When a packet is fragmented, each fragment must have its own descriptor and appear sequentially in the descriptor linked list.</td>
</tr>
<tr>
<td>1</td>
<td>Buffer Pointer</td>
<td>The buffer pointer refers to the memory buffer that either contains packet data during transmit operations, or is an empty buffer ready to receive packet data during receive operations.</td>
</tr>
<tr>
<td>2</td>
<td>Buffer Offset</td>
<td>The buffer offset is the offset from the start of the packet buffer to the first byte of valid data. This field only has meaning when the buffer descriptor points to a buffer that contains data.</td>
</tr>
<tr>
<td>2</td>
<td>Buffer Length</td>
<td>The buffer length is the number of valid packet data bytes stored in the buffer. If the buffer is empty and waiting to receive data, this field represents the size of the empty buffer.</td>
</tr>
<tr>
<td>3</td>
<td>Flags</td>
<td>The flags field contains more information about the buffer, such as whether it is the first fragment in a packet (SOP), the last fragment in a packet (EOP), or contains an entire contiguous Ethernet packet (both SOP and EOP). Section 2.5.4 and Section 2.5.5 describe the flags.</td>
</tr>
<tr>
<td>3</td>
<td>Packet Length</td>
<td>The packet length only has meaning for buffers that both contain data and are the start of a new packet (SOP). For SOP descriptors, the packet length field contains the length of the entire Ethernet packet, even if it is contained in a single buffer or fragmented over several buffers.</td>
</tr>
</tbody>
</table>
For example, consider three packets to be transmitted, Packet A is a single fragment (60 bytes), Packet B is fragmented over three buffers (1514 bytes total), and Packet C is a single fragment (1514 bytes). Figure 5 shows the linked list of descriptors to describe these three packets.

**Figure 5. Typical Descriptor Linked List**

```
<table>
<thead>
<tr>
<th>pBuffer</th>
<th>pNext</th>
<th></th>
<th></th>
</tr>
</thead>
<tbody>
<tr>
<td>0</td>
<td>60</td>
<td>SOP</td>
<td>EOP</td>
</tr>
<tr>
<td></td>
<td></td>
<td>Packet A</td>
<td>60 bytes</td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>pBuffer</th>
<th>pNext</th>
<th></th>
<th></th>
</tr>
</thead>
<tbody>
<tr>
<td>0</td>
<td>512</td>
<td>SOP</td>
<td>1514</td>
</tr>
<tr>
<td></td>
<td></td>
<td>Packet B</td>
<td>Fragment 1</td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>pBuffer</th>
<th>pNext</th>
<th></th>
<th></th>
</tr>
</thead>
<tbody>
<tr>
<td>0</td>
<td>502</td>
<td>SOP</td>
<td>1514</td>
</tr>
<tr>
<td></td>
<td></td>
<td>Packet B</td>
<td>Fragment 2</td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>pBuffer</th>
<th>pNext</th>
<th></th>
<th></th>
</tr>
</thead>
<tbody>
<tr>
<td>0</td>
<td>500</td>
<td>EOP</td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>Packet B</td>
<td>Fragment 3</td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>pBuffer</th>
<th>pNext (NULL)</th>
<th></th>
<th></th>
</tr>
</thead>
<tbody>
<tr>
<td>0</td>
<td>1514</td>
<td>SOP</td>
<td>EOP</td>
</tr>
<tr>
<td></td>
<td></td>
<td>Packet C</td>
<td>1514 bytes</td>
</tr>
</tbody>
</table>
```

2.5.2 Transmit and Receive Descriptor Queues

The EMAC module processes descriptors in linked list chains (Section 2.5.1). The lists controlled by the EMAC are maintained by the application software through the use of the head descriptor pointer (HDP) registers. As the EMAC supports eight channels for both transmit and receive, there are eight head descriptor pointer registers for both. They are designated as:

- TX\(n\)HDP: Transmit Channel \(n\) DMA Head Descriptor Pointer Register
- RX\(n\)HDP: Receive Channel \(n\) DMA Head Descriptor Pointer Register

After an EMAC reset, and before enabling the EMAC for send or receive, all 16 head descriptor pointer registers must be initialized to zero.

The EMAC uses a simple system to determine if a descriptor is currently owned by the EMAC or by the application software. There is a flag in the descriptor Flags field called OWNER. When this flag is set, the referenced packet is considered to be owned by the EMAC. Note that ownership is done on a packet-based granularity, not on descriptor granularity. Thus, only SOP descriptors make use of the OWNER flag. As packets are processed, the EMAC will patch the SOP descriptor of the corresponding packet and clear the OWNER flag. This is an indication that the EMAC has finished processing all descriptors up to and including the first with the EOP flag set indicating the end of the packet. Note that this may only be one descriptor with both the SOP and EOP flags set.

To add a descriptor or a linked list of descriptors to an EMAC descriptor queue for the first time, the software application writes the pointer to the descriptor or first descriptor of a list to the corresponding HDP register. Note that the last descriptor in the list must have its next pointer cleared so that the EMAC can detect the end of the list. If only a single descriptor is added, its next descriptor pointer must be initialized to zero.
The HDP register must never be written to a second time while a previous list is active. To add additional descriptors to a descriptor list already owned by the EMAC, the NULL next pointer of the last descriptor of the previous list is patched with a pointer to the first descriptor in the new list. The list of new descriptors to be appended to the existing list must itself be NULL terminated before the pointer patch is performed.

If the EMAC reads the next pointer of a descriptor as NULL in the instant before an application appends additional descriptors to the list by patching the pointer, this may result in a race condition. Thus, the software application must always examine the Flags field of all EOP packets, looking for a special flag called end of queue (EOQ). The EOQ flag is set by the EMAC on the last descriptor of a packet when the descriptors next pointer is NULL, allowing the EMAC to indicate to the software application that it has reached the end of the list. When the software application sees the EOQ flag set, and there are more descriptors to process, the application may then submit the new list or missed list portion by writing the new list pointer to the same HDP register that started the process.

This process applies when adding packets to a transmit list, and empty buffers to a receive list.

2.5.3 Transmit and Receive EMAC Interrupts

The EMAC processes descriptors in linked list chains (Section 2.5.1), using the linked list queue mechanism (Section 2.5.2).

The EMAC synchronizes the descriptor list processing by using interrupts to the software application. The interrupts are controlled by the application by using the interrupt masks, global interrupt enable, and the completion pointer register (CP). This register is also called interrupt acknowledge register.

As the EMAC supports eight channels for both transmit and receive, there are eight CP registers for both. They are designated as:

• TXnCP: Transmit Channel n Completion Pointer (Interrupt Acknowledge) Register
• RXnCP: Receive Channel n Completion Pointer (Interrupt Acknowledge) Register

These registers serve two purposes. When read, they return the pointer to the last descriptor that the EMAC has processed. When written by the software application, the value represents the last descriptor processed by the software application. If these two values do not match, the interrupt is active.

The system configuration determines whether an active interrupt can interrupt the CPU. In general, the global interrupt for EMAC and MDIO must be enabled in the EMAC control module, and it also must be mapped in the DSP interrupt controller and enabled as a CPU interrupt. If the system is configured properly, the interrupt for a specific receive or transmit channel executes under these conditions when the corresponding interrupt is enabled in the EMAC using the RXINTMASKSET or TXINTMASKSET registers.

The current state of the receive or transmit channel interrupt can be examined directly by the software application by reading the RXINTSTATRAW and TXINTSTATRAW registers, whether or not the interrupt is enabled.

Interrupts are acknowledged when the application software updates the value of TXnCP or RXnCP with a value that matches the internal value kept by the EMAC.

This mechanism ensures that the application software never misses an EMAC interrupt, as the interrupt and its acknowledgment are tied directly to the actual buffer descriptors processing.
2.5.4 Transmit Buffer Descriptor Format

A transmit (TX) buffer descriptor (Figure 6) is a contiguous block of four 32-bit data words aligned on a 32-bit boundary that describes a packet or a packet fragment. Example 1 shows the transmit buffer descriptor described by a C structure.

**Figure 6. Transmit Descriptor Format**

(a) Word 0

<table>
<thead>
<tr>
<th>31</th>
<th>0</th>
</tr>
</thead>
<tbody>
<tr>
<td><strong>Next Descriptor Pointer</strong></td>
<td></td>
</tr>
</tbody>
</table>

(b) Word 1

<table>
<thead>
<tr>
<th>31</th>
<th>0</th>
</tr>
</thead>
<tbody>
<tr>
<td><strong>Buffer Pointer</strong></td>
<td></td>
</tr>
</tbody>
</table>

(c) Word 2

<table>
<thead>
<tr>
<th>31</th>
<th>16</th>
<th>15</th>
<th>0</th>
</tr>
</thead>
<tbody>
<tr>
<td><strong>Buffer Offset</strong></td>
<td><strong>Buffer Length</strong></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

(d) Word 3

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td><strong>SOP</strong></td>
<td><strong>EOP</strong></td>
<td><strong>OWNER</strong></td>
<td><strong>EOQ</strong></td>
<td><strong>TDOWN</strong></td>
<td><strong>CMPLT</strong></td>
<td><strong>PASS</strong></td>
<td><strong>CRC</strong></td>
</tr>
<tr>
<td><strong>Packet Length</strong></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

**Example 1. Transmit Descriptor in C Structure Format**

```c
/*
// EMAC Descriptor
//
// The following is the format of a single buffer descriptor
// on the EMAC.
*/
typedef struct _EMAC_Desc {
    struct _EMAC_Desc *pNext; /* Pointer to next descriptor in chain */
    Uint8  *pBuffer; /* Pointer to data buffer */
    Uint32 BufOffLen; /* Buffer Offset(MSW) and Length(LSW) */
    Uint32 PktFlgLen; /* Packet Flags(MSW) and Length(LSW) */
} EMAC_Desc;

/* Packet Flags */
#define EMAC_DSC_FLAG_SOP 0x80000000u
#define EMAC_DSC_FLAG_EOP 0x40000000u
#define EMAC_DSC_FLAG_OWNER 0x20000000u
#define EMAC_DSC_FLAG_EOQ 0x10000000u
#define EMAC_DSC_FLAG_TDOWNCMPLT 0x08000000u
#define EMAC_DSC_FLAG_PASSCRC 0x04000000u
```

2.5.4.1 Next Descriptor Pointer

The next descriptor pointer indicates the 32-bit word aligned memory address of the next buffer descriptor in the transmit queue. The pointer creates a linked list of buffer descriptors. If the value of this pointer is zero, then the current buffer is the last buffer in the queue. The software application must set this value prior to adding the descriptor to the active transmit list. The pointer is not altered by the EMAC.
The value of pNext should never be altered once the descriptor is in an active transmit queue, unless its current value is NULL. If the pNext pointer is initially NULL, and more packets need to be queued for transmit, the software application may alter this pointer to point to a newly appended descriptor. The EMAC will use the new pointer value and proceed to the next descriptor unless the pNext value has already been read. If the pNext value has already been read, the transmitter will halt on the specified transmit channel, and the software application may restart it then. The software can detect this issue by searching for an end of queue (EOQ) condition flag on the updated packet descriptor when it is returned by the EMAC.

2.5.4.2 Buffer Pointer

The buffer pointer is the byte-aligned memory address of the memory buffer associated with the buffer descriptor. The software application must set this value prior to adding the descriptor to the active transmit list. This pointer is not altered by the EMAC.

2.5.4.3 Buffer Offset

This 16-bit field indicates how many unused bytes are at the start of the buffer. For example, a value of 0000h indicates that no unused bytes are at the start of the buffer and that valid data begins on the first byte of the buffer. A value of 000Fh indicates that the first 15 bytes of the buffer are to be ignored by the EMAC and that valid buffer data starts on byte 16 of the buffer. The software application must set this value prior to adding the descriptor to the active transmit list. This field is not altered by the EMAC.

Note that this value is only checked on the first descriptor of a given packet (where the SOP flag is set). It cannot specify the offset of subsequent packet fragments. Also, as the buffer pointer may point to any byte-aligned address, this field may be unnecessary, depending on the device driver architecture.

The range of legal values for this field is 0 to (Buffer Length 1).

2.5.4.4 Buffer Length

This 16-bit field indicates how many valid data bytes are in the buffer. On single fragment packets, this value is also the total length of the packet data to be transmitted. If the buffer offset field is used, the offset bytes are not counted as part of this length. This length counts only valid data bytes. The software application must set this value prior to adding the descriptor to the active transmit list. This field is not altered by the EMAC.

2.5.4.5 Packet Length

This 16-bit field specifies the number of data bytes in the entire packet. Any leading buffer offset bytes are not included. The sum of the buffer length fields of each of the packets fragments (if more than one) must be equal to the packet length. The software application must set this value prior to adding the descriptor to the active transmit list. This field is not altered by the EMAC. This value is only checked on the first descriptor of a given packet, where the SOP flag is set.

2.5.4.6 Start of Packet (SOP) Flag

When set, this flag indicates that the descriptor points to a packet buffer that is the start of a new packet. For a single fragment packet, both the SOP and end of packet (EOP) flags are set. Otherwise, the descriptor pointing to the last packet buffer for the packet sets the EOP flag. This bit is set by the software application and is not altered by the EMAC.

2.5.4.7 End of Packet (EOP) Flag

When set, this flag indicates that the descriptor points to the last packet buffer for a given packet. For a single fragment packet, both the start of packet (SOP) and EOP flags are set. Otherwise, the descriptor pointing to the last packet buffer for the packet sets the EOP flag. This bit is set by the software application and is not altered by the EMAC.
2.5.4.8 Ownership (OWNER) Flag

When set, this flag indicates that all the descriptors for the given packet (from SOP to EOP) are currently owned by the EMAC. This flag is set by the software application on the SOP packet descriptor before adding the descriptor to the transmit descriptor queue. For a single fragment packet, the SOP, EOP, and OWNER flags are all set. The OWNER flag is cleared by the EMAC once it is finished with all the descriptors for the given packet. Note that this flag is valid on SOP descriptors only.

2.5.4.9 End of Queue (EOQ) Flag

When set, this flag indicates that the descriptor in question was the last descriptor in the transmit queue for a given transmit channel, and that the transmitter has halted. This flag is initially cleared by the software application prior to adding the descriptor to the transmit queue. This bit is set by the EMAC when the EMAC identifies that a descriptor is the last for a given packet (the EOP flag is set), and there are no more descriptors in the transmit list (next descriptor pointer is NULL).

The software application can use this bit to detect when the EMAC transmitter for the corresponding channel has halted. This is useful when the application appends additional packet descriptors to a transmit queue list that is already owned by the EMAC. Note that this flag is valid on EOP descriptors only.

2.5.4.10 Teardown Complete (TDOWNCMPLT) Flag

This flag is used when a transmit queue is being torn down, or aborted, instead of allowing transmission, such as during device driver reset or shutdown conditions. The EMAC sets this bit in the SOP descriptor of each packet as it is aborted from transmission.

Note that this flag is valid on SOP descriptors only. Also note that only the first packet in an unsent list has the TDOWNCMPLT flag set. The EMAC does not process subsequent descriptors.

2.5.4.11 Pass CRC (PASSCRC) Flag

The software application sets this flag in the SOP packet descriptor before it adds the descriptor to the transmit queue. Setting this bit indicates to the EMAC that the 4-byte Ethernet CRC is already present in the packet data, and that the EMAC should not generate its own version of the CRC.

When the CRC flag is cleared, the EMAC generates and appends the 4-byte CRC. The buffer length and packet length fields do not include the CRC bytes. When the CRC flag is set, the 4-byte CRC is supplied by the software application and is appended to the end of the packet data. The buffer length and packet length fields include the CRC bytes, as they are part of the valid packet data. Note that this flag is valid on SOP descriptors only.

2.5.5 Receive Buffer Descriptor Format

A receive (RX) buffer descriptor (Figure 7) is a contiguous block of four 32-bit data words aligned on a 32-bit boundary that describes a packet or a packet fragment. Example 2 shows the receive descriptor described by a C structure.
Figure 7. Receive Descriptor Format

(a) Word 0

<table>
<thead>
<tr>
<th>31</th>
<th>0</th>
</tr>
</thead>
<tbody>
<tr>
<td>Next Descriptor Pointer</td>
<td></td>
</tr>
</tbody>
</table>

(b) Word 1

<table>
<thead>
<tr>
<th>31</th>
<th>0</th>
</tr>
</thead>
<tbody>
<tr>
<td>Buffer Pointer</td>
<td></td>
</tr>
</tbody>
</table>

(c) Word 2

<table>
<thead>
<tr>
<th>31</th>
<th>16</th>
<th>15</th>
<th>0</th>
</tr>
</thead>
<tbody>
<tr>
<td>Buffer Offset</td>
<td>Buffer Length</td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

(d) Word 3

<table>
<thead>
<tr>
<th>31</th>
<th>30</th>
<th>29</th>
<th>28</th>
<th>27</th>
<th>26</th>
<th>25</th>
<th>24</th>
</tr>
</thead>
<tbody>
<tr>
<td>SOP</td>
<td>EOP</td>
<td>OWNER</td>
<td>EOQ</td>
<td>TDOWNCMPLT</td>
<td>PASSCRC</td>
<td>JABBER</td>
<td>OVERSIZE</td>
</tr>
<tr>
<td>23</td>
<td>22</td>
<td>21</td>
<td>20</td>
<td>19</td>
<td>18</td>
<td>17</td>
<td>16</td>
</tr>
<tr>
<td>FRAGMENT</td>
<td>UNDERSIZED</td>
<td>CONTROL</td>
<td>OVERRUN</td>
<td>CODEERROR</td>
<td>ALIGNERROR</td>
<td>CRCERROR</td>
<td>NOMATCH</td>
</tr>
<tr>
<td>15</td>
<td>0</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

Packet Length

Example 2. Receive Descriptor in C Structure Format

```c
/*
// EMAC Descriptor
//
// The following is the format of a single buffer descriptor
// on the EMAC.
*/
typedef struct _EMAC_Desc {
    struct _EMAC_Desc *pNext; /* Pointer to next descriptor in chain */
    Uint8 *pBuffer; /* Pointer to data buffer */
    Uint32 BufOffLen; /* Buffer Offset (MSW) and Length (LSW) */
    Uint32 PktFlgLen; /* Packet Flags (MSW) and Length (LSW) */
} EMAC_Desc;

/* Packet Flags */
#define EMAC_DSC_FLAG_SOP 0x80000000u
#define EMAC_DSC_FLAG_EOP 0x40000000u
#define EMAC_DSC_FLAG_OWNER 0x20000000u
#define EMAC_DSC_FLAG_EOQ 0x10000000u
#define EMAC_DSC_FLAG_TDOWNCMPLT 0x08000000u
#define EMAC_DSC_FLAG_PASSCRC 0x04000000u
#define EMAC_DSC_FLAG_JABBER 0x02000000u
#define EMAC_DSC_FLAG_OVERSIZE 0x01000000u
#define EMAC_DSC_FLAG_FRAGMENT 0x00800000u
#define EMAC_DSC_FLAG_UNDERSIZED 0x00400000u
#define EMAC_DSC_FLAG_CONTROL 0x00200000u
#define EMAC_DSC_FLAG_OVERRUN 0x00100000u
#define EMAC_DSC_FLAG_CODEERROR 0x00080000u
#define EMAC_DSC_FLAG_ALIGNERROR 0x00040000u
#define EMAC_DSC_FLAG_CRCERROR 0x00020000u
#define EMAC_DSC_FLAG_NOMATCH 0x00010000u
```
2.5.5.1 **Next Descriptor Pointer**

The next descriptor pointer indicates the 32-bit word aligned memory address of the next buffer descriptor in the receive queue. The pointer creates a linked list of buffer descriptors. If the value of the pointer is zero, then the current buffer is the last buffer in the queue. The software application must set this value prior to adding the descriptor to the active receive list. This pointer is not altered by the EMAC.

The value of pNext should never be altered once the descriptor is in an active receive queue, unless its current value is NULL. If the pNext pointer is initially NULL, and more empty buffers can be added to the pool, the software application may alter this pointer to indicate a newly appended descriptor. The EMAC will use the new pointer value and proceed to the next descriptor unless the pNext value has already been read. If the pNext value has already been read, the receiver will halt the receive channel in question, and the software application may restart it at that time. The software can detect this case by searching for an end of queue (EOQ) condition flag on the updated packet descriptor when it is returned by the EMAC.

2.5.5.2 **Buffer Pointer**

The buffer pointer is the byte-aligned memory address of the memory buffer associated with the buffer descriptor. The software application must set this value prior to adding the descriptor to the active receive list. This pointer is not altered by the EMAC.

2.5.5.3 **Buffer Offset**

This 16-bit field must be initialized to zero by the software application before adding the descriptor to a receive queue.

This field will be updated depending on the RXBUFFEROFFSET register setting. When the offset register is set to a non-zero value, the received packet is written to the packet buffer at an offset given by the value of the register, and this value is also written to the buffer offset field of the descriptor.

When a packet is fragmented over multiple buffers because it does not fit in the first buffer supplied, the buffer offset only applies to the first buffer in the list, which is where the start of packet (SOP) flag is set in the corresponding buffer descriptor. In other words, the buffer offset field is only updated by the EMAC on SOP descriptors.

The range of legal values for the BUFFEROFFSET register is 0 to (Buffer Length 1) for the smallest value of buffer length for all descriptors in the list.

2.5.5.4 **Buffer Length**

This 16-bit field has two functions:

- Before the descriptor is first placed on the receive queue by the application software, the software initializes the buffer length field with the physical size of the empty data buffer specified by the buffer pointer field.
- After the empty buffer has been processed by the EMAC and filled with received data bytes, the EMAC updates the buffer length field to reflect the actual number of valid data bytes written to the buffer.

2.5.5.5 **Packet Length**

This 16-bit field specifies the number of data bytes in the entire packet. The software application initializes this value to zero for empty packet buffers. The EMAC fills in the value on the first buffer used for a given packet, as signified by the EMAC setting a start of packet (SOP) flag. The EMAC sets the packet length on all SOP buffer descriptors.

2.5.5.6 **Start of Packet (SOP) Flag**

When set, this flag indicates that the descriptor points to the starting packet buffer of a new packet. For a single fragment packet, both the SOP and end of packet (EOP) flags are set. Otherwise, the descriptor pointing to the last packet buffer for the packet has the EOP flag set. The software application initially clears this flag before adding the descriptor to the receive queue. The EMAC sets this bit on SOP descriptors.
2.5.5.7 End of Packet (EOP) Flag

When set, this flag indicates that the descriptor points to the last packet buffer for a given packet. For a single fragment packet, both the start of packet (SOP) and EOP flags are set. Otherwise, the descriptor pointing to the last packet buffer for the packet has the EOP flag set. The software application initially clears this flag before adding the descriptor to the receive queue. The EMAC sets this bit on EOP descriptors.

2.5.5.8 Ownership (OWNER) Flag

When set, this flag indicates that the descriptor is currently owned by the EMAC. The software application sets this flag before adding the descriptor to the receive descriptor queue. The EMAC clears this flag once it is finished with a given set of descriptors associated with a received packet. The EMAC updates the flag on SOP descriptor only. If the application identifies that the OWNER flag is cleared on an SOP descriptor, it may assume that the EMAC has released all descriptors up to and including the first with the EOP flag set. Note that for single buffer packets, the same descriptor will have both the SOP and EOP flags set.

2.5.5.9 End of Queue (EOQ) Flag

When set, this flag indicates that the specified descriptor was the last descriptor in the receive queue for a given receive channel, and that the corresponding receiver channel has halted. The software application initially clears this flag prior to adding the descriptor to the receive queue. The EMAC sets this bit when the EMAC identifies that a descriptor is the last for a given packet received (it also sets the EOP flag), and there are no more descriptors in the receive list (the next descriptor pointer is NULL).

The software application uses this bit to detect when the EMAC receiver for the corresponding channel has halted. This is useful when the application appends additional free buffer descriptors to an active receive queue. Note that this flag is valid on EOP descriptors only.

2.5.5.10 Teardown Complete (TDOWNCMPLT) Flag

This flag is used when a receive queue is being torn down, or aborted, instead of being filled with received data, such as during device driver reset or shutdown conditions. The EMAC sets this bit in the descriptor of the first free buffer when the teardown occurs. No additional queue processing is performed.

2.5.5.11 Pass CRC (PASSCRC) Flag

The EMAC sets this flag in the SOP buffer descriptor, if the received packet includes the 4-byte CRC. The software application must clear this flag before submitting the descriptor to the receive queue.

2.5.5.12 Jabber Flag

The EMAC sets this flag in the SOP buffer descriptor if the received packet is a jabber frame and was not discarded because the RXCEFEN bit was set in the RXMBPENABLE register.

2.5.5.13 Oversize Flag

The EMAC sets this flag in the SOP buffer descriptor if the received packet is an oversized frame and was not discarded because the RXCEFEN bit was set in the RXMBPENABLE register.

2.5.5.14 Fragment Flag

The EMAC sets this flag in the SOP buffer descriptor if the received packet is only a packet fragment and was not discarded because the RXCEFEN bit was set in the RXMBPENABLE register.

2.5.5.15 Undersized Flag

The EMAC sets this flag in the SOP buffer descriptor if the received packet is undersized and was not discarded because the RXCSFEN bit was set in the RXMBPENABLE register.
2.5.5.16 Control Flag

The EMAC sets this flag in the SOP buffer descriptor if the received packet is an EMAC control frame and was not discarded because the RXCMFEN bit was set in the RXMBPENABLE register.

2.5.5.17 Overrun Flag

The EMAC sets this flag in the SOP buffer descriptor if the received packet was aborted due to a receive overrun.

2.5.5.18 Code Error (CODEERROR) Flag

The EMAC sets this flag in the SOP buffer descriptor if the received packet contained a code error and was not discarded because the RXCEFEN bit was set in the RXMBPENABLE register.

2.5.5.19 Alignment Error (ALIGNERROR) Flag

The EMAC sets this flag in the SOP buffer descriptor if the received packet contained an alignment error and was not discarded because the RXCEFEN bit was set in the RXMBPENABLE register.

2.5.5.20 CRC Error (CRCERROR) Flag

The EMAC sets this flag in the SOP buffer descriptor if the received packet contained a CRC error and was not discarded because the RXCEFEN bit was set in the RXMBPENABLE register.

2.5.5.21 No Match (NOMATCH) Flag

The EMAC sets this flag in the SOP buffer descriptor if the received packet did not pass any of the EMACs address match criteria and was not discarded because the RXCAFEN bit was set in the RXMBPENABLE register. Although the packet is a valid Ethernet data packet, it is only received because the EMAC is in promiscuous mode.

2.6 EMAC Control Module

The EMAC control module (Figure 8) interfaces the EMAC and MDIO modules to the rest of the system, and provides a local memory space to hold EMAC packet buffer descriptors. Local memory is used to avoid contention to device memory spaces. Other functions include the bus arbiter, and interrupt logic control.

Figure 8. EMAC Control Module Block Diagram
2.6.1 Internal Memory

The control module includes 8K bytes of internal memory. The internal memory block allows the EMAC to operate more independently of the CPU. It also prevents memory underflow conditions when the EMAC issues read or write requests to descriptor memory. (The EMAC’s internal FIFOs protect memory accesses to read or write actual Ethernet packet data.)

A descriptor is a 16-byte memory structure that holds information about a single Ethernet packet buffer, which may contain a full or partial Ethernet packet. Thus, with the 8K memory block provided for descriptor storage, the EMAC module can send and receive up to a combined 512 packets before it must be serviced by application or driver software.

2.6.2 Bus Arbiter

The control modules bus arbiter operates transparently to the rest of the system. It arbitrates between the device core and EMAC buses for access to internal descriptor memory, and arbitrates between internal EMAC buses for access to system memory.

2.6.3 Interrupt Control

The EMAC control module combines the multiple interrupt conditions generated by the EMAC and MDIO modules into 4 interrupt signals like Control, Transmit, Receive and Receive Threshold interrupts that are mapped to the CPU interrupts via the CPU interrupt controller.

There are four interrupt enable registers and interrupt pacing register. Each bit in these registers corresponds to the RX/TX/RX_THRESH/MISC interrupts that is enabled to generate an interrupt on C(0/1/2)_(TX/RX/RX_THRESH/MISC)_PULSE.

2.6.3.1 Transmit Interrupt Description

The transmit interrupts are each a paced pulse interrupt selected from the CPGMAC TXINTSTATRAW interrupts. The transmit pending interrupt(s) is selected by setting one or more bits in the C_TX_EN register. The masked interrupt status can be read in the C_TX_STAT address location. Upon reception of an interrupt, software should perform the following:

- Read the C_TX_STAT address location to determine which channel(s) caused the interrupt.
- Process received packets for the interrupting channel(s).
- Write the CPGMAC completion pointer(s).
- Write the appropriate value (0x2, 0x6 or 0xa) to the MACEOIVECTOR register in the CPGMAC slave address space.

2.6.3.2 Receive Interrupt Description

The receive interrupts are each a paced pulse interrupt selected from the CPGMAC RXINTSTATRAW interrupts. The receive pending interrupt(s) is selected by setting one or more bits in the C_RX_EN register. The masked interrupt status can be read in the C_RX_STAT address location. Upon reception of an interrupt, software should perform the following:

- Read the C_RX_STAT address location to determine which channel(s) caused the interrupt.
- Process received packets for the interrupting channel(s).
- Write the CPGMAC completion pointer(s).
- Write the appropriate value (0x1, 0x5 or 0x9) to the MACEOIVECTOR register in the CPGMAC slave address space.

2.6.3.3 Receive Threshold Interrupt Description

The Receive threshold interrupts are an immediate (non-paced) pulse interrupt selected from the CPGMAC RXINTSTATRAW interrupts. The receive threshold pending interrupt(s) is selected by setting one or more bits in the C_RX_THRESH_EN register. The masked interrupt status can be read in the C_RX_THRESH_STAT address location. Upon reception of an interrupt, software should perform the following:

- Read the C_RX_THRESH_STAT address location to determine which channel(s) caused the interrupt.
- Process received packets for the interrupting channel(s).
- Write the CPGMAC completion pointer(s).
- Write the appropriate value (0x1, 0x2 or 0x3) to the MACEOIVECTOR register in the CPGMAC slave address space.
• Read the C_RX_THRESH_STAT address location to determine which channel(s) caused the interrupt.
• Process received packets in order to add more buffers to any channel that is below the threshold value.
• Write the CPGMAC completion pointer(s).
• Write the appropriate value (0x0, 0x4 or 0x8) to the MACEOIVECTOR register in the CPGMAC slave address space.

2.6.3.4 Miscellaneous Interrupt Description

The Miscellaneous interrupts are an immediate (non-paced) pulse interrupt selected from the miscellaneous interrupts (STAT_PEND, HOST_PEND, MDIO_LINKINT[0], MDIO_USERINT[0]). The miscellaneous interrupt(s) is selected by setting one or more bits in the C_MISC_EN register. The masked interrupt status can be read in the C_MISC_STAT address location. Upon reception of an interrupt, software should perform the following:
• Read the C_MISC_STAT address location to determine which channel(s) caused the interrupt.
• Process received packets for the interrupting channel(s).
• Write the CPGMAC completion pointer(s).
• Write the appropriate value (0x3, 0x7 or 0xb) to the MACEOIVECTOR register in the CPGMAC slave address space.

2.6.3.5 Interrupt Pacing

The receive and transmit pulse interrupts can be paced. The interrupt pacing feature limits the number of interrupts that occur during the given period of time. The interrupt pacing module counts the number of interrupts that occur over 1 ms interval of time. At the end of each 1ms interval, the current number of interrupts is compared with target number of interrupts. Based on the results of the comparison, the length of time during which interrupts are blocked is dynamically adjusted. The 1ms interval is derived from a 4us pulse that is created from a prescale counter whose value is set in the Int_Prescale value in the Int_Control register. The Int_Prescale value should be written with the number of CPUCLK/6 periods in 4us. The pacing timer determines the interval during which interrupts are blocked and decrements every 4us. It is reloaded each time a zero count is reached.

2.7 Management Data Input/Output (MDIO) Module

The Management Data Input/Output (MDIO) module manages up to 32 physical layer (PHY) devices connected to the Ethernet Media Access Controller (EMAC). The MDIO module allows almost transparent operation of the MDIO interface with little maintenance from the CPU.

The MDIO module enumerates all PHY devices in the system by continuously polling 32 MDIO addresses. Once it detects a PHY device, the MDIO module reads the PHY status register to monitor the PHY link state. The MDIO module stores link change events that can interrupt the CPU. The event storage allows the CPU to poll the link status of the PHY device without continuously performing MDIO module accesses. However, when the system must access the MDIO module for configuration and negotiation, the MDIO module performs the MDIO read or write operation independent of the CPU. This independent operation allows the DSP to poll for completion or interrupt the CPU once the operation has completed.

2.7.1 MDIO Module Components

The MDIO module (Figure 9) interfaces to PHY components through two MDIO pins (MDCLK and MDIO), and to the DSP core through the EMAC control module and the configuration bus. The MDIO module consists of the following logical components:
• MDIO clock generator
• Global PHY detection and link state monitoring
• Active PHY monitoring
• PHY register user access
2.7.1.1 MDIO Clock Generator

The MDIO clock generator controls the MDIO clock based on a divide-down of the peripheral clock (CPUCLK/6) in the EMAC control module. The MDIO clock is specified to run up to 2.5 MHz, although typical operation would be 1.0 MHz. As the peripheral clock frequency is variable (CPUCLK/6), the application software or driver controls the divide-down amount.

2.7.1.2 Global PHY Detection and Link State Monitoring

The MDIO module enumerates all PHY devices in the system by continuously polling all 32 MDIO addresses. The module tracks whether a PHY on a particular address has responded, and whether the PHY currently has a link. This information allows the software application to quickly determine which MDIO address the PHY is using, and if the system is using more than one PHY. The software application can then quickly switch between PHYs based on their current link status.

2.7.1.3 Active PHY Monitoring

Once a PHY candidate has been selected for use, the MDIO module transparently monitors its link state by reading the PHY status register. The MDIO device stores link change events that may optionally interrupt the CPU. Thus, the system can poll the link status of the PHY device without continuously performing MDIO accesses. Up to two PHY devices can be actively monitored at any given time.

2.7.1.4 PHY Register User Access

When the DSP must access the MDIO for configuration and negotiation, the PHY access module performs the actual MDIO read or write operation independent of the CPU. Thus, the CPU can poll for completion or receive an interrupt when the read or write operation has been performed. There are two user access registers (USERACCESS0 and USERACCESS1), allowing the software to submit up to two access requests simultaneously. The requests are processed sequentially.

2.7.2 MDIO Module Operational Overview

The MDIO module implements the 802.3 serial management interface to simultaneously interrogate and control up to two Ethernet PHYSes, using a shared two-wired bus. It separately performs auto-detection and records the current link status of up to 32 PHYSes, polling all 32 MDIO addresses.
Application software uses the MDIO module to configure the auto-negotiation parameters of the primary PHY attached to the EMAC, retrieve the negotiation results, and configure required parameters in the EMAC. Up to two Ethernet PHYs can be directly controlled and queried. The Media Independent Interface addresses of these two PHY devices are specified in the PHYADRMON fields of the USERPHYSELn register. The module can be programmed to trigger a CPU interrupt on a PHY link change event by setting the LINKINTENB bit in USERPHYSELn. Reads and writes to registers in these PHY devices are performed using the USERACCESSn register.

The MDIO module powers up in an idle state until it is enabled by setting the ENABLE bit in the CONTROL register. This also configures the MDIO clock divider and preamble mode selection. The MDIO preamble is enabled by default, but it can be disabled if none of the connected PHYs require it.

Once the MDIO module is enabled, the MDIO interface state machine continuously polls the PHY link status (by reading the generic Status register) of all possible 32 PHY addresses and records the results in the ALIVE and LINK registers. The corresponding bit for each PHY (0-31) is set in the ALIVE register if the PHY responded to the read request. The corresponding bit is set in the LINK register if the PHY responded and also is currently linked. In addition, any PHY register read transactions initiated by the application software using the USERACCESSn register cause the ALIVE register to be updated.

The USERPHYSELn register is used to track the link status of any two of the 32 possible PHY addresses. Changes in the link status of the two monitored PHYs sets the appropriate bit in the LINKINTRAW and LINKINTMASKED registers, if they are enabled by the LINKINTENB bit in USERPHYSELn.

While the MDIO module is enabled, the host can issue a read or write transaction over the management interface using the DATA, PHYADR, REGADR, and WRITE bits in the USERACCESSn register. When the application sets the GO bit in USERACCESSn, the MDIO module begins the transaction without any further intervention from the CPU. Upon completion, the MDIO module clears the GO bit and sets the USERINTRAW[0-1] bit in the USERINTRAW register corresponding to the USERACCESSn used. The corresponding USERINTMASKED bit in the USERINTMASKED register may also be set, depending on the mask setting configured in the USERINTMASKSET and USERINTMASKCLEAR registers.

A round-robin arbitration scheme schedules transactions that may be queued using both USERACCESS0 and USERACCESS1. The application software must verify the status of the GO bit in USERACCESSn before initiating a new transaction to ensure that the previous transaction has completed. The application software can use the ACK bit in USERACCESSn to determine the status of a read transaction.

2.7.2.1 Initializing the MDIO Module

To have the application software or device driver initialize the MDIO device, perform the following:

1. Configure the PREAMBLE and CLKDIV bits in the CONTROL register.
2. Enable the MDIO module by setting the ENABLE bit in the CONTROL register.
3. The ALIVE register can be read after a delay to determine which PHYs responded, and the LINK register can determine which of those (if any) already have a link.
4. Set up the appropriate PHY addresses in the USERPHYSELn register, and set the LINKINTENB bit to enable a link change event interrupt if desirable.
5. If an interrupt on a general MDIO register access is desired, set the corresponding bit in the USERINTMASKSET register to use the USERACCESSn register. If only one PHY is to be used, the application software can set up one of the USERACCESSn registers to trigger a completion interrupt. The other register is not set up.
2.7.2.2 Writing Data to a PHY Register

The MDIO module includes a user access register (USERACCESS\(n\)) to directly access a specified PHY device. To write a PHY register, perform the following:

1. Ensure that the GO bit in the USERACCESS\(n\) register is cleared.
2. Write to the GO, WRITE, REGADR, PHYADR, and DATA bits in USERACCESS\(n\) corresponding to the desired PHY and PHY register.
3. The write operation to the PHY is scheduled and completed by the MDIO module. Completion of the write operation can be determined by polling the GO bit in USERACCESS\(n\) for a 0.
4. Completion of the operation sets the corresponding bit in the USERINTRAW register for the USERACCESS\(n\) used. If interrupts have been enabled on this bit using the USERINTMASKSET register, then the bit is also set in the USERINTMASKED register and an interrupt is triggered on the DSP.

2.7.2.3 Reading Data From a PHY Register

The MDIO module includes a user access register (USERACCESS\(n\)) to directly access a specified PHY device. To read a PHY register, perform the following:

1. Ensure that the GO bit in the USERACCESS\(n\) register is cleared.
2. Write to the GO, REGADR, and PHYADR bits in USERACCESS\(n\) corresponding to the desired PHY and PHY register.
3. The read data value is available in the DATA bits of USERACCESS\(n\) after the module completes the read operation on the serial bus. Completion of the read operation can be determined by polling the GO and ACK bits in USERACCESS\(n\). Once the GO bit has cleared, the ACK bit is set on a successful read.
4. Completion of the operation sets the corresponding bit in the USERINTRAW register for the USERACCESS\(n\) used. If interrupts have been enabled on this bit using the USERINTMASKSET register, then the bit is also set in the USERINTMASKED register and an interrupt is triggered on the DSP.

2.7.2.4 Example of MDIO Register Access Code

The MDIO module uses the USERACCESS\(n\) register to access the PHY control registers. Software functions that implement the access process include the following four macros:

- \texttt{PHYREG\_read(regadr, phyadr)}
- \texttt{PHYREG\_write(regadr, phyadr, data)}
- \texttt{PHYREG\_wait()}
- \texttt{PHYREG\_waitResults(results)}

It is not necessary to wait after a write operation, as long as the status is checked before every operation to make sure the MDIO hardware is idle. An alternative approach is to call \texttt{PHYREG\_wait()} after every write, and \texttt{PHYREG\_waitResults()} after every read, then the hardware can be assumed to be idle when starting a new operation.

The implementation of these macros using the Chip Support Library (CSL) is shown in Example 3 (USERACCESS0 is assumed).

Note that this implementation does not check the ACK bit on PHY register reads; in other words, it does not follow the procedure outlined in Section 2.7.2.3. As the ALIVE register initially selects a PHY, it is assumed that the PHY is acknowledging read operations. It is possible that a PHY could become inactive at a future point in time. For example, a PHY can have its MDIO addresses changed while the system is running, although it is not a common occurrence. This condition can be tested by periodically checking the PHY state in the ALIVE register.
Example 3. MDIO Register Access Macros

```c
#define PHYREG_read(regadr, phyadr)
   MDIO_REGS->USERACCESS0 =
      CSL_FMK(MDIO_USERACCESS0_GO,1u) | 
      CSL_FMK(MDIO_USERACCESS0_REGADR,regadr) | 
      CSL_FMK(MDIO_USERACCESS0_PHYADR,phyadr)

#define PHYREG_write(regadr, phyadr, data)
   MDIO_REGS->USERACCESS0 = 
      CSL_FMK(MDIO_USERACCESS0_GO,1u) | 
      CSL_FMK(MDIO_USERACCESS0_WRITE,1) | 
      CSL_FMK(MDIO_USERACCESS0_REGADR,regadr) | 
      CSL_FMK(MDIO_USERACCESS0_PHYADR,phyadr) | 
      CSL_FMK(MDIO_USERACCESS0_DATA, data)

#define PHYREG_wait()
   while( CSL_FEXT(MDIO_REGS->USERACCESS0,MDIO_USERACCESS0_GO) )

#define PHYREG_waitResults( results ) {
   while( CSL_FEXT(MDIO_REGS->USERACCESS0,MDIO_USERACCESS0_GO) );
   results = CSL_FEXT(MDIO_REGS->USERACCESS0, MDIO_USERACCESS0_DATA); }
```
2.8 **EMAC Module**

Section 2.8 discusses the architecture and basic functions of the EMAC module.

### 2.8.1 EMAC Module Components

The EMAC module (Figure 10) interfaces to PHY components through the Media Independent Interface (SGMII), and interfaces to the system core through the EMAC control module. The EMAC module consists of the following logical components:

The EMAC module consists of the following logical components:

- The receive path includes: receive DMA engine, receive FIFO, MAC receiver, and receive address submodule
- The transmit path includes: transmit DMA engine, transmit FIFO, and MAC transmitter
- Statistics logic
- State RAM
- Interrupt controller
- Control registers and logic
- Clock and reset logic

#### Figure 10. EMAC Module Block Diagram

- **Receive DMA Engine**
  
  The receive DMA engine performs the data transfer between the receive FIFO and the device internal or external memory. It interfaces to the processor through the bus arbiter in the EMAC control module. This DMA engine is totally independent of the TCI6487/88 DSP EDMA.

- **Receive FIFO**
  
  The receive FIFO consists of sixty-eight cells of 64 bytes each and associated control logic. The FIFO buffers receive data in preparation for writing into packet buffers in device memory, and also enable receive FIFO flow control.
2.8.1.3 MAC Receiver

The MAC receiver detects and processes incoming network frames, de-frames them, and places them into the receive FIFO. The MAC receiver also detects errors and passes statistics to the statistics RAM.

2.8.1.4 Receive Address

This submodule performs address matching and address filtering based on the incoming packets destination address. It contains a 32 by 53 bit two-port RAM in which up to 32 addresses can be stored to be either matched or filtered by the EMAC.

The RAM may contain multicast packet addresses, but the associated channel must have the unicast enable bit set, even though it is a multicast address. The unicast enable bits are used with multicast addresses in the receive address RAM (not the multicast hash enable bits). Therefore, hash matches can be disabled, but specific multicast addresses can be matched (or filtered) in the RAM. If a multicast packet hash matches, the packet may still be filtered in the RAM. Each packet can be sent to only a single channel.

2.8.1.5 Transmit DMA Engine

The transmit DMA engine performs the data transfer between the device internal or external memory and the transmit FIFO. It interfaces to the processor through the bus arbiter in the EMAC control module. This DMA engine is totally independent of the TCI6487/88 DSP EDMA.

2.8.1.6 Transmit FIFO

The transmit FIFO consists of twenty-four cells of 64 bytes each and associated control logic. This enables the largest allowed packet (1518 bytes) to be sent without the possibility of underrun. The FIFO buffers data in preparation for transmission.

2.8.1.7 MAC Transmitter

The MAC transmitter formats frame data from the transmit FIFO and transmits the data using the CSMA/CD access protocol. The frame CRC can be automatically appended, if required. The MAC transmitter also detects transmission errors and passes statistics to the statistics registers.

2.8.1.8 Statistics Logic

The statistics logic RAM counts and stores the Ethernet statistics, keeping track of 36 different Ethernet packet statistics.

2.8.1.9 State RAM

The state RAM contains the head descriptor pointers and completion pointers registers for both transmit and receive channels.

2.8.1.10 EMAC Interrupt Controller

The interrupt controller contains the interrupt related registers and logic. The 26 raw EMAC interrupts are input to this submodule and masked module interrupts are output.

2.8.1.11 Control Registers and Logic

The EMAC is controlled by a set of memory-mapped registers. The control logic also signals transmit, receive, and status related interrupts to the CPU through the EMAC control module.

2.8.1.12 Clock and Reset Logic

The clock and reset submodule generates all the clocks and resets for the EMAC peripheral.
2.8.2 EMAC Module Operational Overview

After reset, initialization, and configuration of the EMAC, the application software running on the host may initiate transmit operations. Transmit operations are initiated by host writes to the appropriate transmit channel head descriptor pointer contained in the state RAM block. The transmit DMA controller then fetches the first packet in the packet chain from memory. The DMA controller writes the packet into the transmit FIFO in bursts of 64-byte cells. The MAC transmitter initiates the packet transmission when either the threshold number of cells (configurable via TXCELLTHRESH in the FIFOCONTROL register) have been written to the transmit FIFO, or a complete packet has been written, whichever is smaller. The SYNC block transmits the packet over one of the MII interfaces in accordance with the 802.3 protocol. The statistics block counts transmit statistics.

Receive operations are initiated by host writes to the appropriate receive channel head descriptor pointer after host initialization and configuration. The SYNC submodule receives packets and strips off the Ethernet related protocol. The packet data is input to the MAC receiver, which checks for address match (in conjunction with the receive address block) and processes errors. Accepted packets are written to the receive FIFO in bursts of 64-byte cells. The receive DMA controller then writes the packet data to memory. The statistics block counts receive statistics.

The EMAC module operates independently of the CPU. It is configured and controlled by its register set mapped into device memory. Information about data packets are communicated using 16-byte descriptors that are placed in an 8K-byte block of RAM in the EMAC control module.

For transmit operations, each 16-byte descriptor describes a packet or packet fragment in the systems internal or external memory. For receive operations, each 16-byte descriptor represents a free packet buffer or buffer fragment. On both transmit and receive, an Ethernet packet is allowed to span one or more memory fragments, represented by one 16-byte descriptor per fragment. In typical operation, there is only one descriptor per receive buffer, but transmit packets may be fragmented, depending on the software architecture.

An interrupt is issued to the CPU whenever a transmit or receive operation has completed. However, it is not necessary for the CPU to service the interrupt while there are additional resources available. In other words, the EMAC continues to receive Ethernet packets until its receive descriptor list has been exhausted. On transmit operations, the transmit descriptors need only be serviced to recover their associated memory buffer. Thus, it is possible to delay servicing of the EMAC interrupt if there are real time tasks to perform.

Eight channels are supplied for both transmit and receive operations. On transmit, the eight channels represent eight independent transmit queues. The EMAC can be configured to treat these channels as an equal priority round-robin queue, or as a set of eight fixed-priority queues. On receive, the eight channels represent eight independent receive queues with packet classification. Packets are classified based on the destination MAC address. Each of the eight channels is assigned its own MAC address, enabling the EMAC module to act like eight virtual MAC adapters. Also, specific types of frames can be sent to specific channels. For example, multicast, broadcast, or other (promiscuous, error, etc.) frames can each be received on a specific receive channel queue.

The EMAC tracks 36 different statistics, as well as recording the status of each individual packet in its corresponding packet descriptor.
2.9 **Media Independent Interfaces**

The following sections cover the operation of the Media Independent Interface in 10/100/1000Mbps modes. An IEEE 802.3 compliant Ethernet MAC controls the interface.

2.9.1 **Data Reception**

2.9.1.1 **Receive Control**

Data received from the PHY is interpreted and output to the EMAC receive FIFO. Interpretation involves detection and removal of the preamble and start of frame delimiter, extraction of the address and frame length, data handling, error checking and reporting, cyclic redundancy checking (CRC), and statistics control signal generation. Receive address detection and frame filtering of the frames that do not address-match is performed outside the Media Independent interface.

2.9.1.2 **Receive Inter-Frame Interval**

The 802.3 required inter-packet gap (IPG) is 24 GMII clocks (96 bit times) for 10/100 Mbit modes, and 12 GMII clocks (96 bit times) for 1000 Mbit mode. However, the MAC can tolerate a reduced IPG (2 GMII clocks in 10/100 mode and 5 GMII clocks in 1000 mode) with a correct preamble and start frame delimiter.

1. An Inter-Packet Gap (IPG).
2. A seven octet preamble (all octets 0x55).
3. A one octet start frame delimiter (0x5D).

2.9.1.3 **Receive Flow Control**

When enabled and triggered, receive flow control is initiated to limit the EMAC from further frame reception. Two forms of receive flow control are implemented on the TCI6487/88 device:

- Receive buffer flow control
- Receive FIFO flow control

When enabled and triggered, receive buffer flow control prevents further frame reception based on the number of free buffers available. Receive buffer flow control issues flow control collisions in half-duplex mode and IEEE 802.3X pause frames for full-duplex mode.

Receive buffer flow control is triggered when the number of free buffers in any enabled receive channel (RX\text{nFREEBUFFER}) is less than or equal to the channel flow control threshold register (RX\text{nFLOWTHRESH}) value. Receive flow control is independent of receive QOS, except that both use the free buffer values.

When enabled and triggered, receive FIFO flow control prevents further frame reception based on the number of cells currently in the receive FIFO. Receive FIFO flow control may be enabled only in full-duplex mode (FULLDUPLEX bit is set in the MACCONTROL register). Receive flow control prevents reception of frames on the port until all of the triggering conditions clear, at which time frames may again be received by the port.

Receive FIFO flow control is triggered when the occupancy of the FIFO is greater than or equal to the RXFIFOFLOWTHRESH value in the FIFOCONTROL register. The RXFIFOFLOWTHRESH value must be greater than or equal to 1h and less than or equal to 42h (decimal 66). The RXFIFOFLOWTHRESH reset value is 2h.

Receive flow control is enabled by the RXBUFFERFLOWEN bit and the RXFIFOFLOWEN bit in the MACCONTROL register. The FULLDUPLEX bit in the MACCONTROL register configures the EMAC for collision or IEEE 802.3X flow control.
2.9.1.4 **Collision-Based Receive Buffer Flow Control**

Collision-based receive buffer flow control provides a means of preventing frame reception when the EMAC is operating in half-duplex mode (FULLDUPLEX bit is cleared in MACCONTROL register). When receive flow control is enabled and triggered, the EMAC generates collisions for received frames. The jam sequence transmitted is the twelve byte sequence C3.C3.C3.C3.C3.C3.C3.C3.C3.C3.C3.C3 in hexadecimal. The jam sequence begins approximately when the source address starts to be received. Note that these forced collisions are not limited to a maximum of 16 consecutive collisions, and are independent of the normal back-off algorithm.

Receive flow control does not depend on the value of the incoming frame destination address. A collision is generated for any incoming packet, regardless of the destination address, if any EMAC enabled channels free buffer register value is less than or equal to the channels flow threshold value.

2.9.1.5 **IEEE 802.3X Based Receive Buffer Flow Control**

IEEE 802.3x based receive buffer flow control provides a means of preventing frame reception when the EMAC is operating in full-duplex mode (the FULLDUPLEX bit is set in the MACCONTROL register). When receive flow control is enabled and triggered, the EMAC transmits a pause frame to request that the sending station stop transmitting for the period indicated within the transmitted pause frame.

The EMAC transmits a pause frame to the reserved multicast address at the first available opportunity (immediately if currently idle, or following the completion of the frame currently being transmitted). The pause frame contains the maximum possible value for the pause time (FFFFh). The EMAC counts the receive pause frame time (decrements FF00h to 0) and retransmits an outgoing pause frame, if the count reaches zero. When the flow control request is removed, the EMAC transmits a pause frame with a zero pause time to cancel the pause request.

Note that transmitted pause frames are only a request to the other end station to stop transmitting. Frames that are received during the pause interval are received normally (provided the receive FIFO is not full).

Pause frames are transmitted if enabled and triggered, regardless of whether or not the EMAC is observing the pause time period from an incoming pause frame.

The EMAC transmits pause frames as described below:

- The 48-bit reserved multicast destination address 01.80.C2.00.00.01h.
- The 48-bit source address (set via the MACSRCADDRLO and MACSRCADDRHI registers).
- The 16-bit length/type field containing the value 88.08h.
- The 16-bit pause opcode equal to 00.01h.
- The 16-bit pause time value of FF.FFh. A pause-quantum is 512 bit-times. Pause frames sent to cancel a pause request have a pause time value of 00.00h.
- Zero padding to 64-byte data length (EMAC transmits only 64-byte pause frames).
- The 32-bit frame-check sequence (CRC word).

All quantities are hexadecimal and are transmitted most-significant-byte first. The least-significant-bit (LSB) is transferred first in each byte.

If the RXBUFFERFLOWEN bit in the MACCONTROL register is cleared while the pause time is nonzero, then the pause time is cleared and a zero count pause frame is sent.

2.9.2 **Data Transmission**

The EMAC passes data to the PHY from the transmit FIFO (when enabled). Data is synchronized to the transmit clock rate. Transmission begins when there are TXCELLTHRESH cells of 64 bytes each, or a complete packet, in the FIFO.
2.9.2.1 Transmit Control

A jam sequence is output if a collision is detected on a transmit packet. If the collision was late (after the first 64 bytes has been transmitted) the collision is ignored. If the collision is not late, the controller will back off before retrying the frame transmission. When operating in full duplex mode the carrier sense (GMII_MCRS) and collision sensing modes are disabled. In full duplex mode, the collision input (GMII_MCOL) operates as a hardware flow control input. No new frames will begin transmission when GMII_MCOL is asserted. However, any frame currently in transmission will complete. Due to the transmission pipeline latency, GMII_MTXEN will not be asserted until up to 10 wire side clocks after the GMII_MCOL signal is deasserted. Also due to the latency, frame transmission may begin up to 10 wire side clocks after GMII_MCOL is asserted, indicating that the packet transmission was started before the flow control condition was detected.

2.9.2.2 CRC Insertion

If the SOP buffer descriptor PASSCRC flag is cleared, the EMAC generates and appends a 32-bit Ethernet CRC onto the transmitted data. For the EMAC-generated CRC case, a CRC (or placeholder) at the end of the data is allowed but not required. The buffer byte count value should not include the CRC bytes, if they are present.

If the SOP buffer descriptor PASSCRC flag is set, then the last four bytes of the transmit data are transmitted as the frame CRC. The four CRC data bytes should be the last four bytes of the frame and should be included in the buffer byte count value. The MAC performs no error checking on the outgoing CRC.

2.9.2.3 Adaptive Performance Optimization (APO)

The EMAC incorporates adaptive performance optimization (APO) logic that may be enabled by setting the TXPACE bit in the MACCONTROL register. Transmission pacing to enhance performance is enabled when the TXPACE bit is set. Adaptive performance pacing introduces delays into the normal transmission of frames, delaying transmission attempts between stations, and reducing the probability of collisions occurring during heavy traffic (as indicated by frame deferrals and collisions). These actions increase the chance of a successful transmission.

When a frame is deferred, suffers a single collision, multiple collisions, or excessive collisions, the pacing counter is loaded with an initial value of 31. When a frame is transmitted successfully (without experiencing a deferral, single collision, multiple collision, or excessive collision), the pacing counter is decremented by 1 down to 0.

If the pacing counter is zero, this allows a new frame to immediately attempt transmission (after one IPG). If the pacing counter is nonzero, the frame is delayed by a pacing delay of approximately four inter-packet gap delays. APO only affects the IPG preceding the first attempt at transmitting a frame; APO does not affect the back-off algorithm for retransmitted frames.

2.9.2.4 Interpacket-Gap (IPG) Enforcement

The measurement reference for the IPG of 96 bit times is changed depending on frame traffic conditions. If a frame is successfully transmitted without collision and MCRS is de-asserted within approximately 48 bit times of MTXEN being de-asserted, then 96 bit times is measured from MTXEN. If the frame suffered a collision or MCRS is not de-asserted until more than approximately 48 bit times after MTXEN is de-asserted, then 96 bit times (approximately, but not less) is measured from MCRS.

2.9.2.5 Back Off

The EMAC implements the 802.3 binary exponential back-off algorithm.
2.9.2.6 Transmit Flow Control

When enabled, incoming pause frames are acted upon to prevent the EMAC from transmitting any further frames. Incoming pause frames are only acted upon when the FULLDUPLEX and TXFLOWEN bits in the MACCONTROL register are set. Pause frames are not acted upon in half-duplex mode. Pause frame action is taken if enabled, but normally the frame is filtered and not transferred to memory. MAC control frames are transferred to memory, if the RXCMFEN bit in the RXMBPENABLE register is set. The TXFLOWEN and FULLDUPLEX bits affect whether MAC control frames are acted upon, but they have no effect upon whether MAC control frames are transferred to memory or filtered.
Pause frames are a subset of MAC control frames with an opcode field of 0001h. Incoming pause frames are only acted upon by the EMAC if the following conditions occur:

- The TXFLOWEN bit is set in the MACCONTROL register.
- The frames length is between 64 bytes and RXMAXLEN bytes inclusive.
- The frame contains no CRC error or align/code errors.

The pause time value from valid frames is extracted from the two bytes following the opcode. The pause time is loaded into the EMAC transmit pause timer and the transmit pause time period begins.

If a valid pause frame is received during the transmit pause time period of a previous transmit pause frame, then either the destination address is not equal to the reserved multicast address or any enabled or disabled unicast address, and the transmit pause timer immediately expires; or the new pause time value is 0, and the transmit pause timer immediately expires. Otherwise, the EMAC transmit pause timer is set immediately to the new pause frame pause time value. (Any remaining pause time from the previous pause frame is discarded.)

If the TXFLOWEN bit in MACCONTROL is cleared, then the pause timer immediately expires.

The EMAC does not start the transmission of a new data frame any sooner than 512-bit times after a pause frame with a non-zero pause time has finished being received (MRXDV going inactive). No transmission begins until the pause timer has expired (the EMAC may transmit pause frames to initiate outgoing flow control). Any frame already in transmission when a pause frame is received is completed and unaffected.

Incoming pause frames consist of:

- A 48-bit destination address equal to one of the following:
  - The reserved multicast destination address 01.80.C2.00.00.01h
  - Any EMAC 48-bit unicast address. Pause frames are accepted, regardless of whether the channel is enabled.
- The 48-bit source address of the transmitting device
- The 16-bit length/type field containing the value 88.08h
- The 16-bit pause opcode equal to 00.01h
- The 16-bit pause time. A pause-quantum is 512 bit-times
- Padding to 64-byte data length
- The 32-bit frame-check sequence (CRC word)

All quantities are hexadecimal and are transmitted most-significant-byte first. The least-significant-bit (LSB) is transferred first in each byte.

The padding is required to make up the frame to a minimum of 64 bytes. The standard allows pause frames longer than 64 bytes to be discarded or interpreted as valid pause frames. The EMAC recognizes any pause frame between 64 bytes and RXMAXLEN bytes in length.

### 2.9.2.7 Speed, Duplex, and Pause Frame Support

The MAC can operate in half-duplex or full-duplex mode at 10 Mbps or 100 Mbps, and can operate in full duplex only in 1000 Mbps. Pause frame support is included in 10/100/1000 Mbps modes as configured by the host.
2.10 Packet Receive Operation

2.10.1 Receive DMA Host Configuration

To configure the receive DMA for operation, the host must perform the following actions:

- Initialize the receive addresses
- Initialize the RXnHDP registers to zero
- Write the MACHASH1 and MACHASH2 registers, if multicast addressing is desired
- Initialize the RXnFREEBUFFER, RXnFLOWTHRESH, and RXFILTERLOWTHRESH registers, if flow control is to be enabled
- Enable the desired receive interrupts using the RXINTMASKSET and RXINTMASKCLEAR registers
- Set the appropriate configuration bits in the MACCONTROL register
- Write the RXBUFFEROFFSET register value (typically zero)
- Set up the receive channel(s) buffer descriptors and initialize the RXnHDP registers
- Enable the receive DMA controller by setting the RXn bit in the RXCONTROL register
- Configure and enable the receive operation, as desired, in the RXMBPENABLE register and by using the RXUNICASTSET and RXUNICASTCLEAR registers

2.10.2 Receive Channel Enabling

Each of the eight receive channels has an enable bit (RXChnEN) in the RXUNICASTSET register that is controlled using the RXUNICASTSET and RXUNICASTCLEAR registers. The RXChnEN bits determine whether the given channel is enabled (when set to 1) to receive frames with a matching unicast or multicast destination address.

The RXBROADEN bit in the RXMBPENABLE register determines if broadcast frames are enabled or filtered. If broadcast frames are enabled, then they are copied to only a single channel selected by the RXBROADCH field of RXMBPENABLE register.

The RXMULTEN bit in the RXMBPENABLE register determines if hash matching multicast frames are enabled or filtered. Incoming multicast addresses (group addresses) are hashed into an index in the hash table. If the indexed bit is set, the frame hash will match and it will be transferred to the channel selected by the RXLATCH field when multicast frames are enabled. The multicast hash bits are set in the MACHASH1 and MACHASH2 registers.

The RXPROMCH bits in the RXMBPENABLE register select the promiscuous channel to receive frames selected by the RXCMFEN, RXCSFEN, RXCEFEN, and RXCAFEN bits. These four bits allow reception of MAC control frames, short frames, error frames, and all frames (promiscuous), respectively.

The address RAM can be configured to send multiple unicast and/or multicast addresses to a given channel (if the match bit is set in the RAM). Multicast addresses in the RAM are enabled by the RXUNICASTSET register and not by the RXLATCH bit in the RXMBPENABLE register. The RXLATCH bit enables the hash multicast match only. The address RAM takes precedence over the hash match.

If a multicast packet is received that hash matches (multicast packets enabled), but is filtered in the RAM, then the packet is filtered. If a multicast packet does not hash match, regardless of whether or not hash matching is enabled, but matches an enabled multicast address in the RAM, then the packet will be transferred to the associated channel.
2.10.3 Receive Channel Addressing

The receive address block can store up to 32 addresses to be filtered or matched. Before enabling packet reception, all the address RAM locations should be initialized, including locations to be unused. The system software is responsible for adding and removing addresses from the RAM.

A MAC address location in RAM is 53 bits wide and consists of:

- 48 bits of the MAC address
- 3 bits for the channel to which a valid address match will be transferred. The channel is a don’t care if MATCHFILT bit is cleared.
- A valid bit
- A match or filter bit

First, write the index into the address RAM in the MACINDEX register to start writing a MAC address. Then write the upper 32 bits of the MAC address (MACADDRHI register), and then the lower 16 bits of MAC address with the VALID and MATCHFILT control bits (MACADDRLO). The valid bit should be cleared for the unused locations in the receive address RAM.

The most common uses for the receive address submodule are:

- Set EMAC in promiscuous mode, using RXCAFEN and RXPROMCH bits in the RXMBPENABLE register. Then filter up to 32 individual addresses, which can be both unicast and/or multicast.
- Disable the promiscuous mode (RXCAFEN = 0) and match up to 32 individual addresses, multicast and/or unicast.

2.10.4 Hardware Receive QOS Support

Hardware receive quality of service (QOS) is supported, when enabled, by the Tag Protocol Identifier format and the associated Tag Control Information (TCI) format priority field. When the incoming frame length/type value is equal to 81.00h, the EMAC recognizes the frame as an Ethernet Encoded Tag Protocol Type. The two octets immediately following the protocol type contain the 16-bit TCI field. Bits 15-13 of the TCI field contain the received frames priority (0 to 7). The received frame is a low-priority frame if the priority value is 0 to 3. The received frame is a high-priority frame if the priority value is 4 to 7. All frames that have a length/type field value not equal to 81.00h are low-priority frames.

Received frames that contain priority information are determined by the EMAC as:

- A 48-bit (6 bytes) destination address equal to:
  - The destination stations individual unicast address
  - The destination stations multicast address (MACHASH1 and MACHASH2 registers)
  - The broadcast address of all ones
- A 48-byte (6 bytes) source address
- The 16-bit (2 bytes) length/type field containing the value 81.00h
- The 16-bit (2 bytes) TCI field with the priority field in the upper 3 bits
- Data bytes
- The 4-bytes CRC

The RXFILTERLOWTHRESH and the RXnFREEBUFFER registers are used in conjunction with the priority information to implement receive hardware QOS. Low-priority frames are filtered if the number of free buffers (RXnFREEBUFFER) for the frame channel is less than or equal to the filter low threshold (RXFILTERLOWTHRESH) value. Hardware QOS is enabled by the RXQOSEN bit in the RXMBPENABLE register.
2.10.5 Host Free Buffer Tracking

The host must track free buffers for each enabled channel (including unicast, multicast, broadcast, and promiscuous) if receive QOS or receive flow control is used. Disabled channel free buffer values are don't cares. During initialization, the host should write the number of free buffers for each enabled channel to the appropriate RX\textsubscript{n}FREEBUFFER register. The EMAC decrements the appropriate channels free buffer value for each buffer used. When the host recclaims the frame buffers, the host should write the channel free buffer register with the number of reclaimed buffers (write to increment). There are a maximum of 65535 free buffers available. The RX\textsubscript{n}FREEBUFFER registers only need to be updated by the host if receive QOS or flow control is used.

2.10.6 Receive Channel Teardown

The host commands a receive channel teardown by writing the channel number to the RXTEARDOWN register. When a teardown command is issued to an enabled receive channel, the following occurs:

- Any current frame in reception completes normally.
- The TDOWNCMLPT flag is set in the next buffer descriptor in the chain, if there is one.
- The channel head descriptor pointer is cleared.
- A receive interrupt for the channel is issued to the host.
- The corresponding RX\textsubscript{n}CP register contains the value FFFF FFFCh.
- The host should acknowledge a teardown interrupt with an FFFF FFFCh acknowledge value.

Channel teardown may be commanded on any channel at any time. The host is informed of the teardown completion by the set teardown complete buffer descriptor bit. The EMAC does not clear any channel enables due to a teardown command. A teardown command to an inactive channel issues an interrupt that software should acknowledge with an FFFF FFFCh acknowledge value to RX\textsubscript{n}CP (note that there is no buffer descriptor in this case). Software may read RX\textsubscript{n}CP to determine if the interrupt was due to a commanded teardown. The read value is FFFF FFFCh if the interrupt was due to a teardown command.

2.10.7 Receive Frame Classification

Received frames are proper, or good, frames if they are between 64 and RXMAXLEN in length (inclusive) and contain no code, align, or CRC errors.

Received frames are long frames if their frame count exceeds the value in the RXMAXLEN register. The RXMAXLEN register default reset value is 5EEh (1518 in decimal). Long received frames are either oversized or jabber frames. Long frames with no errors are oversized frames; long frames with CRC, code, or alignment errors are jabber frames.

Received frames are short frames if their frame count is less than 64 bytes. Short frames that address match and contain no errors are undersized frames; short frames with CRC, code, or alignment errors are fragment frames. If the frame length is less than or equal to 20, then the frame CRC is passed regardless of whether the RXPASSCRC bit is set or cleared in the RXMBPENABLE register.

A received long packet always contains RXMAXLEN number of bytes transferred to memory (if the RXCEFEN bit is set in RXMBPENABLE) regardless of the value of the RXPASSCRC bit. Following is an example with RXMAXLEN set to 1518:

- If the frame length is 1518, then the packet is not a long packet and there are 1514 or 1518 bytes transferred to memory depending on the value of the RXPASSCRC bit.
- If the frame length is 1519, there are 1518 bytes transferred to memory regardless of the RXPASSCRC bit value. The last three bytes are the first three CRC bytes.
- If the frame length is 1520, there are 1518 bytes transferred to memory regardless of the RXPASSCRC bit value. The last two bytes are the first two CRC bytes.
- If the frame length is 1521, there are 1518 bytes transferred to memory regardless of the RXPASSCRC bit value. The last byte is the first CRC byte.
- If the frame length is 1522, there are 1518 bytes transferred to memory. The last byte is the last data byte.
2.10.8 Promiscuous Receive Mode

When the promiscuous receive mode is enabled by setting the RXCAFEN bit in the RXMBPENABLE register, non-address matching frames that would normally be filtered are transferred to the promiscuous channel. Address matching frames that would normally be filtered due to errors are transferred to the address match channel when RXCAFEN and RXCEFEN bits are set. Address matching frames with the filter bit set (MATCHFILT = 0) are always filtered regardless of the RXCAFEN and RXCEFEN bit setting. A frame is considered to be an address matching frame only if it is enabled to be received on a unicast, multicast, or broadcast channel. Frames received to disabled unicast, multicast, or broadcast channels are considered non-address matching.

MAC control frames address match only if RXCMFEN bit is set. RXCEFEN and RXCSFEN determine whether error frames are transferred to memory or not, but they do not determine whether error frames are address matching or not. Short frames are a special type of error frames.

A single channel is selected as the promiscuous channel by the RXPROMCH field in the RXMBPENABLE register. The promiscuous receive mode is enabled by the RXCMFEN, RXCEFEN, RXCSFEN, and RXCAFEN bits in RXMBPENABLE. Table 4 shows the effects of the promiscuous enable bits. Proper frames are frames that are between 64 and RXMAXLEN bytes in length inclusive and contain no code, align, or CRC errors.

### Table 4. Receive Frame Treatment Summary

<table>
<thead>
<tr>
<th>Address Match</th>
<th>RXMBPENABLE Bits</th>
<th>Frame Treatment</th>
</tr>
</thead>
<tbody>
<tr>
<td>0</td>
<td>RXCAFEN RXCEFEN RXCMFEN RXCSFEN</td>
<td>No frames transferred.</td>
</tr>
<tr>
<td>0</td>
<td>1 0 X X X</td>
<td>Proper frames transferred to promiscuous channel.</td>
</tr>
<tr>
<td>0</td>
<td>1 1 0 0 0</td>
<td>Proper/undersized data frames transferred to promiscuous channel.</td>
</tr>
<tr>
<td>0</td>
<td>1 1 0 1 0</td>
<td>Proper data and control frames transferred to promiscuous channel.</td>
</tr>
<tr>
<td>0</td>
<td>1 1 1 1 1</td>
<td>Proper/undersized data and control frames transferred to promiscuous channel.</td>
</tr>
<tr>
<td>0</td>
<td>1 1 1 0 1</td>
<td>Proper/oversize/jabber/code/align/CRC data frames transferred to promiscuous channel. No control or undersized/fragment frames are transferred.</td>
</tr>
<tr>
<td>0</td>
<td>1 1 1 1 0</td>
<td>Proper/oversize/jabber/code/align/CRC data frames transferred to promiscuous channel. No control frames are transferred.</td>
</tr>
<tr>
<td>0</td>
<td>1 1 1 1 1</td>
<td>Proper/oversize/jabber/code/align/CRC data and control frames transferred to promiscuous channel. No undersized frames are transferred.</td>
</tr>
<tr>
<td>1 X</td>
<td>X 0 0 0</td>
<td>Proper data frames transferred to address match channel.</td>
</tr>
<tr>
<td>1 X</td>
<td>X 0 0 1</td>
<td>Proper/undersized data frames transferred to address match channel.</td>
</tr>
<tr>
<td>1 X</td>
<td>X 0 1 0</td>
<td>Proper data and control frames transferred to address match channel.</td>
</tr>
<tr>
<td>1 X</td>
<td>X 1 0 1</td>
<td>Proper/undersized data and control frames transferred to address match channel.</td>
</tr>
<tr>
<td>1 X</td>
<td>X 0 1 0</td>
<td>Proper/oversize/jabber/code/align/CRC data frames transferred to address match channel. No control or undersized frames are transferred.</td>
</tr>
<tr>
<td>1 X</td>
<td>X 1 0 1</td>
<td>Proper/oversize/jabber/fragment/undersized/code/align/CRC data frames transferred to address match channel. No control frames are transferred.</td>
</tr>
</tbody>
</table>
Table 4. Receive Frame Treatment Summary (continued)

<table>
<thead>
<tr>
<th>Address Match</th>
<th>RXCAFEN</th>
<th>RXCEFEN</th>
<th>RXCMFEN</th>
<th>RXCSFEN</th>
<th>Frame Treatment</th>
</tr>
</thead>
<tbody>
<tr>
<td>1 X 1 0</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>Proper/oversize/jabber/code/align/CRC data and control frames transferred to address match channel. No undersized/fragment frames are transferred.</td>
</tr>
<tr>
<td>1 X 1 1</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td>All address matching frames with and without errors transferred to the address match channel.</td>
</tr>
</tbody>
</table>

2.10.9 Receive Overrun

The types of receive overrun are:
- FIFO start of frame overrun (FIFO_SOF)
- FIFO middle of frame overrun (FIFO_MOF)
- DMA start of frame overrun (DMA_SOF)
- DMA middle of frame overrun (DMA_MOF)

The statistics counters used to track these types of receive overrun are:
- Receive Start of Frame Overruns Register (RXSOFOVERRUNS)
- Receive Middle of Frame Overruns Register (RXMOFOVERRUNS)
- Receive DMA Overruns Register (RXDMAOVERRUNS)

Start of frame overruns happen when there are no resources available when frame reception begins. Start of frame overruns increment the appropriate overrun statistic(s) and the frame is filtered.

Middle of frame overruns happen when there are some resources to start the frame reception, but the resources run out during frame reception. In normal operation, a frame that overruns after starting the frame reception is filtered and the appropriate statistic(s) are incremented; however, the RXCEFEN bit in the RXMBPENABLE register affects overrun frame treatment. Table 5 shows how the overrun condition is handled for the middle of frame overrun.

Table 5. Middle of Frame Overrun Treatment

<table>
<thead>
<tr>
<th>Address Match</th>
<th>RXCAFEN</th>
<th>RXCEFEN</th>
<th>Middle of Frame Overrun Treatment</th>
</tr>
</thead>
<tbody>
<tr>
<td>0 0 X</td>
<td></td>
<td></td>
<td>Overrun frame filtered.</td>
</tr>
<tr>
<td>0 1 0</td>
<td></td>
<td></td>
<td>Overrun frame filtered.</td>
</tr>
<tr>
<td>0 1 1</td>
<td></td>
<td></td>
<td>As much frame data as possible is transferred to the promiscuous channel until overrun. The appropriate overrun statistic(s) is incremented and the OVERRUN and NOMATCH flags are set in the SOP buffer descriptor. Note that the RXMAXLEN number of bytes cannot be reached for an overrun to occur (it would be truncated and be a jabber or oversize).</td>
</tr>
<tr>
<td>1 X 0</td>
<td></td>
<td></td>
<td>Overrun frame filtered with the appropriate overrun statistic(s) incremented.</td>
</tr>
<tr>
<td>1 X 1</td>
<td></td>
<td></td>
<td>As much frame data as possible is transferred to the address match channel until overrun. The appropriate overrun statistic(s) is incremented and the OVERRUN flag is set in the SOP buffer descriptor. Note that the RXMAXLEN number of bytes cannot be reached for an overrun to occur (it would be truncated).</td>
</tr>
</tbody>
</table>
2.11 Packet Transmit Operation

The transmit DMA is an eight channel interface. Priority between the eight queues may be either fixed or round robin as selected by the TXPTYPE bit in the MACCONTROL register. If the priority type is fixed, then channel 7 has the highest priority and channel 0 has the lowest priority. Round robin priority proceeds from channel 0 to channel 7.

2.11.1 Transmit DMA Host Configuration

To configure the transmit DMA for operation, the host must perform the following:

- Write the MACSRCADDRLO and MACSRCADDRHI registers (used for pause frames on transmit).
- Initialize the TXnHDP registers to zero.
- Enable the desired transmit interrupts using the TXINTMASKSET and TXINTMASKCLEAR registers.
- Set the appropriate configuration bits in the MACCONTROL register.
- Set up the transmit channel(s) buffer descriptors in host memory.
- Enable the transmit DMA controller by setting the TXEN bit in the TXCONTROL register.
- Write the appropriate TXnHDP registers with the pointer to the first descriptor to start transmit operations.

2.11.2 Transmit Channel Teardown

The host commands a transmit channel teardown by writing the channel number to the TXTEARDOWN register. When a teardown command is issued to an enabled transmit channel, the following occurs:

- Any frame currently in transmission completes normally.
- The TDOWNCMPLT flag is set in the next SOP buffer descriptor in the chain, if there is one.
- The channel head descriptor pointer is cleared.
- A transmit interrupt is issued, informing the host of the channel teardown.
- The corresponding TXnCP register contains the value FFFF FFFCh.

- The host should acknowledge a teardown interrupt with an FFFF FFFCh acknowledge value.

Channel teardown may be commanded on any channel at any time. The host is informed of the teardown completion by the set teardown complete buffer descriptor bit (TDOWNCMPLT). The EMAC does not clear any channel enables due to a teardown command. A teardown command to an inactive channel issues an interrupt that software should acknowledge with an FFFF FFFCh acknowledge value to TXnCP (note that there is no buffer descriptor). Software may read the interrupt acknowledge location (TXnCP) to determine if the interrupt was due to a commanded teardown. The read value is FFFF FFFCh if the interrupt was due to a teardown command.
2.12 Receive and Transmit Latency

The transmit FIFO contains twenty four 64-byte cells, and the receive FIFO contains sixty eight 64-byte cells. The EMAC begins transmission of a packet on the wire after TXCELLTHRESH cells (configurable through the FIFOCONTROL register) or a complete packet are available in the FIFO.

Transmit underrun cannot occur for packet sizes of TXCELLTHRESH times 64 bytes (or less). For larger packet sizes, transmit underrun can occur if the memory latency is greater than the time required to transmit a 64-byte cell on the wire; this is 0.512 s in 1 Gbit mode, 5.12 s in 100 Mbps mode, and 51.2 s in 10 Mbps mode. The memory latency time includes all buffer descriptor reads for the entire cell data.

The EMAC transmit FIFO uses 24 cells; thus, underrun cannot happen for a normal size packet (less than 1536 packet bytes). Cell transmission can be configured to start only after an entire packet is contained in the FIFO; for a maximum-size packet, set the TXCELLTHRESH field to the maximum possible value of 24.

Receive overrun is prevented if the receive memory cell latency is less than the time required to transmit a 64-byte cell on the wire (0.512 s in 1 Gbps mode, 5.12 s in 100 Mbps mode, or 51.2s in 10 Mbps mode). The latency time includes any required buffer descriptor reads for the cell data.

Latency to systems internal and external RAM can be controlled through the use of the transfer node priority allocation register in the TCI6487/88 device. Latency to descriptor RAM is low because RAM is local to the EMAC, as it is part of the EMAC control module.

2.13 Transfer Node Priority

The TCI6487/88 device contains a system level priority allocation register (PRI_ALLOC) that sets the priority of the transfer node used in issuing memory transfer requests to system memory.

Although the EMAC has internal FIFOs to help alleviate memory transfer arbitration problems, the average transfer rate of data read and written by the EMAC to internal or external DSP memory must be at least equal to the Ethernet wire rate. In addition, the internal FIFO system can not withstand a single memory latency event greater than the time it takes to fill or empty a TXCELLTHRESH number of internal 64-byte FIFO cells.

For example, for 1000 Mbps operation, these restrictions translate into the following rules:

- For the short-term average, each 64-byte memory read/write request from the EMAC must be serviced in no more than 0.512 s.
- Any single latency event in request servicing can be no longer than (0.512 * TXCELLTHRESH) s.

Bits [0-2] of the PRI_ALLOC register set the transfer node priority for all the master peripherals in the device, including EMAC. A value of 000b will have the highest priority, while 111b will have the lowest. The default priority assigned to EMAC is 001b. It is important to have a balance between all peripherals. In most cases, the default priorities will not need adjustment.
2.14 Reset Considerations

2.14.1 Software Reset Considerations

For information on the chip level reset capabilities of various peripherals, see the device-specific data manual.

Within the peripheral itself, the EMAC component of the Ethernet MAC peripheral can be placed in a reset state by writing to the SOFTRESET register located in EMAC memory map. Writing a one to bit 0 of this register causes the EMAC logic to be reset, and the register values to be set to their default values. Software reset occurs when the receive and transmit DMA controllers are in an idle state to avoid locking up the configuration bus; it is the responsibility of the software to verify that there are no pending frames to be transferred. After writing a one to this bit, it may be polled to determine if the reset has occurred. A value of one indicates that the reset has not yet occurred. A value of zero indicates that a reset has occurred.

After software reset operation, all the EMAC registers need to be re-initialized for proper data transmission.

The error interrupts (HOSTPEND) can be recovered by using the software reset operation. Before doing a software reset, you should inspect the error codes in the MACSTATUS register. This register provides information about the software error type that needs correction. For more information on error interrupts, see Section 2.16.1.5.

2.14.2 Hardware Reset Considerations

When a hardware reset occurs, the EMAC peripheral will have its register values reset, and all the sub modules will return to their default state. After the hardware reset, the EMAC needs to be initialized before resuming its data transmission, as described in Section 2.15.

A hardware reset can also be used to recover from the error interrupts (HOSTPEND), which are triggered by errors in packet buffer descriptors. Before doing a hardware reset, you should inspect the error codes in the MACSTATUS register. This register provides information about the software error type that needs correction. For more information on error interrupts, see Section 2.16.1.5.
2.15 Initialization

2.15.1 Enabling the EMAC/MDIO Peripheral

When the device is powered on, the EMAC peripheral is already enabled. EMAC is in the AlwaysON power domain. EMAC-specific initialization can be started after power on.

2.15.2 EMAC Control Module Initialization

The EMAC control module is used for global interrupt enable, and to pace back-to-back interrupts using an interrupt retrigger count based on the peripheral clock (CPUCLK/6). There is also an 8K block of RAM local to the EMAC that holds packet buffer descriptors.

Note that although the EMAC control module and the EMAC module have slightly different functions, in practice, the type of maintenance performed on the EMAC control module is more commonly conducted from the EMAC module software (as opposed to the MDIO module).

The initialization of the EMAC control module consists of two parts:
1. Configuration of the interrupt on the DSP.
2. Initialization of the EMAC control module:
   • Setting the interrupt pace count (using Int_Control)
   • Initializing the EMAC and MDIO modules
   • Enabling interrupts in the EMAC control module

To view example code used to perform the actions associated with the second part of the EMAC control module initialization when using the register-level CSL, see Example 4.

Use the systems interrupt controller to map the EMAC interrupts to one of the CPUs interrupts. Once the interrupts are mapped to the CPU interrupts, general masking and unmasking of the interrupt (to control reentrancy) should be done at the chip level by manipulating the interrupt enable mask. The EMAC control module control registers should only enable and disable interrupts from within the EMAC interrupt service routine (ISR), as disabling and re-enabling the interrupts in Control registers also resets the interrupt pace counter.

Example 4. EMAC Control Module Initialization Code

```c
/*
// Disable EMAC/MDIO Core 0 interrupts in the control module
/*
ECTL_REGS->CONTROL[0].C_TX_EN = 0x0;
ECTL_REGS->CONTROL[0].C_RX_EN = 0x0;
ECTL_REGS->CONTROL[0].C_RX_THRESH_EN = 0;
ECTL_REGS->CONTROL[0].C_MISC_EN = 0x0;
/*
// Enable EMAC/MDIO Core 0 interrupts in the control module
*/
ECTL_REGS->CONTROL[0].C_TX_EN = 0xFF;
ECTL_REGS->CONTROL[0].C_RX_EN = 0xFF;
ECTL_REGS->CONTROL[0].C_RX_THRESH_EN = 0xFF;
ECTL_REGS->CONTROL[0].C_MISC_EN = 0xF;
```

2.15.3 MDIO Module Initialization

The MDIO module initially configures and monitors one or more external PHY devices. Other than initializing the software state machine (details on the MDIO state machine can be found in the IEEE 802.3 standard), the MDIO module only needs the MDIO engine enabled and the clock divider configured. To set the clock divider, supply an MDIO clock of 1 MHz. As the peripheral clock is used as the base clock (CPUCLK/6), the divider can be set to 125 for a 750 MHz device. Slower MDIO clocks for slower CPU frequencies are acceptable.
Both the state machine enable and the MDIO clock divider are controlled through the MDIO control register (CONTROL). If none of the potentially connected PHYs require the access preamble, the PREAMBLE bit can also be set in CONTROL to speed up PHY register access. For an example of the initialization code, see Example 5.

**Example 5. MDIO Module Initialization Code**

```c
#define MDIO_MODEFLG_FD1000 0x0020
#define MDIO_MODEFLG_EXTLOOPBACK 0x0100

Uint32 mdioModeFlags = MDIO_MODEFLG_FD1000 | MDIO_MODEFLG_LOOPBACK;
Handle hMDIO;
volatile Uint32 phyAddr;

//Open the MDIO module
hMDIO = MDIO_open ( mdioModeFlags );

// Initialize PHY
MDIO_initPHY( hMDIO, phyAddr );
```

If the MDIO module must operate on an interrupt basis, the interrupts can be enabled at this time using the USERINTMASKSET register for register access and the USERPHYSELEN register if a target PHY is already known.

Once the MDIO state machine has been initialized and enabled, it starts polling all 32 PHY addresses on the MDIO bus, looking for active PHYs. Since it can take up to 50 s to read one register, the MDIO module provides an accurate representation of all the PHYs available after a reasonable interval. Also, a PHY can take up to 3 seconds to negotiate a link. Thus, it is advisable to run the MDIO software off a time-based event rather than polling.

For more information on PHY control registers, see the PHY data sheet.

### 2.15.4 EMAC Module Initialization

The EMAC module sends and receives data packets over the network by maintaining up to 8 transmit and receive descriptor queues. The EMAC module configuration must also be kept current based on the PHY negotiation results returned from the MDIO module. Programming this module is the most time-consuming aspect of developing an application or device driver for Ethernet.

A device drive should follow this initialization procedure to get the EMAC to the state where it is ready to receive and send Ethernet packets. Some of these steps are not necessary when performed immediately after device reset.

1. If enabled, clear EMAC/MDIO interrupts in the control module.
2. Clear the MACCONTROL, RXCONTROL, and TXCONTROL registers (not necessary immediately after reset).
3. Initialize all 16 Head Descriptor Pointer registers (RX\_n\_HDP and TX\_n\_HDP) to 0.
4. Clear all 36 statistics registers by writing 0 (not necessary immediately after reset).
5. Initialize all 32 receive address RAM locations to 0. Set up the addresses to be matched to the eight receive channels and the addresses to be filtered, through programming the MACINDEX, MACADDRHI, and MACADDRLO registers.
6. Initialize the RX\_n\_FREEBUFFER, RX\_n\_FLOWTHRESH, and RX\_FILTERLOWTHRESH registers, if buffer flow control is to be enabled. Program the FIFOCONTROL register is FIFO flow control is desired.
7. Most device drivers open with no multicast addresses, so clear the MACHASH1 and MACHASH2 registers.
8. Write the RXBUFFEROFFSET register value (typically zero).
9. Initially clear all unicast channels by writing FFh to the RXUNICASTCLEAR register. If unicast is desired, it can be enabled now by writing the RXUNICASTSET register. Some drivers will default to unicast on device open while others will not.
10. Set up the RXMBPENABLE register with an initial configuration. The configuration is based on the current receive filter settings of the device driver. Some drivers may enable things like broadcast and multicast packets immediately, while others may not.

11. Set the appropriate configuration bits in the MACCONTROL register (do not set the GMIIEN bit yet).

12. Clear all unused channel interrupt bits by writing RXINTMASKCLEAR and TXINTMASKCLEAR.

13. Enable the receive and transmit channel interrupt bits in RXINTMASKSET and TXINTMASKSET for the channels to be used, and enable the HOSTMASK and STATMASK bits using the MACINTMASKSET register.

14. Initialize the receive and transmit descriptor list queues using the 8K descriptor memory block contained in the EMAC control module.

15. Prepare receive by writing a pointer to the head of the receive buffer descriptor list to RX\textit{nHDP}.

16. Enable the receive and transmit DMA controllers by setting the RXEN bit in the RXCONTROL register and the TXEN bit in the TXCONTROL register. Then set the GMIIEN bit in MACCONTROL.

17. If the gigabit mode is desired, set the GIG bit in the MACCONTROL register. Alternatively, enable the gigabit mode by setting the ext\_en bit in the MACCONTROL register when using the SGMII interface.

18. Enable the EMAC/MDIO interrupts in the control module.
2.16 Interrupt Support

2.16.1 EMAC Module Interrupt Events and Requests

The EMAC/MDIO generates 26 interrupts, as follows:

- TXPENDn: Transmit packet completion interrupt for transmit channels 7 through 0
- RXPENDn: Receive packet completion interrupt for receive channels 7 through 0
- RXTHRESHPENDn: Receive Threshold interrupt for receive channels 7 through 0
- STATPEND: Statistics interrupt
- HOSTPEND: Host error interrupt

2.16.1.1 Transmit Packet Completion Interrupts

The transmit DMA engine has eight channels, and each channel has a corresponding interrupt (TXPENDn). The transmit interrupts are level interrupts that remain asserted until cleared by the CPU.

Each of the eight transmit channel interrupts may be individually enabled by setting the appropriate bit in the TXINTMASKSET register. Each of the eight transmit channel interrupts may be individually disabled by clearing the appropriate bit in the TXINTMASKCLEAR register. The raw and masked transmit interrupt status may be read by reading the TXINTSTATRAW and TXINTSTATMASKED registers, respectively.

When the EMAC completes the transmission of a packet, the EMAC issues an interrupt to the CPU by writing the packets last buffer descriptor address to the appropriate channel queues TX completion pointer located in the state RAM block. The write generates the interrupt when enabled by the interrupt mask, regardless of the value written.

Upon interrupt reception, the CPU processes one or more packets from the buffer chain and then acknowledges an interrupt by writing the address of the last buffer descriptor processed to the queues associated TX completion pointer in the transmit DMA state RAM.

The data written by the host (buffer descriptor address of the last processed buffer) is compared to the data in the register written by the EMAC port (address of last buffer descriptor used by the EMAC). If the two values are not equal, indicating that the EMAC has transmitted more packets than the CPU has processed interrupts for, then the transmit packet completion interrupt signal remains asserted. If the two values are equal, indicating that the host has processed all packets that the EMAC has transferred, then the pending interrupt is cleared. Reading the TXnCP register displays the value that the EMAC is expecting.

The EMAC write to the completion pointer stores the value in the state RAM. The CPU written value does not change the register value. The host-written value is compared to the register content, which was written by the EMAC. If the two values are equal, then the interrupt is removed; otherwise the interrupt remains asserted. The host may process multiple packets prior to acknowledging an interrupt, or the host may acknowledge interrupts for every packet.

2.16.1.2 Receive Packet Completion Interrupts

The receive DMA engine has eight channels, and each channel has a corresponding interrupt (RXPENDn). The receive interrupts are level interrupts that remain asserted until cleared by the CPU.

Each of the eight receive channel interrupts may be individually enabled by setting the appropriate bit in the RXINTMASKSET register. Each of the eight receive channel interrupts may be individually disabled by clearing the appropriate bit in the RXINTMASKCLEAR register. The raw and masked receive interrupt status may be read by reading the RXINTSTATRAW and RXINTSTATMASKED registers, respectively.

When the EMAC completes a packet reception, the EMAC issues an interrupt to the CPU by writing the packets last buffer descriptor address to the appropriate channel queues RX completion pointer located in the state RAM block. The write generates the interrupt when enabled by the interrupt mask, regardless of the value written.

Upon interrupt reception, the CPU processes one or more packets from the buffer chain and then acknowledges one or more interrupt(s) by writing the address of the last buffer descriptor processed to the queues associated RX completion pointer in the receive DMA state RAM.
The data written by the host (buffer descriptor address of the last processed buffer) is compared to the data in the register written by the EMAC (address of last buffer descriptor used by the EMAC). If the two values are not equal, indicating that the EMAC has received more packets than the CPU has processed interrupts for, the receive packet completion interrupt signal remains asserted. If the two values are equal, indicating that the host has processed all packets that the EMAC has received, the pending interrupt is deasserted. Reading the RX\textsubscript{nCP} register displays the value that the EMAC is expecting.

The EMAC write to the completion pointer stores the value in the state RAM. The CPU written value does not change the register value. The host-written value is compared to the register content, which was written by the EMAC. If the two values are equal, then the interrupt is removed; otherwise the interrupt remains asserted. The host may process multiple packets prior to acknowledging an interrupt, or the host may acknowledge interrupts for every packet.

### 2.16.1.3 Receive Threshold Interrupts

Each of the eight receive channels have a corresponding receive threshold interrupt (RX\_THRESH\_PEND[7:0]). The receive threshold interrupts are level interrupts that remain asserted until the triggering condition is cleared by the host. Each of the eight threshold interrupts may be individually enabled by setting to one the appropriate bit in the RX\_INTMASK\_SET register. Each of the eight channel interrupts may be individually disabled by clearing to zero the appropriate bit in the RX\_INTMASK\_CLEAR register. The raw and masked interrupt receive interrupt status may be read by reading the RX\_INTSTAT\_RAW and RX\_INTSTAT\_MASKED registers respectively. An RX\_THRES\_PEND[7:0] interrupt bit is asserted when enabled and when the channel's associated freebuffer count (RX(0/7)\_FreeBuffer) is less than or equal to the channel's associated flow control threshold register (RX(0/7)\_Flow_Thresh. The receive threshold interrupts use the same free buffer count and threshold logic as does flow control, but the interrupts are independently enabled from flow control. The threshold interrupts are intended to give the host an indication that resources are running low for a particular channel(s).

### 2.16.1.4 Statistics Interrupt

The statistics level interrupt (STATPEND) is issued when any statistics value is greater than or equal to 8000 0000\textsubscript{h}, if it has been enabled by the STATMASK bit in the MACINTMASKSET register. The statistics interrupt is removed by writing to decrement any statistics value greater than 8000 0000\textsubscript{h}. The interrupt remains asserted as long as the most-significant-bit of any statistics value is set.

### 2.16.1.5 Host Error Interrupt

The host error interrupt (HOSTPEND) is issued, if enabled, under error conditions due to the handling of buffer descriptors detected during transmit or receive DMA transactions. The failure of the software application to supply properly formatted buffer descriptors results in this error. The error bit can be cleared by the EMAC soft reset or by resetting the EMAC module in hardware.

The host error interrupt is enabled by setting the HOSTMASK bit in the MACINTMASKSET register. The host error interrupt is disabled by clearing the appropriate bit in the MACINTMASKCLEAR register. The raw and masked host error interrupt status may be read by reading the MACINTSTATRAW and MACINTSTATMASKED registers, respectively.

Transmit host error conditions include:
- SOP error
- Ownership bit not set in SOP buffer
- Zero next buffer descriptor pointer without EOP
- Zero buffer pointer
- Zero buffer length
- Packet length error

Receive host error conditions include:
- Ownership bit not set in input buffer
- Zero buffer pointer
2.16.2 MDIO Module Interrupt Events and Requests

The MDIO module generates two interrupt events, as follows:

- **LINKINT**: Serial interface link change interrupt. Indicates a change in the state of the PHY link.
- **USERINT**: Serial interface user command event complete interrupt.

### 2.16.2.1 Link Change Interrupt

The MDIO module asserts a link change interrupt (LINKINT) if there is a change in the link state of the PHY corresponding to the address in the PHYADRMON bits in the USERPHYSEL\textsubscript{n} register, and if the LINKINTENB bit is also set in USERPHYSEL\textsubscript{n}. This interrupt event is also captured in the LINKINTRAWORD register. The LINKINTRAWORD bits 0 and 1 correspond to USERPHYSEL0 and USERPHYSEL1, respectively.

When the interrupt is enabled and generated, the corresponding bit is also set in the LINKINTMASKED register. The interrupt is cleared by writing back the same bit to LINKINTMASKED (write to clear).

### 2.16.2.2 User Access Completion Interrupt

A user access completion interrupt (USERINT) is asserted when the GO bit in one of the USERACCESS\textsubscript{n} registers transitions from 1 to 0 (indicating completion of a user access) and the bit in the USERINTMASKSET register corresponding to USERACCESS0 or USERACCESS1 is set. This interrupt event is also captured in bits 0 and 1 of the USERINTRAWORD register. USERINTRAWORD bits 0 and bit 1 correspond to USERACCESS0 and USERACCESS1, respectively.

When the interrupt is enabled and generated, the corresponding USERINTMASKED bit is also set in the USERINTMASKED register. The interrupt is cleared by writing back the same bit to USERINTMASKED (write to clear).

### 2.16.3 Proper Interrupt Processing

All the interrupts signaled from the EMAC and MDIO modules are level-driven. If they remain active, their level remains constant. However, the CPU core requires edge-triggered interrupts. To properly convert the level-driven interrupt signal to an edge-triggered signal, the application software must use the interrupt control logic of the EMAC control module.

Section 2.6.3 discusses interrupt control in the EMAC control module. For safe interrupt processing, the software application should disable interrupts using the EMAC Control Module Interrupt Control (ECTL) register upon entry to the ISR, and re-enable them upon leaving the ISR. If any interrupt signals are active at that time, this creates another rising edge on the interrupt signal routed to the CPU interrupt controller, thus triggering another interrupt.
**2.16.4 Interrupt Multiplexing**

The EMAC control module combines different interrupt signals from both the EMAC and MDIO modules and generates the interrupt signals that are wired to the CPU interrupt controller. Once these interrupts are generated, the reason for the interrupt can be read from the MACINVECTOR register located in the EMAC memory map. MACINVECTOR combines the status of the following 28 interrupt signals are shown in Table 6.

<table>
<thead>
<tr>
<th>Bits</th>
<th>Value</th>
</tr>
</thead>
<tbody>
<tr>
<td>31:28</td>
<td>Reserved</td>
</tr>
<tr>
<td>27</td>
<td>STAT_PEND</td>
</tr>
<tr>
<td>26</td>
<td>HOST_PEND</td>
</tr>
<tr>
<td>25</td>
<td>MDIO_LINKINT[0]</td>
</tr>
<tr>
<td>24</td>
<td>MDIO_USERINT[0]</td>
</tr>
<tr>
<td>23:16</td>
<td>TX_PEND[7:0]</td>
</tr>
<tr>
<td>15:8</td>
<td>RX_THRESH_PEND[7:0]</td>
</tr>
<tr>
<td>7:0</td>
<td>RX_PEND[7:0]</td>
</tr>
</tbody>
</table>

The EMAC and MDIO interrupts are combined within the EMAC control module and mapped to system event 5, 6, 7 and 8 through the use of the enhanced interrupt selector within the C64x+ core. For more details, see the Interrupt Controller chapter in the *TMS320C64x+ Megamodule Peripherals Reference Guide* (SPRU871).
2.17 Pulse Interrupts

The following pulse interrupts are generated by the CPGMAC:

Table 7. Pulse Interrupts

<table>
<thead>
<tr>
<th>Interrupt</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>TX_PULSE[7:0]</td>
<td>Transmit packet completion interrupts for transmit channels 7 to 0.</td>
</tr>
<tr>
<td>RX_PULSE[7:0]</td>
<td>Receive packet completion interrupts for receive channels 7 to 0.</td>
</tr>
</tbody>
</table>

2.17.1 Pulse Interrupt Description

2.17.1.1 Transmit Packet Completion Interrupts

The transmit DMA controller has eight channels with each channel having a corresponding pulse interrupt (TX_PULSE [7:0]). Each of the eight channel pulse interrupts may be individually enabled by setting to one the appropriate bit in the TXINTMASKSET register. Each of the eight channel interrupts may be individually disabled by clearing to zero the appropriate bit in the TXINTMASKCLEAR register. When each CPPI packet DMA transmission is complete (not the complete packet transmission on the wire), the CPGMAC issues a single interrupt pulse. No acknowledgement from the host is required.

2.17.1.2 Receive Packet Completion Interrupts

The receive DMA controller has eight channels with each channel having a corresponding pulse interrupt (RX_PULSE [7:0]). Each of the eight channel interrupts may be individually enabled by setting to one the appropriate bit in the RXINTMASKSET register. Each of the eight channel interrupts may be individually disabled by clearing to zero the appropriate bit in the RXINTMASKCLEAR register. When a packet DMA reception is complete, the CPGMAC issues a single pulse interrupt. No acknowledgement from the host is required.

2.17.1.3 EMAC Event Connectivity

The EMAC subsystem has 12 total events. Only 9 of these are connected at the system level. Interrupts are pinned out on a per-core basis. All interrupts are connected to the respective GEM and to CIC3, providing a path to the TPCC. Table 8 shows the event connections.

Table 8. EMAC Event Connections

<table>
<thead>
<tr>
<th>Module Events</th>
<th>RTL Names</th>
<th>GEM0</th>
<th>GEM1</th>
<th>GEM2</th>
<th>CIC0</th>
<th>CIC1</th>
<th>CIC2</th>
<th>TPCC</th>
<th>CIC3</th>
</tr>
</thead>
<tbody>
<tr>
<td>MACINT0</td>
<td>C0_MISC_PULSE</td>
<td>X</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>MACRXINT0</td>
<td>C0_RX_PULSE</td>
<td>X</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>MACTXINT0</td>
<td>C0_TX_PULSE</td>
<td>X</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>MACTRESH0</td>
<td>C0_RX_THRESH_PULSE</td>
<td>X</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>MACINT1</td>
<td>C1_MISC_PULSE</td>
<td>X</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>MACRXINT1</td>
<td>C1_RX_PULSE</td>
<td>X</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>MACTXINT1</td>
<td>C1_TX_PULSE</td>
<td>X</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>MACTRESH1</td>
<td>C1_RX_THRESH_PULSE</td>
<td>X</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>MACINT2</td>
<td>C2_MISC_PULSE</td>
<td>X</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>MACRXINT2</td>
<td>C2_RX_PULSE</td>
<td>X</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>MACTXINT2</td>
<td>C2_TX_PULSE</td>
<td>X</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>MACTRESH2</td>
<td>C2_RX_THRESH_PULSE</td>
<td>X</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>
2.18 SGMII Interface

The EMAC supports Gigabit Media Independent Interface, which is connected to the external device through Serial Gigabit Media Independent Interface (SGMII) with SerDes. The following sections discuss the operation of this interface.

2.18.1 Receive Interface

The CPSGMII receive (RX) interface converts the encoded receive input (RX_ENC) from the SERDES into the required CPGMAC GMII signals.

2.18.2 Transmit Interface

The CPSGMII transmit (Tx) interface converts the CPGMAC GMII input data in to the required encoded transmit outputs (TX_ENC). The CPGMAC does not source the transmit error signal. Any transmit frame from the CPGMAC with an error (ie. Underrun) will be indicated as an error by an error CRC. Transmit error is assumed to be zero at all times and is not input to the CPSGMII module. In 10/100 mode, the GMII_MTXD(7:0) data bus uses only the lower nibble. Any packet in transmission from the CPGMAC while the link signal is deasserted will be ignored. Only packets that begin after the rising edge of link will be transferred.

2.18.3 Loopback

The loopback bit in the CONTROL register enables the SGMII loopback mode. When loopback is asserted, transmit is internally connected to receive. This is digital loopback (before the SERDES) from the CPSGMII transmit to the CPSGMII receive. The transmit clock TX_CLK input is used for transmit and receive clocking when loopback is asserted. The rt_soft_reset bit in the SOFT_RESET register is used to reset the transmit and receive logic when switching to and from loopback mode. The sequence for entering or exiting the loopback mode is shown below:

1. Clear to zero the mr_an_enable bit in the CONTROL register.
2. Write to one the rt_soft_reset bit in the SOFT_RESET register.
3. Write to one the loopback bit in the CONTROL register.
4. Write to zero the rt_soft_reset bit in the SOFT_RESET register.

2.18.4 SGMII Mode - CPGMAC to PHY

Figure 11 shows the SGMII mode of operation.

![Figure 11. CPGMAC to PHY Interface](image)
The following setup shows the CPSGMII setup for this mode of operation:

1. Setup the CPSGMII and enable auto-negotiation:
   ```
   MR_ADV_ABILITY = 0x1 /* MAC to PHY config register */
   CONTROL = 0x1 /* Enable auto-negotiation, slave mode */
   ```

2. Poll the STATUS register to determine when auto-negotiation is complete without error. The AN_ERROR bit in the STATUS register will be set if the mode was commanded to be half-duplex gigabit.

3. Setup the CPGMAC as shown in the CPGMAC specification. The EXTEN bit in the MACCONTROL register must be enabled to allow the speed and duplexity to be set by the signals from the CPSGMII.

### 2.19 SERDES Macro and Configurations

The SERDES macro is a self-contained macro that includes transmitter (TX), receiver (RX), phase-locked-loop (PLL), clock recovery, serial-to-parallel (S2P), and parallel-to-serial (P2S) blocks. The internal PLL multiplies a user-supplied reference clock. All loop filter components of the PLL are on-chip. Likewise, the differential TX and RX buffers contain on-chip termination resistors. The only off-chip component requirement is for DC blocking capacitors.

#### 2.19.1 Enabling the PLL

The SERDES has a built-in PLL, which is used for the clock recovery circuitry. The PLL is responsible for clock multiplication of a slow-speed reference clock. This reference clock has no timing relationship to the serial data and is asynchronous to any CPU system clock. It is extremely important to have a good quality reference clock and to isolate it, and the PLL, from all noise sources. Since SGMII requires 8-bit/10-bit encoded data, the 8-bit mode of the SERDES PLL is not to be used.

The SERDES macro is configured with the auxiliary configuration (AUX_CFG), transmit configuration (TX_CFG), and receive configuration (RX_CFG) registers. To enable the internal PLL, the ENPLL bit of the auxiliary configuration register must be set (see Section 4.10). After setting this bit, it is necessary to allow 1 μs for the regulator to stabilize. Thereafter, the PLL will take no longer than 200 reference clock cycles to lock to the required frequency.

The SGMII interface is an industry standard and it only supports the line rate of standard 1.25 Gbps. Based on the MPY value, the line rate versus PLL output clock frequency can be calculated. This is summarized in Table 9.

<table>
<thead>
<tr>
<th>Rate (1)</th>
<th>Line Rate</th>
<th>PLL Output Frequency</th>
<th>RATESCALE</th>
</tr>
</thead>
<tbody>
<tr>
<td>Full</td>
<td>× Gbps</td>
<td>0.5x GHz</td>
<td>0.5</td>
</tr>
<tr>
<td>Half</td>
<td>× Gbps</td>
<td>x GHz</td>
<td>1</td>
</tr>
<tr>
<td>Quarter</td>
<td>× Gbps</td>
<td>2x GHz</td>
<td>2</td>
</tr>
</tbody>
</table>

RIOGMMIICLK and RIOGMMIICLK FREQ = LINERATE × SCALERATE MPY

(1) The rate is defined by the RATE bits of the receive configuration register and the transmit configuration register, respectively.

The primary operating frequency of the SERDES macro is determined by the reference clock frequency and PLL multiplication factor. However, to support lower frequency applications, each receiver and transmitter can also be configured to operate at a half or quarter of this rate via the RATE bits of the receive configuration (RX_CFG) and transmit configuration (TX_CFG) registers as described in Table 10.
Table 10. Effect of Rate Control Bits

<table>
<thead>
<tr>
<th>RATE Bit</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>00b</td>
<td>Full rate. Two data samples taken per PLL output clock cycle.</td>
</tr>
<tr>
<td>01b</td>
<td>Half rate. One data sample taken per PLL output clock cycle.</td>
</tr>
<tr>
<td>10b</td>
<td>Quarter rate. One data sample taken for every two PLL output clock cycles.</td>
</tr>
<tr>
<td>11b</td>
<td>Reserved.</td>
</tr>
</tbody>
</table>

Table 11 shows the frequency range versus the multiplication factor (MPY).

Table 11. Frequency Range versus MPY Value

<table>
<thead>
<tr>
<th>MPY</th>
<th>RIOSGMIICLK and RIOSGMIICLK Range (MHz)</th>
<th>Line Rate Range (Gbps)</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td></td>
<td>Full</td>
</tr>
<tr>
<td>4x</td>
<td>250 - 425</td>
<td>2 - 3.4</td>
</tr>
<tr>
<td>5x</td>
<td>200 - 425</td>
<td>2 - 4.25</td>
</tr>
<tr>
<td>6x</td>
<td>167 - 354.167</td>
<td>2 - 4.25</td>
</tr>
<tr>
<td>8x</td>
<td>125 - 265.625</td>
<td>2 - 4.25</td>
</tr>
<tr>
<td>10x</td>
<td>100 - 212.5</td>
<td>2 - 4.25</td>
</tr>
<tr>
<td>12x</td>
<td>83.33 - 177.08</td>
<td>2 - 4.25</td>
</tr>
<tr>
<td>12.5x</td>
<td>80 - 170</td>
<td>2 - 4.25</td>
</tr>
<tr>
<td>15x</td>
<td>66.67 - 141.67</td>
<td>2 - 4.25</td>
</tr>
<tr>
<td>20x</td>
<td>50 - 106.25</td>
<td>2 - 4.25</td>
</tr>
<tr>
<td>25x</td>
<td>40 - 85</td>
<td>2 - 4.25</td>
</tr>
</tbody>
</table>

2.19.2 Enabling Transmitter

To enable a transmitter for serialization, the ENTX bit of the associated transmit configuration (TX_CFG) registers must be set high. When ENTX is low, all digital circuitry within the transmitter is disabled and clocks will be gated off, with the exception of the transmit clock (TXBCLK[n]) output, which will continue to operate normally. All current sources within the transmitter are fully powered down, with the exception of the current mode logic (CML) driver (see Section 4.8).

2.19.3 Enabling Receiver

To enable a receiver for deserialization, the ENRX bit of the associated receive configuration (RX_CFG) registers must be set high. The receive configuration (RX_CFG) register is shown in Section 4.9. When ENRX is low, all digital circuitry within the receiver is disabled and clocks are gated off. All current sources within the receiver are fully powered down. Loss of signal power down is independently controlled via the LOS bits of receive configuration register. When enabled, the differential signal amplitude of the received signal is monitored. Whenever loss of signal is detected, the clock recovery algorithm is frozen to prevent the phase and frequency of the recovered clock from being modified by low-level signal noise.

The clock recovery algorithms listed in the CDR bits operate to adjust the clocks used to sample the received message so that the data samples are taken midway between data transitions. The second order algorithm can be optionally disabled and both algorithms can be configured to optimize their dynamics. Both algorithms use the same basic technique for determining whether the sampling clock is ideally placed and, if not, whether it needs to be moved earlier or later. When two contiguous data samples are different, the phase sample between the two is examined. Eight data samples and nine phase samples are taken with each result counted as a vote to move the sample point either earlier or later. These eight data bits constitute the voting window. The eight votes are then counted and an action to adjust the position of the sampling clock occurs, if there is a majority of early or late votes. The first order algorithm makes a single-phase adjustment per majority vote. The second order algorithm acts repeatedly according to the net difference between early and late majority votes, thereby, adjusting for the rate of change of phase.
Setting the ALIGN field to 01 enables alignment to the K28 comma symbols included in the 8b:10b data encoding scheme defined by the IEEE and employed by numerous transmission standards. For systems that cannot use comma-based symbol alignment, the single-bit alignment jog capability provides a means to control the symbol realignment features of the receiver directly from logic implemented in the ASIC core. This logic can be designed to support whatever alignment detection protocol is required.

The EQ bits allow for enabling and configuring the adaptive equalizer incorporated in all of the receive channels, which can compensate for channel insertion loss by attenuating the low-frequency components with respect to the high-frequency components of the signal, thereby, reducing inter-symbol interference.

Above the zero frequency, the gain increases at 6 dB/octave until it reaches the high-frequency gain. When enabled, the receiver equalization logic analyzes data patterns and transition times to determine whether the low-frequency gain of the equalizer should be increased or decreased. For the fully adaptive setting (EQ = 0001), if the low frequency gain reaches the minimum value, the zero frequency is then reduced. Likewise, if it reaches the maximum value, the zero frequency is then increased. This decision logic is implemented as a voting algorithm with a relatively long analysis interval. The slow time constant that results reduces the probability of incorrect decisions but allows the equalizer to compensate for the relatively stable response of the channel.

- No adaptive equalization. The equalizer provides a flat response at the maximum gain. This setting may be appropriate if jitter at the receiver occurs predominantly as a result of crosstalk rather than frequency-dependent loss.
- Fully adaptive equalization. Both the low frequency gain and zero position of the equalizer are determined algorithmically by analyzing the data patterns and transition positions in the received data. This setting should be used for most applications.
- Partially adaptive equalization. The low-frequency gain of the equalizer is determined algorithmically by analyzing the data patterns and transition positions in the received data. The zero position is fixed in one of eight zero positions. For any given application, the optimal setting is a function of the loss characteristics of the channel and the spectral density of the signal as well as the data rate, which means it is not possible to identify the best setting by data rate alone. Although, generally speaking, the lower the line rate, the lower the zero frequency that is required.
2.20 MAC Address

The MAC address for the TCI6487/88 device is derived from EFUSE. There are two registers reserved for holding these values, MACID1 and MACID2.

All bits of these registers are initialized by EFUSE. The register is also reset on any chip-level reset to the values from EFUSE. The registers are read/write. The register could get overwritten by software during the boot process. Details of the MACID1 and MACID2 registers are shown in Figure 12 and Figure 13 and described in Table 12 and Table 13, respectively.

Figure 12. MACID1 Register

<table>
<thead>
<tr>
<th>Bit</th>
<th>Field</th>
<th>Value</th>
<th>Description</th>
</tr>
</thead>
</table>
| 31-0| MACID[31:0] |       | MAC ID. For the TCI6487/88 device, a range is assigned where the MSBs of this MAC ID are fixed:  
• The LSB of this value must always be 0. Therefore, each MAC address is always a multiple of two.  
• Each device consumes 3 MAC addresses. Only one is stored here, but it should be assumed that the value stored here is for GEM0, this value + 2 is for GEM1, and this value + 4 is for GEM2.  
• When programming devices in succession, because of the above two rules, the number programmed in this field will be incremented by 6 from device to device. |

Table 12. MACID1 Register Field Descriptions

Figure 13. MACID2 Register

<table>
<thead>
<tr>
<th>Bit</th>
<th>Field</th>
<th>Value</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>31-24</td>
<td>CRC</td>
<td></td>
<td>Checksum. This bit is meant for PE to use as a checksum.</td>
</tr>
<tr>
<td>23-18</td>
<td>Reserved</td>
<td></td>
<td>Reserved. This bit is reserved for future use. It can be set to all 0s.</td>
</tr>
</tbody>
</table>
| 17 | FLOW |       | MAC Flow Control  
0 | Off  
1 | On  |
| 16 | BCAST |       | Default multi-broadcast reception  
0 | Broadcast  
1 | Disable  |

Table 13. MACID2 Register Field Descriptions
Table 13. MACID2 Register Field Descriptions (continued)

<table>
<thead>
<tr>
<th>Bit</th>
<th>Field</th>
<th>Value</th>
<th>Description</th>
</tr>
</thead>
</table>
| 15-0 | MACID[47:32] | MAC ID. For the TCI6487/88 device, a range is assigned where the MSBs of this MAC ID are fixed:  
  • The LSB of this value must always be 0. Therefore, each MAC address is always a multiple of two.  
  • Each device consumes 3 MAC addresses. Only one is stored here, but it should be assumed that the value stored here is for GEM0, this value + 2 is for GEM1, and this value + 4 is for GEM2.  
  • When programming devices in succession, because of the above two rules, the number programmed in this field will be incremented by 6 from device to device. |

2.21 Power Management

The Powersaver module integrated in this device allows the clock going to different peripherals to be shut down when that peripheral is not being used. For more information on the power conservation modes available for the EMAC/MDIO peripheral, see the device-specific data manual.

2.22 Emulation Considerations

EMAC emulation control is implemented for compatibility with other peripherals. The SOFT and FREE bits from the EMCONTROL register allow EMAC operation to be suspended.

When the emulation suspend state is entered, the EMAC will stop processing receive and transmit frames at the next frame boundary. Any frame currently in reception or transmission will be completed normally without suspension. For transmission, any complete or partial frame in the transmit cell FIFO will be transmitted. For receive, frames that are detected by the EMAC after the suspend state is entered are ignored. No statistics will be kept for ignored frames.

Table 14 shows how the SOFT and FREE bits affect the operation of the emulation suspend.

Table 14. Emulation Control

<table>
<thead>
<tr>
<th>SOFT</th>
<th>FREE</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>0</td>
<td>0</td>
<td>Normal operation</td>
</tr>
<tr>
<td>1</td>
<td>0</td>
<td>Emulation suspend</td>
</tr>
<tr>
<td>X</td>
<td>1</td>
<td>Normal operation</td>
</tr>
</tbody>
</table>
3 EMAC Subsystem SGMII Registers

3.1 Introduction

Table 15 lists the memory-mapped registers for the EMAC Control Module. For the memory address of these registers, see the device-specific data manual.

<table>
<thead>
<tr>
<th>Slave VBUS Address</th>
<th>Acronym</th>
<th>Register Description</th>
<th>See</th>
</tr>
</thead>
<tbody>
<tr>
<td>0x00</td>
<td>IDVER</td>
<td>Identification and Version Register</td>
<td>Section 3.2</td>
</tr>
<tr>
<td>0x04</td>
<td>SOFT_RESET</td>
<td>Soft Reset Register</td>
<td>Section 3.3</td>
</tr>
<tr>
<td>0x08</td>
<td>EM_CONTROL</td>
<td>Emulation Control</td>
<td>Section 3.4</td>
</tr>
<tr>
<td>0x0C</td>
<td>INT_CONTROL</td>
<td>Interrupt Control</td>
<td>Section 3.5</td>
</tr>
<tr>
<td>0x10</td>
<td>C0_RX_THREST_EN</td>
<td>Core 0 Receive Threshold Interrupt Enable Register</td>
<td>Section 3.6</td>
</tr>
<tr>
<td>0x14</td>
<td>C0_RX_EN</td>
<td>Core 0 Receive Interrupt Enable Register</td>
<td>Section 3.7</td>
</tr>
<tr>
<td>0x18</td>
<td>C0_TX_EN</td>
<td>Core 0 Transmit Interrupt Enable Register</td>
<td>Section 3.8</td>
</tr>
<tr>
<td>0x1C</td>
<td>C0_MISC_EN</td>
<td>Core 0 Misc Interrupt Enable Register</td>
<td>Section 3.9</td>
</tr>
<tr>
<td>0x20</td>
<td>C1_RX_THRESH_EN</td>
<td>Core 1 Receive Threshold Interrupt Enable Register</td>
<td>Section 3.6</td>
</tr>
<tr>
<td>0x24</td>
<td>C1_RX_EN</td>
<td>Core 1 Receive Interrupt Enable Register</td>
<td>Section 3.7</td>
</tr>
<tr>
<td>0x28</td>
<td>C1_TX_EN</td>
<td>Core 1 Transmit Interrupt Enable Register</td>
<td>Section 3.8</td>
</tr>
<tr>
<td>0x2C</td>
<td>C1_MISC_EN</td>
<td>Core 1 Misc Interrupt Enable Register</td>
<td>Section 3.9</td>
</tr>
<tr>
<td>0x30</td>
<td>C2_RX_THRESH_EN</td>
<td>Core 2 Receive Threshold Interrupt Enable Register</td>
<td>Section 3.6</td>
</tr>
<tr>
<td>0x34</td>
<td>C2_RX_EN</td>
<td>Core 2 Receive Interrupt Enable Register</td>
<td>Section 3.7</td>
</tr>
<tr>
<td>0x38</td>
<td>C2_TX_EN</td>
<td>Core 2 Transmit Interrupt Enable Register</td>
<td>Section 3.8</td>
</tr>
<tr>
<td>0x3C</td>
<td>C2_MISC_EN</td>
<td>Core 2 Misc Interrupt Enable Register</td>
<td>Section 3.9</td>
</tr>
<tr>
<td>0x40</td>
<td>C0_RX_THRESH_STAT</td>
<td>Core 0 Receive Threshold Masked Interrupt Status Register</td>
<td>Section 3.10</td>
</tr>
<tr>
<td>0x44</td>
<td>C0_RX_STAT</td>
<td>Core 0 Receive Interrupt Masked Interrupt Status Register</td>
<td>Section 3.11</td>
</tr>
<tr>
<td>0x48</td>
<td>C0_TX_STAT</td>
<td>Core 0 Transmit Interrupt Masked Interrupt Status Register</td>
<td>Section 3.12</td>
</tr>
<tr>
<td>0x4C</td>
<td>C0_MISC_STAT</td>
<td>Core 0 Misc Interrupt Masked Interrupt Status Register</td>
<td>Section 3.13</td>
</tr>
<tr>
<td>0x50</td>
<td>C1_RX_THRESH_STAT</td>
<td>Core 1 Receive Threshold Masked Interrupt Status Register</td>
<td>Section 3.10</td>
</tr>
<tr>
<td>0x54</td>
<td>C1_RX_STAT</td>
<td>Core 1 Receive Masked Interrupt Status Register</td>
<td>Section 3.11</td>
</tr>
<tr>
<td>0x58</td>
<td>C1_TX_STAT</td>
<td>Core 1 Transmit Masked Interrupt Status Register</td>
<td>Section 3.12</td>
</tr>
<tr>
<td>0x5C</td>
<td>C1_MISC_STAT</td>
<td>Core 1 Misc Masked Interrupt Status Register</td>
<td>Section 3.13</td>
</tr>
<tr>
<td>0x60</td>
<td>C2_RX_THRESH_STAT</td>
<td>Core 2 Receive Threshold Masked Interrupt Status Register</td>
<td>Section 3.10</td>
</tr>
<tr>
<td>0x64</td>
<td>C2_RX_STAT</td>
<td>Core 2 Receive Masked Interrupt Status Register</td>
<td>Section 3.11</td>
</tr>
<tr>
<td>0x68</td>
<td>C2_TX_STAT</td>
<td>Core 2 Transmit Masked Interrupt Status Register</td>
<td>Section 3.12</td>
</tr>
<tr>
<td>0x6C</td>
<td>C2_MISC_STAT</td>
<td>Core 2 Misc Masked Interrupt Status Register</td>
<td>Section 3.13</td>
</tr>
<tr>
<td>0x70</td>
<td>C0_RX_IMAX</td>
<td>Core 0 Receive Interrupts Per Millisecond</td>
<td>Section 3.14</td>
</tr>
<tr>
<td>0x74</td>
<td>C0_TX_IMAX</td>
<td>Core 0 Transmit Interrupts Per Millisecond</td>
<td>Section 3.15</td>
</tr>
<tr>
<td>0x78</td>
<td>C1_RX_IMAX</td>
<td>Core 1 Receive Interrupts Per Millisecond</td>
<td>Section 3.14</td>
</tr>
<tr>
<td>0x7C</td>
<td>C1_TX_IMAX</td>
<td>Core 1 Transmit Interrupts Per Millisecond</td>
<td>Section 3.15</td>
</tr>
<tr>
<td>0x80</td>
<td>C2_RX_IMAX</td>
<td>Core 2 Receive Interrupts Per Millisecond</td>
<td>Section 3.14</td>
</tr>
<tr>
<td>0x84</td>
<td>C2_TX_IMAX</td>
<td>Core 2 Transmit Interrupts Per Millisecond</td>
<td>Section 3.15</td>
</tr>
</tbody>
</table>
The following sections describe the slave registers in ascending address order. The state of each register after reset is shown. The type of each register bit or field is identified using the following key:

- R = Read only. A readable bit or field.
- R/W = Read/Write

### 3.2 Identification and Version Register (IDVER)

The identification and version register is shown in Figure 14 and described in Table 16.

![Figure 14. Identification and Version Register (IDVER)](image)

<table>
<thead>
<tr>
<th>Bit</th>
<th>Field</th>
<th>Value</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>31-16</td>
<td>CPGMACSS_S_IDENT</td>
<td></td>
<td>CPGMACSS_S_Identification Value</td>
</tr>
<tr>
<td>15-11</td>
<td>CPGMACSS_S_RLT_VER</td>
<td></td>
<td>CPGMACSS_S_RTL_Version_Value</td>
</tr>
<tr>
<td>10-8</td>
<td>CPGMACSS_S_MAJ_VER</td>
<td></td>
<td>CPGMACSS_S_Major_Version Value</td>
</tr>
<tr>
<td>7-0</td>
<td>CPGMACSS_S_MINOR_VER</td>
<td></td>
<td>CPGMACSS_S_Minor_Version_Value</td>
</tr>
</tbody>
</table>

### 3.3 Software Reset Register (SOFT_RESET)

The software reset register is shown in Figure 15 and described in Table 17.

![Figure 15. Software Reset Register (SOFT_RESET)](image)

<table>
<thead>
<tr>
<th>Bit</th>
<th>Field</th>
<th>Value</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>31-16</td>
<td>Reserved</td>
<td></td>
<td>Reserved - read as zero</td>
</tr>
<tr>
<td>0</td>
<td>SOFT_RESET</td>
<td></td>
<td>Software reset - Writing a one to this bit causes the CPGMACSS_S logic to be reset (INT, REGS, CPPI). Software reset occurs on the clock following the register bit write.</td>
</tr>
</tbody>
</table>
3.4 **Emulation Control Register (EM_CONTROL)**

The emulation control register is shown in Figure 16 and described in Table 18.

![Figure 16. Emulation Control Register (EM_CONTROL)](image)

```plaintext
<table>
<thead>
<tr>
<th>Bit</th>
<th>Field</th>
<th>Value</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>31-2</td>
<td>Reserved</td>
<td>Reserved - read as zero</td>
<td></td>
</tr>
<tr>
<td>1</td>
<td>SOFT</td>
<td>Emulation soft bit</td>
<td></td>
</tr>
<tr>
<td>0</td>
<td>FREE</td>
<td>Emulation free bit</td>
<td></td>
</tr>
</tbody>
</table>
```

3.5 **Interrupt Control Register (INT_CONTROL)**

The interrupt control register is shown in Figure 17 and described in Table 19.

![Figure 17. Interrupt Control Register (INT_CONTROL)](image)

```plaintext
<table>
<thead>
<tr>
<th>Bit</th>
<th>Field</th>
<th>Value</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>31-22</td>
<td>Reserved</td>
<td>Reserved - read as zero</td>
<td></td>
</tr>
<tr>
<td>21-16</td>
<td>INT_PACE_EN</td>
<td>0</td>
<td>Enables C0_RX_PULSE Pacing (0 is pacing bypass)</td>
</tr>
<tr>
<td></td>
<td></td>
<td>1</td>
<td>Enables C0_TX_PULSE Pacing (0 is pacing bypass)</td>
</tr>
<tr>
<td></td>
<td></td>
<td>2</td>
<td>Enables C1_RX_PULSE Pacing (0 is pacing bypass)</td>
</tr>
<tr>
<td></td>
<td></td>
<td>3</td>
<td>Enables C1_TX_PULSE Pacing (0 is pacing bypass)</td>
</tr>
<tr>
<td></td>
<td></td>
<td>4</td>
<td>Enables C2_RX_PULSE Pacing (0 is pacing bypass)</td>
</tr>
<tr>
<td></td>
<td></td>
<td>5</td>
<td>Enables C2_TX_PULSE Pacing (0 is pacing bypass)</td>
</tr>
<tr>
<td>15-12</td>
<td>Reserved</td>
<td>Reserved - read as zero</td>
<td></td>
</tr>
<tr>
<td>11-0</td>
<td>INT_PRESCALE</td>
<td>Interrupt counter prescaler - the number of CPUCLK/6 periods in 4us.</td>
<td></td>
</tr>
</tbody>
</table>
```

3.6 **Core 0/1/2 Receive Threshold Enable Register (C0/1/2_RX_THRESH_EN)**

The core 0/1/2 receive threshold enable register is shown in Figure 18 and described in Table 20.
**Figure 18. Core 0/1/2 Receive Threshold Enable Register (C0/1/2_RX_THRESH_EN)**

<table>
<thead>
<tr>
<th>Bit</th>
<th>Field</th>
<th>Value</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>31</td>
<td>Reserved</td>
<td>R-0</td>
<td>Reserved - read as zero</td>
</tr>
<tr>
<td>15</td>
<td>Reserved</td>
<td>8</td>
<td>C0/1/2_RX_THRESH_EN</td>
</tr>
<tr>
<td></td>
<td></td>
<td>7</td>
<td>R-0</td>
</tr>
<tr>
<td></td>
<td></td>
<td>0</td>
<td>R/W-0</td>
</tr>
</tbody>
</table>

LEGEND: R/W = Read/Write; R = Read only; -n = value after reset

**Table 20. Core 0/1/2 Receive Threshold Enable Register (C0/1/2_RX_THRESH_EN) Field Descriptions**

<table>
<thead>
<tr>
<th>Bit</th>
<th>Field</th>
<th>Value</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>7-0</td>
<td>C0/1/2_RX_THRESH_EN</td>
<td></td>
<td>Core 0/1/2 Receive Threshold Enable - Each bit in this register corresponds to the bit in the receive threshold interrupt that is enabled to generate an interrupt on C0/1/2_RX_THRESH_PULSE.</td>
</tr>
</tbody>
</table>

**3.7 Core 0/1/2 Receive Enable Register (C0/1/2_RX_EN)**

The core 0/1/2 receive enable register is shown in **Figure 19** and described in **Table 21**.

**Figure 19. Core 0/1/2 Receive Enable Register (C0/1/2_RX_EN)**

<table>
<thead>
<tr>
<th>Bit</th>
<th>Field</th>
<th>Value</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>31</td>
<td>Reserved</td>
<td>R-0</td>
<td>Reserved - read as zero</td>
</tr>
<tr>
<td>15</td>
<td>Reserved</td>
<td>8</td>
<td>C0/1/2_RX_EN</td>
</tr>
<tr>
<td></td>
<td></td>
<td>7</td>
<td>R-0</td>
</tr>
<tr>
<td></td>
<td></td>
<td>0</td>
<td>R/W-0</td>
</tr>
</tbody>
</table>

LEGEND: R/W = Read/Write; R = Read only; -n = value after reset

**Table 21. Core 0/1/2 Receive Enable Register (C0/1/2_RX_EN) Field Descriptions**

<table>
<thead>
<tr>
<th>Bit</th>
<th>Field</th>
<th>Value</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>31-8</td>
<td>Reserved</td>
<td>Reserved</td>
<td>Reserved - read as zero</td>
</tr>
<tr>
<td>7-0</td>
<td>C0/1/2_RX_EN</td>
<td></td>
<td>Core 0/1/2 Receive Enable - Each bit in this register corresponds to the bit in the receive interrupt that is enabled to generate an interrupt on C0/1/2_RX_PULSE.</td>
</tr>
</tbody>
</table>
3.8 Core 0/1/2 Transmit Enable Register (C0/1/2_TX_EN)

The core 0/1/2 transmit enable register is shown in Figure 20 and described in Table 22.

Figure 20. Core 0/1/2 Transmit Enable Register (C0/1/2_TX_EN)

<table>
<thead>
<tr>
<th>Bit</th>
<th>Field</th>
<th>Value</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>31-8</td>
<td>Reserved</td>
<td>16</td>
<td>Reserved - read as zero</td>
</tr>
<tr>
<td>15</td>
<td>Reserved</td>
<td>R-0</td>
<td></td>
</tr>
<tr>
<td>8</td>
<td>C0/1/2_TX_EN</td>
<td>0</td>
<td>Core 0/1/2 Transmit Enable - Each bit in this register corresponds to the bit in the receive interrupt that is enabled to generate an interrupt on C0/1/2_TX_PULSE.</td>
</tr>
</tbody>
</table>

LEGEND: R/W = Read/Write; R = Read only; -n = value after reset

Table 22. Core 0/1/2 Transmit Enable Register (C0/1/2_TX_EN) Field Descriptions

3.9 Core 0/1/2 Misc Enable Register (C0/1/2_MISC_EN)

The core 0/1/2 miscellaneous enable register is shown in Figure 21 and described in Table 23.

Figure 21. Core 0/1/2 Misc Enable Register (C0/1/2_MISC_EN)

<table>
<thead>
<tr>
<th>Bit</th>
<th>Field</th>
<th>Value</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>31-8</td>
<td>Reserved</td>
<td>16</td>
<td>Reserved - read as zero</td>
</tr>
<tr>
<td>15</td>
<td>Reserved</td>
<td>R-0</td>
<td></td>
</tr>
<tr>
<td>8</td>
<td>C0/1/2_MISC_EN</td>
<td>0</td>
<td>Core 0/1/2 Misc Enable - Each bit in this register corresponds to the bit in the miscellaneous interrupt(stat_pend, host_pend, mdio_linkint, mdio_userint) that is enabled to generate an interrupt on C0/1/2_MISC_PULSE.</td>
</tr>
</tbody>
</table>

LEGEND: R/W = Read/Write; R = Read only; -n = value after reset

Table 23. Core 0/1/2 Misc Enable Register (C0/1/2_MISC_EN) Field Descriptions
3.10 Core 0/1/2 Receive Threshold Status Register (C0/1/2_RX_THRESH_STAT)

The core 0/1/2 receive threshold status register is shown in Figure 22 and described in Table 24.

Figure 22. Core 0/1/2 Receive Threshold Status Register (C0/1/2_RX_THRESH_STAT)

<table>
<thead>
<tr>
<th>Bit</th>
<th>Field</th>
<th>Value</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>31-8</td>
<td>Reserved</td>
<td>0</td>
<td>Reserved - read as zero</td>
</tr>
<tr>
<td>7-0</td>
<td>C0/1/2_RX_THRESH_STAT</td>
<td></td>
<td>Core 0/1/2 Receive Threshold Masked Interrupt Status - Each bit in this read only register corresponds to the bit in the receive threshold interrupt that is enabled and generating an interrupt on C0/1/2_RX_THRESH_PULSE.</td>
</tr>
</tbody>
</table>

Table 24. Core 0/1/2 Receive Threshold Status Register (C0/1/2_RX_THRESH_STAT) Field Descriptions

3.11 Core 0/1/2 Receive Status Register (C0/1/2_RX_STAT)

The core 0/1/2 receive status register is shown in Figure 23 and described in Table 25.

Figure 23. Core 0/1/2 Receive Status Register (C0/1/2_RX_STAT)

<table>
<thead>
<tr>
<th>Bit</th>
<th>Field</th>
<th>Value</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>31-8</td>
<td>Reserved</td>
<td>0</td>
<td>Reserved - read as zero</td>
</tr>
<tr>
<td>7-0</td>
<td>C0/1/2_RX_STAT</td>
<td></td>
<td>Core 0/1/2 Receive Masked Interrupt Status - Each bit in this read only register corresponds to the bit in the receive interrupt that is enabled and generating an interrupt on C0/1/2_RX_PULSE.</td>
</tr>
</tbody>
</table>

Table 25. Core 0/1/2 Receive Status Register (C0/1/2_RX_STAT) Field Descriptions
3.12 Core0/1/2 Transmit Status Register (C0/1/2_TX_STAT)

The core 0/1/2 receive transmit status register is shown in Figure 24 and described in Table 26.

![Figure 24. Core 0/1/2 Transmit Status Register (C0/1/2_TX_STAT)](chart)

<table>
<thead>
<tr>
<th>Bit</th>
<th>Field</th>
<th>Value</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>31-8</td>
<td>Reserved</td>
<td>Reserved</td>
<td>read as zero</td>
</tr>
<tr>
<td>7-0</td>
<td>C0/1/2_TX_STAT</td>
<td>Core 0/1/2 Transmit Masked Interrupt Status - Each bit in this read only register corresponds to the bit in the transmit interrupt that is enabled and generating an interrupt on C0/1/2_TX_PULSE.</td>
<td></td>
</tr>
</tbody>
</table>

3.13 Core0/1/2 Misc Status Register (C0/1/2_MISC_STAT)

The core 0/1/2 receive miscellaneous status register is shown in Figure 25 and described in Table 27.

![Figure 25. Core 0/1/2 Misc Status Register (C0/1/2_MISC_STAT)](chart)

<table>
<thead>
<tr>
<th>Bit</th>
<th>Field</th>
<th>Value</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>31-8</td>
<td>Reserved</td>
<td>Reserved</td>
<td>read as zero</td>
</tr>
<tr>
<td>7-0</td>
<td>C0/1/2_MISC_STAT</td>
<td>Core 0/1/2 Misc Masked Interrupt Status - Each bit in this read only register corresponds to the bit in the miscellaneous interrupt that is enabled and generating an interrupt on C0/1/2_MISC_PULSE.</td>
<td></td>
</tr>
</tbody>
</table>
3.14 Core0/1/2 Receive Interrupts per Millisecond Register (C0/1/2_RX_IMAX)

The core 0/1/2 receive interrupts per millisecond register is shown in Figure 26 and described in Table 28.

Figure 26. Core 0/1/2 Receive Interrupts per Millisecond Register (C0/1/2_RX_IMAX)

<table>
<thead>
<tr>
<th>Bit</th>
<th>Field</th>
<th>Value</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>31-6</td>
<td>Reserved</td>
<td></td>
<td>Reserved - read as zero</td>
</tr>
<tr>
<td>5-0</td>
<td>C0/1/2_RX_IMAX</td>
<td></td>
<td>Core 0/1/2 Receive Interrupts per Millisecond - The maximum number of interrupts per millisecond generated on C0/1/2_RX_PULSE if pacing is enabled for this interrupt.</td>
</tr>
</tbody>
</table>

Table 28. Core 0/1/2 Receive Interrupts per Millisecond Register (C0/1/2_RX_IMAX) Field Descriptions

3.15 Core0/1/2 Transmit Interrupts per Millisecond Register (C0/1/2_TX_IMAX)

The core 0/1/2 transmit interrupts per millisecond register is shown in Figure 27 and described in Table 29.

Figure 27. Core 0/1/2 Transmit Interrupts per Millisecond Register (C0/1/2_TX_IMAX)

<table>
<thead>
<tr>
<th>Bit</th>
<th>Field</th>
<th>Value</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>31-6</td>
<td>Reserved</td>
<td></td>
<td>Reserved - read as zero</td>
</tr>
<tr>
<td>5-0</td>
<td>C0/1/2_TX_IMAX</td>
<td></td>
<td>Core 0/1/2 Transmit Interrupts per Millisecond - The maximum number of interrupts per millisecond generated on C0/1/2_TX_PULSE if pacing is enabled for this interrupt.</td>
</tr>
</tbody>
</table>

Table 29. Core 0/1/2 Transmit Interrupts per Millisecond Register (C0/1/2_TX_IMAX) Field Descriptions
4 SGMII Registers

4.1 Introduction

Table 30 lists the memory-mapped registers for the SGMII. For the memory address of these registers, see the device-specific data manual.

Table 30. SGMII Registers

<table>
<thead>
<tr>
<th>Slave VBUS Address</th>
<th>Acronym</th>
<th>Register Description</th>
<th>See</th>
</tr>
</thead>
<tbody>
<tr>
<td>0x00</td>
<td>IDVER</td>
<td>Identification and Version Register</td>
<td>Section 4.2</td>
</tr>
<tr>
<td>0x04</td>
<td>SOFT_RESET</td>
<td>Soft Reset Register</td>
<td>Section 4.3</td>
</tr>
<tr>
<td>0x08-0x0C</td>
<td>Reserved</td>
<td>Reserved</td>
<td></td>
</tr>
<tr>
<td>0x10</td>
<td>CONTROL</td>
<td>Control Register</td>
<td>Section 4.4</td>
</tr>
<tr>
<td>0x14</td>
<td>STATUS</td>
<td>Status Register (read only)</td>
<td>Section 4.5</td>
</tr>
<tr>
<td>0x18</td>
<td>MR_ADV_ABILITY</td>
<td>Advertised Ability Register</td>
<td>Section 4.6</td>
</tr>
<tr>
<td>0x1C</td>
<td>Reserved</td>
<td>Reserved</td>
<td></td>
</tr>
<tr>
<td>0x20</td>
<td>MR_LP_ADV_ABILITY</td>
<td>Link Partner Advertised Ability (read only)</td>
<td>Section 4.7</td>
</tr>
<tr>
<td>0x24-0x2C</td>
<td>Reserved</td>
<td>Reserved</td>
<td></td>
</tr>
<tr>
<td>0x30</td>
<td>TX_CFG</td>
<td>Transmit Configuration Output</td>
<td>Section 4.8</td>
</tr>
<tr>
<td>0x34</td>
<td>RX_CFG</td>
<td>Receive Configuration Output</td>
<td>Section 4.9</td>
</tr>
<tr>
<td>0x38</td>
<td>AUX_CFG</td>
<td>Auxiliary Configuration Output</td>
<td>Section 4.10</td>
</tr>
<tr>
<td>0x3C-7F</td>
<td>Reserved</td>
<td>Reserved</td>
<td></td>
</tr>
</tbody>
</table>

The following table identifies the read, write, clear, and set abbreviations used in the SGMII registers.

Table 31. Read/Write/Clear/Set Abbreviations

<table>
<thead>
<tr>
<th>Abbreviation</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>W</td>
<td>A writeable bit or field</td>
</tr>
<tr>
<td>WC</td>
<td>A Write-to-clear bit. Writing a bit of this type with a one will clear the bit to zero. Writing a zero to a bit of this type has no effect.</td>
</tr>
<tr>
<td>WS</td>
<td>A Write-to-set bit. Writing a bit of this type with a one will set the bit to one. Writing a zero to a bit of this type has no effect.</td>
</tr>
<tr>
<td>R</td>
<td>A readable bit or field</td>
</tr>
</tbody>
</table>
4.2 Identification and Version Register (IDVER)

Figure 28. Identification and Version Register (IDVER)

<table>
<thead>
<tr>
<th>Bit</th>
<th>Field</th>
<th>Value</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>31-16</td>
<td>TX_IDENT</td>
<td>TX Identification Value</td>
<td></td>
</tr>
<tr>
<td>15-11</td>
<td>RLT_VER</td>
<td>RTL Version Value</td>
<td></td>
</tr>
<tr>
<td>10-8</td>
<td>MAJ_VER</td>
<td>Major Version Value</td>
<td></td>
</tr>
<tr>
<td>7-0</td>
<td>MINOR_VER</td>
<td>Minor Version Value</td>
<td></td>
</tr>
</tbody>
</table>

LEGEND: R/W = Read/Write; R = Read only; -n = value after reset

Table 32. Identification and Version Register (IDVER) Field Descriptions

4.3 Software Reset Register (SOFT_RESET)

Figure 29. Software Reset Register (SOFT_RESET)

<table>
<thead>
<tr>
<th>Bit</th>
<th>Field</th>
<th>Value</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>31</td>
<td>Reserved</td>
<td></td>
<td></td>
</tr>
<tr>
<td>15</td>
<td>Reserved</td>
<td></td>
<td></td>
</tr>
<tr>
<td>2</td>
<td>RT_SOFT_RESET</td>
<td>R-W-0</td>
<td>Transmit and Receive Software Reset. Writing a one to this bit causes the CPSGMII transmit and receive logic to be in the reset condition. The reset condition is removed when a zero is written to this bit. This bit is intended to be used when changing between loopback mode and normal mode of operation.</td>
</tr>
<tr>
<td>1</td>
<td>SOFT_RESET</td>
<td>R-W-0</td>
<td>Software Reset. Writing a one to this bit causes the CPSGMII logic to be reset. Software reset occurs immediately. This bit reads as a zero.</td>
</tr>
</tbody>
</table>

LEGEND: R/W = Read/Write; R = Read only; -n = value after reset

Table 33. Software Reset Register (SOFT_RESET) Field Descriptions
4.4 Control Register (CONTROL)

Figure 30. Control Register (CONTROL)

<table>
<thead>
<tr>
<th>Bit</th>
<th>Field</th>
<th>Value</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>31-6</td>
<td>Reserved</td>
<td>R-0</td>
<td>Reserved - read as zero</td>
</tr>
<tr>
<td>31</td>
<td>MASTER</td>
<td>0</td>
<td>Master Mode</td>
</tr>
<tr>
<td>5</td>
<td>Slave Mode</td>
<td>1</td>
<td>Master mode. Set to one for one side of a direct connection. When this bit is set, the control logic uses the MR_ADV_ABILITY register to determine speed and duplexity instead of the MR_LP_ADV_ABILITY register. Master mode allows a CPSGMII direct connection with auto-negotiation or with a forced link.</td>
</tr>
<tr>
<td>4</td>
<td>LOOPBACK</td>
<td>0</td>
<td>Loopback Mode</td>
</tr>
<tr>
<td></td>
<td>Not in internal loopback mode</td>
<td>1</td>
<td>Internal loopback mode. The transmit clock (TX_CLK) is used for transmit and receive.</td>
</tr>
<tr>
<td>3-2</td>
<td>Reserved</td>
<td>R-0</td>
<td>Reserved</td>
</tr>
<tr>
<td>1</td>
<td>MR_AN_RESTART</td>
<td></td>
<td>Auto-Negotiation Restart. Writing a one and then a zero to this bit causes the auto-negotiation process to be restarted.</td>
</tr>
<tr>
<td>0</td>
<td>MR_AN_ENABLE</td>
<td></td>
<td>Auto-Negotiation Enable. Writing a one to this bit enables the auto-negotiation process.</td>
</tr>
</tbody>
</table>
### 4.5 Status Register (STATUS)

#### Figure 31. Status Register (STATUS)

<table>
<thead>
<tr>
<th>Bit</th>
<th>Field</th>
<th>Value</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>31-5</td>
<td>Reserved</td>
<td>R-0</td>
<td>Reserved</td>
</tr>
<tr>
<td>4</td>
<td>LOCK</td>
<td>R-0</td>
<td>Lock. This is the LOCK input pin.</td>
</tr>
<tr>
<td>3</td>
<td>Reserved</td>
<td>R-0</td>
<td>Reserved</td>
</tr>
</tbody>
</table>
| 2   | MR_AN_COMPLETE|       | Auto-negotiation complete. This value is not valid until the lock status bit is asserted.  
|     |               | 0     | Auto-negotiation is not complete.        |
|     |               | 1     | Auto-negotiation is completed.           |
| 1   | AN_ERROR      |       | Auto-negotiation error. An auto-negotiation error occurs when half-duplex gigabit is commanded. This value is not valid until the lock status bit is asserted.  
|     |               | 0     | No auto-negotiation error.               |
|     |               | 1     | Auto-negotiation error.                  |
| 0   | LINK          |       | Link indicator - This value is not valid until the lock status bit is asserted.  
|     |               | 0     | Link is not up.                          |
|     |               | 1     | Link is up.                              |

LEGEND: R/W = Read/Write; R = Read only; - = value after reset
### 4.6 Advertised Ability Register (MR_ADV_ABILITY)

**Figure 32. Advertised Ability Register (MR_ADV_ABILITY)**

<table>
<thead>
<tr>
<th>Bit</th>
<th>Field</th>
<th>Value</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>31-6</td>
<td>Reserved</td>
<td>Reserved - read as zero</td>
<td></td>
</tr>
<tr>
<td>15-0</td>
<td>MR_ADV_ABILITY</td>
<td>Advertised Ability. In SGMII mode, this value corresponds to the tx_config_reg[15:0] register value in the Serial-GMII specification.</td>
<td></td>
</tr>
</tbody>
</table>

**Table 37. SGMII Mode**

<table>
<thead>
<tr>
<th>Bit</th>
<th>Field</th>
<th>Value</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>15</td>
<td>Link</td>
<td>0 = Link down. 1 = Link is up.</td>
<td></td>
</tr>
<tr>
<td>14</td>
<td>Auto-negotiation acknowledge</td>
<td>1</td>
<td></td>
</tr>
<tr>
<td>13</td>
<td>0</td>
<td>0</td>
<td></td>
</tr>
<tr>
<td>12</td>
<td>Duplex mode</td>
<td>0 = Half-duplex mode. 1 = Full duplex mode</td>
<td></td>
</tr>
<tr>
<td>11:10</td>
<td>Speed</td>
<td>10 - gig 01 - 100 mbit 00 - 10 mbit</td>
<td>00</td>
</tr>
<tr>
<td>9:1</td>
<td>0</td>
<td>0</td>
<td></td>
</tr>
<tr>
<td>0</td>
<td>1</td>
<td>1</td>
<td></td>
</tr>
</tbody>
</table>
4.7 Link Partner Advertised Ability Register (MR_LP_ADV_ABILITY)

Figure 33. Link Partner Advertised Ability Register MR_LP_ADV_ABILITY

<table>
<thead>
<tr>
<th>Bit</th>
<th>Field</th>
<th>Value</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>31-6</td>
<td>Reserved</td>
<td></td>
<td>Reserved - read as zero</td>
</tr>
<tr>
<td>15-0</td>
<td>MR_LP_ADV_ABILITY</td>
<td></td>
<td>Link Partner Advertised Ability. readable when auto-negotiation is complete. In SGMII mode, this value corresponds to the tx_config_reg [15:0] register value in the Serial-GMII specification.</td>
</tr>
</tbody>
</table>
4.8 Transmit Configuration Register (TX_CFG)

Note: For the recommended value of the SGMII Transmit Configuration, see the TMS320TCI6488 SERDES Implementation Guidelines (SPRAAG7).

Figure 34. Transmit Configuration Register (TX_CFG)

Table 39. Transmit Configuration Register (TX_CFG) Field Descriptions

<table>
<thead>
<tr>
<th>Bit</th>
<th>Field</th>
<th>Value</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>31-17</td>
<td>Reserved</td>
<td>0</td>
<td>These read-only bits return 0s when read.</td>
</tr>
<tr>
<td>16</td>
<td>ENFTP</td>
<td>1</td>
<td>Enables fixed-phase relationship of transmit input clock with respect to transmit output clock. The only valid value for this field is 1b; all other values are reserved.</td>
</tr>
<tr>
<td>15-12</td>
<td>DE</td>
<td>0000b-1111b</td>
<td>De-emphasis. Selects one of 15 output de-emphasis settings from 4.76 to 71.42%. De-emphasis provides a means to compensate for high frequency attenuation in the attached media. It causes the output amplitude to be smaller for bits that are not preceded by a transition than for bits that are (see Table 40).</td>
</tr>
<tr>
<td>11-9</td>
<td>SWING</td>
<td>000b-111b</td>
<td>Output swing. Selects one of 8 output amplitude settings between 125 and 1250 mV_{dpp} (see Table 41).</td>
</tr>
<tr>
<td>8</td>
<td>CM</td>
<td>0</td>
<td>Normal common mode. Common mode not adjusted.</td>
</tr>
<tr>
<td></td>
<td></td>
<td>1</td>
<td>Raised Common Mode. Helpful in preventing signal distortion at SWING amplitudes over 750 mV.</td>
</tr>
<tr>
<td>7</td>
<td>INVPAIR</td>
<td>0</td>
<td>Normal polarity. TXP is considered to be positive data and TXN negative.</td>
</tr>
<tr>
<td></td>
<td></td>
<td>1</td>
<td>Inverted polarity. TXP is considered to be negative data and TXN positive.</td>
</tr>
<tr>
<td>6-5</td>
<td>RATE</td>
<td>00b</td>
<td>Full-line rate is PLL rate</td>
</tr>
<tr>
<td></td>
<td></td>
<td>01b</td>
<td>Half-line rate is 1/2 PLL rate</td>
</tr>
<tr>
<td></td>
<td></td>
<td>10b</td>
<td>Quarter-line rate is 1/4 PLL rate</td>
</tr>
<tr>
<td></td>
<td></td>
<td>11b</td>
<td>Reserved</td>
</tr>
<tr>
<td>4-2</td>
<td>BUSWIDTH</td>
<td>000b</td>
<td>Bus width. Always write 000b to this field, to indicate a 10-bit-wide parallel bus to the clock. All other values are reserved.</td>
</tr>
<tr>
<td>1</td>
<td>Reserved</td>
<td>0</td>
<td>Always write 0 to this reserved bit.</td>
</tr>
<tr>
<td>0</td>
<td>ENTX</td>
<td>0</td>
<td>Disable this transmitter.</td>
</tr>
<tr>
<td></td>
<td></td>
<td>1</td>
<td>Enable this transmitter.</td>
</tr>
</tbody>
</table>
### Table 40. DE Bits

<table>
<thead>
<tr>
<th>DE Bits</th>
<th>%</th>
<th>dB</th>
</tr>
</thead>
<tbody>
<tr>
<td>0000b</td>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td>0001b</td>
<td>4.76</td>
<td>-0.42</td>
</tr>
<tr>
<td>0010b</td>
<td>9.52</td>
<td>-0.87</td>
</tr>
<tr>
<td>0011b</td>
<td>14.28</td>
<td>-1.34</td>
</tr>
<tr>
<td>0100b</td>
<td>19.04</td>
<td>-1.83</td>
</tr>
<tr>
<td>0101b</td>
<td>23.80</td>
<td>-2.36</td>
</tr>
<tr>
<td>0110b</td>
<td>28.56</td>
<td>-2.92</td>
</tr>
<tr>
<td>0111b</td>
<td>33.32</td>
<td>-3.52</td>
</tr>
<tr>
<td>1000b</td>
<td>38.08</td>
<td>-4.16</td>
</tr>
<tr>
<td>1001b</td>
<td>42.85</td>
<td>-4.86</td>
</tr>
<tr>
<td>1010b</td>
<td>47.61</td>
<td>-5.61</td>
</tr>
<tr>
<td>1011b</td>
<td>52.38</td>
<td>-6.44</td>
</tr>
<tr>
<td>1100b</td>
<td>57.14</td>
<td>-7.35</td>
</tr>
<tr>
<td>1101b</td>
<td>61.90</td>
<td>-8.38</td>
</tr>
<tr>
<td>1110b</td>
<td>66.66</td>
<td>-9.54</td>
</tr>
<tr>
<td>1111b</td>
<td>71.42</td>
<td>-10.87</td>
</tr>
</tbody>
</table>

### Table 41. SWING Bits

<table>
<thead>
<tr>
<th>SWING Bits</th>
<th>Amplitude (mV&lt;sub&gt;swing&lt;/sub&gt;)</th>
</tr>
</thead>
<tbody>
<tr>
<td>000b</td>
<td>125</td>
</tr>
<tr>
<td>001b</td>
<td>250</td>
</tr>
<tr>
<td>010b</td>
<td>500</td>
</tr>
<tr>
<td>011b</td>
<td>625</td>
</tr>
<tr>
<td>100b</td>
<td>750</td>
</tr>
<tr>
<td>101b</td>
<td>1000</td>
</tr>
<tr>
<td>110b</td>
<td>1125</td>
</tr>
<tr>
<td>111b</td>
<td>1250</td>
</tr>
</tbody>
</table>
## 4.9 Receive Configuration Register (RX_CFG)

Note: For the recommended value of the SGMII Receive Configuration, see the TMS320TCI6488 SERDES Implementation Guidelines (SPRAAG7).

**Figure 35. Receive Configuration Register (RX_CFG)**

<table>
<thead>
<tr>
<th>Bit</th>
<th>Field</th>
<th>Value</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>31-26</td>
<td>Reserved</td>
<td>000000b</td>
<td>These read-only bits return 0s when read.</td>
</tr>
<tr>
<td>25-24</td>
<td>Reserved</td>
<td>00b</td>
<td>Always write 0s to these reserved bits.</td>
</tr>
<tr>
<td>23</td>
<td>Reserved</td>
<td>0</td>
<td>This read-only bit returns 0 when read.</td>
</tr>
<tr>
<td>22-19</td>
<td>EQ</td>
<td>0000b-1111b</td>
<td>Equalizer. Enables and configures the adaptive equalizer to compensate for loss in the transmission media. For the selectable values, see Table 43.</td>
</tr>
<tr>
<td>18-16</td>
<td>CDR</td>
<td>000b</td>
<td>Clock/data recovery. Configures the clock/data recovery algorithm.</td>
</tr>
<tr>
<td></td>
<td></td>
<td>001b</td>
<td>Second order. Highest precision frequency offset matching but poorest response to changes in frequency offset, and longest lock time. Suitable for use in systems with fixed frequency offset.</td>
</tr>
<tr>
<td></td>
<td></td>
<td>010b</td>
<td>Second order. Medium precision frequency offset matching, frequency offset change response, and lock time.</td>
</tr>
<tr>
<td></td>
<td></td>
<td>011b</td>
<td>Second order. Best response to changes in frequency offset and fastest lock time, but lowest precision frequency offset matching. Suitable for use in systems with spread spectrum clocking.</td>
</tr>
<tr>
<td></td>
<td></td>
<td>100b</td>
<td>First order with fast lock. Phase offset tracking up to ±1953 ppm in the presence of..10101010.. training pattern and ±448 ppm, otherwise.</td>
</tr>
<tr>
<td></td>
<td></td>
<td>101b</td>
<td>Second order with fast lock. As per setting 001, but with improved response to changes in frequency offset when not close to lock.</td>
</tr>
<tr>
<td></td>
<td></td>
<td>110b</td>
<td>Second order with fast lock. As per setting 010, but with improved response to changes in frequency offset when not close to lock.</td>
</tr>
<tr>
<td></td>
<td></td>
<td>111b</td>
<td>Second order with fast lock. As per setting 011, but with improved response to changes in frequency offset when not close to lock.</td>
</tr>
<tr>
<td>15-14</td>
<td>LOS</td>
<td>00b</td>
<td>Loss of signal. Enables loss of signal detection with 2 selectable thresholds.</td>
</tr>
<tr>
<td></td>
<td></td>
<td>01b</td>
<td>High threshold. Loss of signal detection threshold in the range 85 to 195 mV_{dfpp}. This setting is suitable for Infiniband.</td>
</tr>
<tr>
<td></td>
<td></td>
<td>10b</td>
<td>Low threshold. Loss of signal detection threshold in the range 65 to 175 mV_{dfpp}. This setting is suitable for PCI-E and S-ATA.</td>
</tr>
<tr>
<td></td>
<td></td>
<td>11b</td>
<td>Reserved</td>
</tr>
</tbody>
</table>

LEGEND: R/W = Read/Write; R = Read only; -n = value after reset

**Table 42. Receive Configuration Register (RX_CFG) Field Descriptions**
### Table 42. Receive Configuration Register (RX_CFG) Field Descriptions (continued)

<table>
<thead>
<tr>
<th>Bit</th>
<th>Field</th>
<th>Value</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>13-12</td>
<td>ALIGN</td>
<td>00b</td>
<td>Symbol alignment. Enables internal or external symbol alignment.</td>
</tr>
<tr>
<td></td>
<td></td>
<td>01b</td>
<td>Alignment disabled. No symbol alignment will be performed while this setting is selected, or when switching to this selection from another.</td>
</tr>
<tr>
<td></td>
<td></td>
<td>10b</td>
<td>Comma alignment enabled. Symbol alignment will be performed whenever a misaligned comma symbol is received.</td>
</tr>
<tr>
<td></td>
<td></td>
<td>11b</td>
<td>Alignment jog. The symbol alignment will be adjusted by one bit position when this mode is selected (that is, the ALIGN value changes from 0xb to 1xb).</td>
</tr>
<tr>
<td>11</td>
<td>Reserved</td>
<td>0</td>
<td>Always write 0 to this reserved bit.</td>
</tr>
<tr>
<td>10-8</td>
<td>TERM</td>
<td>001b</td>
<td>Input termination. The only valid value for this field is 001b. This value sets the common point to 0.8 ( V_{ODT} ) and supports AC coupled systems using CML transmitters. The transmitter has no effect on the receiver common mode, which is set to optimize the input sensitivity of the receiver. Common mode termination is via a 50-pF capacitor to ( V_{SSA} ).</td>
</tr>
<tr>
<td>7</td>
<td>INVPAIR</td>
<td>0</td>
<td>Invert polarity. Inverts polarity of RXP and RXN.</td>
</tr>
<tr>
<td></td>
<td></td>
<td>1</td>
<td>Inverted polarity. RXP is considered to be negative data and RXN positive.</td>
</tr>
<tr>
<td>6-5</td>
<td>RATE</td>
<td>00b</td>
<td>Operating rate. Selects full-, half-, or quarter-rate operation.</td>
</tr>
<tr>
<td></td>
<td></td>
<td>01b</td>
<td>Full-line rate is PLL rate</td>
</tr>
<tr>
<td></td>
<td></td>
<td>10b</td>
<td>Half-line rate is 1/2 PLL rate</td>
</tr>
<tr>
<td></td>
<td></td>
<td>11b</td>
<td>Quarter-line rate is 1/4 PLL rate</td>
</tr>
<tr>
<td>4-2</td>
<td>BUSWIDTH</td>
<td>000b</td>
<td>Bus width. Always write 000b to this field, to indicate a 10-bit-wide parallel bus to the clock. All other values are reserved.</td>
</tr>
<tr>
<td>1</td>
<td>Reserved</td>
<td>0</td>
<td>Always write 0 to this reserved bit.</td>
</tr>
<tr>
<td>0</td>
<td>ENRX</td>
<td>0</td>
<td>Enable receiver</td>
</tr>
<tr>
<td></td>
<td></td>
<td>1</td>
<td>Enable this receiver.</td>
</tr>
</tbody>
</table>

### Table 43. EQ Bits

<table>
<thead>
<tr>
<th>EQ Bits</th>
<th>Low-Frequency Gain</th>
<th>Zero-Frequency (at ( e_{eb} ) (min))</th>
</tr>
</thead>
<tbody>
<tr>
<td>0000b</td>
<td>Maximum</td>
<td>-</td>
</tr>
<tr>
<td>0001b</td>
<td>Adaptive</td>
<td>Adaptive</td>
</tr>
<tr>
<td>001xb</td>
<td>Adaptive</td>
<td>Reserved</td>
</tr>
<tr>
<td>01xb</td>
<td>Reserved</td>
<td></td>
</tr>
<tr>
<td>1000b</td>
<td>Adaptive</td>
<td>1084 MHz</td>
</tr>
<tr>
<td>1001b</td>
<td></td>
<td>805 MHz</td>
</tr>
<tr>
<td>1010b</td>
<td></td>
<td>573 MHz</td>
</tr>
<tr>
<td>1011b</td>
<td></td>
<td>402 MHz</td>
</tr>
<tr>
<td>1100b</td>
<td></td>
<td>304 MHz</td>
</tr>
<tr>
<td>1101b</td>
<td></td>
<td>216 MHz</td>
</tr>
<tr>
<td>1110b</td>
<td></td>
<td>156 MHz</td>
</tr>
<tr>
<td>1111b</td>
<td></td>
<td>135 MHz</td>
</tr>
</tbody>
</table>
4.10 Auxiliary Configuration Register (AUX_CFG)

Figure 36. Auxiliary Configuration Register (AUX_CFG)

<table>
<thead>
<tr>
<th>Bit</th>
<th>Field</th>
<th>Value</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>31-10</td>
<td>Reserved</td>
<td></td>
<td>Reserved</td>
</tr>
<tr>
<td>9-8</td>
<td>LB</td>
<td></td>
<td>Loop bandwidth. Specifies loop bandwidth settings. Jitter on the reference clock degrades both the transmit eye and receiver jitter tolerance, thereby, impairing system performance. Performance of the integrated PLL can be optimized according to the jitter characteristics of the reference clock via the LB field.</td>
</tr>
<tr>
<td></td>
<td></td>
<td>00b</td>
<td>Frequency-dependent bandwidth. The PLL bandwidth is set to a twelfth of the frequency of RIOSGMIICLK/RIOSGMIICLK. This setting is suitable for most systems that input the reference clock via a low-jitter input cell and is required for standards compliance.</td>
</tr>
<tr>
<td></td>
<td></td>
<td>01b</td>
<td>Reserved</td>
</tr>
<tr>
<td></td>
<td></td>
<td>10b</td>
<td>Low bandwidth. The PLL bandwidth is set to a twentieth of the frequency of RIOSGMIICLK/RIOSGMIICLK or 3 MHz, whichever is larger. In systems where the reference clock is directly input via a low-jitter input cell, but is of lower quality, this setting may offer better performance. It reduces the amount of reference clock jitter transferred through the PLL. However, it also increases the susceptibility to loop noise generated within the PLL itself. It is difficult to predict whether the improvement in the former will more than offset the degradation in the latter.</td>
</tr>
<tr>
<td></td>
<td></td>
<td>11b</td>
<td>High bandwidth. The PLL bandwidth is set to an eighth of the frequency of RIOSGMIICLK/RIOSGMIICLK. This is the setting appropriate for systems where the reference clock is cleaned through an ultra-low-jitter LC-based PLL. Standards compliance will be achieved even if the reference clock input to the cleaner PLL is outside the specification for the standard.</td>
</tr>
<tr>
<td>7-5</td>
<td>Reserved</td>
<td></td>
<td>Reserved</td>
</tr>
<tr>
<td>Bit</td>
<td>Field</td>
<td>Value</td>
<td>Description</td>
</tr>
<tr>
<td>-------</td>
<td>-------</td>
<td>-------</td>
<td>------------------------------------------</td>
</tr>
<tr>
<td>4-1</td>
<td>MPY</td>
<td>0000b</td>
<td>4x</td>
</tr>
<tr>
<td></td>
<td></td>
<td>0001b</td>
<td>5x</td>
</tr>
<tr>
<td></td>
<td></td>
<td>0010b</td>
<td>6x</td>
</tr>
<tr>
<td></td>
<td></td>
<td>0011b</td>
<td>Reserved</td>
</tr>
<tr>
<td></td>
<td></td>
<td>0100b</td>
<td>8x</td>
</tr>
<tr>
<td></td>
<td></td>
<td>0101b</td>
<td>10x</td>
</tr>
<tr>
<td></td>
<td></td>
<td>0110b</td>
<td>12x</td>
</tr>
<tr>
<td></td>
<td></td>
<td>0111b</td>
<td>12.5x</td>
</tr>
<tr>
<td></td>
<td></td>
<td>1000b</td>
<td>15x</td>
</tr>
<tr>
<td></td>
<td></td>
<td>1001b</td>
<td>20x</td>
</tr>
<tr>
<td></td>
<td></td>
<td>1010b</td>
<td>25x</td>
</tr>
<tr>
<td></td>
<td></td>
<td>1011b</td>
<td>Reserved</td>
</tr>
<tr>
<td></td>
<td></td>
<td>1100b</td>
<td>Reserved</td>
</tr>
<tr>
<td></td>
<td></td>
<td>1111b</td>
<td>Reserved</td>
</tr>
<tr>
<td></td>
<td></td>
<td>xxxx0b</td>
<td>Reserved</td>
</tr>
<tr>
<td>0</td>
<td>ENPLL</td>
<td>0</td>
<td>PLL disabled</td>
</tr>
<tr>
<td></td>
<td></td>
<td>1</td>
<td>PLL enabled</td>
</tr>
</tbody>
</table>
5 EMAC Port Registers

5.1 Introduction

Table 45 lists the memory-mapped registers for the Ethernet Media Access Controller (EMAC). For the memory address of these registers, see the device-specific data manual.

<table>
<thead>
<tr>
<th>Offset</th>
<th>Acronym</th>
<th>Register Description</th>
<th>See</th>
</tr>
</thead>
<tbody>
<tr>
<td>0x0</td>
<td>TXIDVER</td>
<td>Transmit Identification and Version Register</td>
<td>Section 5.2</td>
</tr>
<tr>
<td>0x4</td>
<td>TXCONTROL</td>
<td>Transmit Control Register</td>
<td>Section 5.3</td>
</tr>
<tr>
<td>0x8</td>
<td>TXTEARDOWN</td>
<td>Transmit Teardown Register</td>
<td>Section 5.4</td>
</tr>
<tr>
<td>0x10</td>
<td>RXIDVER</td>
<td>Receive Identification and Version Register</td>
<td>Section 5.5</td>
</tr>
<tr>
<td>0x14</td>
<td>RXCONTROL</td>
<td>Receive Control Register</td>
<td>Section 5.6</td>
</tr>
<tr>
<td>0x18</td>
<td>RXTEARDOWN</td>
<td>Receive Teardown Register</td>
<td>Section 5.7</td>
</tr>
<tr>
<td>0x80</td>
<td>TXINTSTATRAW</td>
<td>Transmit Interrupt Status (Unmasked) Register</td>
<td>Section 5.8</td>
</tr>
<tr>
<td>0x84</td>
<td>TXINTSTATMASKED</td>
<td>Transmit Interrupt Status (Masked) Register</td>
<td>Section 5.9</td>
</tr>
<tr>
<td>0x88</td>
<td>TXINTMASKSET</td>
<td>Transmit Interrupt Mask Set Register</td>
<td>Section 5.10</td>
</tr>
<tr>
<td>0x8c</td>
<td>TXINTMASKCLEAR</td>
<td>Transmit Interrupt Clear Register</td>
<td>Section 5.11</td>
</tr>
<tr>
<td>0x90</td>
<td>MACINVECTOR</td>
<td>MAC Input Vector Register</td>
<td>Section 5.12</td>
</tr>
<tr>
<td>0x94</td>
<td>MACEOIVECTOR</td>
<td>MAC End of Interrupt Vector Register</td>
<td>Section 5.13</td>
</tr>
<tr>
<td>0xa0</td>
<td>RXINTSTATRAW</td>
<td>Receive Interrupt Status (Unmasked) Register</td>
<td>Section 5.14</td>
</tr>
<tr>
<td>0xa4</td>
<td>RXINTSTATMASKED</td>
<td>Receive Interrupt Status (Masked) Register</td>
<td>Section 5.15</td>
</tr>
<tr>
<td>0xa8</td>
<td>RXINTMASKSET</td>
<td>Receive Interrupt Mask Set Register</td>
<td>Section 5.16</td>
</tr>
<tr>
<td>0xac</td>
<td>RXINTMASKCLEAR</td>
<td>Receive Interrupt Mask Clear Register</td>
<td>Section 5.17</td>
</tr>
<tr>
<td>0xb0</td>
<td>MACINTSTATRAW</td>
<td>MAC Interrupt Status (Unmasked) Register</td>
<td>Section 5.18</td>
</tr>
<tr>
<td>0xb4</td>
<td>MACINTSTATMASKED</td>
<td>MAC Interrupt Status (Masked) Register</td>
<td>Section 5.19</td>
</tr>
<tr>
<td>0xbb</td>
<td>MACINTMASKSET</td>
<td>MAC Interrupt Mask Set Register</td>
<td>Section 5.20</td>
</tr>
<tr>
<td>0xbc</td>
<td>MACINTMASKCLEAR</td>
<td>MAC Interrupt Mask Clear Register</td>
<td>Section 5.21</td>
</tr>
<tr>
<td>0x100</td>
<td>RXMBPENABLE</td>
<td>Receive Multicast/Broadcast/Promiscuous Channel Enable Register</td>
<td>Section 5.22</td>
</tr>
<tr>
<td>0x104</td>
<td>RXUNICASTSET</td>
<td>Receive Unicast Enable Set Register</td>
<td>Section 5.23</td>
</tr>
<tr>
<td>0x108</td>
<td>RXUNICASTCLEAR</td>
<td>Receive Unicast Clear Register</td>
<td>Section 5.24</td>
</tr>
<tr>
<td>0x10c</td>
<td>RMXAXLEN</td>
<td>Receive Maximum Length Register</td>
<td>Section 5.25</td>
</tr>
<tr>
<td>0x110</td>
<td>RXBUFFEROFFSET</td>
<td>Receive Buffer Offset Register</td>
<td>Section 5.26</td>
</tr>
<tr>
<td>0x114</td>
<td>RXFILTERLOWTHRESH</td>
<td>Receive Filter Low Priority Frame Threshold Register</td>
<td>Section 5.27</td>
</tr>
<tr>
<td>0x120</td>
<td>RX0FLOWTHRESH</td>
<td>Receive Channel 0 Flow Control Threshold Register</td>
<td>Section 5.28</td>
</tr>
<tr>
<td>0x124</td>
<td>RX1FLOWTHRESH</td>
<td>Receive Channel 1 Flow Control Threshold Register</td>
<td>Section 5.28</td>
</tr>
<tr>
<td>0x128</td>
<td>RX2FLOWTHRESH</td>
<td>Receive Channel 2 Flow Control Threshold Register</td>
<td>Section 5.28</td>
</tr>
<tr>
<td>0x12c</td>
<td>RX3FLOWTHRESH</td>
<td>Receive Channel 3 Flow Control Threshold Register</td>
<td>Section 5.28</td>
</tr>
<tr>
<td>0x130</td>
<td>RX4FLOWTHRESH</td>
<td>Receive Channel 4 Flow Control Threshold Register</td>
<td>Section 5.28</td>
</tr>
<tr>
<td>0x134</td>
<td>RX5FLOWTHRESH</td>
<td>Receive Channel 5 Flow Control Threshold Register</td>
<td>Section 5.28</td>
</tr>
<tr>
<td>0x138</td>
<td>RX6FLOWTHRESH</td>
<td>Receive Channel 6 Flow Control Threshold Register</td>
<td>Section 5.28</td>
</tr>
<tr>
<td>0x13c</td>
<td>RX7FLOWTHRESH</td>
<td>Receive Channel 7 Flow Control Threshold Register</td>
<td>Section 5.28</td>
</tr>
<tr>
<td>0x140</td>
<td>RX0FREEBUFFER</td>
<td>Receive Channel 0 Free Buffer Count Register</td>
<td>Section 5.29</td>
</tr>
<tr>
<td>0x144</td>
<td>RX1FREEBUFFER</td>
<td>Receive Channel 1 Free Buffer Count Register</td>
<td>Section 5.29</td>
</tr>
<tr>
<td>0x148</td>
<td>RX2FREEBUFFER</td>
<td>Receive Channel 2 Free Buffer Count Register</td>
<td>Section 5.29</td>
</tr>
<tr>
<td>0x14c</td>
<td>RX3FREEBUFFER</td>
<td>Receive Channel 3 Free Buffer Count Register</td>
<td>Section 5.29</td>
</tr>
<tr>
<td>0x150</td>
<td>RX4FREEBUFFER</td>
<td>Receive Channel 4 Free Buffer Count Register</td>
<td>Section 5.29</td>
</tr>
<tr>
<td>0x154</td>
<td>RX5FREEBUFFER</td>
<td>Receive Channel 5 Free Buffer Count Register</td>
<td>Section 5.29</td>
</tr>
<tr>
<td>0x158</td>
<td>RX6FREEBUFFER</td>
<td>Receive Channel 6 Free Buffer Count Register</td>
<td>Section 5.29</td>
</tr>
<tr>
<td>Offset</td>
<td>Acronym</td>
<td>Register Description</td>
<td>See</td>
</tr>
<tr>
<td>--------</td>
<td>---------</td>
<td>----------------------</td>
<td>-----</td>
</tr>
<tr>
<td>0x15c</td>
<td>RX7FREEBUFFER</td>
<td>Receive Channel 7 Free Buffer Count Register</td>
<td>Section 5.29</td>
</tr>
<tr>
<td>0x160</td>
<td>MACCONTROL</td>
<td>MAC Control Register</td>
<td>Section 5.30</td>
</tr>
<tr>
<td>0x164</td>
<td>MACSTATUS</td>
<td>MAC Status Register</td>
<td>Section 5.31</td>
</tr>
<tr>
<td>0x168</td>
<td>EMCONTROL</td>
<td>Emulation Control Register</td>
<td>Section 5.32</td>
</tr>
<tr>
<td>0x16c</td>
<td>FIFOCONTROL</td>
<td>FIFO Control Register</td>
<td>Section 5.33</td>
</tr>
<tr>
<td>0x170</td>
<td>MACCONFIG</td>
<td>MAC Configuration Register</td>
<td>Section 5.34</td>
</tr>
<tr>
<td>0x174</td>
<td>SOFTRESET</td>
<td>Soft Reset Register</td>
<td>Section 5.35</td>
</tr>
<tr>
<td>0x1d0</td>
<td>MACSRCADDRLO</td>
<td>MAC Source Address Low Bytes Register</td>
<td>Section 5.36</td>
</tr>
<tr>
<td>0x1d4</td>
<td>MACSRCADDRHI</td>
<td>MAC Source Address High Bytes Register</td>
<td>Section 5.37</td>
</tr>
<tr>
<td>0x1d8</td>
<td>MACHASH1</td>
<td>MAC Hash Address Register 1</td>
<td>Section 5.38</td>
</tr>
<tr>
<td>0x1dc</td>
<td>MACHASH2</td>
<td>MAC Hash Address Register 2</td>
<td>Section 5.39</td>
</tr>
<tr>
<td>0x1e0</td>
<td>BOFFTEST</td>
<td>Back Off Test Register</td>
<td>Section 5.40</td>
</tr>
<tr>
<td>0x1e4</td>
<td>TPACETEST</td>
<td>Transmit Pacing Algorithm Test Register</td>
<td>Section 5.41</td>
</tr>
<tr>
<td>0x1e8</td>
<td>RXPAUSE</td>
<td>Receive Pause Timer Register</td>
<td>Section 5.42</td>
</tr>
<tr>
<td>0x1ec</td>
<td>TXPAUSE</td>
<td>Transmit Pause Timer Register</td>
<td>Section 5.43</td>
</tr>
<tr>
<td>0x500</td>
<td>MACADDRLO</td>
<td>MAC Address Low Bytes Register, Used in Receive Address Matching</td>
<td>Section 5.44</td>
</tr>
<tr>
<td>0x504</td>
<td>MACADDRHI</td>
<td>MAC Address High Bytes Register, Used in Receive Address Matching</td>
<td>Section 5.45</td>
</tr>
<tr>
<td>0x508</td>
<td>MACINDEX</td>
<td>MAC Index Register</td>
<td>Section 5.46</td>
</tr>
<tr>
<td>0x600</td>
<td>TX0HDP</td>
<td>Transmit Channel 0 DMA Head Descriptor Pointer Register</td>
<td>Section 5.47</td>
</tr>
<tr>
<td>0x604</td>
<td>TX1HDP</td>
<td>Transmit Channel 1 DMA Head Descriptor Pointer Register</td>
<td>Section 5.47</td>
</tr>
<tr>
<td>0x608</td>
<td>TX2HDP</td>
<td>Transmit Channel 2 DMA Head Descriptor Pointer Register</td>
<td>Section 5.47</td>
</tr>
<tr>
<td>0x60c</td>
<td>TX3HDP</td>
<td>Transmit Channel 3 DMA Head Descriptor Pointer Register</td>
<td>Section 5.47</td>
</tr>
<tr>
<td>0x610</td>
<td>TX4HDP</td>
<td>Transmit Channel 4 DMA Head Descriptor Pointer Register</td>
<td>Section 5.47</td>
</tr>
<tr>
<td>0x614</td>
<td>TX5HDP</td>
<td>Transmit Channel 5 DMA Head Descriptor Pointer Register</td>
<td>Section 5.47</td>
</tr>
<tr>
<td>0x618</td>
<td>TX6HDP</td>
<td>Transmit Channel 6 DMA Head Descriptor Pointer Register</td>
<td>Section 5.47</td>
</tr>
<tr>
<td>0x61c</td>
<td>TX7HDP</td>
<td>Transmit Channel 7 DMA Head Descriptor Pointer Register</td>
<td>Section 5.47</td>
</tr>
<tr>
<td>0x620</td>
<td>RX0HDP</td>
<td>Receive Channel 0 DMA Head Descriptor Pointer Register</td>
<td>Section 5.48</td>
</tr>
<tr>
<td>0x624</td>
<td>RX1HDP</td>
<td>Receive Channel 1 DMA Head Descriptor Pointer Register</td>
<td>Section 5.48</td>
</tr>
<tr>
<td>0x628</td>
<td>RX2HDP</td>
<td>Receive Channel 2 DMA Head Descriptor Pointer Register</td>
<td>Section 5.48</td>
</tr>
<tr>
<td>0x62c</td>
<td>RX3HDP</td>
<td>Receive Channel 3 DMA Head Descriptor Pointer Register</td>
<td>Section 5.48</td>
</tr>
<tr>
<td>0x630</td>
<td>RX4HDP</td>
<td>Receive Channel 4 DMA Head Descriptor Pointer Register</td>
<td>Section 5.48</td>
</tr>
<tr>
<td>0x634</td>
<td>RX5HDP</td>
<td>Receive Channel 5 DMA Head Descriptor Pointer Register</td>
<td>Section 5.48</td>
</tr>
<tr>
<td>0x638</td>
<td>RX6HDP</td>
<td>Receive Channel 6 DMA Head Descriptor Pointer Register</td>
<td>Section 5.48</td>
</tr>
<tr>
<td>0x63c</td>
<td>RX7HDP</td>
<td>Receive Channel 7 DMA Head Descriptor Pointer Register</td>
<td>Section 5.48</td>
</tr>
<tr>
<td>0x640</td>
<td>TX0CP</td>
<td>Transmit Channel 0 Completion Pointer (Interrupt Acknowledge) Register</td>
<td>Section 5.49</td>
</tr>
<tr>
<td>0x644</td>
<td>TX1CP</td>
<td>Transmit Channel 1 Completion Pointer (Interrupt Acknowledge) Register</td>
<td>Section 5.49</td>
</tr>
<tr>
<td>0x648</td>
<td>TX2CP</td>
<td>Transmit Channel 2 Completion Pointer (Interrupt Acknowledge) Register</td>
<td>Section 5.49</td>
</tr>
<tr>
<td>0x64c</td>
<td>TX3CP</td>
<td>Transmit Channel 3 Completion Pointer (Interrupt Acknowledge) Register</td>
<td>Section 5.49</td>
</tr>
<tr>
<td>0x650</td>
<td>TX4CP</td>
<td>Transmit Channel 4 Completion Pointer (Interrupt Acknowledge) Register</td>
<td>Section 5.49</td>
</tr>
<tr>
<td>0x654</td>
<td>TX5CP</td>
<td>Transmit Channel 5 Completion Pointer (Interrupt Acknowledge) Register</td>
<td>Section 5.49</td>
</tr>
<tr>
<td>0x658</td>
<td>TX6CP</td>
<td>Transmit Channel 6 Completion Pointer (Interrupt Acknowledge) Register</td>
<td>Section 5.49</td>
</tr>
<tr>
<td>Offset</td>
<td>Acronym</td>
<td>Register Description</td>
<td>See</td>
</tr>
<tr>
<td>--------</td>
<td>---------</td>
<td>----------------------</td>
<td>--------------</td>
</tr>
<tr>
<td>0x65c</td>
<td>TX7CP</td>
<td>Transmit Channel 7 Completion Pointer (Interrupt Acknowledge) Register</td>
<td>Section 5.49</td>
</tr>
<tr>
<td>0x660</td>
<td>RX0CP</td>
<td>Receive Channel 0 Completion Pointer (Interrupt Acknowledge) Register</td>
<td>Section 5.50</td>
</tr>
<tr>
<td>0x664</td>
<td>RX1CP</td>
<td>Receive Channel 1 Completion Pointer (Interrupt Acknowledge) Register</td>
<td>Section 5.50</td>
</tr>
<tr>
<td>0x668</td>
<td>RX2CP</td>
<td>Receive Channel 2 Completion Pointer (Interrupt Acknowledge) Register</td>
<td>Section 5.50</td>
</tr>
<tr>
<td>0x66c</td>
<td>RX3CP</td>
<td>Receive Channel 3 Completion Pointer (Interrupt Acknowledge) Register</td>
<td>Section 5.50</td>
</tr>
<tr>
<td>0x670</td>
<td>RX4CP</td>
<td>Receive Channel 4 Completion Pointer (Interrupt Acknowledge) Register</td>
<td>Section 5.50</td>
</tr>
<tr>
<td>0x674</td>
<td>RX5CP</td>
<td>Receive Channel 5 Completion Pointer (Interrupt Acknowledge) Register</td>
<td>Section 5.50</td>
</tr>
<tr>
<td>0x678</td>
<td>RX6CP</td>
<td>Receive Channel 6 Completion Pointer (Interrupt Acknowledge) Register</td>
<td>Section 5.50</td>
</tr>
<tr>
<td>0x67c</td>
<td>RX7CP</td>
<td>Receive Channel 7 Completion Pointer (Interrupt Acknowledge) Register</td>
<td>Section 5.50</td>
</tr>
</tbody>
</table>

### Network Statistics Registers

<table>
<thead>
<tr>
<th>Offset</th>
<th>Acronym</th>
<th>Description</th>
<th>See</th>
</tr>
</thead>
<tbody>
<tr>
<td>0x200</td>
<td>RXGOODFRAMES</td>
<td>Good Receive Frames</td>
<td>Section 5.51.1</td>
</tr>
<tr>
<td>0x204</td>
<td>RXBCASTFRAMES</td>
<td>Total number of good broadcast frames received</td>
<td>Section 5.51.2</td>
</tr>
<tr>
<td>0x208</td>
<td>RXMCASTFRAMES</td>
<td>Total number of good multicast frames received</td>
<td>Section 5.51.3</td>
</tr>
<tr>
<td>0x20c</td>
<td>RXPAUSEFRAMES</td>
<td>Pause Receive Frames Register</td>
<td>Section 5.51.4</td>
</tr>
<tr>
<td>0x210</td>
<td>RXCRCERRORS</td>
<td>Total number of frames received with CRC errors</td>
<td>Section 5.51.5</td>
</tr>
<tr>
<td>0x214</td>
<td>RXALIGNCODEERRORS</td>
<td>Total number of frames received with alignment/code errors</td>
<td>Section 5.51.6</td>
</tr>
<tr>
<td>0x218</td>
<td>RXOVERSIZED</td>
<td>Total number of oversized frames received</td>
<td>Section 5.51.7</td>
</tr>
<tr>
<td>0x21c</td>
<td>RXJABBER</td>
<td>Total number of jabber frames received</td>
<td>Section 5.51.8</td>
</tr>
<tr>
<td>0x220</td>
<td>RXUNDERSIZED</td>
<td>Total number of undersized frames received</td>
<td>Section 5.51.9</td>
</tr>
<tr>
<td>0x224</td>
<td>RXFRAGMENTS</td>
<td>Receive Frame Fragments Register</td>
<td>Section 5.51.10</td>
</tr>
<tr>
<td>0x228</td>
<td>RXFILTERED</td>
<td>Filtered Receive Frames</td>
<td>Section 5.51.11</td>
</tr>
<tr>
<td>0x22c</td>
<td>RXQOSFILTERED</td>
<td>Received Frames Filtered by QOS</td>
<td>Section 5.51.12</td>
</tr>
<tr>
<td>0x230</td>
<td>RXOCTETS</td>
<td>Total number of received bytes in good frames</td>
<td>Section 5.51.13</td>
</tr>
<tr>
<td>0x234</td>
<td>TXGOODFRAMES</td>
<td>Total number of good frames transmitted</td>
<td>Section 5.51.14</td>
</tr>
<tr>
<td>0x238</td>
<td>TXBCASTFRAMES</td>
<td>Broadcast Transmit Frames Register</td>
<td>Section 5.51.15</td>
</tr>
<tr>
<td>0x23c</td>
<td>TXMCASTFRAMES</td>
<td>Multicast Transmit Frames Register</td>
<td>Section 5.51.16</td>
</tr>
<tr>
<td>0x240</td>
<td>TXPAUSEFRAMES</td>
<td>Pause Transmit Frames Register</td>
<td>Section 5.51.17</td>
</tr>
<tr>
<td>0x244</td>
<td>TXDEFERRED</td>
<td>Deferred Transmit Frames Register</td>
<td>Section 5.51.18</td>
</tr>
<tr>
<td>0x248</td>
<td>TXCOLLISION</td>
<td>Transmit Collision Frames Register</td>
<td>Section 5.51.19</td>
</tr>
<tr>
<td>0x24c</td>
<td>TXSINGLECOLL</td>
<td>Transmit Single Collision Frames Register</td>
<td>Section 5.51.20</td>
</tr>
<tr>
<td>0x250</td>
<td>TXMULTICOLL</td>
<td>Transmit Multiple Collision Frames Register</td>
<td>Section 5.51.21</td>
</tr>
<tr>
<td>0x254</td>
<td>TXEXCESSIVECOLL</td>
<td>Transmit Excessive Collision Frames Register</td>
<td>Section 5.51.22</td>
</tr>
<tr>
<td>0x258</td>
<td>TXLATECOLL</td>
<td>Transmit Late Collision Frames Register</td>
<td>Section 5.51.23</td>
</tr>
<tr>
<td>0x25c</td>
<td>TXUNDERRUN</td>
<td>Transmit Underrun Error Register</td>
<td>Section 5.51.24</td>
</tr>
<tr>
<td>0x260</td>
<td>TXCARRIERSENSE</td>
<td>Transmit Carrier Sense Errors Register</td>
<td>Section 5.51.25</td>
</tr>
<tr>
<td>0x264</td>
<td>TXOCTETS</td>
<td>Transmit Octet Frames Register</td>
<td>Section 5.51.26</td>
</tr>
<tr>
<td>0x268</td>
<td>FRAME64</td>
<td>Transmit and Receive 64 Octet Frames Register</td>
<td>Section 5.51.27</td>
</tr>
<tr>
<td>0x26c</td>
<td>FRAME65T127</td>
<td>Transmit and Receive 65 to 127 Octet Frames Register</td>
<td>Section 5.51.28</td>
</tr>
<tr>
<td>0x270</td>
<td>FRAME128T255</td>
<td>Transmit and Receive 128 to 255 Octet Frames Register</td>
<td>Section 5.51.29</td>
</tr>
<tr>
<td>0x274</td>
<td>FRAME512T1023</td>
<td>Transmit and Receive 512 to 1023 Octet Frames Register</td>
<td>Section 5.51.30</td>
</tr>
<tr>
<td>0x278</td>
<td>FRAME512T1023</td>
<td>Transmit and Receive 512 to 1023 Octet Frames Register</td>
<td>Section 5.51.31</td>
</tr>
<tr>
<td>Offset</td>
<td>Acronym</td>
<td>Register Description</td>
<td>See</td>
</tr>
<tr>
<td>--------</td>
<td>----------------</td>
<td>------------------------------------------------------------</td>
<td>----------------------</td>
</tr>
<tr>
<td>0x27c</td>
<td>FRAME1024TUP</td>
<td>Transmit and Receive 1024 to 1518 Octet Frames Register</td>
<td>Section 5.51.32</td>
</tr>
<tr>
<td>0x280</td>
<td>NETOCTETS</td>
<td>Network Octet Frames Register</td>
<td>Section 5.51.33</td>
</tr>
<tr>
<td>0x284</td>
<td>RXSOFOVERRUNS</td>
<td>Receive FIFO or DMA Start of Frame Overruns Register</td>
<td>Section 5.51.34</td>
</tr>
<tr>
<td>0x288</td>
<td>RXMOFOVERRUNS</td>
<td>Receive FIFO or DMA Middle of Frame Overruns Register</td>
<td>Section 5.51.35</td>
</tr>
<tr>
<td>0x28c</td>
<td>RXDMAOVERRUNS</td>
<td>Receive DMA Start of Frame and Middle of Frame Overruns Register</td>
<td>Section 5.51.36</td>
</tr>
</tbody>
</table>
5.2 Transmit Identification and Version Register (TXIDVER)

Figure 37. Transmit Identification and Version Register (TXIDVER)

<table>
<thead>
<tr>
<th>Bit</th>
<th>Field</th>
<th>Value</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>31-16</td>
<td>TX_IDENT</td>
<td></td>
<td>TX Identification Value</td>
</tr>
<tr>
<td>15-11</td>
<td>RLT_VER</td>
<td></td>
<td>RTL Version Value</td>
</tr>
<tr>
<td>10-8</td>
<td>MAJ_VER</td>
<td></td>
<td>Major Version Value</td>
</tr>
<tr>
<td>7-0</td>
<td>MINOR_VER</td>
<td></td>
<td>Minor Version Value</td>
</tr>
</tbody>
</table>

Table 46. Transmit Identification and Version Register (TXIDVER) Field Descriptions

LEGEND: R/W = Read/Write; R = Read only; -n = value after reset

5.3 Transmit Control Register (TXCONTROL)

Figure 38. Transmit Control Register (TXCONTROL)

<table>
<thead>
<tr>
<th>Bit</th>
<th>Field</th>
<th>Value</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>31-1</td>
<td>Reserved</td>
<td></td>
<td>Reserved</td>
</tr>
<tr>
<td>0</td>
<td>TXEN</td>
<td></td>
<td>Transmit enable</td>
</tr>
<tr>
<td></td>
<td></td>
<td>0</td>
<td>Transmit is disabled</td>
</tr>
<tr>
<td></td>
<td></td>
<td>1</td>
<td>Transmit is enabled</td>
</tr>
</tbody>
</table>

Table 47. Transmit Control Register (TXCONTROL) Field Descriptions

LEGEND: R/W = Read/Write; R = Read only; -n = value after reset
5.4 Transmit Teardown Register (TXTEARDOWN)

Figure 39. Transmit Teardown Register (TXTEARDOWN)

<table>
<thead>
<tr>
<th>Bit</th>
<th>Field</th>
<th>Value</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>0-31</td>
<td>Reserved</td>
<td></td>
<td>Reserved</td>
</tr>
<tr>
<td>2-0</td>
<td>TXTDNCH</td>
<td></td>
<td>Transmit teardown channel. Transmit channel teardown is commanded by writing the encoded value of the transmit channel to be torn down. The teardown register is read as zero.</td>
</tr>
<tr>
<td></td>
<td>0</td>
<td>Tear down transmit channel 0</td>
<td></td>
</tr>
<tr>
<td></td>
<td>1</td>
<td>Tear down transmit channel 1</td>
<td></td>
</tr>
<tr>
<td></td>
<td>2</td>
<td>Tear down transmit channel 2</td>
<td></td>
</tr>
<tr>
<td></td>
<td>3</td>
<td>Tear down transmit channel 3</td>
<td></td>
</tr>
<tr>
<td></td>
<td>4</td>
<td>Tear down transmit channel 4</td>
<td></td>
</tr>
<tr>
<td></td>
<td>5</td>
<td>Tear down transmit channel 5</td>
<td></td>
</tr>
<tr>
<td></td>
<td>6</td>
<td>Tear down transmit channel 6</td>
<td></td>
</tr>
<tr>
<td></td>
<td>7</td>
<td>Tear down transmit channel 7</td>
<td></td>
</tr>
</tbody>
</table>

Table 48. Transmit Teardown Register (TXTEARDOWN) Field Descriptions

5.5 Receive Identification and Version Register (RXIDVER)

Figure 40. Receive Identification and Version Register (RXIDVER)

<table>
<thead>
<tr>
<th>Bit</th>
<th>Field</th>
<th>Value</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>31</td>
<td>RX_IDENT</td>
<td></td>
<td>Receive Identification Value</td>
</tr>
<tr>
<td>15</td>
<td>RLT_VER</td>
<td></td>
<td>RTL Version_Value</td>
</tr>
<tr>
<td>10</td>
<td>MAJ_VER</td>
<td></td>
<td>Major Version Value</td>
</tr>
<tr>
<td>8</td>
<td>MINOR_VER</td>
<td></td>
<td>Minor Version Value</td>
</tr>
</tbody>
</table>

Table 49. Receive Identification and Version Register (RXIDVER) Field Descriptions
5.6 Receive Control Register (RXCONTROL)

Figure 41. Receive Control Register (RXCONTROL)

<table>
<thead>
<tr>
<th>Bit</th>
<th>Field</th>
<th>Value</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>31-1</td>
<td>Reserved</td>
<td></td>
<td>Reserved</td>
</tr>
<tr>
<td>0</td>
<td>RXEN</td>
<td></td>
<td>Receive DMA enable</td>
</tr>
<tr>
<td></td>
<td></td>
<td>0</td>
<td>Receive is disabled</td>
</tr>
<tr>
<td></td>
<td></td>
<td>1</td>
<td>Receive is enabled</td>
</tr>
</tbody>
</table>

LEGEND: R/W = Read/Write; R = Read only; -n = value after reset

Table 50. Receive Control Register (RXCONTROL) Field Descriptions

5.7 Receive Teardown Register (RXTEARDOWN)

Figure 42. Receive Teardown Register (RXTEARDOWN)

<table>
<thead>
<tr>
<th>Bit</th>
<th>Field</th>
<th>Value</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>7-3</td>
<td>Reserved</td>
<td></td>
<td>Reserved</td>
</tr>
<tr>
<td>2-0</td>
<td>RXTDNCH</td>
<td></td>
<td>Receive teardown channel. Receive channel teardown is commanded by writing the encoded value of the receive channel to be torn down. The teardown register is read as zero.</td>
</tr>
<tr>
<td>0</td>
<td></td>
<td>0</td>
<td>Teardown receive channel 0</td>
</tr>
<tr>
<td></td>
<td></td>
<td>1</td>
<td>Teardown receive channel 1</td>
</tr>
<tr>
<td></td>
<td></td>
<td>2</td>
<td>Teardown receive channel 2</td>
</tr>
<tr>
<td></td>
<td></td>
<td>3</td>
<td>Teardown receive channel 3</td>
</tr>
<tr>
<td></td>
<td></td>
<td>4</td>
<td>Teardown receive channel 4</td>
</tr>
<tr>
<td></td>
<td></td>
<td>5</td>
<td>Teardown receive channel 5</td>
</tr>
<tr>
<td></td>
<td></td>
<td>6</td>
<td>Teardown receive channel 6</td>
</tr>
<tr>
<td></td>
<td></td>
<td>7</td>
<td>Teardown receive channel 7</td>
</tr>
</tbody>
</table>

LEGEND: R/W = Read/Write; R = Read only; -n = value after reset

Table 51. Receive Teardown Register (RXTEARDOWN) Field Descriptions
5.8 Transmit Interrupt Status (Unmasked) Register (TXINTSTATRAW)

Figure 43. Transmit Interrupt Status (Unmasked) Register (TXINTSTATRAW)

<table>
<thead>
<tr>
<th>Bit</th>
<th>Field</th>
<th>Value</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>31-8</td>
<td>Reserved</td>
<td></td>
<td>Reserved</td>
</tr>
<tr>
<td>7</td>
<td>TX7PEND</td>
<td></td>
<td>TX7PEND raw interrupt read (before mask)</td>
</tr>
<tr>
<td>6</td>
<td>TX6PEND</td>
<td></td>
<td>TX6PEND raw interrupt read (before mask)</td>
</tr>
<tr>
<td>5</td>
<td>TX5PEND</td>
<td></td>
<td>TX5PEND raw interrupt read (before mask)</td>
</tr>
<tr>
<td>4</td>
<td>TX4PEND</td>
<td></td>
<td>TX4PEND raw interrupt read (before mask)</td>
</tr>
<tr>
<td>3</td>
<td>TX3PEND</td>
<td></td>
<td>TX3PEND raw interrupt read (before mask)</td>
</tr>
<tr>
<td>2</td>
<td>TX2PEND</td>
<td></td>
<td>TX2PEND raw interrupt read (before mask)</td>
</tr>
<tr>
<td>1</td>
<td>TX1PEND</td>
<td></td>
<td>TX1PEND raw interrupt read (before mask)</td>
</tr>
<tr>
<td>0</td>
<td>TX0PEND</td>
<td></td>
<td>TX0PEND raw interrupt read (before mask)</td>
</tr>
</tbody>
</table>

LEGEND: R/W = Read/Write; R = Read only; -n = value after reset

Table 52. Transmit Interrupt Status (Unmasked) Register (TXINTSTATRAW) Field Descriptions
5.9 Transmit Interrupt Status (Masked) Register (TXINTSTATMASKED)

Figure 44. Transmit Interrupt Status (Masked) Register (TXINTSTATMASKED)

<table>
<thead>
<tr>
<th>Bit</th>
<th>Field</th>
<th>Value</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>31-8</td>
<td>Reserved</td>
<td></td>
<td>Reserved</td>
</tr>
<tr>
<td>7</td>
<td>TX7PEND</td>
<td>R-0</td>
<td>TX7PEND masked interrupt read</td>
</tr>
<tr>
<td>6</td>
<td>TX6PEND</td>
<td>R-0</td>
<td>TX6PEND masked interrupt read</td>
</tr>
<tr>
<td>5</td>
<td>TX5PEND</td>
<td>R-0</td>
<td>TX5PEND masked interrupt read</td>
</tr>
<tr>
<td>4</td>
<td>TX4PEND</td>
<td>R-0</td>
<td>TX4PEND masked interrupt read</td>
</tr>
<tr>
<td>3</td>
<td>TX3PEND</td>
<td>R-0</td>
<td>TX3PEND masked interrupt read</td>
</tr>
<tr>
<td>2</td>
<td>TX2PEND</td>
<td>R-0</td>
<td>TX2PEND masked interrupt read</td>
</tr>
<tr>
<td>1</td>
<td>TX1PEND</td>
<td>R-0</td>
<td>TX1PEND masked interrupt read</td>
</tr>
<tr>
<td>0</td>
<td>TX0PEND</td>
<td>R-0</td>
<td>TX0PEND masked interrupt read</td>
</tr>
</tbody>
</table>

LEGEND: R/W = Read/Write; R = Read only; -n = value after reset
### 5.10 Transmit Interrupt Mask Set Register (TXINTMASKSET)

#### Figure 45. Transmit Interrupt Mask Set Register (TXINTMASKSET)

<table>
<thead>
<tr>
<th>Bit</th>
<th>Field</th>
<th>Value</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>31-24</td>
<td>Reserved</td>
<td>Reserved</td>
<td>-read as zero</td>
</tr>
<tr>
<td>23</td>
<td>TX7_PULSE_MASK</td>
<td></td>
<td>Transmit Channel 7 Pulse Interrupt Mask. Write 1 to enable interrupt.</td>
</tr>
<tr>
<td>22</td>
<td>TX6_PULSE_MASK</td>
<td></td>
<td>Transmit Channel 6 Pulse Interrupt Mask. Write 1 to enable interrupt.</td>
</tr>
<tr>
<td>21</td>
<td>TX5_PULSE_MASK</td>
<td></td>
<td>Transmit Channel 5 Pulse Interrupt Mask. Write 1 to enable interrupt.</td>
</tr>
<tr>
<td>20</td>
<td>TX4_PULSE_MASK</td>
<td></td>
<td>Transmit Channel 4 Pulse Interrupt Mask. Write 1 to enable interrupt.</td>
</tr>
<tr>
<td>19</td>
<td>TX3_PULSE_MASK</td>
<td></td>
<td>Transmit Channel 3 Pulse Interrupt Mask. Write 1 to enable interrupt.</td>
</tr>
<tr>
<td>18</td>
<td>TX2_PULSE_MASK</td>
<td></td>
<td>Transmit Channel 2 Pulse Interrupt Mask. Write 1 to enable interrupt.</td>
</tr>
<tr>
<td>17</td>
<td>TX1_PULSE_MASK</td>
<td></td>
<td>Transmit Channel 1 Pulse Interrupt Mask. Write 1 to enable interrupt.</td>
</tr>
<tr>
<td>16</td>
<td>TX0_PULSE_MASK</td>
<td></td>
<td>Transmit Channel 0 Pulse Interrupt Mask. Write 1 to enable interrupt.</td>
</tr>
<tr>
<td>15-8</td>
<td>Reserved</td>
<td>Reserved</td>
<td>-read as zero</td>
</tr>
<tr>
<td>7</td>
<td>TX7_PEND_MASK</td>
<td></td>
<td>Transmit Channel 7 Pending Interrupt Mask. Write one to enable interrupt.</td>
</tr>
<tr>
<td>6</td>
<td>TX6_PEND_MASK</td>
<td></td>
<td>Transmit Channel 6 Pending Interrupt Mask. Write one to enable interrupt.</td>
</tr>
<tr>
<td>5</td>
<td>TX5_PEND_MASK</td>
<td></td>
<td>Transmit Channel 5 Pending Interrupt Mask. Write one to enable interrupt.</td>
</tr>
<tr>
<td>4</td>
<td>TX4_PEND_MASK</td>
<td></td>
<td>Transmit Channel 4 Pending Interrupt Mask. Write one to enable interrupt.</td>
</tr>
<tr>
<td>3</td>
<td>TX3_PEND_MASK</td>
<td></td>
<td>Transmit Channel 3 Pending Interrupt Mask. Write one to enable interrupt.</td>
</tr>
<tr>
<td>2</td>
<td>TX2_PEND_MASK</td>
<td></td>
<td>Transmit Channel 2 Pending Interrupt Mask. Write one to enable interrupt.</td>
</tr>
<tr>
<td>1</td>
<td>TX1_PEND_MASK</td>
<td></td>
<td>Transmit Channel 1 Pending Interrupt Mask. Write one to enable interrupt.</td>
</tr>
<tr>
<td>0</td>
<td>TX0_PEND_MASK</td>
<td></td>
<td>Transmit Channel 0 Pending Interrupt Mask. Write one to enable interrupt.</td>
</tr>
</tbody>
</table>

Legend: R/W = Read/Write; R = Read only; RWS = Read/Write 1 to set; -n = value after reset.
5.11 Transmit Interrupt Mask Clear Register (TXINTMASKCLEAR)

Figure 46. Transmit Interrupt Mask Clear Register (TXINTMASKCLEAR)

<table>
<thead>
<tr>
<th>Bit</th>
<th>Field</th>
<th>Value</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>31-24</td>
<td>Reserved</td>
<td>R-0</td>
<td>Reserved. Read as zero.</td>
</tr>
<tr>
<td>23</td>
<td>TX7_PULSE_MASK</td>
<td>TX[7:0]_PULSE_MASK</td>
<td>Transmit Channel 7 Pulse Interrupt Mask. Write 1 to disable interrupt.</td>
</tr>
<tr>
<td>22</td>
<td>TX6_PULSE_MASK</td>
<td>TX[7:0]_PULSE_MASK</td>
<td>Transmit Channel 6 Pulse Interrupt Mask. Write 1 to disable interrupt.</td>
</tr>
<tr>
<td>21</td>
<td>TX5_PULSE_MASK</td>
<td>TX[7:0]_PULSE_MASK</td>
<td>Transmit Channel 5 Pulse Interrupt Mask. Write 1 to disable interrupt.</td>
</tr>
<tr>
<td>20</td>
<td>TX4_PULSE_MASK</td>
<td>TX[7:0]_PULSE_MASK</td>
<td>Transmit Channel 4 Pulse Interrupt Mask. Write 1 to disable interrupt.</td>
</tr>
<tr>
<td>19</td>
<td>TX3_PULSE_MASK</td>
<td>TX[7:0]_PULSE_MASK</td>
<td>Transmit Channel 3 Pulse Interrupt Mask. Write 1 to disable interrupt.</td>
</tr>
<tr>
<td>18</td>
<td>TX2_PULSE_MASK</td>
<td>TX[7:0]_PULSE_MASK</td>
<td>Transmit Channel 2 Pulse Interrupt Mask. Write 1 to disable interrupt.</td>
</tr>
<tr>
<td>17</td>
<td>TX1_PULSE_MASK</td>
<td>TX[7:0]_PULSE_MASK</td>
<td>Transmit Channel 1 Pulse Interrupt Mask. Write 1 to disable interrupt.</td>
</tr>
<tr>
<td>16</td>
<td>TX0_PULSE_MASK</td>
<td>TX[7:0]_PULSE_MASK</td>
<td>Transmit Channel 0 Pulse Interrupt Mask. Write 1 to disable interrupt.</td>
</tr>
<tr>
<td>15-8</td>
<td>Reserved</td>
<td>R-0</td>
<td>Reserved. Read as zero.</td>
</tr>
<tr>
<td>7</td>
<td>TX7_PEND_MASK</td>
<td>TX[7:0]_PEND_MASK</td>
<td>Transmit Channel 7 Pending Interrupt Mask. Write one to disable interrupt.</td>
</tr>
<tr>
<td>6</td>
<td>TX6_PEND_MASK</td>
<td>TX[7:0]_PEND_MASK</td>
<td>Transmit Channel 6 Pending Interrupt Mask. Write one to disable interrupt.</td>
</tr>
<tr>
<td>5</td>
<td>TX5_PEND_MASK</td>
<td>TX[7:0]_PEND_MASK</td>
<td>Transmit Channel 5 Pending Interrupt Mask. Write one to disable interrupt.</td>
</tr>
<tr>
<td>4</td>
<td>TX4_PEND_MASK</td>
<td>TX[7:0]_PEND_MASK</td>
<td>Transmit Channel 4 Pending Interrupt Mask. Write one to disable interrupt.</td>
</tr>
<tr>
<td>3</td>
<td>TX3_PEND_MASK</td>
<td>TX[7:0]_PEND_MASK</td>
<td>Transmit Channel 3 Pending Interrupt Mask. Write one to disable interrupt.</td>
</tr>
<tr>
<td>2</td>
<td>TX2_PEND_MASK</td>
<td>TX[7:0]_PEND_MASK</td>
<td>Transmit Channel 2 Pending Interrupt Mask. Write one to disable interrupt.</td>
</tr>
<tr>
<td>1</td>
<td>TX1_PEND_MASK</td>
<td>TX[7:0]_PEND_MASK</td>
<td>Transmit Channel 1 Pending Interrupt Mask. Write one to disable interrupt.</td>
</tr>
<tr>
<td>0</td>
<td>TX0_PEND_MASK</td>
<td>TX[7:0]_PEND_MASK</td>
<td>Transmit Channel 0 Pending Interrupt Mask. Write one to disable interrupt.</td>
</tr>
</tbody>
</table>
5.12 MAC Input Vector Register (MACINVECTOR)

Figure 47. MAC Input Vector Register (MACINVECTOR)

<table>
<thead>
<tr>
<th>Bit</th>
<th>Field</th>
<th>Value</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>31:28</td>
<td>Reserved</td>
<td></td>
<td>Reserved</td>
</tr>
<tr>
<td>27</td>
<td>STATPEND</td>
<td>R-0</td>
<td>EMAC module statistics interrupt (STATPEND) pending status bit</td>
</tr>
<tr>
<td>26</td>
<td>HOSTPEND</td>
<td>R-0</td>
<td>EMAC module host error interrupt (HOSTPEND) pending status bit</td>
</tr>
<tr>
<td>25</td>
<td>LINKINT</td>
<td>R-0</td>
<td>MDIO module link change interrupt (LINKINT) pending status bit</td>
</tr>
<tr>
<td>24</td>
<td>USERINT</td>
<td>R-0</td>
<td>MDIO module user interrupt (USERINT) pending status bit</td>
</tr>
<tr>
<td>15-16</td>
<td>TXPEND</td>
<td>R-0</td>
<td>Transmit channels 0-7 interrupt (TXPEND) pending status bit. Bit 16 is transmit channel 0.</td>
</tr>
<tr>
<td>15-8</td>
<td>RXTHRESHPEND</td>
<td>R-0</td>
<td>Receive channels 0-7 Threshold interrupt (RXTHRESHPEND) pending status bit. Bit 8 is receive channel 0.</td>
</tr>
<tr>
<td>7:0</td>
<td>RXPEND</td>
<td>R-0</td>
<td>Receive channels 0-7 interrupt (RXnPEND) pending status bit. Bit 0 is receive channel 0.</td>
</tr>
</tbody>
</table>

LEGEND: R/W = Read/Write; R = Read only; -n = value after reset

Table 56. MAC Input Vector Register (MACINVECTOR) Field Descriptions

5.13 MAC End Of Interrupt Vector Register (MACEOIVECTOR)

Figure 48. MAC End Of Interrupt Vector Register (MACEOIVECTOR)

<table>
<thead>
<tr>
<th>Bit</th>
<th>Field</th>
<th>Value</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>31</td>
<td></td>
<td></td>
<td>Reserved</td>
</tr>
<tr>
<td>15</td>
<td></td>
<td></td>
<td>MAC_EOI_VECTOR</td>
</tr>
<tr>
<td>4-0</td>
<td>MAC_EOI_ VECTOR</td>
<td></td>
<td>Mac End of Interrupt Vector. The EOI VECTOR (4:0) pins reflect the value written to this location one chip_clk6 cycle after a write to this location. The EOI_WR signal is asserted for a single clock cycle after a latency of two chip_clk6 cycles when a write is performed to this location.</td>
</tr>
</tbody>
</table>

LEGEND: R/W = Read/Write; R = Read only; -n = value after reset

Table 57. MAC End Of Interrupt Vector Register (MACEOIVECTOR) Field Descriptions
5.14 Receive Interrupt Status (Unmasked) Register (RXINTSTATRAW)

Figure 49. Receive Interrupt Status Register Raw (RXINTSTATRAW)

<table>
<thead>
<tr>
<th>Bit</th>
<th>Field</th>
<th>Value</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>31-16</td>
<td>Reserved</td>
<td>Reserved</td>
<td>Reserved</td>
</tr>
<tr>
<td>15</td>
<td>RX7_THRESH_PEND</td>
<td>RX7_THRESH_PEND raw interrupt read (before mask)</td>
<td></td>
</tr>
<tr>
<td>14</td>
<td>RX6_THRESH_PEND</td>
<td>RX6_THRESH_PEND raw interrupt read (before mask)</td>
<td></td>
</tr>
<tr>
<td>13</td>
<td>RX5_THRESH_PEND</td>
<td>RX5_THRESH_PEND raw interrupt read (before mask)</td>
<td></td>
</tr>
<tr>
<td>12</td>
<td>RX4_THRESH_PEND</td>
<td>RX4_THRESH_PEND raw interrupt read (before mask)</td>
<td></td>
</tr>
<tr>
<td>11</td>
<td>RX3_THRESH_PEND</td>
<td>RX3_THRESH_PEND raw interrupt read (before mask)</td>
<td></td>
</tr>
<tr>
<td>10</td>
<td>RX2_THRESH_PEND</td>
<td>RX2_THRESH_PEND raw interrupt read (before mask)</td>
<td></td>
</tr>
<tr>
<td>9</td>
<td>RX1_THRESH_PEND</td>
<td>RX1_THRESH_PEND raw interrupt read (before mask)</td>
<td></td>
</tr>
<tr>
<td>8</td>
<td>RX0_THRESH_PEND</td>
<td>RX0_THRESH_PEND raw interrupt read (before mask)</td>
<td></td>
</tr>
<tr>
<td>7</td>
<td>RX7_PEND</td>
<td>RX7_PEND raw interrupt read (before mask)</td>
<td></td>
</tr>
<tr>
<td>6</td>
<td>RX6_PEND</td>
<td>RX6_PEND raw interrupt read (before mask)</td>
<td></td>
</tr>
<tr>
<td>5</td>
<td>RX5_PEND</td>
<td>RX5_PEND raw interrupt read (before mask)</td>
<td></td>
</tr>
<tr>
<td>4</td>
<td>RX4_PEND</td>
<td>RX4_PEND raw interrupt read (before mask)</td>
<td></td>
</tr>
<tr>
<td>3</td>
<td>RX3_PEND</td>
<td>RX3_PEND raw interrupt read (before mask)</td>
<td></td>
</tr>
<tr>
<td>2</td>
<td>RX2_PEND</td>
<td>RX2_PEND raw interrupt read (before mask)</td>
<td></td>
</tr>
<tr>
<td>1</td>
<td>RX1_PEND</td>
<td>RX1_PEND raw interrupt read (before mask)</td>
<td></td>
</tr>
<tr>
<td>0</td>
<td>RX0_PEND</td>
<td>RX0_PEND raw interrupt read (before mask)</td>
<td></td>
</tr>
</tbody>
</table>

LEGEND: R/W = Read/Write; R = Read only; -n = value after reset
### 5.15 Receive Interrupt Status (Masked) Register (RXINTSTATMASKED)

#### Figure 50. Receive Interrupt Status (Unmasked) Register (RXINTSTATRAW)

<table>
<thead>
<tr>
<th>Bit</th>
<th>Field</th>
<th>Value</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>31-16</td>
<td>Reserved</td>
<td>Reserved</td>
<td>Reserved</td>
</tr>
<tr>
<td>15</td>
<td>RX7_THRESH_PEND</td>
<td>RX7_THRESH_PEND raw interrupt read</td>
<td></td>
</tr>
<tr>
<td>14</td>
<td>RX6_THRESH_PEND</td>
<td>RX6_THRESH_PEND raw interrupt read</td>
<td></td>
</tr>
<tr>
<td>13</td>
<td>RX5_THRESH_PEND</td>
<td>RX5_THRESH_PEND raw interrupt read</td>
<td></td>
</tr>
<tr>
<td>12</td>
<td>RX4_THRESH_PEND</td>
<td>RX4_THRESH_PEND raw interrupt read</td>
<td></td>
</tr>
<tr>
<td>11</td>
<td>RX3_THRESH_PEND</td>
<td>RX3_THRESH_PEND raw interrupt read</td>
<td></td>
</tr>
<tr>
<td>10</td>
<td>RX2_THRESH_PEND</td>
<td>RX2_THRESH_PEND raw interrupt read</td>
<td></td>
</tr>
<tr>
<td>9</td>
<td>RX1_THRESH_PEND</td>
<td>RX1_THRESH_PEND raw interrupt read</td>
<td></td>
</tr>
<tr>
<td>8</td>
<td>RX0_THRESH_PEND</td>
<td>RX0_THRESH_PEND raw interrupt read</td>
<td></td>
</tr>
<tr>
<td>7</td>
<td>RX7_PEND</td>
<td>RX7_PEND raw interrupt read</td>
<td></td>
</tr>
<tr>
<td>6</td>
<td>RX6_PEND</td>
<td>RX6_PEND raw interrupt read</td>
<td></td>
</tr>
<tr>
<td>5</td>
<td>RX5_PEND</td>
<td>RX5_PEND raw interrupt read</td>
<td></td>
</tr>
<tr>
<td>4</td>
<td>RX4_PEND</td>
<td>RX4_PEND raw interrupt read</td>
<td></td>
</tr>
<tr>
<td>3</td>
<td>RX3_PEND</td>
<td>RX3_PEND raw interrupt read</td>
<td></td>
</tr>
<tr>
<td>2</td>
<td>RX2_PEND</td>
<td>RX2_PEND raw interrupt read</td>
<td></td>
</tr>
<tr>
<td>1</td>
<td>RX1_PEND</td>
<td>RX1_PEND raw interrupt read</td>
<td></td>
</tr>
<tr>
<td>0</td>
<td>RX0_PEND</td>
<td>RX0_PEND raw interrupt read</td>
<td></td>
</tr>
</tbody>
</table>

LEGEND: R/W = Read/Write; R = Read only; \( -n \) = value after reset
5.16 Receive Interrupt Mask Set Register (RXINTMASKSET)

**Figure 51. Receive Interrupt Mask Set Register (RXINTMASKSET)**

<table>
<thead>
<tr>
<th>Bit</th>
<th>Field</th>
<th>Value</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>31-24</td>
<td>Reserved</td>
<td>R-0</td>
<td>Reserved</td>
</tr>
<tr>
<td>23</td>
<td>RX7_PULSE_MASK</td>
<td>RWS-0</td>
<td>Receive Channel 7 Pulse Interrupt Mask. Write one to enable Interrupt.</td>
</tr>
<tr>
<td>22</td>
<td>RX6_PULSE_MASK</td>
<td>RWS-0</td>
<td>Receive Channel 6 Pulse Interrupt Mask. Write one to enable Interrupt.</td>
</tr>
<tr>
<td>21</td>
<td>RX5_PULSE_MASK</td>
<td>RWS-0</td>
<td>Receive Channel 5 Pulse Interrupt Mask. Write one to enable Interrupt.</td>
</tr>
<tr>
<td>20</td>
<td>RX4_PULSE_MASK</td>
<td>RWS-0</td>
<td>Receive Channel 4 Pulse Interrupt Mask. Write one to enable Interrupt.</td>
</tr>
<tr>
<td>19</td>
<td>RX3_PULSE_MASK</td>
<td>RWS-0</td>
<td>Receive Channel 3 Pulse Interrupt Mask. Write one to enable Interrupt.</td>
</tr>
<tr>
<td>18</td>
<td>RX2_PULSE_MASK</td>
<td>RWS-0</td>
<td>Receive Channel 2 Pulse Interrupt Mask. Write one to enable Interrupt.</td>
</tr>
<tr>
<td>17</td>
<td>RX1_PULSE_MASK</td>
<td>RWS-0</td>
<td>Receive Channel 1 Pulse Interrupt Mask. Write one to enable Interrupt.</td>
</tr>
<tr>
<td>16</td>
<td>RX0_PULSE_MASK</td>
<td>RWS-0</td>
<td>Receive Channel 0 Pulse Interrupt Mask. Write one to enable Interrupt.</td>
</tr>
<tr>
<td>15</td>
<td>RX7_THRESH_PEND_MASK</td>
<td>RWS-0</td>
<td>Receive Channel 7 Threshold Pending Interrupt Mask. Write one to enable Interrupt.</td>
</tr>
<tr>
<td>14</td>
<td>RX6_THRESH_PEND_MASK</td>
<td>RWS-0</td>
<td>Receive Channel 6 Threshold Pending Interrupt Mask. Write one to enable Interrupt.</td>
</tr>
<tr>
<td>13</td>
<td>RX5_THRESH_PEND_MASK</td>
<td>RWS-0</td>
<td>Receive Channel 5 Threshold Pending Interrupt Mask. Write one to enable Interrupt.</td>
</tr>
<tr>
<td>12</td>
<td>RX4_THRESH_PEND_MASK</td>
<td>RWS-0</td>
<td>Receive Channel 4 Threshold Pending Interrupt Mask. Write one to enable Interrupt.</td>
</tr>
<tr>
<td>11</td>
<td>RX3_THRESH_PEND_MASK</td>
<td>RWS-0</td>
<td>Receive Channel 3 Threshold Pending Interrupt Mask. Write one to enable Interrupt.</td>
</tr>
<tr>
<td>10</td>
<td>RX2_THRESH_PEND_MASK</td>
<td>RWS-0</td>
<td>Receive Channel 2 Threshold Pending Interrupt Mask. Write one to enable Interrupt.</td>
</tr>
<tr>
<td>9</td>
<td>RX1_THRESH_PEND_MASK</td>
<td>RWS-0</td>
<td>Receive Channel 1 Threshold Pending Interrupt Mask. Write one to enable Interrupt.</td>
</tr>
<tr>
<td>8</td>
<td>RX0_THRESH_PEND_MASK</td>
<td>RWS-0</td>
<td>Receive Channel 0 Threshold Pending Interrupt Mask. Write one to enable Interrupt.</td>
</tr>
<tr>
<td>7</td>
<td>RX7_PEND_MASK</td>
<td>RWS-0</td>
<td>Receive Channel 7 Pending Interrupt Mask. Write one to enable Interrupt.</td>
</tr>
<tr>
<td>6</td>
<td>RX6_PEND_MASK</td>
<td>RWS-0</td>
<td>Receive Channel 6 Pending Interrupt Mask. Write one to enable Interrupt.</td>
</tr>
<tr>
<td>5</td>
<td>RX5_PEND_MASK</td>
<td>RWS-0</td>
<td>Receive Channel 5 Pending Interrupt Mask. Write one to enable Interrupt.</td>
</tr>
<tr>
<td>4</td>
<td>RX4_PEND_MASK</td>
<td>RWS-0</td>
<td>Receive Channel 4 Pending Interrupt Mask. Write one to enable Interrupt.</td>
</tr>
<tr>
<td>3</td>
<td>RX3_PEND_MASK</td>
<td>RWS-0</td>
<td>Receive Channel 3 Pending Interrupt Mask. Write one to enable Interrupt.</td>
</tr>
<tr>
<td>2</td>
<td>RX2_PEND_MASK</td>
<td>RWS-0</td>
<td>Receive Channel 2 Pending Interrupt Mask. Write one to enable Interrupt.</td>
</tr>
<tr>
<td>1</td>
<td>RX1_PEND_MASK</td>
<td>RWS-0</td>
<td>Receive Channel 1 Pending Interrupt Mask. Write one to enable Interrupt.</td>
</tr>
<tr>
<td>0</td>
<td>RX0_PEND_MASK</td>
<td>RWS-0</td>
<td>Receive Channel 0 Pending Interrupt Mask. Write one to enable Interrupt.</td>
</tr>
</tbody>
</table>
5.17 **Receive Interrupt Mask Clear Register (RXINTMASKCLEAR)**

Figure 52. Receive Interrupt Mask Clear Register (RXINTMASKCLEAR)

<table>
<thead>
<tr>
<th>Bit</th>
<th>Field</th>
<th>Value</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>31-24</td>
<td>Reserved</td>
<td>R-0</td>
<td>Reserved</td>
</tr>
<tr>
<td>23</td>
<td>RX7_PULSE_MASK</td>
<td>RX[7:0]_PULSE_MASK</td>
<td>Receive Channel 7 Pulse Interrupt Mask. Write one to disable Interrupt.</td>
</tr>
<tr>
<td>22</td>
<td>RX6_PULSE_MASK</td>
<td>RX[7:0]_PULSE_MASK</td>
<td>Receive Channel 6 Pulse Interrupt Mask. Write one to disable Interrupt.</td>
</tr>
<tr>
<td>21</td>
<td>RX5_PULSE_MASK</td>
<td>RX[7:0]_PULSE_MASK</td>
<td>Receive Channel 5 Pulse Interrupt Mask. Write one to disable Interrupt.</td>
</tr>
<tr>
<td>20</td>
<td>RX4_PULSE_MASK</td>
<td>RX[7:0]_PULSE_MASK</td>
<td>Receive Channel 4 Pulse Interrupt Mask. Write one to disable Interrupt.</td>
</tr>
<tr>
<td>19</td>
<td>RX3_PULSE_MASK</td>
<td>RX[7:0]_PULSE_MASK</td>
<td>Receive Channel 3 Pulse Interrupt Mask. Write one to disable Interrupt.</td>
</tr>
<tr>
<td>18</td>
<td>RX2_PULSE_MASK</td>
<td>RX[7:0]_PULSE_MASK</td>
<td>Receive Channel 2 Pulse Interrupt Mask. Write one to disable Interrupt.</td>
</tr>
<tr>
<td>17</td>
<td>RX1_PULSE_MASK</td>
<td>RX[7:0]_PULSE_MASK</td>
<td>Receive Channel 1 Pulse Interrupt Mask. Write one to disable Interrupt.</td>
</tr>
<tr>
<td>16</td>
<td>RX0_PULSE_MASK</td>
<td>RX[7:0]_PULSE_MASK</td>
<td>Receive Channel 0 Pulse Interrupt Mask. Write one to disable Interrupt.</td>
</tr>
<tr>
<td>15</td>
<td>RX7_THRESH_PEND_MASK</td>
<td>RX[7:0]_PEND_MASK</td>
<td>Receive Channel 7 Threshold Pending Interrupt Mask. Write one to disable Interrupt.</td>
</tr>
<tr>
<td>14</td>
<td>RX6_THRESH_PEND_MASK</td>
<td>RX[7:0]_PEND_MASK</td>
<td>Receive Channel 6 Threshold Pending Interrupt Mask. Write one to disable Interrupt.</td>
</tr>
<tr>
<td>13</td>
<td>RX5_THRESH_PEND_MASK</td>
<td>RX[7:0]_PEND_MASK</td>
<td>Receive Channel 5 Threshold Pending Interrupt Mask. Write one to disable Interrupt.</td>
</tr>
<tr>
<td>12</td>
<td>RX4_THRESH_PEND_MASK</td>
<td>RX[7:0]_PEND_MASK</td>
<td>Receive Channel 4 Threshold Pending Interrupt Mask. Write one to disable Interrupt.</td>
</tr>
<tr>
<td>11</td>
<td>RX3_THRESH_PEND_MASK</td>
<td>RX[7:0]_PEND_MASK</td>
<td>Receive Channel 3 Threshold Pending Interrupt Mask. Write one to disable Interrupt.</td>
</tr>
<tr>
<td>10</td>
<td>RX2_THRESH_PEND_MASK</td>
<td>RX[7:0]_PEND_MASK</td>
<td>Receive Channel 2 Threshold Pending Interrupt Mask. Write one to disable Interrupt.</td>
</tr>
<tr>
<td>9</td>
<td>RX1_THRESH_PEND_MASK</td>
<td>RX[7:0]_PEND_MASK</td>
<td>Receive Channel 1 Threshold Pending Interrupt Mask. Write one to disable Interrupt.</td>
</tr>
<tr>
<td>8</td>
<td>RX0_THRESH_PEND_MASK</td>
<td>RX[7:0]_PEND_MASK</td>
<td>Receive Channel 0 Threshold Pending Interrupt Mask. Write one to disable Interrupt.</td>
</tr>
<tr>
<td>7</td>
<td>RX7_PEND_MASK</td>
<td>RX[7:0]_PEND_MASK</td>
<td>Receive Channel 7 Pending Interrupt Mask. Write one to disable Interrupt.</td>
</tr>
<tr>
<td>6</td>
<td>RX6_PEND_MASK</td>
<td>RX[7:0]_PEND_MASK</td>
<td>Receive Channel 6 Pending Interrupt Mask. Write one to disable Interrupt.</td>
</tr>
<tr>
<td>5</td>
<td>RX5_PEND_MASK</td>
<td>RX[7:0]_PEND_MASK</td>
<td>Receive Channel 5 Pending Interrupt Mask. Write one to disable Interrupt.</td>
</tr>
<tr>
<td>4</td>
<td>RX4_PEND_MASK</td>
<td>RX[7:0]_PEND_MASK</td>
<td>Receive Channel 4 Pending Interrupt Mask. Write one to disable Interrupt.</td>
</tr>
<tr>
<td>3</td>
<td>RX3_PEND_MASK</td>
<td>RX[7:0]_PEND_MASK</td>
<td>Receive Channel 3 Pending Interrupt Mask. Write one to disable Interrupt.</td>
</tr>
<tr>
<td>2</td>
<td>RX2_PEND_MASK</td>
<td>RX[7:0]_PEND_MASK</td>
<td>Receive Channel 2 Pending Interrupt Mask. Write one to disable Interrupt.</td>
</tr>
<tr>
<td>1</td>
<td>RX1_PEND_MASK</td>
<td>RX[7:0]_PEND_MASK</td>
<td>Receive Channel 1 Pending Interrupt Mask. Write one to disable Interrupt.</td>
</tr>
<tr>
<td>0</td>
<td>RX0_PEND_MASK</td>
<td>RX[7:0]_PEND_MASK</td>
<td>Receive Channel 0 Pending Interrupt Mask. Write one to disable Interrupt.</td>
</tr>
</tbody>
</table>

*LEGEND: R/W = Read/Write; R = Read only; RWC= Read/Write 1 to clear 0t; \(-n\) = value after reset*
5.18 MAC Interrupt Status (Unmasked) Register (MACINTSTATRAW)

Figure 53. MAC Interrupt Status (Unmasked) Register (MACINTSTATRAW)

<table>
<thead>
<tr>
<th>Bit</th>
<th>Field</th>
<th>Value</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>31-2</td>
<td>Reserved</td>
<td>Reserved</td>
<td></td>
</tr>
<tr>
<td>1</td>
<td>HOSTPEND</td>
<td></td>
<td>Host pending interrupt (HOSTPEND); raw interrupt read (before mask)</td>
</tr>
<tr>
<td>0</td>
<td>STATPEND</td>
<td></td>
<td>Statistics pending interrupt (STATPEND); raw interrupt read (before mask)</td>
</tr>
</tbody>
</table>

Table 62. MAC Interrupt Status (Unmasked) Register (MACINTSTATRAW) Field Descriptions

LEGEND: R/W = Read/Write; R = Read only; \( -n \) = value after reset

5.19 MAC Interrupt Status (Masked) Register (MACINTSTATMASKED)

Figure 54. MAC Interrupt Status (Masked) Register (MACINTSTATMASKED)

<table>
<thead>
<tr>
<th>Bit</th>
<th>Field</th>
<th>Value</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>31-2</td>
<td>Reserved</td>
<td>Reserved</td>
<td></td>
</tr>
<tr>
<td>1</td>
<td>HOSTPEND</td>
<td></td>
<td>Host pending interrupt (HOSTPEND); masked interrupt read</td>
</tr>
<tr>
<td>0</td>
<td>STATPEND</td>
<td></td>
<td>Statistics pending interrupt (STATPEND); masked interrupt read</td>
</tr>
</tbody>
</table>

Table 63. MAC Interrupt Status (Masked) Register (MACINTSTATMASKED) Field Descriptions

LEGEND: R/W = Read/Write; R = Read only; \( -n \) = value after reset

5.20 MAC Interrupt Mask Set Register (MACINTMASKSET)

Figure 55. MAC Interrupt Mask Set Register (MACINTMASKSET)

<table>
<thead>
<tr>
<th>Bit</th>
<th>Field</th>
<th>Value</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>31-2</td>
<td>Reserved</td>
<td>Reserved</td>
<td></td>
</tr>
<tr>
<td>1</td>
<td>HOSTMASK</td>
<td></td>
<td>Host error interrupt mask set bit. Write 1 to enable interrupt, a write of 0 has no effect.</td>
</tr>
<tr>
<td>0</td>
<td>STATMASK</td>
<td></td>
<td>Statistics interrupt mask set bit. Write 1 to enable interrupt, a write of 0 has no effect.</td>
</tr>
</tbody>
</table>

Table 64. MAC Interrupt Mask Set Register (MACINTMASKSET) Field Descriptions

LEGEND: R/W = Read/Write; R = Read only; RWS = Read/Write 1 to set; \( -n \) = value after reset
5.21 MAC Interrupt Mask Clear Register (MACINTMASKCLEAR)

Figure 56. MAC Interrupt Mask Clear Register (MACINTMASKCLEAR)

<table>
<thead>
<tr>
<th>Bit</th>
<th>Field</th>
<th>Value</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>31-2</td>
<td>Reserved</td>
<td></td>
<td>Reserved</td>
</tr>
<tr>
<td>1</td>
<td>HOSTMASK</td>
<td></td>
<td>Host error interrupt mask clear bit. Write 1 to disable interrupt, a write of 0 has no effect.</td>
</tr>
<tr>
<td>0</td>
<td>STATMASK</td>
<td></td>
<td>Statistics interrupt mask clear bit. Write 1 to disable interrupt, a write of 0 has no effect.</td>
</tr>
</tbody>
</table>

LEGEND: R/W = Read/Write; R = Read only; RWC = Read/Write 1 to clear; \( n \) = value after reset

Table 65. MAC Interrupt Mask Clear Register (MACINTMASKCLEAR) Field Descriptions

5.22 Receive Multicast/Broadcast/Promiscuous Channel Enable Register (RXMBPENABLE)

Figure 57. Receive Multicast/Broadcast/Promiscuous Channel Enable Register (RXMBPENABLE)

<table>
<thead>
<tr>
<th>Bit</th>
<th>Field</th>
<th>Value</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>31</td>
<td>Reserved</td>
<td></td>
<td>Reserved</td>
</tr>
<tr>
<td>30</td>
<td>RXPASSCRC</td>
<td></td>
<td>Pass receive CRC enable bit</td>
</tr>
<tr>
<td></td>
<td></td>
<td>0</td>
<td>Received CRC is discarded for all channels and is not included in the buffer descriptor packet length field</td>
</tr>
<tr>
<td></td>
<td></td>
<td>1</td>
<td>Received CRC is transferred to memory for all channels and is included in the buffer descriptor packet length</td>
</tr>
<tr>
<td>29</td>
<td>RXQOSEN</td>
<td></td>
<td>Receive quality of service enable bit</td>
</tr>
<tr>
<td></td>
<td></td>
<td>0</td>
<td>Receive QOS is disabled</td>
</tr>
<tr>
<td></td>
<td></td>
<td>1</td>
<td>Receive QOS is enabled</td>
</tr>
<tr>
<td>28</td>
<td>RXNOCHAIN</td>
<td></td>
<td>Receive no buffer chaining bit</td>
</tr>
<tr>
<td></td>
<td></td>
<td>0</td>
<td>Received frames can span multiple buffers</td>
</tr>
<tr>
<td></td>
<td></td>
<td>1</td>
<td>Receive DMA controller transfers each frame into a single buffer regardless of the frame or buffer size. All remaining frame data after the first buffer is discarded. The buffer descriptor buffer length field will contain the entire frame byte count (up to 65535 bytes).</td>
</tr>
</tbody>
</table>

LEGEND: R/W = Read/Write; R = Read only; \( n \) = value after reset

Table 66. Receive Multicast/Broadcast/Promiscuous Channel Enable Register (RXMBPENABLE) Field Descriptions
### Table 66. Receive Multicast/Broadcast/Promiscuous Channel Enable Register (RXMBPENABLE) Field Descriptions (continued)

<table>
<thead>
<tr>
<th>Bit</th>
<th>Field</th>
<th>Value</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>24</td>
<td>RXCMFEN</td>
<td>0</td>
<td>MAC control frames are filtered (but acted upon if enabled)</td>
</tr>
<tr>
<td></td>
<td></td>
<td>1</td>
<td>MAC control frames are transferred to memory</td>
</tr>
<tr>
<td>23</td>
<td>RXCSFEN</td>
<td>0</td>
<td>Frames are filtered</td>
</tr>
<tr>
<td></td>
<td></td>
<td>1</td>
<td>Frames are transferred to memory</td>
</tr>
<tr>
<td>22</td>
<td>RXCEFEN</td>
<td>0</td>
<td>Frames containing errors are filtered</td>
</tr>
<tr>
<td></td>
<td></td>
<td>1</td>
<td>Frames containing errors are transferred to memory</td>
</tr>
<tr>
<td>21</td>
<td>RXCAFEN</td>
<td>0</td>
<td>Frames that do not address match are filtered</td>
</tr>
<tr>
<td></td>
<td></td>
<td>1</td>
<td>Frames that do not address match are transferred to the promiscuous channel selected by RXPROMCH bits</td>
</tr>
<tr>
<td>20-19</td>
<td>Reserved</td>
<td></td>
<td>Reserved</td>
</tr>
<tr>
<td>18-16</td>
<td>RXPROMCH</td>
<td>0</td>
<td>Select channel 0 to receive promiscuous frames</td>
</tr>
<tr>
<td></td>
<td></td>
<td>1</td>
<td>Select channel 1 to receive promiscuous frames</td>
</tr>
<tr>
<td></td>
<td></td>
<td>2</td>
<td>Select channel 2 to receive promiscuous frames</td>
</tr>
<tr>
<td></td>
<td></td>
<td>3</td>
<td>Select channel 3 to receive promiscuous frames</td>
</tr>
<tr>
<td></td>
<td></td>
<td>4</td>
<td>Select channel 4 to receive promiscuous frames</td>
</tr>
<tr>
<td></td>
<td></td>
<td>5</td>
<td>Select channel 5 to receive promiscuous frames</td>
</tr>
<tr>
<td></td>
<td></td>
<td>6</td>
<td>Select channel 6 to receive promiscuous frames</td>
</tr>
<tr>
<td></td>
<td></td>
<td>7</td>
<td>Select channel 7 to receive promiscuous frames</td>
</tr>
<tr>
<td>15-14</td>
<td>Reserved</td>
<td></td>
<td>Reserved</td>
</tr>
<tr>
<td>13</td>
<td>RXBROADEN</td>
<td>0</td>
<td>Broadcast frames are filtered</td>
</tr>
<tr>
<td></td>
<td></td>
<td>1</td>
<td>Broadcast frames are copied to the channel selected by RXBROADCH bits</td>
</tr>
<tr>
<td>12-11</td>
<td>Reserved</td>
<td></td>
<td>Reserved</td>
</tr>
<tr>
<td>10-8</td>
<td>RXBROADCH</td>
<td>0</td>
<td>Select channel 0 to receive broadcast frames</td>
</tr>
<tr>
<td></td>
<td></td>
<td>1</td>
<td>Select channel 1 to receive broadcast frames</td>
</tr>
<tr>
<td></td>
<td></td>
<td>2</td>
<td>Select channel 2 to receive broadcast frames</td>
</tr>
<tr>
<td></td>
<td></td>
<td>3</td>
<td>Select channel 3 to receive broadcast frames</td>
</tr>
<tr>
<td></td>
<td></td>
<td>4</td>
<td>Select channel 4 to receive broadcast frames</td>
</tr>
<tr>
<td></td>
<td></td>
<td>5</td>
<td>Select channel 5 to receive broadcast frames</td>
</tr>
<tr>
<td></td>
<td></td>
<td>6</td>
<td>Select channel 6 to receive broadcast frames</td>
</tr>
<tr>
<td></td>
<td></td>
<td>7</td>
<td>Select channel 7 to receive broadcast frames</td>
</tr>
<tr>
<td>7-6</td>
<td></td>
<td></td>
<td>Reserved</td>
</tr>
</tbody>
</table>
### Table 66. Receive Multicast/Broadcast/Promiscuous Channel Enable Register (RXMBPENABLE) Field Descriptions (continued)

<table>
<thead>
<tr>
<th>Bit</th>
<th>Field</th>
<th>Value</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>5</td>
<td>RXMULTEN</td>
<td>0</td>
<td>Multicast frames are filtered</td>
</tr>
<tr>
<td></td>
<td></td>
<td>1</td>
<td>Multicast frames are copied to the channel selected by RXMULTCH bits</td>
</tr>
<tr>
<td>4-3</td>
<td>Reserved</td>
<td></td>
<td>Reserved</td>
</tr>
<tr>
<td>2-0</td>
<td>RXMULTCH</td>
<td>0</td>
<td>Select channel 0 to receive multicast frames</td>
</tr>
<tr>
<td></td>
<td></td>
<td>1</td>
<td>Select channel 1 to receive multicast frames</td>
</tr>
<tr>
<td></td>
<td></td>
<td>2</td>
<td>Select channel 2 to receive promiscuous frames</td>
</tr>
<tr>
<td></td>
<td></td>
<td>3</td>
<td>Select channel 3 to receive multicast frames</td>
</tr>
<tr>
<td></td>
<td></td>
<td>4</td>
<td>Select channel 4 to receive multicast frames</td>
</tr>
<tr>
<td></td>
<td></td>
<td>5</td>
<td>Select channel 5 to receive multicast frames</td>
</tr>
<tr>
<td></td>
<td></td>
<td>6</td>
<td>Select channel 6 to receive multicast frames</td>
</tr>
<tr>
<td></td>
<td></td>
<td>7</td>
<td>Select channel 7 to receive multicast frames</td>
</tr>
</tbody>
</table>
5.23 Receive Unicast Enable Set Register (RXUNICASTSET)

Figure 58. Receive Unicast Enable Set Register (RXUNICASTSET)

<table>
<thead>
<tr>
<th>Bit</th>
<th>Field</th>
<th>Value</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>31-8</td>
<td>Reserved</td>
<td>Reserved</td>
<td></td>
</tr>
<tr>
<td>7</td>
<td>RXCH7EN</td>
<td>RWS-0</td>
<td>Receive channel 7 unicast enable set bit. Write 1 to set the enable, a write of 0 has no effect. May be read.</td>
</tr>
<tr>
<td>6</td>
<td>RXCH6EN</td>
<td>RWS-0</td>
<td>Receive channel 6 unicast enable set bit. Write 1 to set the enable, a write of 0 has no effect. May be read.</td>
</tr>
<tr>
<td>5</td>
<td>RXCH5EN</td>
<td>RWS-0</td>
<td>Receive channel 5 unicast enable set bit. Write 1 to set the enable, a write of 0 has no effect. May be read.</td>
</tr>
<tr>
<td>4</td>
<td>RXCH4EN</td>
<td>RWS-0</td>
<td>Receive channel 4 unicast enable set bit. Write 1 to set the enable, a write of 0 has no effect. May be read.</td>
</tr>
<tr>
<td>3</td>
<td>RXCH3EN</td>
<td>RWS-0</td>
<td>Receive channel 3 unicast enable set bit. Write 1 to set the enable, a write of 0 has no effect. May be read.</td>
</tr>
<tr>
<td>2</td>
<td>RXCH2EN</td>
<td>RWS-0</td>
<td>Receive channel 2 unicast enable set bit. Write 1 to set the enable, a write of 0 has no effect. May be read.</td>
</tr>
<tr>
<td>1</td>
<td>RXCH1EN</td>
<td>RWS-0</td>
<td>Receive channel 1 unicast enable set bit. Write 1 to set the enable, a write of 0 has no effect. May be read.</td>
</tr>
<tr>
<td>0</td>
<td>RXCH0EN</td>
<td>RWS-0</td>
<td>Receive channel 0 unicast enable set bit. Write 1 to set the enable, a write of 0 has no effect. May be read.</td>
</tr>
</tbody>
</table>

LEGEND: R/W = Read/Write; R = Read only; RWS = Read/Write 1 to set; "n" = value after reset
5.24 Receive Unicast Clear Register (RXUNICASTCLEAR)

Figure 59. Receive Unicast Clear Register (RXUNICASTCLEAR)

<table>
<thead>
<tr>
<th>Bit</th>
<th>Field</th>
<th>Value</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>31-8</td>
<td>Reserved</td>
<td>R-0</td>
<td></td>
</tr>
<tr>
<td>15</td>
<td>RXCH7EN</td>
<td>R/W-1</td>
<td>Receive channel 7 unicast enable clear bit. Write 1 to clear the enable, a write of 0 has no effect.</td>
</tr>
<tr>
<td>14</td>
<td>RXCH6EN</td>
<td>R/W-1</td>
<td>Receive channel 6 unicast enable clear bit. Write 1 to clear the enable, a write of 0 has no effect.</td>
</tr>
<tr>
<td>13</td>
<td>RXCH5EN</td>
<td>R/W-1</td>
<td>Receive channel 5 unicast enable clear bit. Write 1 to clear the enable, a write of 0 has no effect.</td>
</tr>
<tr>
<td>12</td>
<td>RXCH4EN</td>
<td>R/W-1</td>
<td>Receive channel 4 unicast enable clear bit. Write 1 to clear the enable, a write of 0 has no effect.</td>
</tr>
<tr>
<td>11</td>
<td>RXCH3EN</td>
<td>R/W-1</td>
<td>Receive channel 3 unicast enable clear bit. Write 1 to clear the enable, a write of 0 has no effect.</td>
</tr>
<tr>
<td>10</td>
<td>RXCH2EN</td>
<td>R/W-1</td>
<td>Receive channel 2 unicast enable clear bit. Write 1 to clear the enable, a write of 0 has no effect.</td>
</tr>
<tr>
<td>9</td>
<td>RXCH1EN</td>
<td>R/W-1</td>
<td>Receive channel 1 unicast enable clear bit. Write 1 to clear the enable, a write of 0 has no effect.</td>
</tr>
<tr>
<td>8</td>
<td>RXCH0EN</td>
<td>R/W-1</td>
<td>Receive channel 0 unicast enable clear bit. Write 1 to clear the enable, a write of 0 has no effect.</td>
</tr>
</tbody>
</table>

TABLE 68. Receive Unicast Clear Register (RXUNICASTCLEAR) Field Descriptions

5.25 Receive Maximum Length Register (RXMAXLEN)

Figure 60. Receive Maximum Length Register (RXMAXLEN)

<table>
<thead>
<tr>
<th>Bit</th>
<th>Field</th>
<th>Value</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>31-16</td>
<td>Reserved</td>
<td>R-0</td>
<td></td>
</tr>
<tr>
<td>15-0</td>
<td>RXMAXLEN</td>
<td>R/W-1518</td>
<td>Receive maximum frame length. These bits determine the maximum length of a received frame. The reset value is 5EEh (1518). Frames with byte counts greater than RXMAXLEN are long frames. Long frames with no errors are oversized frames. Long frames with CRC, code, or alignment error are jabber frames.</td>
</tr>
</tbody>
</table>
5.26 Receive Buffer Offset Register (RXBUFFEROFFSET)

Figure 61. Receive Buffer Offset Register (RXBUFFEROFFSET)

<table>
<thead>
<tr>
<th>Bit</th>
<th>Field</th>
<th>Value</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>31-16</td>
<td>Reserved</td>
<td></td>
<td></td>
</tr>
<tr>
<td>15-0</td>
<td>RXBUFFEROFFSET</td>
<td></td>
<td>Receive buffer offset value. These bits are written by the EMAC into each frame SOP buffer descriptor Buffer Offset field. The frame data begins after the RXBUFFEROFFSET value of bytes. A value of 0 indicates that there are no unused bytes at the beginning of the data and that valid data begins on the first byte of the buffer. A value of Fh (15) indicates that the first 15 bytes of the buffer are to be ignored by the EMAC and that valid buffer data starts on byte 16 of the buffer. This value is used for all channels.</td>
</tr>
</tbody>
</table>

Table 70. Receive Buffer Offset Register (RXBUFFEROFFSET) Field Descriptions

5.27 Receive Filter Low Priority Frame Threshold Register (RXFILTERLOWTHRESH)

Figure 62. Receive Filter Low Priority Frame Threshold Register (RXFILTERLOWTHRESH)

<table>
<thead>
<tr>
<th>Bit</th>
<th>Field</th>
<th>Value</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>31-16</td>
<td>Reserved</td>
<td></td>
<td></td>
</tr>
<tr>
<td>15-0</td>
<td>RXFILTERTHRESH</td>
<td></td>
<td>Receive filter low threshold. These bits contain the free buffer count threshold value for filtering low priority incoming frames. This field should remain zero, if no filtering is desired.</td>
</tr>
</tbody>
</table>

Table 71. Receive Filter Low Priority Frame Threshold Register (RXFILTERLOWTHRESH) Field Descriptions
5.28 Receive Channel 0-7 Flow Control Threshold Register (RX\textsubscript{n}FLOWTHRESH)

Figure 63. Receive Channel \textit{n} Flow Control Threshold Register (RX\textsubscript{n}FLOWTHRESH)

<table>
<thead>
<tr>
<th>Bit</th>
<th>Field</th>
<th>Value</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>31-8</td>
<td>Reserved</td>
<td></td>
<td>Reserved</td>
</tr>
<tr>
<td>7-0</td>
<td>RX\textsubscript{n}FLOWTHRESH</td>
<td></td>
<td>Receive flow threshold. These bits contain the threshold value for issuing flow control on incoming frames for channel \textit{n} (when enabled).</td>
</tr>
</tbody>
</table>

Table 72. Receive Channel \textit{n} Flow Control Threshold Register (RX\textsubscript{n}FLOWTHRESH) Field Descriptions

<table>
<thead>
<tr>
<th>Bit</th>
<th>Field</th>
<th>Value</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>31-8</td>
<td>Reserved</td>
<td></td>
<td>Reserved</td>
</tr>
<tr>
<td>7-0</td>
<td>RX\textsubscript{n}FLOWTHRESH</td>
<td></td>
<td>Receive flow threshold. These bits contain the threshold value for issuing flow control on incoming frames for channel \textit{n} (when enabled).</td>
</tr>
</tbody>
</table>

5.29 Receive Channel 0-7 Free Buffer Count Register (RX\textsubscript{n}FREEBUFFER)

Figure 64. Receive Channel \textit{n} Free Buffer Count Register (RX\textsubscript{n}FREEBUFFER)

<table>
<thead>
<tr>
<th>Bit</th>
<th>Field</th>
<th>Value</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>31-16</td>
<td>Reserved</td>
<td></td>
<td>Reserved</td>
</tr>
<tr>
<td>15-0</td>
<td>RX\textsubscript{n}FREEBUF</td>
<td></td>
<td>Receive free buffer count. These bits contain the count of free buffers available. The RXFILTERTHRESH value is compared with this field to determine if low priority frames should be filtered. The RX\textsubscript{n}FLOWTHRESH value is compared with this field to determine if receive flow control should be issued against incoming packets (if enabled). This is a write-to-increment field. This field rolls over to zero on overflow. If hardware flow control or QOS is used, the host must initialize this field to the number of available buffers (one register per channel). The EMAC decrements (by the number of buffers in the received frame) the associated channel register for each received frame. The host must write this field with the number of buffers that have been freed due to host processing.</td>
</tr>
</tbody>
</table>

Table 73. Receive Channel \textit{n} Free Buffer Count Register (RX\textsubscript{n}FREEBUFFER) Field Descriptions

<table>
<thead>
<tr>
<th>Bit</th>
<th>Field</th>
<th>Value</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>31-16</td>
<td>Reserved</td>
<td></td>
<td>Reserved</td>
</tr>
<tr>
<td>15-0</td>
<td>RX\textsubscript{n}FREEBUF</td>
<td></td>
<td>Receive free buffer count. These bits contain the count of free buffers available. The RXFILTERTHRESH value is compared with this field to determine if low priority frames should be filtered. The RX\textsubscript{n}FLOWTHRESH value is compared with this field to determine if receive flow control should be issued against incoming packets (if enabled). This is a write-to-increment field. This field rolls over to zero on overflow. If hardware flow control or QOS is used, the host must initialize this field to the number of available buffers (one register per channel). The EMAC decrements (by the number of buffers in the received frame) the associated channel register for each received frame. The host must write this field with the number of buffers that have been freed due to host processing.</td>
</tr>
</tbody>
</table>
5.30 MAC Control Register (MACCONTROL)

Table 74. MAC Control Register (MACCONTROL) Field Descriptions

<table>
<thead>
<tr>
<th>Bit</th>
<th>Field</th>
<th>Value</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>31-19</td>
<td>Reserved</td>
<td></td>
<td>Reserved - read as zero</td>
</tr>
<tr>
<td>18</td>
<td>EXT_EN</td>
<td></td>
<td>External Enable. Enables the fullduplex and gigabit mode to be selected from the EXT_FULLDUPLEX and EXT_GIG input signals and not from the fullduplex and gig bits contained in this register. This register bit is also output on the EXT_EN signal.</td>
</tr>
<tr>
<td>17</td>
<td>GIG_FORCE</td>
<td></td>
<td>Gigabit Mode Force. This bit is used to force the CPGMAC into gigabit mode if the input GMII_MTCCLK has been stopped by the PHY.</td>
</tr>
<tr>
<td>16</td>
<td>GPIO_B</td>
<td></td>
<td>Interface Control B. Intended as a general purpose output bit to be used to control external gaskets associated with the GMII (GMII to RGMII etc).</td>
</tr>
<tr>
<td>15</td>
<td>GPIO_A</td>
<td></td>
<td>Interface Control A. Intended as a general purpose output bit to be used to control external gaskets associated with the GMII (GMII to RGMII etc).</td>
</tr>
<tr>
<td>14</td>
<td>RX_OFFLEN_BLOCK</td>
<td></td>
<td>Receive Offset/Length word write block. Do not block the DMA writes to the receive buffer descriptor offset/buffer length word. The offset/buffer length word is written as specified in CPPI 3.0.</td>
</tr>
<tr>
<td></td>
<td></td>
<td>0</td>
<td>Block all CPGMAC DMA controller writes to the receive buffer descriptor offset/buffer length words during CPPI packet processing. When this bit is set, the CPGMAC will never write the third word to any receive buffer descriptor.</td>
</tr>
<tr>
<td></td>
<td></td>
<td>1</td>
<td></td>
</tr>
<tr>
<td>13</td>
<td>RX_OWNERSHIP</td>
<td></td>
<td>Receive Ownership Write Bit Value.</td>
</tr>
<tr>
<td></td>
<td></td>
<td>0</td>
<td>The CPGMAC writes the receive ownership bit to zero at the end of packet processing as specified in CPPI 3.0.</td>
</tr>
<tr>
<td></td>
<td></td>
<td>1</td>
<td>The CPGMAC writes the receive ownership bit to one at the end of packet processing. Users who do not use the ownership mechanism can use this mode to preclude the necessity of software having to set this bit each time the buffer descriptor is used.</td>
</tr>
<tr>
<td>12</td>
<td>RX_FIFO_FLOW_EN</td>
<td></td>
<td>Receive FIFO Flow Control Enable</td>
</tr>
<tr>
<td></td>
<td></td>
<td>0</td>
<td>Receive Flow Control Disabled</td>
</tr>
<tr>
<td></td>
<td></td>
<td>1</td>
<td>Full-duplex mode. No outgoing pause frames are sent.</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>Receive Flow Control Enabled</td>
</tr>
<tr>
<td></td>
<td></td>
<td>0</td>
<td>Full-duplex mode. Outgoing pause frames are sent when receive fifo flow control is triggered.</td>
</tr>
<tr>
<td></td>
<td></td>
<td>1</td>
<td></td>
</tr>
<tr>
<td>11</td>
<td>CMD_IDLE</td>
<td></td>
<td>Command Idle</td>
</tr>
<tr>
<td></td>
<td></td>
<td>0</td>
<td>Idle not commanded</td>
</tr>
<tr>
<td></td>
<td></td>
<td>1</td>
<td>Idle commanded (read idle in MACSTATUS)</td>
</tr>
<tr>
<td>Bit</td>
<td>Field</td>
<td>Value</td>
<td>Description</td>
</tr>
<tr>
<td>-----</td>
<td>----------------------</td>
<td>-------</td>
<td>-----------------------------------------------------------------------------</td>
</tr>
<tr>
<td>10</td>
<td>TX_SHORT_GAP_EN</td>
<td>0</td>
<td>Transmit with a short IPG is disabled</td>
</tr>
<tr>
<td></td>
<td></td>
<td>1</td>
<td>Transmit with a short IPG (when TX_SHORT_GAP input is asserted) is enabled.</td>
</tr>
<tr>
<td>9</td>
<td>TX_PTYPE</td>
<td>0</td>
<td>The queue uses a round robin scheme to select the next channel for transmission.</td>
</tr>
<tr>
<td></td>
<td></td>
<td>1</td>
<td>The queue uses a fixed-priority scheme (channel 7 highest priority) to select the next channel for transmission.</td>
</tr>
<tr>
<td>8</td>
<td>Reserved</td>
<td></td>
<td>Reserved</td>
</tr>
<tr>
<td>7</td>
<td>GIG</td>
<td>0</td>
<td>Gigabit mode is disabled; 10/100 mode is in operation</td>
</tr>
<tr>
<td></td>
<td></td>
<td>1</td>
<td>Gigabit mode is enabled (full-duplex only)</td>
</tr>
<tr>
<td>6</td>
<td>TX_PACE</td>
<td>0</td>
<td>Transmit pacing is disabled</td>
</tr>
<tr>
<td></td>
<td></td>
<td>1</td>
<td>Transmit pacing is enabled</td>
</tr>
<tr>
<td>5</td>
<td>GMII_EN</td>
<td>0</td>
<td>GMII RX and TX are held in reset</td>
</tr>
<tr>
<td></td>
<td></td>
<td>1</td>
<td>GMII RX and TX released from reset</td>
</tr>
<tr>
<td>4</td>
<td>TX_FLOW_EN</td>
<td>0</td>
<td>Transmit flow control is disabled. Full-duplex mode: incoming pause frames are not acted upon. The RXMBPENABLE bits determine whether or not received pause frames are transferred to memory.</td>
</tr>
<tr>
<td></td>
<td></td>
<td>1</td>
<td>Transmit flow control is enabled. Full-duplex mode: incoming pause frames are acted upon.</td>
</tr>
<tr>
<td>3</td>
<td>RX_BUFFER_FLOW_EN</td>
<td>0</td>
<td>Receive flow control is disabled. Half-duplex mode: no flow control, generated collisions are sent. Full-duplex mode: no outgoing pause frames are sent.</td>
</tr>
<tr>
<td></td>
<td></td>
<td>1</td>
<td>Receive flow control is enabled. Half-duplex mode: collisions are initiated when receive buffer flow control is triggered. Full-duplex mode: outgoing pause frames are sent when receive flow control is triggered.</td>
</tr>
<tr>
<td>2</td>
<td>Reserved</td>
<td></td>
<td>Reserved</td>
</tr>
<tr>
<td>1</td>
<td>LOOPBACK</td>
<td>0</td>
<td>Loopback mode is disabled</td>
</tr>
<tr>
<td></td>
<td></td>
<td>1</td>
<td>Loopback mode is enabled</td>
</tr>
<tr>
<td>0</td>
<td>FULLDUPLEX</td>
<td>0</td>
<td>Full-duplex mode is enabled</td>
</tr>
<tr>
<td></td>
<td></td>
<td>1</td>
<td>Full-duplex mode is enabled</td>
</tr>
</tbody>
</table>
### 5.31 MAC Status Register (MACSTATUS)

#### Figure 66. MAC Status Register (MACSTATUS)

<table>
<thead>
<tr>
<th>Bit</th>
<th>Field</th>
<th>Value</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>31</td>
<td>IDLE</td>
<td>0</td>
<td>The EMAC is not idle</td>
</tr>
<tr>
<td></td>
<td></td>
<td>1</td>
<td>The EMAC is in the idle state</td>
</tr>
<tr>
<td>30-24</td>
<td>Reserved</td>
<td></td>
<td>Reserved</td>
</tr>
<tr>
<td>23-20</td>
<td>TXERRCODE</td>
<td>0</td>
<td>No error</td>
</tr>
<tr>
<td></td>
<td></td>
<td>1</td>
<td>SOP error; the buffer is the first buffer in a packet, but the SOP bit is not set in software.</td>
</tr>
<tr>
<td></td>
<td></td>
<td>2</td>
<td>Ownership bit not set in SOP buffer</td>
</tr>
<tr>
<td></td>
<td></td>
<td>3</td>
<td>Zero next buffer descriptor pointer without EOP</td>
</tr>
<tr>
<td></td>
<td></td>
<td>4</td>
<td>Zero buffer pointer</td>
</tr>
<tr>
<td></td>
<td></td>
<td>5</td>
<td>Zero buffer length</td>
</tr>
<tr>
<td></td>
<td></td>
<td>6</td>
<td>Packet length error (sum of buffers &lt; packet length)</td>
</tr>
<tr>
<td>19</td>
<td>Reserved</td>
<td></td>
<td>Reserved</td>
</tr>
<tr>
<td>18-16</td>
<td>TXERRCH</td>
<td>0</td>
<td>The host error occurred on transmit channel 0</td>
</tr>
<tr>
<td></td>
<td></td>
<td>1</td>
<td>The host error occurred on transmit channel 1</td>
</tr>
<tr>
<td></td>
<td></td>
<td>2</td>
<td>The host error occurred on transmit channel 2</td>
</tr>
<tr>
<td></td>
<td></td>
<td>3</td>
<td>The host error occurred on transmit channel 3</td>
</tr>
<tr>
<td></td>
<td></td>
<td>4</td>
<td>The host error occurred on transmit channel 4</td>
</tr>
<tr>
<td></td>
<td></td>
<td>5</td>
<td>The host error occurred on transmit channel 5</td>
</tr>
<tr>
<td></td>
<td></td>
<td>6</td>
<td>The host error occurred on transmit channel 6</td>
</tr>
<tr>
<td></td>
<td></td>
<td>7</td>
<td>The host error occurred on transmit channel 7</td>
</tr>
<tr>
<td>15-12</td>
<td>RXERRCODE</td>
<td>0</td>
<td>No error</td>
</tr>
<tr>
<td></td>
<td></td>
<td>2</td>
<td>Ownership bit not set in SOP buffer</td>
</tr>
<tr>
<td></td>
<td></td>
<td>4</td>
<td>Zero buffer pointer</td>
</tr>
</tbody>
</table>

Legend: R/W = Read/Write; R = Read only; \(-n\) = value after reset
### Table 75. MAC Status Register (MACSTATUS) Field Descriptions (continued)

<table>
<thead>
<tr>
<th>Bit</th>
<th>Field</th>
<th>Value</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>11</td>
<td>11 RESERVED</td>
<td></td>
<td>Reserved</td>
</tr>
<tr>
<td>10-8</td>
<td>RXERRCH</td>
<td></td>
<td>Receive host error channel. These bits indicate which receive channel the host error occurred on. This field is cleared to 0 on a host read.</td>
</tr>
<tr>
<td></td>
<td>0</td>
<td></td>
<td>The host error occurred on receive channel 0</td>
</tr>
<tr>
<td></td>
<td>1</td>
<td></td>
<td>The host error occurred on receive channel 1</td>
</tr>
<tr>
<td></td>
<td>2</td>
<td></td>
<td>The host error occurred on receive channel 2</td>
</tr>
<tr>
<td></td>
<td>3</td>
<td></td>
<td>The host error occurred on receive channel 3</td>
</tr>
<tr>
<td></td>
<td>4</td>
<td></td>
<td>The host error occurred on receive channel 4</td>
</tr>
<tr>
<td></td>
<td>5</td>
<td></td>
<td>The host error occurred on receive channel 5</td>
</tr>
<tr>
<td></td>
<td>6</td>
<td></td>
<td>The host error occurred on receive channel 6</td>
</tr>
<tr>
<td></td>
<td>7</td>
<td></td>
<td>The host error occurred on receive channel 7</td>
</tr>
<tr>
<td>7-5</td>
<td>RESERVED</td>
<td></td>
<td>Reserved</td>
</tr>
<tr>
<td>4</td>
<td>EXT_GIG</td>
<td></td>
<td>External GIG. This is the value of the EXT_GIG input.</td>
</tr>
<tr>
<td>3</td>
<td>EXT_FULLDUPLEX</td>
<td></td>
<td>External Fullduplex. This is the value of the EXT_FULLDUPLEX input.</td>
</tr>
<tr>
<td>2</td>
<td>RXQOSACT</td>
<td></td>
<td>Receive Quality of Service (QOS) active bit. When asserted, indicates that receive quality of service is enabled and that at least one channel freebuffer count (RX(n)FREEBUFFER) is less than or equal to the RXFILTERLOWTHRESH value.</td>
</tr>
<tr>
<td></td>
<td>0</td>
<td></td>
<td>Receive quality of service is disabled.</td>
</tr>
<tr>
<td></td>
<td>1</td>
<td></td>
<td>Receive quality of service is enabled</td>
</tr>
<tr>
<td>1</td>
<td>RXFLOWACT</td>
<td></td>
<td>Receive flow control active bit. When asserted, indicates that at least one channel freebuffer count (RX(n)FREEBUFFER) is less than or equal to the channel's corresponding RX(n)FILTERTHRESH value.</td>
</tr>
<tr>
<td></td>
<td>0</td>
<td></td>
<td>Receive flow control is inactive</td>
</tr>
<tr>
<td></td>
<td>1</td>
<td></td>
<td>Receive flow control is active</td>
</tr>
<tr>
<td>0</td>
<td>TXFLOWACT</td>
<td></td>
<td>Transmit flow control active bit. When asserted, this bit indicates that the pause time period is being observed for a received pause frame. No new transmissions will begin while this bit is asserted except for the transmission of pause frames. Any transmission in progress when this bit is asserted will complete.</td>
</tr>
<tr>
<td></td>
<td>0</td>
<td></td>
<td>Transmit flow control is inactive</td>
</tr>
<tr>
<td></td>
<td>1</td>
<td></td>
<td>Transmit flow control is active</td>
</tr>
</tbody>
</table>
5.32 Emulation Control Register (EMCONTROL)

Figure 67. Emulation Control Register (EMCONTROL)

<table>
<thead>
<tr>
<th>Bit</th>
<th>Field</th>
<th>Value</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>31-2</td>
<td>Reserved</td>
<td>Reserved</td>
<td></td>
</tr>
<tr>
<td>1</td>
<td>SOFT</td>
<td></td>
<td>Emulation soft bit</td>
</tr>
<tr>
<td>0</td>
<td>FREE</td>
<td></td>
<td>Emulation free bit</td>
</tr>
</tbody>
</table>

LEGEND: R/W = Read/Write; R = Read only; -n = value after reset

Table 76. Emulation Control Register (EMCONTROL) Field Descriptions

5.33 FIFO Control Register (FIFOCONTROL)

Figure 68. FIFO Control Register (FIFOCONTROL)

<table>
<thead>
<tr>
<th>Bit</th>
<th>Field</th>
<th>Value</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>31-23</td>
<td>Reserved</td>
<td>Reserved</td>
<td></td>
</tr>
<tr>
<td>22-16</td>
<td>RX_FIFO_FLOW_THRESH</td>
<td></td>
<td>Receive FIFO Flow Control Threshold. Occupancy of the receive FIFO when Receive FIFO flow control is triggered (if enabled). The default value is 0x2 which means that receive FIFO flow control will be triggered when the occupancy of the FIFO reaches two cells.</td>
</tr>
<tr>
<td>15-5</td>
<td>Reserved</td>
<td></td>
<td></td>
</tr>
<tr>
<td>4-0</td>
<td>TXCELLTHRESH</td>
<td></td>
<td>Transmit FIFO Cell Threshold. Indicates the number of 64-byte packet cells required to be in the transmit FIFO before the packet transfer is initiated. Packets with fewer cells will be initiated when the complete packet is contained in the FIFO. This value must be greater than or equal to 2 and less than or equal to 24.</td>
</tr>
</tbody>
</table>

LEGEND: R/W = Read/Write; R = Read only; -n = value after reset

Table 77. FIFO Control Register (FIFOCONTROL) Field Descriptions
5.34 MAC Configuration Register (MACCONFIG)

Figure 69. MAC Configuration Register (MACCONFIG)

<table>
<thead>
<tr>
<th>Bit</th>
<th>Field</th>
<th>Value</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>31-24</td>
<td>TXCELLDEPTH</td>
<td>R-0x03</td>
<td>Transmit cell depth. These bits indicate the number of cells in the transmit FIFO.</td>
</tr>
<tr>
<td>23-16</td>
<td>RXCELLDEPTH</td>
<td>R-0x03</td>
<td>Receive cell depth. These bits indicate the number of cells in the receive FIFO.</td>
</tr>
<tr>
<td>15-8</td>
<td>ADDRESSTYPE</td>
<td>R-0x01</td>
<td>Address type</td>
</tr>
<tr>
<td>7-0</td>
<td>MACCFIG</td>
<td>R-0x01</td>
<td>MAC configuration value</td>
</tr>
</tbody>
</table>

Table 78. MAC Configuration Register (MACCONFIG) Field Descriptions

LEGEND: R/W = Read/Write; R = Read only; -n = value after reset

5.35 Soft Reset Register (SOFTRESET)

Figure 70. Soft Reset Register (SOFTRESET)

<table>
<thead>
<tr>
<th>Bit</th>
<th>Field</th>
<th>Value</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>31-1</td>
<td>Reserved</td>
<td></td>
<td>Reserved</td>
</tr>
<tr>
<td>0</td>
<td>SOFTRESET</td>
<td></td>
<td>Software reset. Writing a one to this bit causes the EMAC logic to be reset. Software reset occurs when the receive and transmit DMA controllers are in an idle state to avoid locking up the Configuration bus. After writing a one to this bit, it may be polled to determine if the reset has occurred. If a one is read, the reset has not yet occurred. If a zero is read then reset has occurred.</td>
</tr>
<tr>
<td>0</td>
<td></td>
<td>A software reset has not occurred</td>
<td></td>
</tr>
<tr>
<td>1</td>
<td></td>
<td>A software reset has occurred</td>
<td></td>
</tr>
</tbody>
</table>
5.36 MAC Source Address Low Bytes Register (MACSRCADDRLO)

Figure 71. MAC Source Address Low Bytes Register (MACSRCADDRLO)

<table>
<thead>
<tr>
<th>Bit</th>
<th>Field</th>
<th>Value</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>31-16</td>
<td>Reserved</td>
<td>Reserved</td>
<td></td>
</tr>
<tr>
<td>15-8</td>
<td>MACSRCADDR0</td>
<td>MAC source address lower 8 bits (byte 0)</td>
<td></td>
</tr>
<tr>
<td>7-0</td>
<td>MACSRCADDR1</td>
<td>MAC source address bits 15-8 (byte 1)</td>
<td></td>
</tr>
</tbody>
</table>

5.37 MAC Source Address High Bytes Register (MACSRCADDRHI)

Figure 72. MAC Source Address High Bytes Register (MACSRCADDRHI)

<table>
<thead>
<tr>
<th>Bit</th>
<th>Field</th>
<th>Value</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>31-24</td>
<td>MACSRCADDR2</td>
<td>MAC source address bits 23-16 (byte 2)</td>
<td></td>
</tr>
<tr>
<td>23-16</td>
<td>MACSRCADDR3</td>
<td>MAC source address bits 31-24 (byte 3)</td>
<td></td>
</tr>
<tr>
<td>15-8</td>
<td>MACSRCADDR4</td>
<td>MAC source address bits 39-32 (byte 4)</td>
<td></td>
</tr>
<tr>
<td>7-0</td>
<td>MACSRCADDR5</td>
<td>MAC source address bits 47-40 (byte 5)</td>
<td></td>
</tr>
</tbody>
</table>
The MAC hash registers allow group addressed frames to be accepted on the basis of a hash function of the address. The hash function creates a 6-bit data value (Hash_fun) from the 48-bit destination address (DA) as follows:

\[
\begin{align*}
\text{Hash}_\text{fun}(0) &= \text{DA}(0) \oplus \text{DA}(6) \oplus \text{DA}(12) \oplus \text{DA}(18) \oplus \text{DA}(24) \oplus \text{DA}(30) \oplus \text{DA}(36) \oplus \text{DA}(42); \\
\text{Hash}_\text{fun}(1) &= \text{DA}(1) \oplus \text{DA}(7) \oplus \text{DA}(13) \oplus \text{DA}(19) \oplus \text{DA}(25) \oplus \text{DA}(31) \oplus \text{DA}(37) \oplus \text{DA}(43); \\
\text{Hash}_\text{fun}(2) &= \text{DA}(2) \oplus \text{DA}(8) \oplus \text{DA}(14) \oplus \text{DA}(20) \oplus \text{DA}(26) \oplus \text{DA}(32) \oplus \text{DA}(38) \oplus \text{DA}(44); \\
\text{Hash}_\text{fun}(3) &= \text{DA}(3) \oplus \text{DA}(9) \oplus \text{DA}(15) \oplus \text{DA}(21) \oplus \text{DA}(27) \oplus \text{DA}(33) \oplus \text{DA}(39) \oplus \text{DA}(45); \\
\text{Hash}_\text{fun}(4) &= \text{DA}(4) \oplus \text{DA}(10) \oplus \text{DA}(16) \oplus \text{DA}(22) \oplus \text{DA}(28) \oplus \text{DA}(34) \oplus \text{DA}(40) \oplus \text{DA}(46); \\
\text{Hash}_\text{fun}(5) &= \text{DA}(5) \oplus \text{DA}(11) \oplus \text{DA}(17) \oplus \text{DA}(23) \oplus \text{DA}(29) \oplus \text{DA}(35) \oplus \text{DA}(41) \oplus \text{DA}(47); 
\end{align*}
\]

This function is used as an offset into a 64-bit hash table stored in MACHASH1 and MACHASH2 that indicates whether a particular address should be accepted or not.

**Figure 73. MAC Hash Address Register 1 (MACHASH1)**

<table>
<thead>
<tr>
<th>Bit</th>
<th>Field</th>
<th>Value</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>31-0</td>
<td>MACHASH1</td>
<td>Least-significant 32 bits of the hash table corresponding to hash values 0 to 31. If a hash table bit is set, then a group address that hashes to that bit index is accepted.</td>
<td></td>
</tr>
</tbody>
</table>
5.39 MAC Hash Address Register 2 (MACHASH2)

Figure 74. MAC Hash Address Register 2 (MACHASH2)

<table>
<thead>
<tr>
<th>Bit</th>
<th>Field</th>
<th>Value</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>31-0</td>
<td>MACHASH2</td>
<td>R/W-0</td>
<td>Most-significant 32 bits of the hash table</td>
</tr>
</tbody>
</table>

LEGEND: R/W = Read/Write; R = Read only; -n = value after reset

Table 83. MAC Hash Address Register 2 (MACHASH2) Field Descriptions

5.40 Back Off Test Register (BOFFTEST)

Figure 75. Back Off Random Number Generator Test Register (BOFFTEST)

<table>
<thead>
<tr>
<th>Bit</th>
<th>Field</th>
<th>Value</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>31</td>
<td>Reserved</td>
<td>R-0</td>
<td>Reserved</td>
</tr>
<tr>
<td>26</td>
<td>Reserved</td>
<td>R-0</td>
<td>Reserved</td>
</tr>
<tr>
<td>25</td>
<td>Reserved</td>
<td>R-0</td>
<td>Reserved</td>
</tr>
<tr>
<td>16</td>
<td>RNDNUM</td>
<td>R-0</td>
<td>Backoff random number generator. This field allows the Backoff</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>random number generator to be read. Reading this field returns</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>the generator's current value. The value is reset to zero and</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>begins counting on the clock after the deassertion of reset.</td>
</tr>
<tr>
<td>15</td>
<td>COLLCOUNT</td>
<td>R-0</td>
<td>Collision count. These bits indicate the number of collisions the</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>current frame has experienced.</td>
</tr>
<tr>
<td>12</td>
<td>Reserved</td>
<td>R-0</td>
<td>Reserved</td>
</tr>
<tr>
<td>11</td>
<td>Reserved</td>
<td>R-0</td>
<td>Reserved</td>
</tr>
<tr>
<td>10</td>
<td>Reserved</td>
<td>R-0</td>
<td>Reserved</td>
</tr>
<tr>
<td>9</td>
<td>TXBACKOFF</td>
<td>R-0</td>
<td>Backoff count. This field allows the current value of the</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>backoff counter to be observed for test purposes. This field is</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>loaded automatically according to the backoff algorithm, and is</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>decremented by one for each slot time after the collision.</td>
</tr>
</tbody>
</table>

LEGEND: R/W = Read/Write; R = Read only; -n = value after reset

Table 84. Back Off Test Register (BOFFTEST) Field Descriptions
5.41 Transmit Pacing Algorithm Test Register (TPACETEST)

Figure 76. Transmit Pacing Algorithm Test Register (TPACETEST)

<table>
<thead>
<tr>
<th>Bit</th>
<th>Field</th>
<th>Value</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>31-5</td>
<td>Reserved</td>
<td>R-0</td>
<td>Reserved</td>
</tr>
<tr>
<td>4-0</td>
<td>PACEVAL</td>
<td>R-0</td>
<td>Pacing register current value. A nonzero value in this field indicates that transmit pacing is active. A transmit frame collision or deferral causes PACEVAL to be loaded with 1Fh (31); good frame transmissions (with no collisions or deferrals) cause PACEVAL to be decremented down to 0. When PACEVAL is nonzero, the transmitter delays four Inter Packet Gaps between new frame transmissions after each successfully transmitted frame that had no deferrals or collisions. If a transmit frame is deferred or suffers a collision, the IPG time is not stretched to four times the normal value. Transmit pacing helps reduce capture effects, which improves overall network bandwidth.</td>
</tr>
</tbody>
</table>

Table 85. Transmit Pacing Algorithm Test Register (TPACETEST) Field Descriptions

5.42 Receive Pause Timer Register (RXPAUSE)

Figure 77. Receive Pause Timer Register (RXPAUSE)

<table>
<thead>
<tr>
<th>Bit</th>
<th>Field</th>
<th>Value</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>31-16</td>
<td>Reserved</td>
<td>R-0</td>
<td>Reserved</td>
</tr>
<tr>
<td>15-0</td>
<td>PAUSETIMER</td>
<td>R/W-0</td>
<td>Receive pause timer value. These bits allow the contents of the receive pause timer to be observed. The receive pause timer is loaded with FF00h when the EMAC sends an outgoing pause frame (with pause time of FFFFh). The receive pause timer is decremented at slot time intervals. If the receive pause timer decrements to 0, then another outgoing pause frame is sent and the load/decrement process is repeated.</td>
</tr>
</tbody>
</table>

Table 86. Receive Pause Timer Register (RXPAUSE) Field Descriptions
5.43 Transmit Pause Timer Register (TXPAUSE)

Figure 78. Transmit Pause Timer Register (TXPAUSE)

<table>
<thead>
<tr>
<th>31</th>
<th>16</th>
<th>15</th>
<th>0</th>
</tr>
</thead>
<tbody>
<tr>
<td>Reserved</td>
<td></td>
<td></td>
<td>PAUSETIMER</td>
</tr>
<tr>
<td>R-0</td>
<td></td>
<td></td>
<td>R/W-0</td>
</tr>
</tbody>
</table>

LEGEND: R/W = Read/Write; R = Read only; -n = value after reset

Table 87. Transmit Pause Timer Register (TXPAUSE) Field Descriptions

<table>
<thead>
<tr>
<th>Bit</th>
<th>Field</th>
<th>Value</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>31-16</td>
<td>Reserved</td>
<td></td>
<td>Reserved</td>
</tr>
<tr>
<td>15-0</td>
<td>PAUSETIMER</td>
<td></td>
<td>Transmit pause timer value. These bits allow the contents of the transmit pause timer to be observed. The transmit pause timer is loaded by a received (incoming) pause frame, and then decremented at slot time intervals down to 0 at which time EMAC transmit frames are again enabled.</td>
</tr>
</tbody>
</table>

5.44 MAC Address Low Bytes Register (MACADDRLO)

Figure 79. MAC Address Low Bytes Register (MACADDRLO)

<table>
<thead>
<tr>
<th>31</th>
<th>21</th>
<th>20</th>
<th>19</th>
<th>18</th>
<th>16</th>
</tr>
</thead>
<tbody>
<tr>
<td>Reserved</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>R-0</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>R/W-X</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>R/W-X</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>R/W-X</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>15</td>
<td>8</td>
<td>7</td>
<td>0</td>
<td></td>
<td></td>
</tr>
<tr>
<td>MACADDR0</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>R/W-X</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>MACADDR1</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>R/W-X</td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

LEGEND: R/W = Read/Write; R = Read only; -n = value after reset

Table 88. MAC Address Low Bytes Register (MACADDRLO) Field Descriptions

<table>
<thead>
<tr>
<th>Bit</th>
<th>Field</th>
<th>Value</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>31-21</td>
<td>Reserved</td>
<td></td>
<td>Reserved</td>
</tr>
<tr>
<td>20</td>
<td>VALID</td>
<td>0</td>
<td>Address valid bit. This bit should be cleared to zero for unused address RAM locations. Address location is not valid and will not be used in determining whether or not an incoming packet matches or is filtered</td>
</tr>
<tr>
<td></td>
<td></td>
<td>1</td>
<td>Address location is valid and will be used in determining whether or not an incoming packet matches or is filtered</td>
</tr>
<tr>
<td>19</td>
<td>MATCHFILT</td>
<td>0</td>
<td>Match or filter bit. The address will be used (if VALID is set) to determine if the incoming packet address should be filtered</td>
</tr>
<tr>
<td></td>
<td></td>
<td>1</td>
<td>The address will be used (if VALID is set) to determine if the incoming packet address is a match</td>
</tr>
<tr>
<td>18-16</td>
<td>CHANNEL</td>
<td></td>
<td>Channel bit; determines which receive channel a valid address match will be transferred to. The channel is a don't care if the MATCHFILT bit is cleared to zero.</td>
</tr>
<tr>
<td>15-8</td>
<td>MACADDR0</td>
<td>MAC address lower 8 bits (byte 0)</td>
<td></td>
</tr>
<tr>
<td>7-0</td>
<td>MACADDR1</td>
<td>MAC address bits 15-8 (byte 1)</td>
<td></td>
</tr>
</tbody>
</table>
### 5.45 MAC Address High Bytes Register (MACADDRHI)

**Figure 80. MAC Address High Bytes Register (MACADDRHI)**

<table>
<thead>
<tr>
<th>Bit</th>
<th>Field</th>
<th>Value</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>31-24</td>
<td>MACADDR2</td>
<td>MAC source address bits 23-16 (byte 2)</td>
<td></td>
</tr>
<tr>
<td>23-16</td>
<td>MACADDR3</td>
<td>MAC source address bits 31-24 (byte 3)</td>
<td></td>
</tr>
<tr>
<td>15-8</td>
<td>MACADDR4</td>
<td>MAC source address bits 39-32 (byte 4)</td>
<td></td>
</tr>
<tr>
<td>7-0</td>
<td>MACADDR5</td>
<td>MAC source address bits 47-40 (byte 5)</td>
<td></td>
</tr>
</tbody>
</table>

**Table 89. MAC Address High Bytes Register (MACADDRHI) Field Descriptions**

<table>
<thead>
<tr>
<th>Bit</th>
<th>Field</th>
<th>Value</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>31-5</td>
<td>Reserved</td>
<td></td>
<td>Reserved</td>
</tr>
<tr>
<td>4-0</td>
<td>MACINDEX</td>
<td></td>
<td>MAC address index. The host must write the index into the RX ADDR RAM in the MACINDEX field, followed by the upper 32-bits of address, followed by the lower 16-bits of address (with control bits). The 53-bit indexed ram location is written when the low location is written. All 32 address RAM locations must be initialized prior to enabling packet reception.</td>
</tr>
</tbody>
</table>

### 5.46 MAC Index Register (MACINDEX)

**Figure 81. MAC Index Register (MACINDEX)**

<table>
<thead>
<tr>
<th>Bit</th>
<th>Field</th>
<th>Value</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>31-5</td>
<td>Reserved</td>
<td></td>
<td>Reserved</td>
</tr>
</tbody>
</table>

**Table 90. MAC Index Register (MACINDEX) Field Descriptions**
5.47 Transmit Channel 0-7 DMA Head Descriptor Pointer Register (TXnHDP)

Figure 82. Transmit Channel \( n \) DMA Head Descriptor Pointer Register (TX\( n \)HDP)

<table>
<thead>
<tr>
<th>Bit</th>
<th>Field</th>
<th>Value</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>31-0</td>
<td>TX( n )HDP</td>
<td></td>
<td>Transmit channel ( n ) DMA Head Descriptor pointer. Writing a transmit DMA buffer descriptor address to a head pointer location initiates transmit DMA operations in the queue for the selected channel. Writing to these locations when they are nonzero is an error (except at reset). Host software must initialize these locations to zero on reset.</td>
</tr>
</tbody>
</table>

5.48 Receive Channel 0-7 DMA Head Descriptor Pointer Register (RXnHDP)

Figure 83. Receive Channel \( n \) DMA Head Descriptor Pointer Register (RX\( n \)HDP)

<table>
<thead>
<tr>
<th>Bit</th>
<th>Field</th>
<th>Value</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>31-0</td>
<td>RX( n )HDP</td>
<td></td>
<td>Receive channel ( n ) DMA Head Descriptor pointer. Writing a receive DMA buffer descriptor address to this location allows receive DMA operations in the selected channel when a channel frame is received. Writing to these locations when they are nonzero is an error (except at reset). Host software must initialize these locations to zero on reset.</td>
</tr>
</tbody>
</table>

5.49 Transmit Channel 0-7 Completion Pointer Register (TXnCP)

Figure 84. Transmit Channel \( n \) Completion Pointer Register (TX\( n \)CP)

<table>
<thead>
<tr>
<th>Bit</th>
<th>Field</th>
<th>Value</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>31-0</td>
<td>TX( n )CP</td>
<td></td>
<td>Transmit channel ( n ) completion pointer register is written by the host with the buffer descriptor address for the last buffer processed by the host during interrupt processing. The EMAC uses the value written to determine if the interrupt should be deasserted.</td>
</tr>
</tbody>
</table>
5.50 Receive Channel 0-7 Completion Pointer Register (RXnCP)

Figure 85. Receive Channel $n$ Completion Pointer Register (RX$n$CP)

<table>
<thead>
<tr>
<th>Bit</th>
<th>Field</th>
<th>Value</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>31-0</td>
<td>RX$n$CP</td>
<td>-</td>
<td>Receive channel $n$ completion pointer register is written by the host with the buffer descriptor address for the last buffer processed by the host during interrupt processing. The EMAC uses the value written to determine if the interrupt should be deasserted.</td>
</tr>
</tbody>
</table>
5.51 Network Statistics Registers

The EMAC has a set of statistics that record events associated with frame traffic. The statistics values are cleared to zero 38 clocks after the rising edge of reset. When the GMIIEN bit in the MACCONTROL register is set, all statistics registers are write-to-decrement. The value written is subtracted from the register value with the result stored in the register. If a value greater than the statistics value is written, then zero is written to the register (writing FFFFFFFFh clears a statistics location). When the GMIIEN bit is cleared, all statistics registers are read/write (normal write direct, so writing 00000000h clears a statistics location). All write accesses must be 32-bit accesses.

The statistics interrupt (STATPEND) is issued, if enabled, when any statistics value is greater than or equal to 80000000h. The statistics interrupt is removed by writing to decrement any statistics value greater than 80000000h. The statistics are mapped into internal memory space and are 32-bits wide. All statistics rollover from FFFFFFFFh to 00000000h.

- **Figure 86. Statistics Register**

<table>
<thead>
<tr>
<th>Bit</th>
<th>Field</th>
<th>Value</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>31-0</td>
<td>COUNT</td>
<td>R/W-0</td>
<td>Count</td>
</tr>
</tbody>
</table>

LEGEND: R/W = Read/Write; R = Read only; -n = value after reset

Table 95. Statistics Register Field Descriptions

5.51.1 Good Receive Frames Register (RXGOODFRAMES)

The total number of good frames received on the EMAC. A good frame is defined as having all of the following:

- Any data or MAC control frame that matched a unicast, broadcast, or multicast address, or matched due to promiscuous mode
- Was of length 64 to RXMAXLEN bytes inclusive
- Had no CRC error, alignment error, or code error

For alignment, code, and CRC error definitions, see Section 2.5.5. Overruns have no effect on this statistic.

5.51.2 Broadcast Receive Frames Register (RXBCASTFRAMES)

The total number of good broadcast frames received on the EMAC. A good broadcast frame is defined as having all of the following:

- Any data or MAC control frame that was destined for address FF-FF-FF-FF-FFh only
- Was of length 64 to RXMAXLEN bytes inclusive
- Had no CRC error, alignment error, or code error

For alignment, code, and CRC error definitions, see Section 2.5.5. Overruns have no effect on this statistic.
5.51.3 Multicast Receive Frames Register (RXMCASTFRAMES)

The total number of good multicast frames received on the EMAC. A good multicast frame is defined as having all of the following:

- Any data or MAC control frame that was destined for any multicast address other than FF-FF-FF-FF-FF-FFh
- Was of length 64 to RXMAXLEN bytes inclusive
- Had no CRC error, alignment error, or code error

For alignment, code, and CRC error definitions, see Section 2.5.5. Overruns have no effect on this statistic.

5.51.4 Pause Receive Frames Register (RXPAUSEFRAMES)

The total number of IEEE 802.3X pause frames received by the EMAC (whether acted upon or not). A pause frame is defined as having all of the following:

- Contained any unicast, broadcast, or multicast address
- Contained the length/type field value 88.08h and the opcode 0001h
- Was of length 64 to RXMAXLEN bytes inclusive
- Had no CRC error, alignment error, or code error
- Pause-frames had been enabled on the EMAC (TXFLOWEN bit is set in MACCONTROL).

The EMAC could have been in either half-duplex or full-duplex mode. For alignment, code, and CRC error definitions, see Section 2.5.5. Overruns have no effect on this statistic.

5.51.5 Receive CRC Errors Register (RXCRCERRORS)

The total number of frames received on the EMAC that experienced a CRC error. A frame with CRC errors is defined as having all of the following:

- Was any data or MAC control frame that matched a unicast, broadcast, or multicast address, or matched due to promiscuous mode
- Was of length 64 to RXMAXLEN bytes inclusive
- Had no alignment or code error
- Had a CRC error. A CRC error is defined as having all of the following:
  - A frame containing an even number of nibbles
  - Fails the frame check sequence test

For alignment, code, and CRC error definitions, see Section 2.5.5. Overruns have no effect on this statistic.

5.51.6 Receive Alignment/Code Errors Register (RXALIGNCODEERRORS)

The total number of frames received on the EMAC that experienced an alignment error or code error. Such a frame is defined as having all of the following:

- Was any data or MAC control frame that matched a unicast, broadcast, or multicast address, or matched due to promiscuous mode
- Was of length 64 to RXMAXLEN bytes inclusive
- Had either an alignment error or a code error
  - An alignment error is defined as having all of the following:
    - A frame containing an odd number of nibbles
    - Fails the frame check sequence test, if the final nibble is ignored
  - A code error is defined as a frame that has been discarded because the EMACs MRXER pin is driven with a one for at least one bit-time's duration at any point during the frame's reception.

Overruns have no effect on this statistic.
CRC alignment or code errors can be calculated by summing receive alignment errors, receive code errors, and receive CRC errors.

5.51.7 Receive Oversized Frames Register (RXOVERSIZED)

The total number of oversized frames received on the EMAC. An oversized frame is defined as having all of the following:

- Was any data or MAC control frame that matched a unicast, broadcast, or multicast address, or matched due to promiscuous mode
- Was greater than RXMAXLEN in bytes
- Had no CRC error, alignment error, or code error

For alignment, code, and CRC error definitions, see Section 2.5.5. Overruns have no effect on this statistic.

5.51.8 Receive Jabber Frames Register (RXJABBER)

The total number of jabber frames received on the EMAC. A jabber frame is defined as having all of the following:

- Was any data or MAC control frame that matched a unicast, broadcast, or multicast address, or matched due to promiscuous mode
- Was greater than RXMAXLEN bytes long
- Had a CRC error, alignment error, or code error

For alignment, code, and CRC error definitions, see Section 2.5.5. Overruns have no effect on this statistic.

5.51.9 Receive Undersized Frames Register (RXUNDERSIZED)

The total number of undersized frames received on the EMAC. An undersized frame is defined as having all of the following:

- Was any data frame that matched a unicast, broadcast, or multicast address, or matched due to promiscuous mode
- Was less than 64 bytes long
- Had no CRC error, alignment error, or code error

For alignment, code, and CRC error definitions, see Section 2.5.5. Overruns have no effect on this statistic.

5.51.10 Receive Frame Fragments Register (RXFRAGMENTS)

The total number of frame fragments received on the EMAC. A frame fragment is defined as having all of the following:

- Any data frame (address matching does not matter)
- Was less than 64 bytes long
- Had a CRC error, alignment error, or code error
- Was not the result of a collision caused by half duplex, collision based flow control

For alignment, code, and CRC error definitions, see Section 2.5.5. Overruns have no effect on this statistic.

5.51.11 Filtered Receive Frames Register (RXFILTERED)

The total number of frames received on the EMAC that the EMAC address matching process indicated should be discarded. Such a frame is defined as having all of the following:

- Was any data frame (not MAC control frame) destined for any unicast, broadcast, or multicast address
- Did not experience any CRC error, alignment error, code error
• The address matching process decided that the frame should be discarded (filtered) because it did not match the unicast, broadcast, or multicast address, and it did not match due to promiscuous mode.

To determine the number of receive frames discarded by the EMAC for any reason, sum the following statistics (promiscuous mode disabled):
• Receive fragments
• Receive undersized frames
• Receive CRC errors
• Receive alignment/code errors
• Receive jabbers
• Receive overruns
• Receive filtered frames

This may not be an exact count because the receive overruns statistic is independent of the other statistics, so if an overrun occurs at the same time as one of the other discard reasons, then the above sum double-counts that frame.

5.51.12 Receive QOS Filtered Frames Register (RXQOSFILTERED)

The total number of frames received on the EMAC that were filtered due to receive quality of service (QOS) filtering. Such a frame is defined as having all of the following:
• Any data or MAC control frame that matched a unicast, broadcast, or multicast address, or matched due to promiscuous mode
• The frame destination channel flow control threshold register (RXnFLOWTHRESH) value was greater than or equal to the channel's corresponding free buffer register (RXnFREEBUFFER) value
• Was of length 64 to RXMAXLEN
• RXQOSEN bit is set in RXMBPENABLE
• Had no CRC error, alignment error, or code error

For alignment, code, and CRC error definitions, see Section 2.5.5. Overruns have no effect on this statistic.

5.51.13 Receive Octet Frames Register (RXOCTETS)

The total number of bytes in all good frames received on the EMAC. A good frame is defined as having all of the following:
• Any data or MAC control frame that matched a unicast, broadcast, or multicast address, or matched due to promiscuous mode
• Was of length 64 to RXMAXLEN bytes inclusive
• Had no CRC error, alignment error, or code error

For alignment, code, and CRC error definitions, see Section 2.5.5. Overruns have no effect on this statistic.

5.51.14 Good Transmit Frames Register (TXGOODFRAMES)

The total number of good frames transmitted on the EMAC. A good frame is defined as having all of the following:
• Any data or MAC control frame that was destined for any unicast, broadcast, or multicast address
• Was any length
• Had no late or excessive collisions, no carrier loss, and no underrun
5.51.15 Broadcast Transmit Frames Register (TXBCASTFRAMES)

The total number of good broadcast frames transmitted on the EMAC. A good broadcast frame is defined as having all of the following:

- Any data or MAC control frame destined for address FF-FF-FF-FF-FFh only
- Was of any length
- Had no late or excessive collisions, no carrier loss, and no underrun

5.51.16 Multicast Transmit Frames Register (TXMCASTFRAMES)

The total number of good multicast frames transmitted on the EMAC. A good multicast frame is defined as having all of the following:

- Any data or MAC control frame destined for any multicast address other than FF-FF-FF-FF-FFh
- Was of any length
- Had no late or excessive collisions, no carrier loss, and no underrun

5.51.17 Pause Transmit Frames Register (TXPAUSEFRAMES)

The total number of IEEE 802.3X pause frames transmitted by the EMAC. Pause frames cannot underrun or contain a CRC error because they are created in the transmitting MAC, so these error conditions have no effect on this statistic. Pause frames sent by software are not included in this count. Since pause frames are only transmitted in full-duplex mode, carrier loss and collisions have no effect on this statistic. Transmitted pause frames are always 64-byte multicast frames so appear in the multicast transmit frames register and 64 octect frames register statistics.

5.51.18 Deferred Transmit Frames Register (TXDEFERRED)

The total number of frames transmitted on the EMAC that first experienced deferment. Such a frame is defined as having all of the following:

- Was any data or MAC control frame destined for any unicast, broadcast, or multicast address
- Was any size
- Had no carrier loss and no underrun
- Experienced no collisions before being successfully transmitted
- Found the medium busy when transmission was first attempted, so had to wait.

CRC errors have no effect on this statistic.

5.51.19 Transmit Collision Frames Register (TXCOLLISION)

The total number of times that the EMAC experienced a collision. Collisions occur under two circumstances:

- When a transmit data or MAC control frame has all of the following:
  - Was destined for any unicast, broadcast, or multicast address
  - Was any size
  - Had no carrier loss and no underrun
  - Experienced a collision. A jam sequence is sent for every non-late collision, so this statistic increments on each occasion if a frame experiences multiple collisions (and increments on late collisions).
  - CRC errors have no effect on this statistic.
- When the EMAC is in half-duplex mode, flow control is active, and a frame reception begins.
5.51.20 Transmit Single Collision Frames Register (TXSINGLECOLL)

The total number of frames transmitted on the EMAC that experienced exactly one collision. Such a frame is defined as having all of the following:

- Was any data or MAC control frame destined for any unicast, broadcast, or multicast address
- Was any size
- Had no carrier loss and no underrun
- Experienced one collision before successful transmission. The collision was not late.

CRC errors have no effect on this statistic.

5.51.21 Transmit Multiple Collision Frames Register (TXMULTICOLL)

The total number of frames transmitted on the EMAC that experienced multiple collisions. Such a frame is defined as having all of the following:

- Was any data or MAC control frame destined for any unicast, broadcast, or multicast address
- Was any size
- Had no carrier loss and no underrun
- Experienced 2 to 15 collisions before being successfully transmitted. None of the collisions were late.

CRC errors have no effect on this statistic.

5.51.22 Transmit Excessive Collision Frames Register (TXEXCESSIVECOLL)

The total number of frames when transmission was abandoned due to excessive collisions. Such a frame is defined as having all of the following:

- Was any data or MAC control frame destined for any unicast, broadcast, or multicast address
- Was any size
- Had no carrier loss and no underrun
- Experienced 16 collisions before abandoning all attempts at transmitting the frame. None of the collisions were late.

CRC errors have no effect on this statistic.

5.51.23 Transmit Late Collision Frames Register (TXLATECOLL)

The total number of frames when transmission was abandoned due to a late collision. Such a frame is defined as having all of the following:

- Was any data or MAC control frame destined for any unicast, broadcast, or multicast address
- Was any size
- Had no carrier loss and no underrun
- Experienced a collision later than 512 bit-times into the transmission. There may have been up to 15 previous (non-late) collisions that had previously required the transmission to be reattempted. The late collisions statistic dominates over the single, multiple, and excessive collisions statistics. If a late collision occurs, the frame is not counted in any of these other three statistics.

CRC errors, carrier loss, and underrun have no effect on this statistic.

5.51.24 Transmit Underrun Error Register (TXUNDERRUN)

The number of frames sent by the EMAC that experienced FIFO underrun. Late collisions, CRC errors, carrier loss, and underrun have no effect on this statistic.
5.51.25 **Transmit Carrier Sense Errors Register (TXCARRIERSENSE)**

The total number of frames on the EMAC that experienced carrier loss. Such a frame is defined as having all of the following:

- Was any data or MAC control frame destined for any unicast, broadcast, or multicast address
- Was any size
- The carrier sense condition was lost or never asserted when transmitting the frame (the frame is not retransmitted)

CRC errors and underrun have no effect on this statistic.

5.51.26 **Transmit Octet Frames Register (TXOCTETS)**

The total number of bytes in all good frames transmitted on the EMAC. A good frame is defined as having all of the following:

- Any data or MAC control frame that was destined for any unicast, broadcast, or multicast address
- Was any length
- Had no late or excessive collisions, no carrier loss, and no underrun

5.51.27 **Transmit and Receive 64 Octet Frames Register (FRAME64)**

The total number of 64-byte frames received and transmitted on the EMAC. Such a frame is defined as having all of the following:

- Any data or MAC control frame that was destined for any unicast, broadcast, or multicast address
- Did not experience late collisions, excessive collisions, underrun, or carrier sense error
- Was exactly 64-bytes long. (If the frame was being transmitted and experienced carrier loss that resulted in a frame of this size being transmitted, then the frame is recorded in this statistic).

CRC errors, alignment/code errors, and overruns do not affect the recording of frames in this statistic.

5.51.28 **Transmit and Receive 65 to 127 Octet Frames Register (FRAME65T127)**

The total number of 65-byte to 127-byte frames received and transmitted on the EMAC. Such a frame is defined as having all of the following:

- Any data or MAC control frame that was destined for any unicast, broadcast, or multicast address
- Did not experience late collisions, excessive collisions, underrun, or carrier sense error
- Was 65-bytes to 127-bytes long

CRC errors, alignment/code errors, underruns, and overruns do not affect the recording of frames in this statistic.

5.51.29 **Transmit and Receive 128 to 255 Octet Frames Register (FRAME128T255)**

The total number of 128-byte to 255-byte frames received and transmitted on the EMAC. Such a frame is defined as having all of the following:

- Any data or MAC control frame that was destined for any unicast, broadcast, or multicast address
- Did not experience late collisions, excessive collisions, underrun, or carrier sense error
- Was 128-bytes to 255-bytes long

CRC errors, alignment/code errors, underruns, and overruns do not affect the recording of frames in this statistic.
5.51.30 Transmit and Receive 256 to 511 Octet Frames Register (FRAME256T511)

The total number of 256-byte to 511-byte frames received and transmitted on the EMAC. Such a frame is defined as having all of the following:

- Any data or MAC control frame that was destined for any unicast, broadcast, or multicast address
- Did not experience late collisions, excessive collisions, underrun, or carrier sense error
- Was 256-bytes to 511-bytes long

CRC errors, alignment/code errors, underruns, and overruns do not affect the recording of frames in this statistic.

5.51.31 Transmit and Receive 512 to 1023 Octet Frames Register (FRAME512T1023)

The total number of 512-byte to 1023-byte frames received and transmitted on the EMAC. Such a frame is defined as having all of the following:

- Any data or MAC control frame that was destined for any unicast, broadcast, or multicast address
- Did not experience late collisions, excessive collisions, underrun, or carrier sense error
- Was 512-bytes to 1023-bytes long

CRC errors, alignment/code errors, and overruns do not affect the recording of frames in this statistic.

5.51.32 Transmit and Receive 1024 to 1518 Octet Frames Register (FRAME1024TUP)

The total number of 1024-byte to 1518-byte frames received and transmitted on the EMAC. Such a frame is defined as having all of the following:

- Any data or MAC control frame that was destined for any unicast, broadcast, or multicast address
- Did not experience late collisions, excessive collisions, underrun, or carrier sense error
- Was 1024-bytes to 1518-bytes long

CRC/alignment/code errors, underruns, and overruns do not affect frame recording in this statistic.

5.51.33 Network Octet Frames Register (NETOCTETS)

The total number of bytes of frame data received and transmitted on the EMAC. Each frame counted has all of the following:

- Was any data or MAC control frame destined for any unicast, broadcast, or multicast address (address match does not matter)
- Was of any size (including less than 64-byte and greater than 1518-byte frames)

Also counted in this statistic is:

- Every byte transmitted before a carrier-loss was experienced
- Every byte transmitted before each collision was experienced (multiple retries are counted each time)
- Every byte received if the EMAC is in half-duplex mode until a jam sequence was transmitted to initiate flow control. (The jam sequence is not counted to prevent double-counting).

Error conditions such as alignment errors, CRC errors, code errors, overruns, and underruns do not affect the recording of bytes in this statistic. The objective of this statistic is to give a reasonable indication of Ethernet utilization.
5.51.34 Receive FIFO or DMA Start of Frame Overruns Register (RXSOFOVERRUNS)

The total number of frames received on the EMAC that had either a FIFO or DMA start of frame (SOF) overrun. An SOF overrun frame is defined as having all of the following:

- Was any data or MAC control frame that matched a unicast, broadcast, or multicast address, or matched due to promiscuous mode
- Was of any size (including less than 64-byte and greater than 1518-byte frames)
- The EMAC was unable to receive it because it did not have the resources to receive it (cell FIFO full or no DMA buffer available at the start of the frame).

CRC errors, alignment errors, and code errors have no effect on this statistic.

5.51.35 Receive FIFO or DMA Middle of Frame Overruns Register (RXMOFOVERRUNS)

The total number of frames received on the EMAC that had either a FIFO or DMA middle of frame (MOF) overrun. An MOF overrun frame is defined as having all of the following:

- Was any data or MAC control frame that matched a unicast, broadcast, or multicast address, or matched due to promiscuous mode
- Was of any size (including less than 64-byte and greater than 1518-byte frames)
- The EMAC was unable to receive it because it did not have the resources to receive it (cell FIFO full or no DMA buffer available after the frame was successfully started, no SOF overrun)

CRC errors, alignment errors, and code errors have no effect on this statistic.

5.51.36 Receive DMA Start of Frame and Middle of Frame Overruns Register (RXDMAOVERRUNS)

The total number of frames received on the EMAC that had either a DMA start of frame (SOF) overrun or a DMA middle of frame (MOF) overrun. A receive DMA overrun frame is defined as having all of the following:

- Was any data or MAC control frame that matched a unicast, broadcast, or multicast address, or matched due to promiscuous mode
- Was of any size (including less than 64-byte and greater than 1518-byte frames)
- The EMAC was unable to receive it because it did not have the DMA buffer resources to receive it (zero head descriptor pointer at the start or during the middle of the frame reception).

CRC errors, alignment errors, and code errors have no effect on this statistic.
6 MDIO Registers

6.1 Introduction

Table 96 lists the memory-mapped registers for the Management Data Input/Output (MDIO). For the memory address of these registers, see the device-specific data manual.

<table>
<thead>
<tr>
<th>Offset</th>
<th>Acronym</th>
<th>Register Description</th>
<th>See</th>
</tr>
</thead>
<tbody>
<tr>
<td>0x0</td>
<td>VERSION</td>
<td>MDIO Version Register</td>
<td>Section 6.2</td>
</tr>
<tr>
<td>0x4</td>
<td>CONTROL</td>
<td>MDIO Control Register</td>
<td>Section 6.3</td>
</tr>
<tr>
<td>0x8</td>
<td>ALIVE</td>
<td>PHY Alive Status register</td>
<td>Section 6.4</td>
</tr>
<tr>
<td>0xc</td>
<td>LINK</td>
<td>PHY Link Status Register</td>
<td>Section 6.5</td>
</tr>
<tr>
<td>0x10</td>
<td>LINKINTRA</td>
<td>MDIO Link Status Change Interrupt (Unmasked) Register</td>
<td>Section 6.6</td>
</tr>
<tr>
<td>0x14</td>
<td>LINKINTMASKED</td>
<td>MDIO Link Status Change Interrupt (Masked) Register</td>
<td>Section 6.7</td>
</tr>
<tr>
<td>0x20</td>
<td>USERINTRA</td>
<td>MDIO User Command Complete Interrupt (Unmasked) Register</td>
<td>Section 6.8</td>
</tr>
<tr>
<td>0x24</td>
<td>USERINTMASKED</td>
<td>MDIO User Command Complete Interrupt (Masked) Register</td>
<td>Section 6.9</td>
</tr>
<tr>
<td>0x28</td>
<td>USERINTMASKSET</td>
<td>MDIO User Command Complete Interrupt Mask Set Register</td>
<td>Section 6.10</td>
</tr>
<tr>
<td>0x2c</td>
<td>USERINTMASKCLEAR</td>
<td>MDIO User Command Complete Interrupt Mask Clear Register</td>
<td>Section 6.11</td>
</tr>
<tr>
<td>0x80</td>
<td>USERACCESS0</td>
<td>MDIO User Access Register 0</td>
<td>Section 6.12</td>
</tr>
<tr>
<td>0x84</td>
<td>USERPHYSEL0</td>
<td>MDIO User PHY Select Register 0</td>
<td>Section 6.13</td>
</tr>
<tr>
<td>0x88</td>
<td>USERACCESS1</td>
<td>MDIO User Access Register 1</td>
<td>Section 6.14</td>
</tr>
<tr>
<td>0x8c</td>
<td>USERPHYSEL1</td>
<td>MDIO User PHY Select Register 1</td>
<td>Section 6.15</td>
</tr>
</tbody>
</table>

6.2 MDIO Version Register (VERSION)

Figure 87. MDIO Version Register (VERSION)

<table>
<thead>
<tr>
<th>Bit</th>
<th>Field</th>
<th>Value</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>31-16</td>
<td>MODID</td>
<td>R-0x7</td>
<td>Identifies the type of peripheral</td>
</tr>
<tr>
<td>15-8</td>
<td>REVMAJ</td>
<td>R-0x1</td>
<td>Management Interface Module major revision value</td>
</tr>
<tr>
<td>7-0</td>
<td>REVMIN</td>
<td>R-0x4</td>
<td>Management Interface Module minor revision value</td>
</tr>
</tbody>
</table>

Legend: R/W = Read/Write; R = Read only; -n = value after reset
### 6.3 MDIO Control Register (CONTROL)

#### Figure 88. MDIO Control Register (CONTROL)

<table>
<thead>
<tr>
<th>Bit</th>
<th>Field</th>
<th>Value</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>31</td>
<td>IDLE</td>
<td>0</td>
<td>State machine IDLE status bit</td>
</tr>
<tr>
<td></td>
<td></td>
<td>1</td>
<td>State machine is not in idle state</td>
</tr>
<tr>
<td>30</td>
<td>ENABLE</td>
<td>0</td>
<td>State machine enable control bit. If the MDIO state machine is active at the time it is disabled, it will complete the current operation before halting and setting the idle bit.</td>
</tr>
<tr>
<td></td>
<td></td>
<td>1</td>
<td>Enables the MDIO state machine</td>
</tr>
<tr>
<td>29</td>
<td>Reserved</td>
<td></td>
<td>Reserved</td>
</tr>
<tr>
<td>28-24</td>
<td>HIGHEST_USER_CHANNEL</td>
<td></td>
<td>Highest user channel that is available in the module. It is currently set to 1. This implies that MDIOUserAccess1 is the highest available user access channel.</td>
</tr>
<tr>
<td>23-21</td>
<td>Reserved</td>
<td></td>
<td>Reserved</td>
</tr>
<tr>
<td>20</td>
<td>PREAMBLE</td>
<td>0</td>
<td>Preamble disable</td>
</tr>
<tr>
<td></td>
<td></td>
<td>1</td>
<td>Enables this device from sending MDIO frame preambles</td>
</tr>
<tr>
<td>19</td>
<td>FAULT</td>
<td>0</td>
<td>No failure</td>
</tr>
<tr>
<td></td>
<td></td>
<td>1</td>
<td>Physical layer fault; the MDIO state machine is reset</td>
</tr>
<tr>
<td>18</td>
<td>FAULTENB</td>
<td>0</td>
<td>Disable the physical layer fault detection</td>
</tr>
<tr>
<td></td>
<td></td>
<td>1</td>
<td>Enables the physical layer fault detection</td>
</tr>
<tr>
<td>17-16</td>
<td>Reserved</td>
<td></td>
<td>Reserved</td>
</tr>
<tr>
<td>15-0</td>
<td>CLKDIV</td>
<td></td>
<td>Clock Divider bits. This field specifies the division ratio between VBUS peripheral clock and the frequency of MDCLK. MDCLK is disabled when CLKDIV is set to 0. MDCLK frequency = peripheral clock frequency/(CLKDIV + 1).</td>
</tr>
</tbody>
</table>

Legend: R/W = Read/Write; R = Read only; RWC = Read/Write 1 to clear; -n = value after reset
6.4  PHY Acknowledge Status Register (ALIVE)

Figure 89. PHY Acknowledge Status Register (ALIVE)

<table>
<thead>
<tr>
<th>Bit</th>
<th>Field</th>
<th>Value</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>31-0</td>
<td>ALIVE</td>
<td>MDIO Alive bits. Each of the 32 bits of this register is set if the most recent access to the PHY with address corresponding to the register bit number was acknowledged by the PHY; the bit is reset if the PHY fails to acknowledge the access. Both the user and polling accesses to a PHY will cause the corresponding alive bit to be updated. The alive bits are only meant to be used to give an indication of the presence or not of a PHY with the corresponding address. Writing a 1 to any bit will clear it, writing a 0 has no effect.</td>
<td></td>
</tr>
<tr>
<td>0</td>
<td></td>
<td>0</td>
<td>The PHY fails to acknowledge the access</td>
</tr>
<tr>
<td>1</td>
<td></td>
<td>1</td>
<td>The most recent access to the PHY with an address corresponding to the register bit number was acknowledged by the PHY.</td>
</tr>
</tbody>
</table>

6.5  PHY Link Status Register (LINK)

Figure 90. PHY Link Status Register (LINK)

<table>
<thead>
<tr>
<th>Bit</th>
<th>Field</th>
<th>Value</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>31-0</td>
<td>LINK</td>
<td>MDIO Link state bits. This register is updated after a read of the Generic Status Register of a PHY. The bit is set if the PHY with the corresponding address has link and the PHY acknowledges the read transaction. The bit is reset if the PHY indicates it does not have link or fails to acknowledge the read transaction. Writes to the register have no effect.</td>
<td></td>
</tr>
<tr>
<td>0</td>
<td></td>
<td>0</td>
<td>The PHY indicates it does not have a link or fails to acknowledge the read transaction</td>
</tr>
<tr>
<td>1</td>
<td></td>
<td>1</td>
<td>The PHY with the corresponding address has a link and the PHY acknowledges the read transaction</td>
</tr>
</tbody>
</table>
6.6 MDIO Link Status Change Interrupt (Unmasked) Register (LINKINTRAW)

Figure 91. MDIO Link Status Change Interrupt (Unmasked) Register (LINKINTRAW)

<table>
<thead>
<tr>
<th>Bit</th>
<th>Field</th>
<th>Value</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>31-2</td>
<td>Reserved</td>
<td></td>
<td>Reserved</td>
</tr>
<tr>
<td>1-0</td>
<td>LINKINTRAW</td>
<td></td>
<td>MDIO Link change event, raw value. When asserted, a bit indicates that there was an MDIO link change event (i.e. change in the LINK register) corresponding to the PHY address in the USERPHYSEL register. LINKINTRAW[0] and LINKINTRAW[1] correspond to USERPHYSEL0 and USERPHYSEL1, respectively. Writing a 1 will clear the event and writing 0 has no effect.</td>
</tr>
</tbody>
</table>

6.7 MDIO Link Status Change Interrupt (Masked) Register (LINKINTMASKED)

Figure 92. MDIO Link Status Change Interrupt (Masked) Register (LINKINTMASKED)

<table>
<thead>
<tr>
<th>Bit</th>
<th>Field</th>
<th>Value</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>31-2</td>
<td>Reserved</td>
<td></td>
<td>Reserved</td>
</tr>
<tr>
<td>1-0</td>
<td>LINKINTMASKED</td>
<td></td>
<td>MDIO Link change interrupt, masked value. When asserted, a bit indicates that there was an MDIO link change event (i.e. change in the LINK register) corresponding to the PHY address in the USERPHYSEL register and the corresponding LINKINTENB bit was set. LINKINTRAW[0] and LINKINTRAW[1] correspond to USERPHYSEL0 and USERPHYSEL1, respectively. Writing a 1 will clear the event and writing 0 has no effect.</td>
</tr>
</tbody>
</table>
6.8 MDIO User Command Complete Interrupt (Unmasked) Register (USERINTRAW)

Figure 93. MDIO User Command Complete Interrupt (Unmasked) Register (USERINTRAW)

<table>
<thead>
<tr>
<th>Bit</th>
<th>Field</th>
<th>Value</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>31-2</td>
<td>Reserved</td>
<td>R-0</td>
<td>Reserved</td>
</tr>
<tr>
<td>1-0</td>
<td>USERINTRAW</td>
<td></td>
<td>MDIO User command complete event bits. When asserted, a bit indicates that the previously scheduled PHY read or write command using that particular USERACCESS register has completed. Writing a 1 will clear the event and writing 0 has no effect.</td>
</tr>
</tbody>
</table>

6.9 MDIO User Command Complete Interrupt (Masked) Register (USERINTMASKED)

Figure 94. MDIO User Command Complete Interrupt (Masked) Register (USERINTMASKED)

<table>
<thead>
<tr>
<th>Bit</th>
<th>Field</th>
<th>Value</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>31-2</td>
<td>Reserved</td>
<td>R-0</td>
<td>Reserved</td>
</tr>
<tr>
<td>1-0</td>
<td>USERINTMASKED</td>
<td></td>
<td>Masked value of MDIO User command complete interrupt. When asserted, a bit indicates that the previously scheduled PHY read or write command using that particular USERACCESS register has completed and the corresponding USERINTMASKSET bit is set to 1. Writing a 1 will clear the interrupt and writing 0 has no effect.</td>
</tr>
</tbody>
</table>
6.10 MDIO User Command Complete Interrupt Mask Set Register (USERINTMASKSET)

Figure 95. MDIO User Command Complete Interrupt Mask Set Register (USERINTMASKSET)

<table>
<thead>
<tr>
<th>Bit</th>
<th>Field</th>
<th>Value</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>31-2</td>
<td>Reserved</td>
<td></td>
<td>Reserved</td>
</tr>
<tr>
<td>1-0</td>
<td>USERINTMASKSET</td>
<td></td>
<td>MDIO user interrupt mask set for USERINTMASKED[1:0] respectively. Setting a bit to 1 will enable MDIO user command complete interrupts for that particular USERACCESS register. MDIO user interrupt for a particular USERACCESS register is disabled if the corresponding bit is 0. Writing a 0 to this register has no effect.</td>
</tr>
</tbody>
</table>

6.11 MDIO User Command Complete Interrupt Mask Clear Register (USERINTMASKCLEAR)

Figure 96. MDIO User Command Complete Interrupt Mask Clear Register (USERINTMASKCLEAR)

<table>
<thead>
<tr>
<th>Bit</th>
<th>Field</th>
<th>Value</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>31-2</td>
<td>Reserved</td>
<td></td>
<td>Reserved</td>
</tr>
<tr>
<td>1-0</td>
<td>USERINTMASKCLEAR</td>
<td></td>
<td>MDIO user command complete interrupt mask clear for USERINTMASKED[1:0] respectively. Setting a bit to 1 will disable further user command complete interrupts for that particular USERACCESS register. Writing a 0 to this register has no effect.</td>
</tr>
</tbody>
</table>
### Figure 97. MDIO User Access Register 0 (USERACCESS0)

<table>
<thead>
<tr>
<th>Bit</th>
<th>Field</th>
<th>Value</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>31</td>
<td>GO</td>
<td>1</td>
<td>Go bit. Writing a 1 to this bit causes the MDIO state machine to perform an MDIO access when it is convenient for it to do so; this is not an instantaneous process. Writing a 0 to this bit has no effect. This bit is writeable only if the MDIO state machine is enabled. This bit will self clear when the requested access has been completed. Any writes to the USERACCESS0 register are blocked when the GO bit is 1.</td>
</tr>
<tr>
<td>30</td>
<td>WRITE</td>
<td>0</td>
<td>Write enable bit. Setting this bit to a 1 causes the MDIO transaction to be a register write, otherwise it is a register read. The user command is a read operation</td>
</tr>
<tr>
<td></td>
<td></td>
<td>1</td>
<td>The user command is a write operation</td>
</tr>
<tr>
<td>29</td>
<td>ACK</td>
<td>0</td>
<td>Acknowledge bit. This bit is set if the PHY acknowledged the read transaction.</td>
</tr>
<tr>
<td></td>
<td></td>
<td>1</td>
<td></td>
</tr>
<tr>
<td>28-26</td>
<td>Reserved</td>
<td>Reserved</td>
<td></td>
</tr>
<tr>
<td>25-21</td>
<td>REGADR</td>
<td>Register address bits. This field specifies the PHY register to be accessed for this transaction</td>
<td></td>
</tr>
<tr>
<td>20-16</td>
<td>PHYADR</td>
<td>PHY address bits. This field specifies the PHY to be accesses for this transaction</td>
<td></td>
</tr>
<tr>
<td>15-0</td>
<td>DATA</td>
<td>User data bits. These bits specify the data value read from or to be written to the specified PHY register.</td>
<td></td>
</tr>
</tbody>
</table>

**Table 107. MDIO User Access Register 0 (USERACCESS0) Field Descriptions**

---

LEGEND: R/W = Read/Write; R = Read only; RWS = Read/Write 1 to set; 
- \( n \) = value after reset
6.13 MDIO User PHY Select Register 0 (USERPHYSEL0)

Figure 98. MDIO User PHY Select Register 0 (USERPHYSEL0)

<table>
<thead>
<tr>
<th>Bit</th>
<th>Field</th>
<th>Value</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>31-8</td>
<td>Reserved</td>
<td></td>
<td>Reserved</td>
</tr>
<tr>
<td>7</td>
<td>LINKSEL</td>
<td></td>
<td>Link status determination select bit. Default value is 0 which implies that the link status is determined by the MDIO state machine. This is the only option supported on this device.</td>
</tr>
<tr>
<td>6</td>
<td>LINKINTENB</td>
<td></td>
<td>Link change interrupt enable. Set to 1 to enable link change status interrupts for PHY address specified in PHYADRMON. Link change interrupts are disabled if this bit is set to 0.</td>
</tr>
<tr>
<td>0</td>
<td></td>
<td>0</td>
<td>Link change interrupts are disabled</td>
</tr>
<tr>
<td>1</td>
<td></td>
<td>1</td>
<td>Link change status interrupts for PHY address specified in PHYADRMON bits are enabled</td>
</tr>
<tr>
<td>5</td>
<td>Reserved</td>
<td></td>
<td>Reserved</td>
</tr>
<tr>
<td>4-0</td>
<td>PHYADRMON</td>
<td></td>
<td>PHY address whose link status is to be monitored</td>
</tr>
</tbody>
</table>
6.14 MDIO User Access Register 1 (USERACCESS1)

Figure 99. MDIO User Access Register 1 (USERACCESS1)

<table>
<thead>
<tr>
<th>Bit</th>
<th>Field</th>
<th>Value</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>31</td>
<td>GO</td>
<td></td>
<td>Go bit. Writing a 1 to this bit causes the MDIO state machine to perform an MDIO access when it is convenient for it to do so, this is not an instantaneous process. Writing a 0 to this bit has no effect. This bit is write able only if the MDIO state machine is enabled. This bit will self clear when the requested access has been completed. Any writes to the USERACCESS0 register are blocked when the go bit is 1.</td>
</tr>
<tr>
<td>30</td>
<td>WRITE</td>
<td></td>
<td>Write enable bit. Setting this bit to a 1 causes the MDIO transaction to be a register write, otherwise it is a register read.</td>
</tr>
<tr>
<td></td>
<td></td>
<td>0</td>
<td>The user command is a read operation</td>
</tr>
<tr>
<td></td>
<td></td>
<td>1</td>
<td>The user command is a write operation</td>
</tr>
<tr>
<td>29</td>
<td>ACK</td>
<td></td>
<td>Acknowledge bit. This bit is set if the PHY acknowledged the read transaction.</td>
</tr>
<tr>
<td>28-26</td>
<td>Reserved</td>
<td></td>
<td>Reserved</td>
</tr>
<tr>
<td>25-21</td>
<td>REGADR</td>
<td></td>
<td>Register address bits. This field specifies the PHY register to be accessed for this transaction</td>
</tr>
<tr>
<td>20-16</td>
<td>PHYADR</td>
<td></td>
<td>PHY address bits. This field specifies the PHY to be accesses for this transaction</td>
</tr>
<tr>
<td>15-0</td>
<td>DATA</td>
<td></td>
<td>User data bits. These bits specify the data value read from or to be written to the specified PHY register.</td>
</tr>
</tbody>
</table>
## 6.15 MDIO User PHY Select Register 1 (USERPHYSEL1)

**Figure 100. MDIO User PHY Select Register 1 (USERPHYSEL1)**

<table>
<thead>
<tr>
<th>Bit</th>
<th>Field</th>
<th>Value</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>31-8</td>
<td>Reserved</td>
<td></td>
<td>Reserved</td>
</tr>
<tr>
<td>7</td>
<td>LINKSEL</td>
<td></td>
<td>Link status determination select bit. Default value is 0 which implies that the link status is determined by the MDIO state machine. This is the only option supported on this device.</td>
</tr>
<tr>
<td>6</td>
<td>LINKINTENB</td>
<td></td>
<td>Link change interrupt enable. Set to 1 to enable link change status interrupts for PHY address specified in PHYADRMON. Link change interrupts are disabled if this bit is set to 0.</td>
</tr>
<tr>
<td></td>
<td></td>
<td>0</td>
<td>Link change interrupts are disabled</td>
</tr>
<tr>
<td></td>
<td></td>
<td>1</td>
<td>Link change status interrupts for PHY address specified in PHYADRMON bits are enabled</td>
</tr>
<tr>
<td>5</td>
<td>Reserved</td>
<td></td>
<td>PHY address whose link status is to be monitored</td>
</tr>
<tr>
<td>4-0</td>
<td>PHYADRMON</td>
<td></td>
<td>PHY address whose link status is to be monitored</td>
</tr>
</tbody>
</table>
Appendix A Glossary

**Broadcast MAC Address** — A special Ethernet MAC address used to send data to all Ethernet devices on the local network. The broadcast address is FFh-FFh-FFh-FFh-FFh-FFh. The LSB of the first byte is odd, qualifying it as a group address; however, its value is reserved for broadcast. It is classified separately by the EMAC.

**Descriptor (Packet Buffer Descriptor)** — A small memory structure that describes a larger block of memory in terms of size, location, and state. Descriptors are used by the EMAC and application to describe the memory buffers that hold Ethernet data.

**Device** — In this document, device refers to the TMS320TCI6487/88 processor.

**Ethernet MAC Address (MAC Address)** — A unique 6-byte address that identifies an Ethernet device on the network. In an Ethernet packet, a MAC address is used twice, first to identify the packets destination, and second to identify the packets sender or source. An Ethernet MAC address is normally specified in hexadecimal, using dashes to separate bytes. For example, 08h-00h-28h-32h-17h-42h.

The first three bytes normally designate the manufacturer of the device. However, when the first byte of the address is odd (LSB is 1), the address is a group address (broadcast or multicast). The second bit specifies whether the address is globally or locally administrated (not considered in this document).

**Ethernet Packet (Packet)** — An Ethernet packet is the collection of bytes that represents the data portion of a single Ethernet frame on the wire.

**Full Duplex** — Full duplex operation allows simultaneous communication between a pair of stations using point-to-point media (dedicated channel). Full duplex operation does not require that transmitters defer, nor do they monitor or react to receive activity, as there is no contention for a shared medium in this mode. Full duplex mode can only be used when all of the following are true:

- The physical medium is capable of supporting simultaneous transmission and reception without interference.
- There are exactly two stations connected with a full duplex point-to-point link. As there is no contention for use of a shared medium, the multiple access (i.e., CSMA/CD) algorithms are unnecessary.
- Both stations on the LAN are capable of, and have been configured to use, full duplex operation.

The most common configuration envisioned for full duplex operation consists of a central bridge (also known as a switch) with a dedicated LAN connecting each bridge port to a single device. Full duplex operation constitutes a proper subset of the MAC functionality required for half duplex operation.

**Half Duplex** — In half duplex mode, the CSMA/CD media access method is the means by which two or more stations share a common transmission medium. To transmit, a station waits (defers) for a quiet period on the medium, that is, no other station is transmitting. It then sends the intended message in bit-serial form. If, after initiating a transmission, the message collides with that of another station, then each transmitting station intentionally transmits for an additional predefined period to ensure propagation of the collision throughout the system. The station remains silent for a random amount of time (backoff) before attempting to transmit again.

**Host** — The host is an intelligent system resource that configures and manages each communications control module. The host is responsible for allocating memory, initializing all data structures, and responding to port (EMAC) interrupts. In this document, host refers to the TMS320TCI6487/88 device.

**Jabber** — A condition wherein a station transmits for a period of time longer than the maximum permissible packet length, usually due to a fault condition.

**Link** — The transmission path between any two instances of generic cabling.
Multicast MAC Address— A class of MAC address that sends a packet to potentially more than one recipient. A group address is specified by setting the LSB of the first MAC address byte. Thus, 01h-02h-03h-04h-05h-06h is a valid multicast address. Typically, an Ethernet MAC looks for only certain multicast addresses on a network to reduce traffic load. The multicast address list of acceptable packets is specified by the application.

Physical Layer and Media Notation— To identify different Ethernet technologies, a simple, three-field, type notation is used. The Physical Layer type used by the Ethernet is specified by these fields: <data rate in Mb/s><medium type><maximum segment length (100m)>

The definitions for the technologies mentioned in this guide are as follows:

Table 111. Physical Layer Definitions

<table>
<thead>
<tr>
<th>Term</th>
<th>Definition</th>
</tr>
</thead>
<tbody>
<tr>
<td>10Base-T</td>
<td>IEEE 802.3 Physical Layer specification for a 10 Mb/s CSMA/CD local area network over two pairs of twisted-pair telephone wire.</td>
</tr>
<tr>
<td>100Base-T</td>
<td>IEEE 802.3 Physical Layer specification for a 100 Mb/s CSMA/CD local area network over two pairs of Category 5 unshielded twisted-pair (UTP) or shielded twisted-pair (STP) wire.</td>
</tr>
<tr>
<td>1000Base-T</td>
<td>IEEE 802.3 Physical Layer specification for a 1000 Mb/s CSMA/CD LAN using four pairs of Category 5 balanced copper cabling.</td>
</tr>
<tr>
<td>Twisted pair</td>
<td>A cable element that consists of two insulated conductors twisted together in a regular fashion to form a balanced transmission line.</td>
</tr>
</tbody>
</table>

Port— Ethernet device.

Promiscuous Mode— EMAC receives frames that do not match its address.
Revision History

This revision history highlights the technical changes made to the document in this revision.

EMAC/MDIO Revision History

<table>
<thead>
<tr>
<th>See</th>
<th>Additions/Modifications/Deletions</th>
</tr>
</thead>
<tbody>
<tr>
<td>Table 44</td>
<td>Modified MPY bit values in Auxiliary Configuration Register (AUX_CFG) Field Descriptions</td>
</tr>
</tbody>
</table>

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.
IMPORTANT NOTICE

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, modifications, enhancements, improvements, and other changes to its products and services at any time and to discontinue any product or service without notice. Customers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All products are sold subject to TI’s terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its hardware products to the specifications applicable at the time of sale in accordance with TI’s standard warranty. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by government requirements, testing of all parameters of each product is not necessarily performed.

TI assumes no liability for applications assistance or customer product design. Customers are responsible for their products and applications using TI components. To minimize the risks associated with customer products and applications, customers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any TI patent right, copyright, mask work right, or other TI intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information published by TI regarding third-party products or services does not constitute a license from TI to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of TI.

Reproduction of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. Reproduction of this information with alteration is an unfair and deceptive business practice. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions.

Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

TI products are not authorized for use in safety-critical applications (such as life support) where a failure of the TI product would reasonably be expected to cause severe personal injury or death, unless officers of the parties have executed an agreement specifically governing such use. Buyers represent that they have all necessary expertise in the safety and regulatory ramifications of their applications, and acknowledge and agree that they are solely responsible for all legal and regulatory requirements concerning such use. Buyers agree that they have all necessary expertise in the safety and regulatory ramifications of their applications, and acknowledge and agree that they are solely responsible for all legal and regulatory requirements concerning such use. Buy (s) must fully indemnify TI and its representatives against any damages arising out of the use of TI products in such safety-critical applications.

TI products are neither designed nor intended for use in military/aerospace applications or environments unless the TI products are specifically designated by TI as military-grade or “enhanced plastic.” Only products designated by TI as military-grade meet military specifications. Buyers acknowledge and agree that any such use of TI products which TI has not designated as military-grade is solely at the Buyer’s risk, and that they are solely responsible for compliance with all legal and regulatory requirements in connection with such use.

TI products are neither designed nor intended for use in automotive applications or environments unless the specific TI products are designated by TI as compliant with ISO/TS 16949 requirements. Buyers acknowledge and agree that, if they use any non-designated products in automotive applications, TI will not be responsible for any failure to meet such requirements.

Following are URLs where you can obtain information on other Texas Instruments products and application solutions:

<table>
<thead>
<tr>
<th>Products</th>
<th>Applications</th>
</tr>
</thead>
<tbody>
<tr>
<td>Audio</td>
<td><a href="http://www.ti.com/audio">www.ti.com/audio</a></td>
</tr>
<tr>
<td>Amplifiers</td>
<td><a href="http://www.amplifier.ti.com">www.amplifier.ti.com</a></td>
</tr>
<tr>
<td>Data Converters</td>
<td>dataconverter.ti.com</td>
</tr>
<tr>
<td>DLP® Products</td>
<td><a href="http://www.dlp.com">www.dlp.com</a></td>
</tr>
<tr>
<td>DSP</td>
<td>dsp.ti.com</td>
</tr>
<tr>
<td>Clocks and Timers</td>
<td><a href="http://www.ti.com/clocks">www.ti.com/clocks</a></td>
</tr>
<tr>
<td>Interface</td>
<td>interface.ti.com</td>
</tr>
<tr>
<td>Logic</td>
<td>logic.ti.com</td>
</tr>
<tr>
<td>Power Mgmt</td>
<td>power.ti.com</td>
</tr>
<tr>
<td>Microcontrollers</td>
<td>microcontroller.ti.com</td>
</tr>
<tr>
<td>RFID</td>
<td><a href="http://www.ti-rfid.com">www.ti-rfid.com</a></td>
</tr>
<tr>
<td>OMAP Mobile Processors</td>
<td><a href="http://www.ti.com/omap">www.ti.com/omap</a></td>
</tr>
<tr>
<td>Wireless Connectivity</td>
<td><a href="http://www.ti.com/wirelessconnectivity">www.ti.com/wirelessconnectivity</a></td>
</tr>
</tbody>
</table>

TI E2E Community Home Page: e2e.ti.com

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265
Copyright © 2012, Texas Instruments Incorporated