













LM5160-Q1

SNVSAE4C - JULY 2015-REVISED OCTOBER 2018

# LM5160-Q1 Wide Input 65-V, 2-A Synchronous Buck / Fly-Buck™ DC/DC Converter

# **Features**

- AEC-Q100 Qualified for Automotive Applications
  - Temperature Grade 1: -40°C ≤ T<sub>Δ</sub> ≤ 125°C
  - HBM ESD Classification Level 2
  - CDM ESD Classification Level C5
- Wide 4.5-V to 65-V Input Voltage Range
- Integrated High-Side and Low-Side Switches
  - No External Schottky Diode Required
- 2-A Maximum Load Current
- Meets CISPR 25 EMI Standard
- Adaptive Constant On-Time Control
  - No External Loop Compensation
  - Fast Transient Response
- Selectable Forced PWM or DCM Operation
  - FPWM Supports Multi-Output Fly-Buck™
- **Nearly Constant Switching Frequency** 
  - Resistor Adjustable up to 1 MHz
- Programmable Soft-Start Time
- Prebiased Start-Up
- ±1% Feedback Voltage Reference
- Inherent Protection Features for Robust Design
  - **Peak Current Limiting Protection**
  - Adjustable Input UVLO and Hysteresis
  - VCC and Gate Drive UVLO Protection
  - Thermal Shutdown Protection With Hysteresis
- 14-Pin HTSSOP Package, 0.65-mm Pitch
- Create a Custom Design Using the LM5160-Q1 With the WEBENCH® Power Designer

# 2 Applications

- Automotive DC/DC Converter
- **IGBT Gate Drive Bias Supply**
- Low-Power Isolated DC/DC (Fly-Buck)

# Description

The LM5160-Q1 is a 65-V, 2-A synchronous stepdown converter with integrated high-side and low-side MOSFETs. The adaptive constant on-time control scheme requires no loop compensation and supports high step-down ratios with fast transient response. An internal feedback amplifier maintains ±1% output regulation over the entire operating temperature range. The on-time varies inversely with input voltage resulting in nearly constant switching frequency.

Peak and valley current limit circuits protect against overload conditions. The undervoltage lockout (EN/UVLO) circuit provides independently adjustable input undervoltage threshold and hysteresis. The LM5160-Q1 is programmed through the FPWM pin to operate in continuous conduction mode (CCM) from no load to full load or to automatically switch to discontinuous conduction mode (DCM) at light load for higher efficiency. Forced CCM operation supports multiple-output and isolated Fly-Buck applications using a coupled inductor.

The LM5160-Q1 is qualified to automotive AEC-Q100 grade 1 and is available in 14-pin HTSSOP package with 0.65-mm pin pitch.

# Device Information<sup>(1)</sup>

| PART NUMBER | PACKAGE     | BODY SIZE (NOM)   |
|-------------|-------------|-------------------|
| LM5160-Q1   | HTSSOP (14) | 4.40 mm × 5.00 mm |

(1) For all available packages, see the orderable addendum at the end of the data sheet.

# **Typical Fly-Buck Application Circuit**



# Typical Synchronous Buck Application Circuit





# **Table of Contents**

| 1 | Features 1                           | 8 Application and Implementation                     | 15 |
|---|--------------------------------------|------------------------------------------------------|----|
| 2 | Applications 1                       | 8.1 Application Information                          | 15 |
| 3 | Description 1                        | 8.2 Typical Applications                             | 16 |
| 4 | Revision History2                    | 8.3 Do's and Don'ts                                  | 24 |
| 5 | Pin Configuration and Functions      | 9 Power Supply Recommendations                       | 25 |
| 6 | Specifications4                      | 10 Layout                                            | 26 |
| • | 6.1 Absolute Maximum Ratings         | 10.1 Layout Guidelines                               | 26 |
|   | 6.2 ESD Ratings                      | 10.2 Layout Example                                  | 26 |
|   | 6.3 Recommended Operating Conditions | 11 Device and Documentation Support                  | 27 |
|   | 6.4 Thermal Information              | 11.1 Device Support                                  | 27 |
|   | 6.5 Electrical Characteristics5      | 11.2 Documentation Support                           | 27 |
|   | 6.6 Switching Characteristics        | 11.3 Receiving Notification of Documentation Updates | 28 |
|   | 6.7 Typical Characteristics          | 11.4 Community Resources                             | 28 |
| 7 | Detailed Description 10              | 11.5 Trademarks                                      | 28 |
|   | 7.1 Overview10                       | 11.6 Electrostatic Discharge Caution                 | 28 |
|   | 7.2 Functional Block Diagram         | 11.7 Glossary                                        | 29 |
|   | 7.3 Feature Description 11           | 12 Mechanical, Packaging, and Orderable              |    |
|   | 7.4 Device Functional Modes          | Information                                          | 29 |
|   |                                      |                                                      |    |

# 4 Revision History

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

| C | hanges from Revision B (November 2017) to Revision C  | Page |
|---|-------------------------------------------------------|------|
| • | Changed Features                                      | 1    |
| • | Changed front page schematics                         | 1    |
| • | Changed Pinout Drawing                                |      |
|   | Changed ESD Ratings                                   |      |
|   | Changed Function Block Diagram                        |      |
|   |                                                       |      |
|   | Changed Related Documentation                         |      |
| C | changes from Revision A (November 2015) to Revision B | Page |

| CI | nanges from Revision A (November 2015) to Revision B                                                       | Page                                   |
|----|------------------------------------------------------------------------------------------------------------|----------------------------------------|
| •  | Updated AEC-Q100 qualified bullet points                                                                   | ······································ |
| •  | Deleted the lead temperature from the Absolute Maximum Ratings table                                       | 4                                      |
| •  | Moved the Ripple Configuration section to the Application Information section                              | 18                                     |
| •  | Changed the Application Performance Plots title to Application Curves in both typical application sections | 20                                     |
| •  | Added layout details with LM5160-Q1 HTSSOP-14 package                                                      | 20                                     |
| •  | Changed the Electrostatic Discharge Caution statement                                                      | 2                                      |

| Changes from Original (July 2015) to Revision A |                                                                         | Page |
|-------------------------------------------------|-------------------------------------------------------------------------|------|
| •                                               | Changed current limit off-timer in the Electrical Characteristics to 16 | 5    |



# 5 Pin Configuration and Functions



**Pin Functions** 

|          | PIN     | I/O <sup>(1)</sup> | DESCRIPTION                                                                                                                                                                                        |
|----------|---------|--------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| NO. NAME |         | 1/0(1)             | DESCRIPTION                                                                                                                                                                                        |
| 1        | AGND    | _                  | Analog Ground. Ground connection of internal control circuits.                                                                                                                                     |
| 2        | PGND    | Р                  | Power Ground. Ground connection of the internal synchronous rectifier FET.                                                                                                                         |
| 3        | VIN     | Р                  | Input supply connection. Operating input range is 4.5 V to 65 V.                                                                                                                                   |
| 4        | EN/UVLO | I                  | Precision enable. Input pin of undervoltage lockout (UVLO) comparator.                                                                                                                             |
| 5        | RON     | I                  | On-time programming pin. A resistor between this pin and VIN sets the switch on-time as a function of input voltage.                                                                               |
| 6        | SS      | ı                  | Soft-start. Connect a capacitor from SS to AGND to control output rise time and limit overshoot.                                                                                                   |
| 8        | FPWM    | I                  | Forced PWM logic input pin. Connect to AGND for discontinuous conduction mode (DCM) with light loads. Connect to VCC for continuous conduction mode (CCM) at all loads and Fly-Buck configuration. |
| 9        | FB      | I                  | Feedback input of voltage regulation comparator.                                                                                                                                                   |
| 10       | VCC     | 0                  | Internal high voltage start-up regulator bypass capacitor pin.                                                                                                                                     |
| 11       | BST     | Р                  | Bootstrap capacitor pin. Connect a capacitor between BST and SW to bias gate driver of high-side buck FET.                                                                                         |
| 12,13    | SW      | Р                  | Switch node. Source connection of high-side buck FET and drain connection of low-side synchronous rectifier FET.                                                                                   |
| 7,14     | NC      | _                  | No Connection.                                                                                                                                                                                     |
| _        | EP      | _                  | Exposed Pad. Connect to AGND and printed-circuit board ground plane to improve power dissipation.                                                                                                  |

<sup>(1)</sup> P = Power, G = Ground, I = Input, O = Output.



# 6 Specifications

# 6.1 Absolute Maximum Ratings

Over the recommended operating junction temperature of -40°C to 150°C (unless otherwise noted). (1)(2)

| 1 0,                                                          |                              | MIN  | MAX | UNIT |  |
|---------------------------------------------------------------|------------------------------|------|-----|------|--|
|                                                               | VIN to AGND                  | -0.3 | 70  |      |  |
|                                                               | EN/UVLO to AGND              | -0.3 | 70  |      |  |
|                                                               | RON to AGND                  | -0.3 | 70  |      |  |
| lanut valtana                                                 | BST to AGND                  | -0.3 | 84  | V    |  |
| Input voltages                                                | VCC to AGND                  | -0.3 | 14  | V    |  |
|                                                               | FPWM to AGND                 | -0.3 | 14  |      |  |
|                                                               | SS to AGND                   | -0.3 | 7   |      |  |
|                                                               | FB to AGND                   | -0.3 | 7   |      |  |
|                                                               | BST to SW                    | -0.3 | 14  |      |  |
| Output valta as a                                             | BST to VCC                   |      | 70  | V    |  |
| Output voltages                                               | SW to AGND                   | -1.5 | 70  | V    |  |
|                                                               | SW to AGND (20-ns transient) | -3   |     |      |  |
| Operating junction temperature, T <sub>J</sub> <sup>(3)</sup> |                              | -40  | 150 | °C   |  |
| Storage temperature, T <sub>stg</sub>                         |                              | -65  | 150 | °C   |  |

<sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

# 6.2 ESD Ratings

|                    |               |                                                         |          | VALUE | UNIT     |
|--------------------|---------------|---------------------------------------------------------|----------|-------|----------|
| V                  | Electrostatic | Human-body model (HBM), per AEC Q100-002 <sup>(1)</sup> |          | ±2000 | V        |
| V <sub>(ESD)</sub> |               | Charged-device model (CDM), per AEC Q100-011            | All pins | ±750  | <b>v</b> |

<sup>(1)</sup> AEC Q100-002 indicates HBM stressing is done in accordance with the ANSI/ESDA/JEDEC JS-001 specification.

#### 6.3 Recommended Operating Conditions

Over the recommended operating junction temperature of -40°C to 150°C (unless otherwise noted). (1)

| , , ,                           | ,   |     |      |
|---------------------------------|-----|-----|------|
|                                 | MIN | MAX | UNIT |
| V <sub>IN</sub> input voltage   | 4.5 | 65  | V    |
| I <sub>OUT</sub> output current |     | 2   | Α    |
| Operating junction temperature  | -40 | 150 | °C   |

 Recommended Operating Ratings are conditions under the device is intended to be functional. For specifications and test conditions, see Electrical Characteristics.

<sup>(2)</sup> If Military/Aerospace specified devices are required, contact the Texas Instruments Sales Office/ Distributors for availability and specifications.

<sup>(3)</sup> High junction temperatures degrade operating lifetimes. Operating lifetime is derated for junction temperatures greater than 125°C.



#### 6.4 Thermal Information

|                    |                                                    | LM5160-Q1    |      |
|--------------------|----------------------------------------------------|--------------|------|
|                    | THERMAL METRIC <sup>(1)</sup>                      | PWP (HTSSOP) | UNIT |
|                    |                                                    | 14 PINS      |      |
| $R_{\theta JA}$    | Junction-to-ambient thermal resistance             | 39.3         | °C/W |
| $R_{\theta JCbot}$ | Junction-to-case (bottom) thermal resistance       | 2.0          | °C/W |
| ΨЈВ                | Junction-to-board thermal characteristic parameter | 19.3         | °C/W |
| $R_{\theta JB}$    | Junction-to-board thermal resistance               | 19.6         | °C/W |
| $R_{\theta JCtop}$ | Junction-to-case (top) thermal resistance          | 22.8         | °C/W |
| ΨЈТ                | Junction-to-top thermal characteristic parameter   | 0.5          | °C/W |

<sup>(1)</sup> For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics report.

#### 6.5 Electrical Characteristics

Typical values correspond to  $T_J$  = 25°C. Minimum and maximum limits apply over  $T_J$  = -40°C to 125°C. Unless otherwise stated,  $V_{IN}$  = 24 V. (1)(2)

|                         | PARAMETER                         | TEST CONDITIONS                                              | MIN   | TYP   | MAX      | UNIT |
|-------------------------|-----------------------------------|--------------------------------------------------------------|-------|-------|----------|------|
| SUPPLY CU               | RRENT                             |                                                              |       |       |          |      |
| I <sub>SD</sub>         | Input shutdown current            | V <sub>IN</sub> = 24 V, V <sub>EN/UVLO</sub> = 0 V           |       | 50    | 90.7     | μΑ   |
| I <sub>OP</sub>         | Input operating current           | V <sub>IN</sub> = 24 V, V <sub>FB</sub> = 3 V, non-switching |       | 2.3   | 2.84     | mA   |
| VCC SUPPL               | Υ                                 |                                                              |       |       |          |      |
| V <sub>CC</sub>         | Bias regulator output             | V <sub>IN</sub> = 24 V, I <sub>CC</sub> = 20 mA              | 6.47  | 7.5   | 8.52     | V    |
| V <sub>CC</sub>         | Bias regulator current limit      | V <sub>IN</sub> = 24 V                                       | 30    |       |          | mA   |
| V <sub>CC(UV)</sub>     | VCC undervoltage threshold        | V <sub>VCC</sub> rising                                      |       | 3.98  | 4.1      | V    |
| V <sub>CC(HYS)</sub>    | VCC undervoltage hysteresis       | V <sub>VCC</sub> falling                                     |       | 185   |          | mV   |
| V <sub>CC(LDO)</sub>    | VIN – VCC dropout voltage         | V <sub>IN</sub> = 4.5 V, I <sub>VCC</sub> = 20 mA            |       | 165   | 260      | mV   |
| HIGH-SIDE F             | ET                                |                                                              |       |       | ·        |      |
| R <sub>DS(ON)</sub>     | High-side on-state resistance     | $V_{BST} - V_{SW} = 7 \text{ V}, I_{SW} = 1 \text{ A}$       |       | 0.29  |          | Ω    |
| BST <sub>(UV)</sub>     | Bootstrap gate drive UV           | V <sub>BST</sub> – V <sub>SW</sub> rising                    |       | 2.93  | 3.6      | V    |
| BST <sub>(HYS)</sub>    | Gate drive UV hysteresis          | V <sub>BST</sub> – V <sub>SW</sub> falling                   |       | 200   |          | mV   |
| LOW-SIDE F              | ET                                |                                                              |       |       | <u>.</u> |      |
| R <sub>DS(ON)</sub>     | Low-side on-state resistance      | I <sub>SW</sub> = 1 A                                        |       | 0.13  |          | Ω    |
| HIGH-SIDE C             | CURRENT LIMIT                     |                                                              |       |       |          |      |
| I <sub>LIM (HS)</sub>   | High-side current limit threshold |                                                              | 2.125 | 2.5   | 2.875    | Α    |
| T <sub>RES</sub>        | Current limit response time       | I <sub>LIM (HS)</sub> threshold detect to FET turnoff        |       | 100   |          | ns   |
| T <sub>OFF1</sub>       | Current limit forced off-time     | V <sub>FB</sub> = 0 V, V <sub>IN</sub> = 65 V                | 16    | 29    | 39.8     | μs   |
| T <sub>OFF2</sub>       | Current limit forced off-time     | V <sub>FB</sub> = 1 V, V <sub>IN</sub> = 24 V                | 2.18  | 3.5   | 5.12     | μs   |
| LOW-SIDE C              | URRENT LIMIT                      |                                                              |       |       |          |      |
| I <sub>SOURCE(LS)</sub> | Sourcing current limit            |                                                              | 1.9   | 2.5   | 3        | Α    |
| I <sub>SINK(LS)</sub>   | Sinking current limit             |                                                              |       | 5.4   |          | Α    |
| DIODE EMUI              | LATION                            |                                                              |       |       |          |      |
| V <sub>FPWM(LOW)</sub>  | FPWM input logic low              | V <sub>IN</sub> = 24 V                                       |       |       | 1        | V    |
| V <sub>FPWM(HIGH)</sub> | FPWM input logic high             | V <sub>IN</sub> = 24 V                                       | 3     |       |          | V    |
| I <sub>ZX</sub>         | Zero cross detect current         | FPWM = AGND (diode emulation)                                |       | 0     |          | mA   |
| REGULATIO               | N COMPARATOR                      |                                                              |       |       | <u> </u> |      |
| V <sub>REF</sub>        | FB regulation level               | V <sub>IN</sub> = 24 V                                       | 1.975 | 1.995 | 2.015    | V    |
| I <sub>(Bias)</sub>     | FB input bias current             | V <sub>IN</sub> = 24 V                                       |       |       | 100      | nA   |

<sup>(1)</sup> All minimum and maximum limits are specified by correlating the electrical characteristics to process and temperature variations and applying statistical process control.

Product Folder Links: LM5160-Q1

Submit Docume

<sup>(2)</sup> The junction temperature (T<sub>J</sub> in °C) is calculated from the ambient temperature (T<sub>A</sub> in °C) and power dissipation (P<sub>D</sub> in Watts) as follows: T<sub>J</sub> = T<sub>A</sub> + (P<sub>D</sub> • R<sub>θ,JA</sub>) where R<sub>θ,JA</sub> (in °C/W) is the package thermal impedance provided in Thermal Information.



# **Electrical Characteristics (continued)**

Typical values correspond to  $T_J$  = 25°C. Minimum and maximum limits apply over  $T_J$  = -40°C to 125°C. Unless otherwise stated,  $V_{IN}$  = 24 V. (1)(2)

|                         | PARAMETER                                       | TEST CONDITIONS                                  | MIN   | TYP  | MAX   | UNIT |
|-------------------------|-------------------------------------------------|--------------------------------------------------|-------|------|-------|------|
| ERROR CO                | RRECTION AMPLIFIER and SOFT                     | START                                            |       |      |       |      |
| G <sub>M</sub>          | Error amp transconductance                      | V <sub>FB</sub> = V <sub>REF</sub> ± 10 mV       |       | 105  |       | μA/V |
| I <sub>EA(Source)</sub> | Error amp source current                        | V <sub>FB</sub> = 1 V, V <sub>SS</sub> = 1 V     | 7.62  | 10.2 | 12.51 | μΑ   |
| I <sub>EA(Sink)</sub>   | Error amp sink current                          | V <sub>FB</sub> = 5 V, V <sub>SS</sub> = 2.25 V  | 7.46  | 10   | 12.2  | μΑ   |
| V <sub>(SS-FB)</sub>    | V <sub>SS</sub> – V <sub>FB</sub> clamp voltage | V <sub>FB</sub> = 1.75 V, C <sub>SS</sub> = 1 nF |       | 135  |       | mV   |
| I <sub>SS</sub>         | Soft-start charging current                     | V <sub>SS</sub> = 0.5 V                          | 7.63  | 10.2 | 12.5  | μΑ   |
| ENABLE/UV               | LO                                              | •                                                | •     |      | ·     |      |
| V <sub>UVLO (TH)</sub>  | UVLO threshold                                  | V <sub>EN/UVLO</sub> rising                      | 1.213 | 1.24 | 1.277 | V    |
| I <sub>UVLO(HYS)</sub>  | UVLO hysteresis current                         | V <sub>EN/UVLO</sub> = 1.4 V                     | 15    | 20   | 25    | μΑ   |
| V <sub>SD(TH)</sub>     | Shutdown mode threshold                         | V <sub>EN/UVLO</sub> falling                     | 0.28  | 0.35 |       | V    |
| V <sub>SD(HYS)</sub>    | Shutdown threshold hysteresis                   | V <sub>EN/UVLO</sub> rising                      |       | 47   |       | mV   |
| THERMAL S               | SHUTDOWN                                        |                                                  |       |      |       |      |
| T <sub>SD</sub>         | Thermal shutdown threshold                      |                                                  |       | 175  |       | °C   |
| T <sub>SD(HYS)</sub>    | Thermal shutdown hysteresis                     |                                                  |       | 20   |       | °C   |

# 6.6 Switching Characteristics

Typical values correspond to  $T_J = 25$ °C. Minimum and maximum limits apply over  $T_J = -40$ °C to 125°C. Unless otherwise stated,  $V_{IN} = 24 \text{ V.}^{(1)}$ 

| 314134, T <sub>111</sub> |                                            |  |     |      |      |      |  |  |  |  |
|--------------------------|--------------------------------------------|--|-----|------|------|------|--|--|--|--|
|                          |                                            |  | MIN | TYP  | MAX  | UNIT |  |  |  |  |
| MINIMUM C                | MINIMUM OFF-TIME                           |  |     |      |      |      |  |  |  |  |
| T <sub>OFF-MIN</sub>     | Minimum off-time, $V_{FB} = 0 V$           |  |     | 170  |      | ns   |  |  |  |  |
| ON-TIME GENERATOR        |                                            |  |     |      |      |      |  |  |  |  |
| T <sub>ON1</sub>         | $V_{IN}$ = 24 V, $R_{ON}$ = 100 k $\Omega$ |  | 312 | 428  | 520  | ns   |  |  |  |  |
| T <sub>ON2</sub>         | $V_{IN}$ = 24 V, $R_{ON}$ = 200 k $\Omega$ |  | 625 | 818  | 1040 | ns   |  |  |  |  |
| T <sub>ON3</sub>         | $V_{IN}$ = 8 V, $R_{ON}$ = 100 k $\Omega$  |  | 937 | 1247 | 1563 | ns   |  |  |  |  |
| T <sub>ON4</sub>         | $V_{IN}$ = 65 V, $R_{ON}$ = 100 k $\Omega$ |  | 132 | 176  | 220  | ns   |  |  |  |  |

(1) All minimum and maximum limits are specified by correlating the electrical characteristics to process and temperature variations and applying statistical process control.

Submit Documentation Feedback

Copyright © 2015–2018, Texas Instruments Incorporated



# 6.7 Typical Characteristics

T<sub>A</sub> = 25°C, unless otherwise noted. Please refer to Typical Applications for circuit designs.



# TEXAS INSTRUMENTS

# **Typical Characteristics (continued)**

 $T_A = 25$ °C, unless otherwise noted. Please refer to Typical Applications for circuit designs.





# **Typical Characteristics (continued)**

T<sub>A</sub> = 25°C, unless otherwise noted. Please refer to Typical Applications for circuit designs.





# 7 Detailed Description

#### 7.1 Overview

The LM5160-Q1 step-down synchronous switching regulator features all the functions needed to implement a low-cost, efficient buck converter capable of supplying 2 A to the load. This high voltage regulator contains 65-V N-channel buck and synchronous rectifier switches and is available in a 14-pin HTSSOP package with 0.65-mm pin pitch. The regulator operation is based on an adaptive constant on-time control architecture where the ontime is inversely proportional to input voltage  $V_{IN}$ . This feature maintains a relatively constant operating frequency with load and input voltage variations. A constant on-time switching regulator requires no loop compensation resulting in fast load transient response. Peak current limit detection circuit is implemented with a forced off-time during current limiting which is inversely proportional to voltage at the feedback pin,  $V_{FB}$  and directly proportional to  $V_{IN}$ . Varying the current limit off-time with  $V_{FB}$  and  $V_{IN}$  ensures short-circuit protection with minimal current limit foldback. The LM5160-Q1 can be applied in numerous end equipment systems requiring efficient step-down regulation from higher input voltages. This regulator is well-suited for 24-V industrial systems as well as 48-V telecom and PoE voltage ranges. The LM5160-Q1 integrates an undervoltage lockout (EN/UVLO) circuit to prevent faulty operation of the device at low input voltages and features intelligent current limit and thermal shutdown to protect the device during overload or short circuit.

# 7.2 Functional Block Diagram



Submit Documentation Feedback

Copyright © 2015–2018, Texas Instruments Incorporated



#### 7.3 Feature Description

#### 7.3.1 Control Circuit

The LM5160-Q1 step-down switching regulator employs a control principle based on a comparator and a oneshot timer, with the output voltage feedback (FB) compared to the voltage at the soft-start (SS) pin (V<sub>SS</sub>). If the FB voltage is below V<sub>SS</sub>, the internal buck switch is turned on for a conduction time determined by the input voltage and the one-shot programming resistor (R<sub>ON</sub>). Following the on-time, the buck switch must stay off for the off-time forced by the minimum off-time one-shot. The buck switch remains off until the FB voltage falls below the SS voltage again, when it turns back on for another on-time interval.

During a rapid start-up or when the load current increases suddenly, the regulator operates with minimum offtime per cycle. When regulating the output in steady-state operation, the off-time automatically adjusts to produce the SW voltage duty cycle required for output voltage regulation.

When in regulation, the LM5160-Q1 operates in continuous conduction mode at heavy load currents. If FPWM is connected to ground or left floating, the regulator operates in discontinuous conduction mode at light load with the synchronous rectifier FET in diode emulation. With sufficient load, the LM5160-Q1 operates in continuous conduction mode with the inductor current never reaching zero during the off-time of the high-side FET. In this mode the operating frequency remains relatively constant with load and line variations. The minimum load current for continuous conduction mode is one-half the inductor's ripple current amplitude. The operating frequency is programmed by the resistor connected from VIN to RON and can be calculated from Equation 1 with R<sub>ON</sub> expressed in Ohms.

$$F_{sw} = \frac{V_{OUT}}{R_{ON} \times 1 \times 10^{-10}} \, Hz \tag{1}$$

In discontinuous conduction mode, current through the inductor ramps up from zero to a peak value during the on-time, then ramps back to zero before the end of the off-time. The next on-time interval starts when the voltage at FB falls below V<sub>SS</sub>. When the inductor current is zero during the high-side FET off-time, the load current is supplied by the output capacitor. In this mode, the operating switching frequency is lower than the continuous conduction mode switching frequency and the frequency varies with load. Discontinuous conduction mode maintains conversion efficiency at light loads because the switching losses reduce with the decrease in load and frequency.

The output voltage is set by two external resistors (R<sub>FB1</sub>, R<sub>FB2</sub>). Calculate the regulated output voltage from Equation 2.

$$V_{OUT} = \frac{V_{REF} \times (R_{FB2} + R_{FB1})}{R_{FB1}} V$$

where

# 7.3.2 VCC Regulator

The LM5160-Q1 contains an internal high-voltage linear regulator with a nominal output voltage of 7.5 V (typical). The VCC regulator is internally current limited to 30 mA (minimum). This regulator supplies power to internal circuit blocks including the synchronous FET gate driver and the logic circuits. When the VCC voltage reaches the undervoltage lockout (V<sub>CC(UV)</sub>) threshold of 3.98 V (typical), the IC is enabled. An external capacitor at the VCC pin stabilizes the regulator and supplies transient VCC current to the gate drivers. An internal diode connected from VCC to BST replenishes the charge in the high-side gate drive bootstrap capacitor when the SW voltage is low.



# **Feature Description (continued)**

#### 7.3.3 Regulation Comparator

The feedback voltage at the FB pin is compared to the SS pin voltage  $V_{SS}$ . In normal operation when the output voltage is in regulation, an on-time interval is initiated when the voltage at FB pin falls below  $V_{SS}$ . The high-side buck switch stays on for a pre-defined on-time causing the FB voltage to rise. After the on-time interval expires, the high-side switch remains off until the FB voltage falls below  $V_{SS}$ . During start-up, the FB voltage is below  $V_{SS}$  at the end of each on-time interval and the high-side switch turns on again after the minimum forced off-time of 170 ns (typical). When the output is shorted to ground ( $V_{FB} = 0$  V), the high-side peak current limit is triggered, the high-side FET is turned off and remains off for a period determined by the current limit off-timer. See *Current Limit* for additional information.

## 7.3.4 Soft Start

The soft-start feature of the LM5160-Q1 allows the converter to gradually reach a steady-state operating point, thereby reducing start-up stresses and current surges. When the EN/UVLO voltage is above the EN/UVLO standby threshold  $V_{UVLO(TH)} = 1.24 \text{ V}$  (typical) and the VCC voltage exceeds the VCC undervoltage threshold,  $V_{CC(UV)} = 3.98 \text{ V}$  (typical) , an internal 10- $\mu$ A current source charges the external capacitor at the SS pin ( $C_{SS}$ ) from 0 V to 2 V. The voltage at SS is the noninverting input of the internal FB comparator. The soft-start interval ends when the SS capacitor is charged to the 2-V reference level. The ramping voltage at SS produces a controlled, monotonic output voltage start-up. Use a minimum soft-start capacitance of 1 nF for all applications.

#### 7.3.5 Error Amplifier

The LM5160-Q1 provides a transconductance ( $G_M$ ) error amplifier that minimizes the difference between the reference voltage ( $V_{REF}$ ) and the average feedback (FB) voltage. This amplifier reduces the load and line regulation errors that are common in constant on-time regulators. The soft-start capacitor  $C_{SS}$  provides compensation for this error correction loop. The soft-start capacitor must be greater than 1 nF to ensure stability.

#### 7.3.6 On-Time Generator

The on-time of the LM5160-Q1 high-side MOSFET is determined by the  $R_{ON}$  resistor and is inversely proportional to the input voltage ( $V_{IN}$ ). The inverse relationship with  $V_{IN}$  results in a nearly constant frequency as  $V_{IN}$  is varied. Calculate the on-time from Equation 3 with  $R_{ON}$  expressed in Ohms.

$$T_{ON} = \frac{R_{ON} \times 1 \times 10^{-10}}{V_{IN}} s$$
 (3)

To set a specific continuous conduction mode switching frequency ( $F_{SW}$  expressed in Hz), determine the  $R_{ON}$  resistor from Equation 4.

$$R_{ON} = \frac{V_{OUT}}{F_{SW} \times 1 \times 10^{-10}} \Omega \tag{4}$$

 $R_{ON}$  must be selected for a minimum on-time (at maximum  $V_{IN}$ ) greater than 150 ns for proper operation. This minimum on-time requirement limits the maximum switching frequency of applications with relatively high  $V_{IN}$  and low  $V_{OUT}$ .

#### 7.3.7 Current Limit

The LM5160-Q1 provides an intelligent current limit off-timer that adjusts the off-time to reduce the foldback in the current limit. If the peak value of the current in the buck switch exceeds 2.5 A (typical), the present on-time interval is immediately terminated and a non-resettable off-timer is initiated. The length of the off-time is controlled by the FB voltage and the input voltage  $V_{IN}$ . As an example, when  $V_{FB} = 0$  V and  $V_{IN} = 24$  V, the off-time is set to 10  $\mu$ s. This condition occurs if the output is shorted or during the initial phase of start-up. In cases of output overload where the FB voltage is greater than zero volts (a soft short), the current limit off-time is reduced. Decreasing the off-time during less severe overloads reduces the current limit foldback, overload recovery time, and start-up time. Calculate the current limit off-time using Equation 5.

$$T_{OFF(CL)} = \frac{5V_{IN}}{24V_{FB} + 12} \,\mu s \tag{5}$$

2 Submit Documentation Feedback

Copyright © 2015–2018, Texas Instruments Incorporated



# Feature Description (continued)

#### 7.3.8 N-Channel Buck Switch and Driver

The LM5160-Q1 integrates an N-channel buck switch and associated floating high-side gate driver. The gate driver circuit works in conjunction with an external bootstrap capacitor and an internal high voltage bootstrap diode. A 10-nF or larger ceramic capacitor connected between BST and SW provides the voltage to the high-side driver during the buck switch on-time. During the off-time, the SW node is pulled down to approximately 0 V and the bootstrap capacitor charges from VCC through the internal bootstrap diode. The minimum off-time of 170 ns (typical) provides a minimum time each cycle to recharge the bootstrap capacitor.

#### 7.3.9 Synchronous Rectifier

The LM5160-Q1 provides an internal low-side synchronous rectifier N-channel FET. This low-side FET provides a low resistance path for the inductor current when the high-side FET is turned off.

With the FPWM pin connected to ground or left floating, the LM5160-Q1 synchronous rectifier operates in diode emulation mode. Diode emulation enables the pulse-skipping during light load conditions. This leads to a reduction in the average switching frequency at light loads. Switching losses and FET gate driver losses, both of which are proportional to switching frequency, are significantly reduced and efficiency is improved. This pulse-skipping mode also reduces the circulating inductor currents and losses associated with a continuous conduction mode (CCM).

When FPWM is pulled high, diode emulation is disabled. The inductor current can flow in either direction through the low-side FET, resulting in CCM operation with nearly constant switching frequency. A negative sink current limit circuit limits the current that can flow into SW and through the low-side FET to ground. In a buck regulator application, large negative current typically only flows from  $V_{OUT}$  to SW if  $V_{OUT}$  is lifted above the output regulation setpoint.

## 7.3.10 Enable / Undervoltage Lockout (EN/UVLO)

The LM5160-Q1 contains a dual-level undervoltage lockout (EN/UVLO) circuit. When the EN/UVLO voltage is below 0.35 V, the regulator is in a low-current shutdown mode. When the EN/UVLO voltage is greater than 0.35 V (typical) but less than 1.24 V (typical), the regulator is in standby mode. In standby mode, the VCC bias regulator is active but converter switching remains disabled. When the voltage at the VCC exceeds the VCC rising threshold,  $V_{CC(UV)} = 3.98 \text{ V}$  (typical), and the EN/UVLO voltage is greater than 1.24 V, normal switching operation begins. Use an external resistor voltage divider from VIN to GND to set the minimum operating voltage of the regulator.

EN/UVLO hysteresis is implemented with an internal 20  $\mu$ A (typical) current source (I<sub>UVLO(HYS)</sub>) that is switched on or off into the impedance of the EN/UVLO pin resistor divider. When the EN/UVLO threshold is exceeded, the current source is activated to effectively raise the voltage at the EN/UVLO pin. The hysteresis is equal to the value of this current times the upper resistance of the resistor divider, R<sub>UV2</sub>. See *Functional Block Diagram*.

#### 7.3.11 Thermal Protection

The LM5160-Q1 must be operated such that the junction temperature does not exceed 150°C during normal operation. An internal thermal shutdown circuit is provided to protect the LM5160-Q1 in the event of higher than normal junction temperature. When activated, typically at 175°C, the controller is forced into a low-power reset state, disabling the high-side buck switch and the VCC regulator. This feature prevents catastrophic failures from accidental device overheating. When the junction temperature falls below 155°C (typical hysteresis of 20°C), the VCC regulator is enabled and operation resumes.



#### 7.4 Device Functional Modes

### 7.4.1 Forced Pulse Width Modulation (FPWM) Mode

The *Synchronous Rectifier* section gives a brief introduction to the LM5160-Q1 diode emulation feature. The FPWM pin allows the power supply designer to select either CCM or DCM operation at light loads. When FPWM is connected to ground or left floating (FPWM = 0), a pulse-skipping mode and a zero-cross current detector circuit are enabled. The zero-cross detector turns off the low-side FET when the inductor current falls to zero (I<sub>ZX</sub>, see *Electrical Characteristics*). This feature allows the LM5160-Q1 regulator to operate in DCM mode at light loads. In the DCM state, the switching frequency decreases with lighter loads.

If FPWM is pulled high (FPWM connected to VCC), the LM5160-Q1 operates in CCM even at light loads. This option allows the synchronous rectifier FET to conduct until the start of the next high-side switch cycle. The inductor current drops to zero and then reverse direction (negative direction through inductor), passing from drain to source of the low-side FET. The current flows continuously until the FB comparator initiates another high-side switch on-time. CCM operation reduces efficiency at light load but improves the transient response to step load changes and provides nearly constant switching frequency.

**Table 1. FPWM Pin Mode Summary** 

| FPWM PIN CONNECTION      | LOGIC STAGE | DESCRIPTION                                                                               |  |  |
|--------------------------|-------------|-------------------------------------------------------------------------------------------|--|--|
| GND or Floating (High Z) | 0           | The FPWM pin is grounded or left floating. DCM enabled at light loads.                    |  |  |
| V <sub>cc</sub>          | 1           | The FPWM pin is connected to VCC. The LM5160-Q1 then operates in CCM mode at light loads. |  |  |

### 7.4.2 Undervoltage Detector

The following table summarizes the dual threshold levels of the undervoltage lockout (EN/UVLO) circuit explained in *Enable / Undervoltage Lockout (EN/UVLO)*.

**Table 2. UVLO Pin Mode Summary** 

| EN/UVLO PIN<br>VOLTAGE | VCC REGILATOR                         |           | DESCRIPTION                                                               |
|------------------------|---------------------------------------|-----------|---------------------------------------------------------------------------|
| < 0.35 V               | Off                                   | Shutdown  | V <sub>CC</sub> regulator disabled. High-side and low-side FETs disabled. |
| 0.35 V to 1.24 V       | 5 V to 1.24 V On                      |           | V <sub>CC</sub> regulator enabled. High-side and low-side FETs disabled.  |
| > 1.24 V               | V <sub>CC</sub> < V <sub>CC(UV)</sub> | Standby   | V <sub>CC</sub> regulator enabled. High-side and low-side FETs disabled.  |
|                        | V <sub>CC</sub> > V <sub>CC(UV)</sub> | Operating | V <sub>CC</sub> regulator enabled. Switching enabled.                     |

If input UVLO is not required, EN/UVLO can be driven by a logic signal as an enable input or connected directly to VIN. If EN/UVLO is directly connected to VIN, the regulator begins switching when  $V_{CC(UV)} = 3.98 \text{ V}$  (typical) is satisfied.



# 8 Application and Implementation

#### NOTE

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

# 8.1 Application Information

The LM5160-Q1 is a synchronous buck or Fly-Buck DC/DC converter designed to operate over wide input voltage and output current ranges. LM5160-Q1 quick-start calculator tools are available for download to design a single-output synchronous buck converter or an isolated dual-output Fly-Buck converter. For a detailed design guide of the Fly-Buck converter, refer to AN-2292 Designing an Isolated Buck (Fly-Buck) Converter application report (SNVA674). Alternatively, use online WEBENCH software to create a complete buck or Fly-Buck design and generate the bill of materials, estimated efficiency, solution size and cost of the complete solution.

*Typical Applications* describes a few application circuits using the LM5160-Q1 with detailed, step-by-step design procedures.

# 8.1.1 Ripple Configuration

The LM5160-Q1 uses an adaptive constant on-time (COT) control scheme in which the PWM on-time is set by a one-shot timer and the off-time is set by the feedback voltage ( $V_{FB}$ ) falling below the reference voltage. Therefore, for stable operation, the feedback voltage must decrease monotonically in phase with the inductor current during the off-time. Furthermore, this change in feedback voltage ( $V_{FB}$ ) during the off-time must be large enough to dominate any noise present at the feedback node.

Table 3 presents three different methods for generating appropriate voltage ripple at the feedback node. Type 1 and Type 2 ripple circuits couple the ripple from the output of the converter to the feedback node (FB). The output voltage ripple has two components:

- 1. Capacitive ripple caused by the inductor ripple current charging or discharging the output capacitor.
- 2. Resistive ripple caused by the inductor ripple current flowing through the ESR of the output capacitor and R3.

Table 3. Ripple Configurations

| TYPE 1                                                                                    | TYPE 2                                                                                                                                                    | TYPE 3                                                                         |
|-------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------|
| Lowest Cost                                                                               | Reduced Ripple                                                                                                                                            | Minimum Ripple                                                                 |
| To FB  R <sub>FB1</sub> R <sub>FB2</sub> R <sub>S</sub> C <sub>OUT</sub> C <sub>OUT</sub> | To FB R <sub>FB1</sub> R <sub>3</sub> R <sub>3</sub> R <sub>GND</sub>                                                                                     | Vout<br>R <sub>A</sub> C <sub>A</sub> R <sub>FB2</sub> GND To FB               |
| $R_3 \ge \frac{25 \text{ mV} \times V_O}{V_{REF} \times \Delta I_{L1, \text{min}}} $ (6)  | $\begin{split} &C_{ff} \geq \frac{5}{F_{SW} \times (R_{FB2} IIR_{FB1})} \\ &R_3 \geq \frac{25 \text{ mV}}{\Delta I_{L1, \text{min}}} \end{split} \tag{7}$ | $R_A C_A \le \frac{(V_{IN, min} - V_O) \times T_{ON(@V_{IN, min})}}{25mV}$ (8) |



The capacitive ripple is out-of-phase with the inductor current. As a result, the capacitive ripple does not decrease monotonically during the off-time. The resistive ripple is in phase with the inductor current and decreases monotonically during the off-time. The resistive ripple must exceed the capacitive ripple at output  $(V_{OUT})$  for stable operation. If this condition is not satisfied, unstable switching behavior is observed in COT converters with multiple on-time bursts in close succession followed by a long off-time.

Type 3 ripple method uses a ripple injection circuit with R<sub>A</sub>, C<sub>A</sub> and the switch-node (SW) voltage to generate a triangular ramp. This ramp is then AC-coupled into the feedback node (FB) using coupling capacitor C<sub>B</sub>. Because this circuit does not use the output voltage ripple, it is suited for applications where low output voltage ripple is imperative. For more information on each ripple generation method, refer to the *AN-1481 Controlling Output Ripple & Achiev ESR Indep Constant On-Time Regulator Designs* application note.

# 8.2 Typical Applications



For step-by-step design procedure, circuit schematics, bill of materials, PCB files, simulation and test results of an LM5160-powered implementation, refer to *Wide-Input Isolated IGBT Gate-Drive Fly-Buck Power Supply for Three-Phase Inverters* reference design.

#### 8.2.1 LM5160-Q1 Synchronous Buck (10-V to 60-V Input, 5-V Output, 1.5-A Load)

A typical application example is a synchronous buck converter operating from a wide input voltage range of 10 V to 65 V and providing a stable 5-V output voltage with output current capability of 1.5 A. Figure 19 shows the complete schematic for a typical synchronous buck application circuit. The components are labeled by numbers instead of the descriptive name used in the previous sections. For example, R3 represents R<sub>ON</sub> and so forth.



Figure 19. LM5160-Q1 Synchronous Buck Application Circuit

### **NOTE**

This and subsequent design examples are provided herein to showcase the LM5160-Q1 converter in several different applications. Depending on the source impedance of the input supply bus, an electrolytic capacitor may be required at the input to ensure stability, particularly at low input voltage and high output current operating conditions. See *Power Supply Recommendations* for more detail.



#### 8.2.1.1 Design Requirements

Table 4 summarizes the operating parameters:

**Table 4. Design Parameters** 

| DESIGN PARAMETER            | EXAMPLE VALUE   |  |  |
|-----------------------------|-----------------|--|--|
| Input voltage range         | 10 V to 65 V    |  |  |
| Output                      | 5 V             |  |  |
| Load current                | 1.5 A           |  |  |
| Nominal switching frequency | 300 kHz         |  |  |
| Light-load operating mode   | CCM, FPWM = VCC |  |  |

### 8.2.1.2 Detailed Design Procedure

#### 8.2.1.2.1 Custom Design With WEBENCH® Tools

Click here to create a custom design using the LM5160-Q1 device with the WEBENCH® Power Designer.

- 1. Start by entering the input voltage  $(V_{IN})$ , output voltage  $(V_{OUT})$ , and output current  $(I_{OUT})$  requirements.
- 2. Optimize the design for key parameters such as efficiency, footprint, and cost using the optimizer dial.
- 3. Compare the generated design with other possible solutions from Texas Instruments.

The WEBENCH Power Designer provides a customized schematic along with a list of materials with real-time pricing and component availability.

In most cases, these actions are available:

- Run electrical simulations to see important waveforms and circuit performance
- Run thermal simulations to understand board thermal performance
- Export customized schematic and layout into popular CAD formats
- Print PDF reports for the design, and share the design with colleagues

Get more information about WEBENCH tools at www.ti.com/WEBENCH.

#### 8.2.1.2.2 Feedback Resistor Divider - RFB1, RFB2

With the required output voltage setpoint at 5 V and  $V_{FB} = 2 V$  (typical), calculate the ratio of R6 ( $R_{FB1}$ ) to R5 (R<sub>FB2</sub>) using Equation 9.

$$\frac{R_{FB2}}{R_{FB1}} = \frac{V_{OUT}}{V_{REF}} - 1 \tag{9}$$

The resistor ratio calculates to be 3:2. Choose standard values of R6 ( $R_{FB1}$ ) = 2 k $\Omega$  and R5 ( $R_{FB2}$ ) = 3.01 k $\Omega$ . Higher or lower values can be used as long as a ratio of the 3:2 is maintained.

### 8.2.1.2.3 Switching Frequency - Ron

The duty cycle required to maintain output regulation at the minimum input voltage restricts the maximum switching frequency of the LM5160-Q1. The maximum value of the minimum forced off-time, T<sub>OFF min</sub>, limits the duty cycle and therefore the switching frequency. Calculate the maximum frequency that avoids output dropout at minimum input voltage using Equation 10.

$$F_{SW, \max(@V_{IN, \min})} = \frac{V_{IN, \min} - V_{OUT}}{V_{IN, \min} \times T_{OFF, \min}(ns)}$$
(10)

For this design example, the maximum frequency based on the minimum off-time limitation of  $T_{OFF,min}$  (typical) = 170 ns is calculated as F<sub>SW,max(@VIN,min)</sub> = 2.9 MHz. This value is well above 1 MHz, the maximum possible operating frequency of the LM5160-Q1.

At maximum input voltage the maximum switching frequency of the LM5160-Q1 is restricted by the minimum ontime, T<sub>ON.min</sub> which limits the minimum duty cycle of the converter. Calculate the maximum frequency at maximum input voltage using Equation 11.

Copyright © 2015-2018, Texas Instruments Incorporated



$$F_{SW, \max(@V_{IN, \max})} = \frac{V_{OUT}}{V_{IN, \max} \times T_{ON, \min}(ns)}$$
(11)

Using Equation 11 and  $T_{ON,min}$  (typical) = 150 ns, the maximum achievable switching frequency is  $F_{SW,max(@VIN,min)}$  = 514 kHz. Taking this value as the maximum possible switching frequency over the input voltage range for this application, choose a nominal switching frequency of  $F_{SW}$  = 300 kHz for this design. The value of resistor  $R_{ON}$  sets the nominal switching frequency based on Equation 12.

$$R_{ON} = \frac{V_{OUT}}{F_{SW} \times 1 \times 10^{-10}} \Omega \tag{12}$$

For this particular application with  $F_{SW} = 300$  kHz,  $R_{ON}$  calculates to be 167 k $\Omega$ . Selecting a standard value for R3 ( $R_{ON}$ ) = 169 k $\Omega$  (±1%) results in a nominal frequency of 296 kHz. The resistor value may need to adjusted further in order to achieve the required switching frequency as the switching frequency in COT converters varies slightly (±10%) with input voltage and/or output current. Operation at a lower nominal switching frequency results in higher efficiency but increases the inductor and capacitor values leading to a larger total solution size.

#### 8.2.1.2.4 Inductor - L

Select the inductor to limit the inductor ripple current between 20 and 40 percent of the maximum load current. Calculate the minimum value of the inductance required in this application from Equation 13.

$$L_{min} = \frac{V_O \times (V_{IN, max} - V_O)}{V_{IN, max} \times F_{SW} \times I_{O, max} \times 0.4}$$
(13)

Based on Equation 13, determine the minimum value of the inductance as 26  $\mu$ H for  $V_{IN}$  = 65 V (maximum) and inductor ripple current equal to 40 percent of the maximum load current. Allowing some margin for inductance variation with current, select a higher standard value of L1 (L) = 47  $\mu$ H for this design.

The peak inductor current at maximum load must be smaller than the minimum current limit threshold of the highside FET, as given in *Electrical Characteristics* table. Determine the inductor ripple current at any input voltage using Equation 14.

$$\Delta I_{L} = \frac{V_{O} \times (V_{IN} - V_{O})}{V_{IN} \times F_{SW} \times L}$$
(14)

Calculate the peak-to-peak inductor ripple current as 180 mA and 332 mA at the minimum and maximum input voltages, respectively. Determine the maximum peak inductor current in the buck FET using Equation 15.

$$I_{L(peak)} = I_{O, max} + \frac{\Delta I_{L, max}}{2}$$
(15)

In this design with an output current of 1.5 A, the maximum peak inductor current is calculated to be approximately 1.67 A, which is less than the high-side FET minimum current limit threshold.

The saturation current of the inductor must also be carefully considered. The peak value of the inductor current is bound by the high-side FET current limit during overload or short circuit conditions. Based on the high-side FET current limit specification in *Electrical Characteristics*, select an inductor with saturation current rating above 2.875 A.

# 8.2.1.2.5 Output Capacitor - Cout

Select the output capacitor to limit the capacitive ripple at the output of the regulator. Maximum capacitive ripple is observed at maximum input voltage. The output capacitance required for a ripple voltage  $\Delta V_O$  across the capacitor is given by Equation 16.

$$C_{OUT} = \frac{\Delta I_{L, max}}{8 \times F_{SW} \times \Delta V_{O, ripple}}$$
(16)

Substituting  $\Delta V_{O, ripple} = 10$  mV gives  $C_{OUT} = 14$   $\mu F$ . Two standard 10- $\mu F$  ceramic capacitors in parallel (C8, C9) are selected. An X7R type capacitor with a voltage rating 16 V or higher must be used for  $C_{OUT}$  (C8, C9) to limit the reduction of capacitance due to DC bias voltage.



#### 8.2.1.2.6 Series Ripple Resistor - R<sub>ESR</sub>

Select the series resistor such that sufficient ripple is injected at the feedback node (FB). The ripple voltage produced by R<sub>ESR</sub> is proportional to the inductor ripple current. Therefore, select R<sub>ESR</sub> based on the lowest inductor ripple current occurring at minimum input voltage. Calculate R<sub>ESR</sub> usingEquation 17.

$$R_{ESR} \ge \frac{25 \text{ mV} \times V_{O}}{V_{REF} \times \Delta I_{L, min}}$$
(17)

With  $V_O = 5$  V,  $V_{REF} = 2$  V and  $\Delta I_{L, min} = 180$  mA (at  $V_{IN, min} = 10$  V) as calculated in Equation 14, Equation 17 requires an R<sub>ESR</sub> greater than or equal to 0.35  $\Omega$ . Selecting R7 (R<sub>ESR</sub>) = 0.47  $\Omega$  results in approximately 150 mV of maximum output voltage ripple at V<sub>IN.max</sub>. For applications requiring lower output voltage ripple, use Type II or Type III ripple injection circuits as described in *Ripple Configuration*.

# 8.2.1.2.7 VCC and Bootstrap Capacitors - C<sub>VCC</sub>, C<sub>BST</sub>

The VCC capacitor charges the bootstrap capacitor during the off-time of the high-side switch and powers internal logic circuits and the low-side sync FET gate driver. The bootstrap capacitor biases the high-side gate driver during the high-side FET on-time. Recommended values for C5 (C<sub>VCC</sub>) and C4 (C<sub>BST</sub>) are 1 µF and 10 nF, respectively. Both must be high-quality X7R ceramic capacitors.

#### 8.2.1.2.8 Input Capacitor - C<sub>IN</sub>

The input capacitor must be large enough to limit the input voltage ripple to an acceptable level. Equation 18 provides the input capacitance  $C_{IN}$  required for a worst-case input ripple of  $\Delta V_{IN, ripple}$ .

$$C_{IN} = \frac{I_{O, max} \times D \times (1 - D)}{\Delta V_{IN, ripple} \times F_{SW}}$$
(18)

C<sub>IN</sub> (C1, C10) supplies most of the switch current during the on-time to limit the voltage ripple at the VIN pin. At maximum load current, when the buck switch turns on, the current into the VIN pin quickly increases to the valley current of the inductor ripple and then ramps up to the peak of the inductor ripple during the on-time of the highside FET. The average current during the on-time is the output load current. For a worst-case calculation, CIN must supply this average load current during the maximum on-time, without letting the voltage at VIN drop more than the desired input ripple. For this design, the input voltage drop is limited to 0.5 V and the value of CIN is calculated using Equation 18.

Based on Equation 18, the value of the input capacitor is determined as approximately 2.5 µF at D = 0.5. Taking into account the decrease in capacitance with applied voltage, two standard value 2.2-µF, 100-V, X7R ceramic capacitors are selected for C1 and C10. The input capacitors must be rated for the maximum input voltage under all operating and transient conditions.

A third input capacitor C2 may be needed in this design as a bypass path for the high-frequency components of input switching current. The value of C2 is 0.1 µF and this bypass capacitor must be placed directly across VIN and PGND (pins 3 and 2) near the IC. The CIN values and location are critical to reducing switching noise and transients.

#### 8.2.1.2.9 Soft-Start Capacitor - Css

The capacitor at the SS pin determines the soft-start time, that is, the time for the output voltage to reach its final steady-state value. Determine the SS capacitor value from Equation 19:

$$C_{SS} = \frac{I_{SS} \times T_{Startup}}{V_{SS}}$$
 (19)

With C3 (C<sub>SS</sub>) set at 22 nF and  $V_{SS} = 2 \text{ V}$ ,  $I_{SS} = 10 \mu\text{A}$ ,  $T_{Startup}$  is approximately 4 ms.

#### 8.2.1.2.10 EN/UVLO Resistors - R<sub>UV1</sub>, R<sub>UV2</sub>

The UVLO resistors R1 ( $R_{UV2}$ ) and R2 ( $R_{UV1}$ ) set the input undervoltage lockout threshold and hysteresis according to Equation 20 and Equation 21.

$$V_{IN(HYS)} = I_{UVLO(HYS)} \times R_{UV2}$$
(20)

Copyright © 2015-2018, Texas Instruments Incorporated



$$V_{IN,UVLO(rising)} = V_{UVLO(TH)} \left( 1 + \frac{R_{UV2}}{R_{UV1}} \right)$$
(21)

From the *Electrical Characteristics* table,  $I_{UVLO(HYS)}=20~\mu A$  (typical). To design for a  $V_{IN}$  rising threshold ( $V_{IN}$ , UVLO(rising)) of 10 V and hysteresis of 2.5 V, Equation 20 and Equation 21 yield  $R_{UV1}=17.98~k\Omega$  and  $R_{UV2}=125~k\Omega$ . Selecting 1% standard values of R2 ( $R_{UV1}$ ) = 18.2  $k\Omega$  and R1 ( $R_{UV2}$ ) = 127  $k\Omega$  result in UVLO rising threshold and hysteresis voltages of 9.89 V and 2.54 V, respectively.

### 8.2.1.3 Application Curves









### 8.2.2 LM5160-Q1 Isolated Fly-Buck (18-V to 32-V Input, 12-V, 4.5-W Isolated Output)



For technical solutions, industry trends, and insights for designing and managing power supplies, please refer to Tl's Power House blog series.

Below is an application example of an isolated Fly-Buck converter that operates over an input voltage range of 18 V to 32 V. It provides a stable 12-V isolated output voltage with an output power capability of 4.5 W. Figure 28 shows the complete schematic of the Fly-Buck application circuit.



Figure 28. LM5160-Q1 12-V, 4.5-W Fly-Buck Converter Schematic

#### 8.2.2.1 LM5160-Q1 Fly-Buck Design Requirements

This LM5160-Q1 Fly-Buck application example is designed to operate from a 24-V DC supply with line variations from 18 V to 32 V. The example provides a space-optimized and efficient 12-V isolated output solution with secondary load current capability from 0 mA to 400 mA. The primary side remains unloaded in this application. The switching frequency is set at 300 kHz (nominal). This design achieves greater than 88% peak efficiency.

| DESIGN PARAMETER            | EXAMPLE VALUE  |
|-----------------------------|----------------|
| Input voltage range         | 18 V to 32 V   |
| Isolated output             | 12 V           |
| Isolated load current range | 0 mA to 400 mA |
| Nominal switching frequency | 300 kHz        |
| Peak Efficiency             | 88%            |

**Table 5. Design Parameters** 

#### 8.2.2.2 Detailed Design Procedure

The Fly-Buck converter design procedure closely follows the buck converter design outlined in *LM5160-Q1 Synchronous Buck (10-V to 60-V Input, 5-V Output, 1.5-A Load)*. The selection of primary output voltage, transformer turns ratio, rectifier diode, and output capacitors are covered here.

## 8.2.2.2.1 Selection of V<sub>OUT1</sub> and Turns Ratio

The primary-side output voltage of a Fly-Buck converter must be no more than one half of the minimum input voltage. For a minimum  $V_{IN}$  of 18 V, the primary output voltage ( $V_{OUT}$ ) must be no higher than 9 V. To generate an isolated output voltage of  $V_{OUT(ISO)} = 12$  V, a transformer turns ratio of 1 : 1.5 (N1 : N2) is selected. Using this turns ratio, calculate the required primary output voltage  $V_{OUT}$  using Equation 22.



$$V_{OUT} = \frac{V_{OUT(ISO)} + 0.7 \text{ V}}{1.5} = 8.47 \text{ V}$$
(22)

The 0.7 V subtracted from  $V_{OUT(ISO)}$  represents the forward voltage drop of the secondary rectifier diode. Fine tuning the primary side  $V_{OUT1}$  may be required to account for voltage errors due to the leakage inductance of the transformer and the resistance of the transformer windings and the low-side MOSFET of the LM5160-Q1.

#### 8.2.2.2.2 Secondary Rectifier Diode

The secondary rectifier diode must block the maximum input voltage multiplied by the transformer turns ratio. Determine the minimum diode reverse voltage  $V_{R(diode)}$  rating from Equation 23.

$$V_{R(diode)} = V_{IN(max)} \times \frac{N2}{N1} + V_{OUT(ISO)} = 32 \text{ V} \times 1.5 + 12 \text{ V} = 60 \text{ V}$$
(23)

Select a diode with 60 V or higher reverse voltage rating for this application. If the input voltage (V<sub>IN</sub>) has transients above the normal operating maximum input voltage of 32 V, then the worst-case transient input voltage must be used in the diode voltage calculation given by Equation 23.

#### 8.2.2.2.3 External Ripple Circuit

A Type 3 ripple circuit is required for Fly-Buck converter applications. The design procedure for ripple components is identical to that in a buck converter. See *Ripple Configuration* for ripple design information.

# 8.2.2.2.4 Output Capacitor - COUT2

The Fly-Buck output capacitor conducts higher ripple current than a buck converter output capacitor. Calculate the capacitive ripple for the isolated output capacitor based on the time the rectifier diode is off. During this time the entire output current is supplied by the output capacitor. Calculate the required capacitance for a worst-case  $V_{OUT_2}(V_{OUT_{(ISO)}})$  ripple voltage using Equation 24.

$$C_{OUT2} = \frac{I_{OUT2}}{\Delta V_{OUT2}} \Biggl( \frac{V_{OUT1}}{V_{IN(MIN)}} \Biggr) \times \frac{1}{f_{sw}}$$

where

• ΔV<sub>OUT2</sub> is the target ripple at the secondary output.

(24)

Vin=18V

Vin=32V

0.4

Equation 24 is an approximation and ignores the ripple components associated with ESR and ESL of the output capacitor. For a  $\Delta V_{OUT2}$  = 100 mV, Equation 24 requires  $C_{OUT2}$  = 6.5  $\mu$ F. When selecting a ceramic capacitor, consider its voltage coefficient to ensure sufficient capacitance at the output voltage operating point.

#### 8.2.2.3 Application Curves







# 8.3 Do's and Don'ts

As mentioned earlier in *Soft Start*, the SS capacitor  $C_{SS}$  must always be more than 1 nF in both buck and Fly-Buck converter applications. Apart from determining the start-up time, this capacitor serves as the external compensation of the internal  $G_M$  error amplifier. A minimum value of 1 nF is necessary to maintain stability. The SS pin must not be left floating.

The VCC pin of the LM5160-Q1 must not be biased with an external voltage source. When an improved efficiency requirement warrants an external  $V_{CC}$  bias, the LM5160A must be used.



# 9 Power Supply Recommendations

The LM5160-Q1 DC/DC converter is designed to operate from a wide input voltage range of 4.5 V to 65 V. The characteristics of the input supply must be compatible with the *Absolute Maximum Ratings* and *Recommended Operating Conditions* tables. In addition, the input supply must be capable of delivering the required input current to the fully-loaded regulator. Estimate the average input current with Equation 25.

$$I_{IN} = \frac{P_{OUT}}{V_{IN} \cdot \eta}$$

where

If the regulator is connected to an input supply through long wires or PCB traces with a large impedance, take special care to achieve stable performance. The parasitic inductance and resistance of the input cables may have an adverse affect on converter operation, particularly during operation at low input voltage. The parasitic inductance in combination with the low-ESR ceramic input capacitors form an underdamped resonant circuit. This circuit can cause overvoltage transients at VIN each time the input supply is cycled on and off. The parasitic resistance causes the input voltage to dip during a load transient. The best way to solve such issues is to reduce the distance from the input supply to the regulator and use an aluminum or tantalum input capacitor in parallel with the ceramics. The moderate ESR of the electrolytic capacitors helps to damp the input resonant circuit and reduce any voltage overshoots. A capacitance in the range of 10  $\mu$ F to 47  $\mu$ F is usually sufficient to provide input parallel damping and helps to hold the input voltage steady during large load transients.

An EMI input filter is often used in front of the regulator that, unless carefully designed, can lead to instability as well as some of the effects mentioned above. The application report Simple Success with Conducted EMI for DC-DC Converters (SNVA489) provides helpful suggestions when designing an input filter for any switching regulator.



# 10 Layout

## 10.1 Layout Guidelines

A proper layout is essential for optimum performance of the circuit. In particular, observe the following guidelines:

- C<sub>IN</sub>: The loop consisting of input capacitor (C<sub>IN</sub>), VIN pin and PGND pin carries the switching current. The input capacitor must be placed close to the IC, directly across VIN and PGND pins, and the connections to these two pins must be direct to minimize the switching power loop area. In general, it is not possible to place all of input capacitances near the IC. A good layout practice includes placing the bulk capacitor(s) as close as possible to the VIN pin (see Figure 35). A bypass capacitor measuring 0.1 μF must be placed directly across VIN and PGND (pin 3 and 2, respectively), as close as possible to the IC while complying with all layout design rules.
- C<sub>VCC</sub> and C<sub>BST</sub>: The VCC and bootstrap (BST) bypass capacitors supply switching currents to the high-side
  and low-side gate drivers. These two capacitors must also be placed as close to the IC as possible, and the
  connecting trace length and loop area must be minimized (see Figure 35).
- The feedback trace carries the output voltage information and a small ripple component that is necessary for
  proper operation of the LM5160-Q1. Therefore, take care while routing the feedback trace to avoid coupling
  any noise into this pin. In particular, the feedback trace must be short and not run close to magnetic
  components, or parallel to any other switching trace.
- SW trace: The SW node switches rapidly between VIN and GND every cycle and is therefore a source of noise. The SW node copper area must be minimized. In particular, the SW node must not be inadvertently connected to a copper plane or pour.

#### 10.2 Layout Example



Figure 35. Placement of Bypass Capacitors



# 11 Device and Documentation Support

## 11.1 Device Support

#### 11.1.1 Third-Party Products Disclaimer

TI'S PUBLICATION OF INFORMATION REGARDING THIRD-PARTY PRODUCTS OR SERVICES DOES NOT CONSTITUTE AN ENDORSEMENT REGARDING THE SUITABILITY OF SUCH PRODUCTS OR SERVICES OR A WARRANTY, REPRESENTATION OR ENDORSEMENT OF SUCH PRODUCTS OR SERVICES, EITHER ALONE OR IN COMBINATION WITH ANY TI PRODUCT OR SERVICE.

#### 11.1.2 Development Support

For development support, see the following:

- LM5160 Buck Converter Quick-start Calculator
- LM5160 Fly-Buck Converter Quick-start Calculator
- LM5160 PSpice Transient Model
- LM5160 Unencrypted PSpice Transient Model
- LM5160 TINA-TI Fly-Buck Reference Design
- For TI's reference design library, visit TIDesigns
- For TI's WEBENCH Design Environment, visit the WEBENCH® Design Center
- To view a related device of this product, see the LM5161-Q1 100-V, 1-A synchronous buck converter

### 11.1.2.1 Custom Design With WEBENCH® Tools

Click here to create a custom design using the LM5160-Q1 device with the WEBENCH® Power Designer.

- 1. Start by entering the input voltage (V<sub>IN</sub>), output voltage (V<sub>OUT</sub>), and output current (I<sub>OUT</sub>) requirements.
- 2. Optimize the design for key parameters such as efficiency, footprint, and cost using the optimizer dial.
- 3. Compare the generated design with other possible solutions from Texas Instruments.

The WEBENCH Power Designer provides a customized schematic along with a list of materials with real-time pricing and component availability.

In most cases, these actions are available:

- Run electrical simulations to see important waveforms and circuit performance
- Run thermal simulations to understand board thermal performance
- Export customized schematic and layout into popular CAD formats
- Print PDF reports for the design, and share the design with colleagues

Get more information about WEBENCH tools at www.ti.com/WEBENCH.

#### 11.2 Documentation Support

#### 11.2.1 Related Documentation

For related documentation see the following:

- LM5160A, LM5160 Buck EVM User's Guide (SNVU441)
- LM5160 Fly-Buck (Isolated Buck) User's Guide (SNVU408)
- AN-2292 Designing an Isolated Buck (Fly-Buck) Converter (SNVA674)
- AN-1481 Controlling Output Ripple & Achieving ESR Independence in Constant ON-Time Regulator Designs (SNVA166)
- TI Designs:
  - High Resolution, Fast Startup Analog Front End for Air Circuit Breaker Reference Design (TIDUB80)
  - Wide-Input Isolated IGBT Gate-Drive Fly-Buck Power Supply for Three-Phase Inverters (TIDU670)
  - Input Protection and Backup Supply Reference Design for 25W PLC Controller Unit (TIDUCC7)
  - Non-Isolated RS-485 to Wi-Fi Bridge with 24 VAC Power Reference Design (TIDUA48)
  - Isolated RS-485 to Wi-Fi Bridge with 24 VAC Power Reference Design (TIDUA49)

Copyright © 2015-2018, Texas Instruments Incorporated



#### **Documentation Support (continued)**

- Dual-Output Isolated Fly-Buck Reference Design With an Ultra-Small Coupled Inductor (TIDUC31)
- 2.5W Bipolar Isolated Fly-Buck Ultra-Compact Reference Design (TIDUCA3)
- Small Footprint Isolated DC/DC Converter for Analog Input Module Reference Design (TIDUBR7)
- 2.3 nV/\(\text{Hz}\), Differential, Time Gain Control (TGC) DAC Reference Design for Ultrasound (TIDUD38)
- Leakage Current Measurement Reference Design for Determining Insulation Resistance (TIDU873)
- Class 3 Isolated Fly-Buck Power Module for PoE Application Reference Design (TIDU779)
- Thermal Protection Reference Design of IGBT Modules for HEV/EV Traction Inverters (TIDUBJ2)

#### White Papers:

- Designing Isolated Rails on the Fly With Fly-Buck Converters
- Valuing Wide V<sub>IN</sub>, Low-EMI Synchronous Buck Circuits for Cost-Effective, Demanding Applications
- An Overview of Conducted EMI Specifications for Power Supplies
- An Overview of Radiated EMI Specifications for Power Supplies
- Power House Blogs:
  - Fly-Buck: Frequently Asked Questions (FAQs)
  - Lower EMI and Quiet Switching With the Fly-Buck Topology
  - Fly-Buck Converter PCB Layout Tips
  - When is Fly-Buck the Right Choice for Your Isolated Power Needs?
  - How to Design for EMC and Isolation With Fly-Buck Converters
  - Create a Fly-Buck Converter in WEBENCH® Power Designer
- AN-2162: Simple Success with Conducted EMI from DC-DC Converters (SNVA489)
- Automotive Cranking Simulator User's Guide (SLVU984)
- Using New Thermal Metrics (SBVA025)
- Semiconductor and IC Package Thermal Metrics (SPRA953)

## 11.3 Receiving Notification of Documentation Updates

To receive notification of documentation updates, navigate to the device product folder on ti.com. In the upper right corner, click on *Alert me* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document.

#### 11.4 Community Resources

The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

TI E2E™ Online Community TI's Engineer-to-Engineer (E2E) Community. Created to foster collaboration among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas and help solve problems with fellow engineers.

**Design Support** *TI's Design Support* Quickly find helpful E2E forums along with design support tools and contact information for technical support.

#### 11.5 Trademarks

Fly-Buck, E2E are trademarks of Texas Instruments. WEBENCH is a registered trademark of Texas Instruments. All other trademarks are the property of their respective owners.

#### 11.6 Electrostatic Discharge Caution



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

Submit Documentation Feedback

Copyright © 2015–2018, Texas Instruments Incorporated



# 11.7 Glossary

SLYZ022 — TI Glossary.

This glossary lists and explains terms, acronyms, and definitions.

# 12 Mechanical, Packaging, and Orderable Information

The following pages include mechanical packaging and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.

Copyright © 2015–2018, Texas Instruments Incorporated



# PACKAGE OPTION ADDENDUM

10-Dec-2020

#### **PACKAGING INFORMATION**

www.ti.com

| Orderable Device | Status | Package Type |         | Pins | _    | Eco Plan     | Lead finish/  | MSL Peak Temp       | Op Temp (°C) | Device Marking | Samples |
|------------------|--------|--------------|---------|------|------|--------------|---------------|---------------------|--------------|----------------|---------|
|                  | (1)    |              | Drawing |      | Qty  | (2)          | Ball material | (3)                 |              | (4/5)          |         |
|                  |        |              |         |      |      |              | (6)           |                     |              |                |         |
| LM5160QPWPQ1     | ACTIVE | HTSSOP       | PWP     | 14   | 94   | RoHS & Green | SN            | Level-3-260C-168 HR | -40 to 125   | 5160<br>QPWPQ1 | Samples |
| LM5160QPWPRQ1    | ACTIVE | HTSSOP       | PWP     | 14   | 2500 | RoHS & Green | SN            | Level-3-260C-168 HR | -40 to 125   | 5160<br>QPWPQ1 | Samples |
| LM5160QPWPTQ1    | ACTIVE | HTSSOP       | PWP     | 14   | 250  | RoHS & Green | SN            | Level-3-260C-168 HR | -40 to 125   | 5160<br>QPWPQ1 | Samples |

(1) The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- <sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.



# **PACKAGE OPTION ADDENDUM**

10-Dec-2020

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

#### OTHER QUALIFIED VERSIONS OF LM5160-Q1:

• Catalog: LM5160

NOTE: Qualified Version Definitions:

• Catalog - TI's standard catalog product

www.ti.com 13-May-2024

# TAPE AND REEL INFORMATION





| A0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| В0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

# QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device        | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|---------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| LM5160QPWPRQ1 | HTSSOP          | PWP                | 14 | 2500 | 330.0                    | 12.4                     | 6.9        | 5.6        | 1.6        | 8.0        | 12.0      | Q1               |
| LM5160QPWPTQ1 | HTSSOP          | PWP                | 14 | 250  | 178.0                    | 12.4                     | 6.9        | 5.6        | 1.6        | 8.0        | 12.0      | Q1               |



www.ti.com 13-May-2024



# \*All dimensions are nominal

|   | Device        | Package Type | Package Drawing | Pins SPQ |      | Length (mm) | Width (mm) | Height (mm) |  |
|---|---------------|--------------|-----------------|----------|------|-------------|------------|-------------|--|
|   | LM5160QPWPRQ1 | HTSSOP       | PWP             | 14       | 2500 | 356.0       | 356.0      | 36.0        |  |
| ı | LM5160QPWPTQ1 | HTSSOP       | PWP             | 14       | 250  | 208.0       | 191.0      | 35.0        |  |

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 13-May-2024

# **TUBE**



## \*All dimensions are nominal

| Device Package Name Pa |              | Package Type | Package Type Pins |    | L (mm) | L (mm) W (mm) |   | B (mm) |      |
|------------------------|--------------|--------------|-------------------|----|--------|---------------|---|--------|------|
|                        | LM5160QPWPQ1 | PWP          | HTSSOP            | 14 | 94     | 495           | 8 | 2514.6 | 4.06 |

# PowerPAD™ TSSOP - 1.2 mm max height

PLASTIC SMALL OUTLINE



#### NOTES:

PowerPAD is a trademark of Texas Instruments.

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing
- per ASME Y14.5M.

  2. This drawing is subject to change without notice.

  3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.15 mm per side.

  4. Reference JEDEC registration MO-153.

  5. Features may differ and may not be present.



PLASTIC SMALL OUTLINE



NOTES: (continued)

- 6. Publication IPC-7351 may have alternate designs.
- Solder mask tolerances between and around signal pads can vary based on board fabrication site.
   This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature numbers SLMA002 (www.ti.com/lit/slma002) and SLMA004 (www.ti.com/lit/slma004).
- 9. Size of metal pad may vary due to creepage requirement.



PLASTIC SMALL OUTLINE



NOTES: (continued)

- 10. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 11. Board assembly site may have different recommendations for stencil design.



# IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2024, Texas Instruments Incorporated